]>
Commit | Line | Data |
---|---|---|
d2912cb1 | 1 | // SPDX-License-Identifier: GPL-2.0-only |
2159ad93 MB |
2 | /* |
3 | * wm_adsp.c -- Wolfson ADSP support | |
4 | * | |
5 | * Copyright 2012 Wolfson Microelectronics plc | |
6 | * | |
7 | * Author: Mark Brown <[email protected]> | |
2159ad93 MB |
8 | */ |
9 | ||
605391d0 | 10 | #include <linux/ctype.h> |
2159ad93 MB |
11 | #include <linux/module.h> |
12 | #include <linux/moduleparam.h> | |
13 | #include <linux/init.h> | |
14 | #include <linux/delay.h> | |
15 | #include <linux/firmware.h> | |
cf17c83c | 16 | #include <linux/list.h> |
2159ad93 MB |
17 | #include <linux/pm.h> |
18 | #include <linux/pm_runtime.h> | |
19 | #include <linux/regmap.h> | |
973838a0 | 20 | #include <linux/regulator/consumer.h> |
2159ad93 | 21 | #include <linux/slab.h> |
cdcd7f72 | 22 | #include <linux/vmalloc.h> |
6ab2b7b4 | 23 | #include <linux/workqueue.h> |
f9f55e31 | 24 | #include <linux/debugfs.h> |
2159ad93 MB |
25 | #include <sound/core.h> |
26 | #include <sound/pcm.h> | |
27 | #include <sound/pcm_params.h> | |
28 | #include <sound/soc.h> | |
29 | #include <sound/jack.h> | |
30 | #include <sound/initval.h> | |
31 | #include <sound/tlv.h> | |
32 | ||
2159ad93 MB |
33 | #include "wm_adsp.h" |
34 | ||
35 | #define adsp_crit(_dsp, fmt, ...) \ | |
605391d0 | 36 | dev_crit(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__) |
2159ad93 | 37 | #define adsp_err(_dsp, fmt, ...) \ |
605391d0 | 38 | dev_err(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__) |
2159ad93 | 39 | #define adsp_warn(_dsp, fmt, ...) \ |
605391d0 | 40 | dev_warn(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__) |
2159ad93 | 41 | #define adsp_info(_dsp, fmt, ...) \ |
605391d0 | 42 | dev_info(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__) |
2159ad93 | 43 | #define adsp_dbg(_dsp, fmt, ...) \ |
605391d0 | 44 | dev_dbg(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__) |
2159ad93 | 45 | |
0d3fba3e CK |
46 | #define compr_err(_obj, fmt, ...) \ |
47 | adsp_err(_obj->dsp, "%s: " fmt, _obj->name ? _obj->name : "legacy", \ | |
48 | ##__VA_ARGS__) | |
49 | #define compr_dbg(_obj, fmt, ...) \ | |
50 | adsp_dbg(_obj->dsp, "%s: " fmt, _obj->name ? _obj->name : "legacy", \ | |
51 | ##__VA_ARGS__) | |
52 | ||
2159ad93 MB |
53 | #define ADSP1_CONTROL_1 0x00 |
54 | #define ADSP1_CONTROL_2 0x02 | |
55 | #define ADSP1_CONTROL_3 0x03 | |
56 | #define ADSP1_CONTROL_4 0x04 | |
57 | #define ADSP1_CONTROL_5 0x06 | |
58 | #define ADSP1_CONTROL_6 0x07 | |
59 | #define ADSP1_CONTROL_7 0x08 | |
60 | #define ADSP1_CONTROL_8 0x09 | |
61 | #define ADSP1_CONTROL_9 0x0A | |
62 | #define ADSP1_CONTROL_10 0x0B | |
63 | #define ADSP1_CONTROL_11 0x0C | |
64 | #define ADSP1_CONTROL_12 0x0D | |
65 | #define ADSP1_CONTROL_13 0x0F | |
66 | #define ADSP1_CONTROL_14 0x10 | |
67 | #define ADSP1_CONTROL_15 0x11 | |
68 | #define ADSP1_CONTROL_16 0x12 | |
69 | #define ADSP1_CONTROL_17 0x13 | |
70 | #define ADSP1_CONTROL_18 0x14 | |
71 | #define ADSP1_CONTROL_19 0x16 | |
72 | #define ADSP1_CONTROL_20 0x17 | |
73 | #define ADSP1_CONTROL_21 0x18 | |
74 | #define ADSP1_CONTROL_22 0x1A | |
75 | #define ADSP1_CONTROL_23 0x1B | |
76 | #define ADSP1_CONTROL_24 0x1C | |
77 | #define ADSP1_CONTROL_25 0x1E | |
78 | #define ADSP1_CONTROL_26 0x20 | |
79 | #define ADSP1_CONTROL_27 0x21 | |
80 | #define ADSP1_CONTROL_28 0x22 | |
81 | #define ADSP1_CONTROL_29 0x23 | |
82 | #define ADSP1_CONTROL_30 0x24 | |
83 | #define ADSP1_CONTROL_31 0x26 | |
84 | ||
85 | /* | |
86 | * ADSP1 Control 19 | |
87 | */ | |
88 | #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */ | |
89 | #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */ | |
90 | #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */ | |
91 | ||
92 | ||
93 | /* | |
94 | * ADSP1 Control 30 | |
95 | */ | |
96 | #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */ | |
97 | #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */ | |
98 | #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */ | |
99 | #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */ | |
100 | #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */ | |
101 | #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */ | |
102 | #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */ | |
103 | #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */ | |
104 | #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */ | |
105 | #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */ | |
106 | #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */ | |
107 | #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */ | |
108 | #define ADSP1_START 0x0001 /* DSP1_START */ | |
109 | #define ADSP1_START_MASK 0x0001 /* DSP1_START */ | |
110 | #define ADSP1_START_SHIFT 0 /* DSP1_START */ | |
111 | #define ADSP1_START_WIDTH 1 /* DSP1_START */ | |
112 | ||
94e205bf CR |
113 | /* |
114 | * ADSP1 Control 31 | |
115 | */ | |
116 | #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */ | |
117 | #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */ | |
118 | #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */ | |
119 | ||
e1ea1879 RF |
120 | #define ADSP2_CONTROL 0x0 |
121 | #define ADSP2_CLOCKING 0x1 | |
122 | #define ADSP2V2_CLOCKING 0x2 | |
123 | #define ADSP2_STATUS1 0x4 | |
124 | #define ADSP2_WDMA_CONFIG_1 0x30 | |
125 | #define ADSP2_WDMA_CONFIG_2 0x31 | |
126 | #define ADSP2V2_WDMA_CONFIG_2 0x32 | |
127 | #define ADSP2_RDMA_CONFIG_1 0x34 | |
128 | ||
129 | #define ADSP2_SCRATCH0 0x40 | |
130 | #define ADSP2_SCRATCH1 0x41 | |
131 | #define ADSP2_SCRATCH2 0x42 | |
132 | #define ADSP2_SCRATCH3 0x43 | |
133 | ||
134 | #define ADSP2V2_SCRATCH0_1 0x40 | |
135 | #define ADSP2V2_SCRATCH2_3 0x42 | |
10337b07 | 136 | |
2159ad93 MB |
137 | /* |
138 | * ADSP2 Control | |
139 | */ | |
140 | ||
141 | #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */ | |
142 | #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */ | |
143 | #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */ | |
144 | #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */ | |
145 | #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */ | |
146 | #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */ | |
147 | #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */ | |
148 | #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */ | |
149 | #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */ | |
150 | #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */ | |
151 | #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */ | |
152 | #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */ | |
153 | #define ADSP2_START 0x0001 /* DSP1_START */ | |
154 | #define ADSP2_START_MASK 0x0001 /* DSP1_START */ | |
155 | #define ADSP2_START_SHIFT 0 /* DSP1_START */ | |
156 | #define ADSP2_START_WIDTH 1 /* DSP1_START */ | |
157 | ||
973838a0 MB |
158 | /* |
159 | * ADSP2 clocking | |
160 | */ | |
161 | #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */ | |
162 | #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */ | |
163 | #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */ | |
164 | ||
e1ea1879 RF |
165 | /* |
166 | * ADSP2V2 clocking | |
167 | */ | |
168 | #define ADSP2V2_CLK_SEL_MASK 0x70000 /* CLK_SEL_ENA */ | |
169 | #define ADSP2V2_CLK_SEL_SHIFT 16 /* CLK_SEL_ENA */ | |
170 | #define ADSP2V2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */ | |
171 | ||
172 | #define ADSP2V2_RATE_MASK 0x7800 /* DSP_RATE */ | |
173 | #define ADSP2V2_RATE_SHIFT 11 /* DSP_RATE */ | |
174 | #define ADSP2V2_RATE_WIDTH 4 /* DSP_RATE */ | |
175 | ||
2159ad93 MB |
176 | /* |
177 | * ADSP2 Status 1 | |
178 | */ | |
179 | #define ADSP2_RAM_RDY 0x0001 | |
180 | #define ADSP2_RAM_RDY_MASK 0x0001 | |
181 | #define ADSP2_RAM_RDY_SHIFT 0 | |
182 | #define ADSP2_RAM_RDY_WIDTH 1 | |
183 | ||
51a2c944 MK |
184 | /* |
185 | * ADSP2 Lock support | |
186 | */ | |
187 | #define ADSP2_LOCK_CODE_0 0x5555 | |
188 | #define ADSP2_LOCK_CODE_1 0xAAAA | |
189 | ||
190 | #define ADSP2_WATCHDOG 0x0A | |
191 | #define ADSP2_BUS_ERR_ADDR 0x52 | |
192 | #define ADSP2_REGION_LOCK_STATUS 0x64 | |
193 | #define ADSP2_LOCK_REGION_1_LOCK_REGION_0 0x66 | |
194 | #define ADSP2_LOCK_REGION_3_LOCK_REGION_2 0x68 | |
195 | #define ADSP2_LOCK_REGION_5_LOCK_REGION_4 0x6A | |
196 | #define ADSP2_LOCK_REGION_7_LOCK_REGION_6 0x6C | |
197 | #define ADSP2_LOCK_REGION_9_LOCK_REGION_8 0x6E | |
198 | #define ADSP2_LOCK_REGION_CTRL 0x7A | |
199 | #define ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR 0x7C | |
200 | ||
201 | #define ADSP2_REGION_LOCK_ERR_MASK 0x8000 | |
202 | #define ADSP2_SLAVE_ERR_MASK 0x4000 | |
203 | #define ADSP2_WDT_TIMEOUT_STS_MASK 0x2000 | |
204 | #define ADSP2_CTRL_ERR_PAUSE_ENA 0x0002 | |
205 | #define ADSP2_CTRL_ERR_EINT 0x0001 | |
206 | ||
207 | #define ADSP2_BUS_ERR_ADDR_MASK 0x00FFFFFF | |
208 | #define ADSP2_XMEM_ERR_ADDR_MASK 0x0000FFFF | |
209 | #define ADSP2_PMEM_ERR_ADDR_MASK 0x7FFF0000 | |
210 | #define ADSP2_PMEM_ERR_ADDR_SHIFT 16 | |
211 | #define ADSP2_WDT_ENA_MASK 0xFFFFFFFD | |
212 | ||
213 | #define ADSP2_LOCK_REGION_SHIFT 16 | |
214 | ||
9ee78757 CK |
215 | #define ADSP_MAX_STD_CTRL_SIZE 512 |
216 | ||
f4f0c4c6 RF |
217 | #define WM_ADSP_ACKED_CTL_TIMEOUT_MS 100 |
218 | #define WM_ADSP_ACKED_CTL_N_QUICKPOLLS 10 | |
a23ebba8 RF |
219 | #define WM_ADSP_ACKED_CTL_MIN_VALUE 0 |
220 | #define WM_ADSP_ACKED_CTL_MAX_VALUE 0xFFFFFF | |
f4f0c4c6 RF |
221 | |
222 | /* | |
223 | * Event control messages | |
224 | */ | |
225 | #define WM_ADSP_FW_EVENT_SHUTDOWN 0x000001 | |
226 | ||
2ae58138 RF |
227 | /* |
228 | * HALO system info | |
229 | */ | |
230 | #define HALO_AHBM_WINDOW_DEBUG_0 0x02040 | |
231 | #define HALO_AHBM_WINDOW_DEBUG_1 0x02044 | |
232 | ||
170b1e12 WS |
233 | /* |
234 | * HALO core | |
235 | */ | |
236 | #define HALO_SCRATCH1 0x005c0 | |
237 | #define HALO_SCRATCH2 0x005c8 | |
238 | #define HALO_SCRATCH3 0x005d0 | |
239 | #define HALO_SCRATCH4 0x005d8 | |
240 | #define HALO_CCM_CORE_CONTROL 0x41000 | |
241 | #define HALO_CORE_SOFT_RESET 0x00010 | |
8bc144f9 | 242 | #define HALO_WDT_CONTROL 0x47000 |
170b1e12 WS |
243 | |
244 | /* | |
245 | * HALO MPU banks | |
246 | */ | |
247 | #define HALO_MPU_XMEM_ACCESS_0 0x43000 | |
248 | #define HALO_MPU_YMEM_ACCESS_0 0x43004 | |
249 | #define HALO_MPU_WINDOW_ACCESS_0 0x43008 | |
250 | #define HALO_MPU_XREG_ACCESS_0 0x4300C | |
251 | #define HALO_MPU_YREG_ACCESS_0 0x43014 | |
252 | #define HALO_MPU_XMEM_ACCESS_1 0x43018 | |
253 | #define HALO_MPU_YMEM_ACCESS_1 0x4301C | |
254 | #define HALO_MPU_WINDOW_ACCESS_1 0x43020 | |
255 | #define HALO_MPU_XREG_ACCESS_1 0x43024 | |
256 | #define HALO_MPU_YREG_ACCESS_1 0x4302C | |
257 | #define HALO_MPU_XMEM_ACCESS_2 0x43030 | |
258 | #define HALO_MPU_YMEM_ACCESS_2 0x43034 | |
259 | #define HALO_MPU_WINDOW_ACCESS_2 0x43038 | |
260 | #define HALO_MPU_XREG_ACCESS_2 0x4303C | |
261 | #define HALO_MPU_YREG_ACCESS_2 0x43044 | |
262 | #define HALO_MPU_XMEM_ACCESS_3 0x43048 | |
263 | #define HALO_MPU_YMEM_ACCESS_3 0x4304C | |
264 | #define HALO_MPU_WINDOW_ACCESS_3 0x43050 | |
265 | #define HALO_MPU_XREG_ACCESS_3 0x43054 | |
266 | #define HALO_MPU_YREG_ACCESS_3 0x4305C | |
2ae58138 RF |
267 | #define HALO_MPU_XM_VIO_ADDR 0x43100 |
268 | #define HALO_MPU_XM_VIO_STATUS 0x43104 | |
269 | #define HALO_MPU_YM_VIO_ADDR 0x43108 | |
270 | #define HALO_MPU_YM_VIO_STATUS 0x4310C | |
271 | #define HALO_MPU_PM_VIO_ADDR 0x43110 | |
272 | #define HALO_MPU_PM_VIO_STATUS 0x43114 | |
170b1e12 WS |
273 | #define HALO_MPU_LOCK_CONFIG 0x43140 |
274 | ||
2ae58138 RF |
275 | /* |
276 | * HALO_AHBM_WINDOW_DEBUG_1 | |
277 | */ | |
278 | #define HALO_AHBM_CORE_ERR_ADDR_MASK 0x0fffff00 | |
279 | #define HALO_AHBM_CORE_ERR_ADDR_SHIFT 8 | |
280 | #define HALO_AHBM_FLAGS_ERR_MASK 0x000000ff | |
281 | ||
170b1e12 WS |
282 | /* |
283 | * HALO_CCM_CORE_CONTROL | |
284 | */ | |
285 | #define HALO_CORE_EN 0x00000001 | |
286 | ||
287 | /* | |
288 | * HALO_CORE_SOFT_RESET | |
289 | */ | |
290 | #define HALO_CORE_SOFT_RESET_MASK 0x00000001 | |
291 | ||
8bc144f9 SH |
292 | /* |
293 | * HALO_WDT_CONTROL | |
294 | */ | |
295 | #define HALO_WDT_EN_MASK 0x00000001 | |
296 | ||
2ae58138 RF |
297 | /* |
298 | * HALO_MPU_?M_VIO_STATUS | |
299 | */ | |
300 | #define HALO_MPU_VIO_STS_MASK 0x007e0000 | |
301 | #define HALO_MPU_VIO_STS_SHIFT 17 | |
302 | #define HALO_MPU_VIO_ERR_WR_MASK 0x00008000 | |
303 | #define HALO_MPU_VIO_ERR_SRC_MASK 0x00007fff | |
304 | #define HALO_MPU_VIO_ERR_SRC_SHIFT 0 | |
305 | ||
cd537873 CK |
306 | static struct wm_adsp_ops wm_adsp1_ops; |
307 | static struct wm_adsp_ops wm_adsp2_ops[]; | |
308 | static struct wm_adsp_ops wm_halo_ops; | |
4e08d50d | 309 | |
cf17c83c MB |
310 | struct wm_adsp_buf { |
311 | struct list_head list; | |
312 | void *buf; | |
313 | }; | |
314 | ||
315 | static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len, | |
316 | struct list_head *list) | |
317 | { | |
318 | struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL); | |
319 | ||
320 | if (buf == NULL) | |
321 | return NULL; | |
322 | ||
cdcd7f72 | 323 | buf->buf = vmalloc(len); |
cf17c83c | 324 | if (!buf->buf) { |
4d41c74d | 325 | kfree(buf); |
cf17c83c MB |
326 | return NULL; |
327 | } | |
cdcd7f72 | 328 | memcpy(buf->buf, src, len); |
cf17c83c MB |
329 | |
330 | if (list) | |
331 | list_add_tail(&buf->list, list); | |
332 | ||
333 | return buf; | |
334 | } | |
335 | ||
336 | static void wm_adsp_buf_free(struct list_head *list) | |
337 | { | |
338 | while (!list_empty(list)) { | |
339 | struct wm_adsp_buf *buf = list_first_entry(list, | |
340 | struct wm_adsp_buf, | |
341 | list); | |
342 | list_del(&buf->list); | |
cdcd7f72 | 343 | vfree(buf->buf); |
cf17c83c MB |
344 | kfree(buf); |
345 | } | |
346 | } | |
347 | ||
04d1300f CK |
348 | #define WM_ADSP_FW_MBC_VSS 0 |
349 | #define WM_ADSP_FW_HIFI 1 | |
350 | #define WM_ADSP_FW_TX 2 | |
351 | #define WM_ADSP_FW_TX_SPK 3 | |
352 | #define WM_ADSP_FW_RX 4 | |
353 | #define WM_ADSP_FW_RX_ANC 5 | |
354 | #define WM_ADSP_FW_CTRL 6 | |
355 | #define WM_ADSP_FW_ASR 7 | |
356 | #define WM_ADSP_FW_TRACE 8 | |
357 | #define WM_ADSP_FW_SPK_PROT 9 | |
358 | #define WM_ADSP_FW_MISC 10 | |
359 | ||
360 | #define WM_ADSP_NUM_FW 11 | |
dd84f925 | 361 | |
1023dbd9 | 362 | static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = { |
04d1300f CK |
363 | [WM_ADSP_FW_MBC_VSS] = "MBC/VSS", |
364 | [WM_ADSP_FW_HIFI] = "MasterHiFi", | |
365 | [WM_ADSP_FW_TX] = "Tx", | |
366 | [WM_ADSP_FW_TX_SPK] = "Tx Speaker", | |
367 | [WM_ADSP_FW_RX] = "Rx", | |
368 | [WM_ADSP_FW_RX_ANC] = "Rx ANC", | |
369 | [WM_ADSP_FW_CTRL] = "Voice Ctrl", | |
370 | [WM_ADSP_FW_ASR] = "ASR Assist", | |
371 | [WM_ADSP_FW_TRACE] = "Dbg Trace", | |
372 | [WM_ADSP_FW_SPK_PROT] = "Protection", | |
373 | [WM_ADSP_FW_MISC] = "Misc", | |
1023dbd9 MB |
374 | }; |
375 | ||
2cd19bdb CK |
376 | struct wm_adsp_system_config_xm_hdr { |
377 | __be32 sys_enable; | |
378 | __be32 fw_id; | |
379 | __be32 fw_rev; | |
380 | __be32 boot_status; | |
381 | __be32 watchdog; | |
382 | __be32 dma_buffer_size; | |
383 | __be32 rdma[6]; | |
384 | __be32 wdma[8]; | |
385 | __be32 build_job_name[3]; | |
386 | __be32 build_job_number; | |
387 | }; | |
388 | ||
170b1e12 WS |
389 | struct wm_halo_system_config_xm_hdr { |
390 | __be32 halo_heartbeat; | |
391 | __be32 build_job_name[3]; | |
392 | __be32 build_job_number; | |
393 | }; | |
394 | ||
2cd19bdb CK |
395 | struct wm_adsp_alg_xm_struct { |
396 | __be32 magic; | |
397 | __be32 smoothing; | |
398 | __be32 threshold; | |
399 | __be32 host_buf_ptr; | |
400 | __be32 start_seq; | |
401 | __be32 high_water_mark; | |
402 | __be32 low_water_mark; | |
403 | __be64 smoothed_power; | |
404 | }; | |
405 | ||
4f2d4eab SH |
406 | struct wm_adsp_host_buf_coeff_v1 { |
407 | __be32 host_buf_ptr; /* Host buffer pointer */ | |
408 | __be32 versions; /* Version numbers */ | |
409 | __be32 name[4]; /* The buffer name */ | |
410 | }; | |
411 | ||
2cd19bdb | 412 | struct wm_adsp_buffer { |
2a2aefa4 RF |
413 | __be32 buf1_base; /* Base addr of first buffer area */ |
414 | __be32 buf1_size; /* Size of buf1 area in DSP words */ | |
415 | __be32 buf2_base; /* Base addr of 2nd buffer area */ | |
416 | __be32 buf1_buf2_size; /* Size of buf1+buf2 in DSP words */ | |
417 | __be32 buf3_base; /* Base addr of buf3 area */ | |
418 | __be32 buf_total_size; /* Size of buf1+buf2+buf3 in DSP words */ | |
2cd19bdb CK |
419 | __be32 high_water_mark; /* Point at which IRQ is asserted */ |
420 | __be32 irq_count; /* bits 1-31 count IRQ assertions */ | |
421 | __be32 irq_ack; /* acked IRQ count, bit 0 enables IRQ */ | |
422 | __be32 next_write_index; /* word index of next write */ | |
423 | __be32 next_read_index; /* word index of next read */ | |
424 | __be32 error; /* error if any */ | |
425 | __be32 oldest_block_index; /* word index of oldest surviving */ | |
426 | __be32 requested_rewind; /* how many blocks rewind was done */ | |
427 | __be32 reserved_space; /* internal */ | |
428 | __be32 min_free; /* min free space since stream start */ | |
429 | __be32 blocks_written[2]; /* total blocks written (64 bit) */ | |
430 | __be32 words_written[2]; /* total words written (64 bit) */ | |
431 | }; | |
432 | ||
721be3be CK |
433 | struct wm_adsp_compr; |
434 | ||
2cd19bdb | 435 | struct wm_adsp_compr_buf { |
4f2d4eab | 436 | struct list_head list; |
2cd19bdb | 437 | struct wm_adsp *dsp; |
721be3be | 438 | struct wm_adsp_compr *compr; |
2cd19bdb CK |
439 | |
440 | struct wm_adsp_buffer_region *regions; | |
441 | u32 host_buf_ptr; | |
565ace46 CK |
442 | |
443 | u32 error; | |
444 | u32 irq_count; | |
445 | int read_index; | |
446 | int avail; | |
fb13f19d | 447 | int host_buf_mem_type; |
4f2d4eab SH |
448 | |
449 | char *name; | |
2cd19bdb CK |
450 | }; |
451 | ||
406abc95 | 452 | struct wm_adsp_compr { |
4f2d4eab | 453 | struct list_head list; |
406abc95 | 454 | struct wm_adsp *dsp; |
95fe9597 | 455 | struct wm_adsp_compr_buf *buf; |
406abc95 CK |
456 | |
457 | struct snd_compr_stream *stream; | |
458 | struct snd_compressed_buffer size; | |
565ace46 | 459 | |
83a40ce9 | 460 | u32 *raw_buf; |
565ace46 | 461 | unsigned int copied_total; |
da2b3358 CK |
462 | |
463 | unsigned int sample_rate; | |
4f2d4eab SH |
464 | |
465 | const char *name; | |
406abc95 CK |
466 | }; |
467 | ||
468 | #define WM_ADSP_DATA_WORD_SIZE 3 | |
469 | ||
470 | #define WM_ADSP_MIN_FRAGMENTS 1 | |
471 | #define WM_ADSP_MAX_FRAGMENTS 256 | |
472 | #define WM_ADSP_MIN_FRAGMENT_SIZE (64 * WM_ADSP_DATA_WORD_SIZE) | |
473 | #define WM_ADSP_MAX_FRAGMENT_SIZE (4096 * WM_ADSP_DATA_WORD_SIZE) | |
474 | ||
2cd19bdb CK |
475 | #define WM_ADSP_ALG_XM_STRUCT_MAGIC 0x49aec7 |
476 | ||
477 | #define HOST_BUFFER_FIELD(field) \ | |
478 | (offsetof(struct wm_adsp_buffer, field) / sizeof(__be32)) | |
479 | ||
480 | #define ALG_XM_FIELD(field) \ | |
481 | (offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32)) | |
482 | ||
4f2d4eab SH |
483 | #define HOST_BUF_COEFF_SUPPORTED_COMPAT_VER 1 |
484 | ||
485 | #define HOST_BUF_COEFF_COMPAT_VER_MASK 0xFF00 | |
486 | #define HOST_BUF_COEFF_COMPAT_VER_SHIFT 8 | |
487 | ||
2cd19bdb CK |
488 | static int wm_adsp_buffer_init(struct wm_adsp *dsp); |
489 | static int wm_adsp_buffer_free(struct wm_adsp *dsp); | |
490 | ||
491 | struct wm_adsp_buffer_region { | |
492 | unsigned int offset; | |
493 | unsigned int cumulative_size; | |
494 | unsigned int mem_type; | |
495 | unsigned int base_addr; | |
496 | }; | |
497 | ||
498 | struct wm_adsp_buffer_region_def { | |
499 | unsigned int mem_type; | |
500 | unsigned int base_offset; | |
501 | unsigned int size_offset; | |
502 | }; | |
503 | ||
3a9686c4 | 504 | static const struct wm_adsp_buffer_region_def default_regions[] = { |
2cd19bdb CK |
505 | { |
506 | .mem_type = WMFW_ADSP2_XM, | |
2a2aefa4 RF |
507 | .base_offset = HOST_BUFFER_FIELD(buf1_base), |
508 | .size_offset = HOST_BUFFER_FIELD(buf1_size), | |
2cd19bdb CK |
509 | }, |
510 | { | |
511 | .mem_type = WMFW_ADSP2_XM, | |
2a2aefa4 RF |
512 | .base_offset = HOST_BUFFER_FIELD(buf2_base), |
513 | .size_offset = HOST_BUFFER_FIELD(buf1_buf2_size), | |
2cd19bdb CK |
514 | }, |
515 | { | |
516 | .mem_type = WMFW_ADSP2_YM, | |
2a2aefa4 RF |
517 | .base_offset = HOST_BUFFER_FIELD(buf3_base), |
518 | .size_offset = HOST_BUFFER_FIELD(buf_total_size), | |
2cd19bdb CK |
519 | }, |
520 | }; | |
521 | ||
406abc95 CK |
522 | struct wm_adsp_fw_caps { |
523 | u32 id; | |
524 | struct snd_codec_desc desc; | |
2cd19bdb | 525 | int num_regions; |
3a9686c4 | 526 | const struct wm_adsp_buffer_region_def *region_defs; |
406abc95 CK |
527 | }; |
528 | ||
e6d00f34 | 529 | static const struct wm_adsp_fw_caps ctrl_caps[] = { |
406abc95 CK |
530 | { |
531 | .id = SND_AUDIOCODEC_BESPOKE, | |
532 | .desc = { | |
3bbc2705 | 533 | .max_ch = 8, |
406abc95 CK |
534 | .sample_rates = { 16000 }, |
535 | .num_sample_rates = 1, | |
536 | .formats = SNDRV_PCM_FMTBIT_S16_LE, | |
537 | }, | |
e6d00f34 CK |
538 | .num_regions = ARRAY_SIZE(default_regions), |
539 | .region_defs = default_regions, | |
406abc95 CK |
540 | }, |
541 | }; | |
542 | ||
7ce4283c CK |
543 | static const struct wm_adsp_fw_caps trace_caps[] = { |
544 | { | |
545 | .id = SND_AUDIOCODEC_BESPOKE, | |
546 | .desc = { | |
547 | .max_ch = 8, | |
548 | .sample_rates = { | |
549 | 4000, 8000, 11025, 12000, 16000, 22050, | |
550 | 24000, 32000, 44100, 48000, 64000, 88200, | |
551 | 96000, 176400, 192000 | |
552 | }, | |
553 | .num_sample_rates = 15, | |
554 | .formats = SNDRV_PCM_FMTBIT_S16_LE, | |
555 | }, | |
556 | .num_regions = ARRAY_SIZE(default_regions), | |
557 | .region_defs = default_regions, | |
406abc95 CK |
558 | }, |
559 | }; | |
560 | ||
561 | static const struct { | |
1023dbd9 | 562 | const char *file; |
406abc95 CK |
563 | int compr_direction; |
564 | int num_caps; | |
565 | const struct wm_adsp_fw_caps *caps; | |
20b7f7c5 | 566 | bool voice_trigger; |
1023dbd9 | 567 | } wm_adsp_fw[WM_ADSP_NUM_FW] = { |
04d1300f CK |
568 | [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" }, |
569 | [WM_ADSP_FW_HIFI] = { .file = "hifi" }, | |
570 | [WM_ADSP_FW_TX] = { .file = "tx" }, | |
571 | [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" }, | |
572 | [WM_ADSP_FW_RX] = { .file = "rx" }, | |
573 | [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" }, | |
406abc95 CK |
574 | [WM_ADSP_FW_CTRL] = { |
575 | .file = "ctrl", | |
576 | .compr_direction = SND_COMPRESS_CAPTURE, | |
e6d00f34 CK |
577 | .num_caps = ARRAY_SIZE(ctrl_caps), |
578 | .caps = ctrl_caps, | |
20b7f7c5 | 579 | .voice_trigger = true, |
406abc95 | 580 | }, |
04d1300f | 581 | [WM_ADSP_FW_ASR] = { .file = "asr" }, |
7ce4283c CK |
582 | [WM_ADSP_FW_TRACE] = { |
583 | .file = "trace", | |
584 | .compr_direction = SND_COMPRESS_CAPTURE, | |
585 | .num_caps = ARRAY_SIZE(trace_caps), | |
586 | .caps = trace_caps, | |
587 | }, | |
04d1300f CK |
588 | [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" }, |
589 | [WM_ADSP_FW_MISC] = { .file = "misc" }, | |
1023dbd9 MB |
590 | }; |
591 | ||
6ab2b7b4 DP |
592 | struct wm_coeff_ctl_ops { |
593 | int (*xget)(struct snd_kcontrol *kcontrol, | |
594 | struct snd_ctl_elem_value *ucontrol); | |
595 | int (*xput)(struct snd_kcontrol *kcontrol, | |
596 | struct snd_ctl_elem_value *ucontrol); | |
6ab2b7b4 DP |
597 | }; |
598 | ||
6ab2b7b4 DP |
599 | struct wm_coeff_ctl { |
600 | const char *name; | |
2323736d | 601 | const char *fw_name; |
eb65ccdb LX |
602 | /* Subname is needed to match with firmware */ |
603 | const char *subname; | |
604 | unsigned int subname_len; | |
3809f001 | 605 | struct wm_adsp_alg_region alg_region; |
6ab2b7b4 | 606 | struct wm_coeff_ctl_ops ops; |
3809f001 | 607 | struct wm_adsp *dsp; |
6ab2b7b4 DP |
608 | unsigned int enabled:1; |
609 | struct list_head list; | |
610 | void *cache; | |
2323736d | 611 | unsigned int offset; |
6ab2b7b4 | 612 | size_t len; |
0c2e3f34 | 613 | unsigned int set:1; |
9ee78757 | 614 | struct soc_bytes_ext bytes_ext; |
26c22a19 | 615 | unsigned int flags; |
8eb084d0 | 616 | unsigned int type; |
6ab2b7b4 DP |
617 | }; |
618 | ||
9ce5e6e6 RF |
619 | static const char *wm_adsp_mem_region_name(unsigned int type) |
620 | { | |
621 | switch (type) { | |
622 | case WMFW_ADSP1_PM: | |
623 | return "PM"; | |
170b1e12 WS |
624 | case WMFW_HALO_PM_PACKED: |
625 | return "PM_PACKED"; | |
9ce5e6e6 RF |
626 | case WMFW_ADSP1_DM: |
627 | return "DM"; | |
628 | case WMFW_ADSP2_XM: | |
629 | return "XM"; | |
170b1e12 WS |
630 | case WMFW_HALO_XM_PACKED: |
631 | return "XM_PACKED"; | |
9ce5e6e6 RF |
632 | case WMFW_ADSP2_YM: |
633 | return "YM"; | |
170b1e12 WS |
634 | case WMFW_HALO_YM_PACKED: |
635 | return "YM_PACKED"; | |
9ce5e6e6 RF |
636 | case WMFW_ADSP1_ZM: |
637 | return "ZM"; | |
638 | default: | |
639 | return NULL; | |
640 | } | |
641 | } | |
642 | ||
f9f55e31 RF |
643 | #ifdef CONFIG_DEBUG_FS |
644 | static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s) | |
645 | { | |
646 | char *tmp = kasprintf(GFP_KERNEL, "%s\n", s); | |
647 | ||
f9f55e31 RF |
648 | kfree(dsp->wmfw_file_name); |
649 | dsp->wmfw_file_name = tmp; | |
f9f55e31 RF |
650 | } |
651 | ||
652 | static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s) | |
653 | { | |
654 | char *tmp = kasprintf(GFP_KERNEL, "%s\n", s); | |
655 | ||
f9f55e31 RF |
656 | kfree(dsp->bin_file_name); |
657 | dsp->bin_file_name = tmp; | |
f9f55e31 RF |
658 | } |
659 | ||
660 | static void wm_adsp_debugfs_clear(struct wm_adsp *dsp) | |
661 | { | |
f9f55e31 RF |
662 | kfree(dsp->wmfw_file_name); |
663 | kfree(dsp->bin_file_name); | |
664 | dsp->wmfw_file_name = NULL; | |
665 | dsp->bin_file_name = NULL; | |
f9f55e31 RF |
666 | } |
667 | ||
668 | static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file, | |
669 | char __user *user_buf, | |
670 | size_t count, loff_t *ppos) | |
671 | { | |
672 | struct wm_adsp *dsp = file->private_data; | |
673 | ssize_t ret; | |
674 | ||
078e7183 | 675 | mutex_lock(&dsp->pwr_lock); |
f9f55e31 | 676 | |
28823eba | 677 | if (!dsp->wmfw_file_name || !dsp->booted) |
f9f55e31 RF |
678 | ret = 0; |
679 | else | |
680 | ret = simple_read_from_buffer(user_buf, count, ppos, | |
681 | dsp->wmfw_file_name, | |
682 | strlen(dsp->wmfw_file_name)); | |
683 | ||
078e7183 | 684 | mutex_unlock(&dsp->pwr_lock); |
f9f55e31 RF |
685 | return ret; |
686 | } | |
687 | ||
688 | static ssize_t wm_adsp_debugfs_bin_read(struct file *file, | |
689 | char __user *user_buf, | |
690 | size_t count, loff_t *ppos) | |
691 | { | |
692 | struct wm_adsp *dsp = file->private_data; | |
693 | ssize_t ret; | |
694 | ||
078e7183 | 695 | mutex_lock(&dsp->pwr_lock); |
f9f55e31 | 696 | |
28823eba | 697 | if (!dsp->bin_file_name || !dsp->booted) |
f9f55e31 RF |
698 | ret = 0; |
699 | else | |
700 | ret = simple_read_from_buffer(user_buf, count, ppos, | |
701 | dsp->bin_file_name, | |
702 | strlen(dsp->bin_file_name)); | |
703 | ||
078e7183 | 704 | mutex_unlock(&dsp->pwr_lock); |
f9f55e31 RF |
705 | return ret; |
706 | } | |
707 | ||
708 | static const struct { | |
709 | const char *name; | |
710 | const struct file_operations fops; | |
711 | } wm_adsp_debugfs_fops[] = { | |
712 | { | |
713 | .name = "wmfw_file_name", | |
714 | .fops = { | |
715 | .open = simple_open, | |
716 | .read = wm_adsp_debugfs_wmfw_read, | |
717 | }, | |
718 | }, | |
719 | { | |
720 | .name = "bin_file_name", | |
721 | .fops = { | |
722 | .open = simple_open, | |
723 | .read = wm_adsp_debugfs_bin_read, | |
724 | }, | |
725 | }, | |
726 | }; | |
727 | ||
728 | static void wm_adsp2_init_debugfs(struct wm_adsp *dsp, | |
0fe1daa6 | 729 | struct snd_soc_component *component) |
f9f55e31 RF |
730 | { |
731 | struct dentry *root = NULL; | |
f9f55e31 RF |
732 | int i; |
733 | ||
605391d0 | 734 | root = debugfs_create_dir(dsp->name, component->debugfs_root); |
f9f55e31 | 735 | |
7f807f28 GKH |
736 | debugfs_create_bool("booted", 0444, root, &dsp->booted); |
737 | debugfs_create_bool("running", 0444, root, &dsp->running); | |
738 | debugfs_create_x32("fw_id", 0444, root, &dsp->fw_id); | |
739 | debugfs_create_x32("fw_version", 0444, root, &dsp->fw_id_version); | |
f9f55e31 | 740 | |
7f807f28 GKH |
741 | for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) |
742 | debugfs_create_file(wm_adsp_debugfs_fops[i].name, 0444, root, | |
743 | dsp, &wm_adsp_debugfs_fops[i].fops); | |
f9f55e31 RF |
744 | |
745 | dsp->debugfs_root = root; | |
f9f55e31 RF |
746 | } |
747 | ||
748 | static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp) | |
749 | { | |
750 | wm_adsp_debugfs_clear(dsp); | |
751 | debugfs_remove_recursive(dsp->debugfs_root); | |
752 | } | |
753 | #else | |
754 | static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp, | |
0fe1daa6 | 755 | struct snd_soc_component *component) |
f9f55e31 RF |
756 | { |
757 | } | |
758 | ||
759 | static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp) | |
760 | { | |
761 | } | |
762 | ||
763 | static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, | |
764 | const char *s) | |
765 | { | |
766 | } | |
767 | ||
768 | static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, | |
769 | const char *s) | |
770 | { | |
771 | } | |
772 | ||
773 | static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp) | |
774 | { | |
775 | } | |
776 | #endif | |
777 | ||
0a047f07 RF |
778 | int wm_adsp_fw_get(struct snd_kcontrol *kcontrol, |
779 | struct snd_ctl_elem_value *ucontrol) | |
1023dbd9 | 780 | { |
0fe1daa6 | 781 | struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol); |
1023dbd9 | 782 | struct soc_enum *e = (struct soc_enum *)kcontrol->private_value; |
0fe1daa6 | 783 | struct wm_adsp *dsp = snd_soc_component_get_drvdata(component); |
1023dbd9 | 784 | |
15c66570 | 785 | ucontrol->value.enumerated.item[0] = dsp[e->shift_l].fw; |
1023dbd9 MB |
786 | |
787 | return 0; | |
788 | } | |
0a047f07 | 789 | EXPORT_SYMBOL_GPL(wm_adsp_fw_get); |
1023dbd9 | 790 | |
0a047f07 RF |
791 | int wm_adsp_fw_put(struct snd_kcontrol *kcontrol, |
792 | struct snd_ctl_elem_value *ucontrol) | |
1023dbd9 | 793 | { |
0fe1daa6 | 794 | struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol); |
1023dbd9 | 795 | struct soc_enum *e = (struct soc_enum *)kcontrol->private_value; |
0fe1daa6 | 796 | struct wm_adsp *dsp = snd_soc_component_get_drvdata(component); |
d27c5e15 | 797 | int ret = 0; |
1023dbd9 | 798 | |
15c66570 | 799 | if (ucontrol->value.enumerated.item[0] == dsp[e->shift_l].fw) |
1023dbd9 MB |
800 | return 0; |
801 | ||
15c66570 | 802 | if (ucontrol->value.enumerated.item[0] >= WM_ADSP_NUM_FW) |
1023dbd9 MB |
803 | return -EINVAL; |
804 | ||
d27c5e15 CK |
805 | mutex_lock(&dsp[e->shift_l].pwr_lock); |
806 | ||
4f2d4eab | 807 | if (dsp[e->shift_l].booted || !list_empty(&dsp[e->shift_l].compr_list)) |
d27c5e15 CK |
808 | ret = -EBUSY; |
809 | else | |
15c66570 | 810 | dsp[e->shift_l].fw = ucontrol->value.enumerated.item[0]; |
1023dbd9 | 811 | |
d27c5e15 | 812 | mutex_unlock(&dsp[e->shift_l].pwr_lock); |
1023dbd9 | 813 | |
d27c5e15 | 814 | return ret; |
1023dbd9 | 815 | } |
0a047f07 | 816 | EXPORT_SYMBOL_GPL(wm_adsp_fw_put); |
1023dbd9 | 817 | |
0a047f07 | 818 | const struct soc_enum wm_adsp_fw_enum[] = { |
1023dbd9 MB |
819 | SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), |
820 | SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), | |
821 | SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), | |
822 | SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), | |
e1ea1879 RF |
823 | SOC_ENUM_SINGLE(0, 4, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), |
824 | SOC_ENUM_SINGLE(0, 5, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), | |
825 | SOC_ENUM_SINGLE(0, 6, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), | |
1023dbd9 | 826 | }; |
0a047f07 | 827 | EXPORT_SYMBOL_GPL(wm_adsp_fw_enum); |
2159ad93 MB |
828 | |
829 | static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp, | |
830 | int type) | |
831 | { | |
832 | int i; | |
833 | ||
834 | for (i = 0; i < dsp->num_mems; i++) | |
835 | if (dsp->mem[i].type == type) | |
836 | return &dsp->mem[i]; | |
837 | ||
838 | return NULL; | |
839 | } | |
840 | ||
3809f001 | 841 | static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem, |
45b9ee72 MB |
842 | unsigned int offset) |
843 | { | |
3809f001 | 844 | switch (mem->type) { |
45b9ee72 | 845 | case WMFW_ADSP1_PM: |
3809f001 | 846 | return mem->base + (offset * 3); |
45b9ee72 | 847 | case WMFW_ADSP1_DM: |
45b9ee72 | 848 | case WMFW_ADSP2_XM: |
45b9ee72 | 849 | case WMFW_ADSP2_YM: |
45b9ee72 | 850 | case WMFW_ADSP1_ZM: |
3809f001 | 851 | return mem->base + (offset * 2); |
45b9ee72 | 852 | default: |
6c452bda | 853 | WARN(1, "Unknown memory region type"); |
45b9ee72 MB |
854 | return offset; |
855 | } | |
856 | } | |
857 | ||
170b1e12 WS |
858 | static unsigned int wm_halo_region_to_reg(struct wm_adsp_region const *mem, |
859 | unsigned int offset) | |
860 | { | |
861 | switch (mem->type) { | |
862 | case WMFW_ADSP2_XM: | |
863 | case WMFW_ADSP2_YM: | |
864 | return mem->base + (offset * 4); | |
865 | case WMFW_HALO_XM_PACKED: | |
866 | case WMFW_HALO_YM_PACKED: | |
867 | return (mem->base + (offset * 3)) & ~0x3; | |
868 | case WMFW_HALO_PM_PACKED: | |
869 | return mem->base + (offset * 5); | |
870 | default: | |
871 | WARN(1, "Unknown memory region type"); | |
872 | return offset; | |
873 | } | |
874 | } | |
875 | ||
4049ce86 CK |
876 | static void wm_adsp_read_fw_status(struct wm_adsp *dsp, |
877 | int noffs, unsigned int *offs) | |
10337b07 | 878 | { |
20e00db2 | 879 | unsigned int i; |
10337b07 RF |
880 | int ret; |
881 | ||
4049ce86 CK |
882 | for (i = 0; i < noffs; ++i) { |
883 | ret = regmap_read(dsp->regmap, dsp->base + offs[i], &offs[i]); | |
20e00db2 RF |
884 | if (ret) { |
885 | adsp_err(dsp, "Failed to read SCRATCH%u: %d\n", i, ret); | |
886 | return; | |
887 | } | |
10337b07 | 888 | } |
4049ce86 CK |
889 | } |
890 | ||
891 | static void wm_adsp2_show_fw_status(struct wm_adsp *dsp) | |
892 | { | |
893 | unsigned int offs[] = { | |
894 | ADSP2_SCRATCH0, ADSP2_SCRATCH1, ADSP2_SCRATCH2, ADSP2_SCRATCH3, | |
895 | }; | |
896 | ||
897 | wm_adsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs); | |
10337b07 RF |
898 | |
899 | adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n", | |
4049ce86 | 900 | offs[0], offs[1], offs[2], offs[3]); |
10337b07 RF |
901 | } |
902 | ||
e1ea1879 RF |
903 | static void wm_adsp2v2_show_fw_status(struct wm_adsp *dsp) |
904 | { | |
4049ce86 | 905 | unsigned int offs[] = { ADSP2V2_SCRATCH0_1, ADSP2V2_SCRATCH2_3 }; |
e1ea1879 | 906 | |
4049ce86 | 907 | wm_adsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs); |
e1ea1879 RF |
908 | |
909 | adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n", | |
4049ce86 CK |
910 | offs[0] & 0xFFFF, offs[0] >> 16, |
911 | offs[1] & 0xFFFF, offs[1] >> 16); | |
e1ea1879 RF |
912 | } |
913 | ||
170b1e12 WS |
914 | static void wm_halo_show_fw_status(struct wm_adsp *dsp) |
915 | { | |
916 | unsigned int offs[] = { | |
917 | HALO_SCRATCH1, HALO_SCRATCH2, HALO_SCRATCH3, HALO_SCRATCH4, | |
918 | }; | |
919 | ||
920 | wm_adsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs); | |
921 | ||
922 | adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n", | |
923 | offs[0], offs[1], offs[2], offs[3]); | |
924 | } | |
925 | ||
9ee78757 CK |
926 | static inline struct wm_coeff_ctl *bytes_ext_to_ctl(struct soc_bytes_ext *ext) |
927 | { | |
928 | return container_of(ext, struct wm_coeff_ctl, bytes_ext); | |
929 | } | |
930 | ||
b396ebca RF |
931 | static int wm_coeff_base_reg(struct wm_coeff_ctl *ctl, unsigned int *reg) |
932 | { | |
933 | const struct wm_adsp_alg_region *alg_region = &ctl->alg_region; | |
934 | struct wm_adsp *dsp = ctl->dsp; | |
935 | const struct wm_adsp_region *mem; | |
936 | ||
937 | mem = wm_adsp_find_region(dsp, alg_region->type); | |
938 | if (!mem) { | |
939 | adsp_err(dsp, "No base for region %x\n", | |
940 | alg_region->type); | |
941 | return -EINVAL; | |
942 | } | |
943 | ||
170b1e12 | 944 | *reg = dsp->ops->region_to_reg(mem, ctl->alg_region.base + ctl->offset); |
b396ebca RF |
945 | |
946 | return 0; | |
947 | } | |
948 | ||
7585a5b0 | 949 | static int wm_coeff_info(struct snd_kcontrol *kctl, |
6ab2b7b4 DP |
950 | struct snd_ctl_elem_info *uinfo) |
951 | { | |
9ee78757 CK |
952 | struct soc_bytes_ext *bytes_ext = |
953 | (struct soc_bytes_ext *)kctl->private_value; | |
954 | struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext); | |
6ab2b7b4 | 955 | |
a23ebba8 RF |
956 | switch (ctl->type) { |
957 | case WMFW_CTL_TYPE_ACKED: | |
958 | uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER; | |
959 | uinfo->value.integer.min = WM_ADSP_ACKED_CTL_MIN_VALUE; | |
960 | uinfo->value.integer.max = WM_ADSP_ACKED_CTL_MAX_VALUE; | |
961 | uinfo->value.integer.step = 1; | |
962 | uinfo->count = 1; | |
963 | break; | |
964 | default: | |
965 | uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES; | |
966 | uinfo->count = ctl->len; | |
967 | break; | |
968 | } | |
969 | ||
6ab2b7b4 DP |
970 | return 0; |
971 | } | |
972 | ||
f4f0c4c6 RF |
973 | static int wm_coeff_write_acked_control(struct wm_coeff_ctl *ctl, |
974 | unsigned int event_id) | |
975 | { | |
976 | struct wm_adsp *dsp = ctl->dsp; | |
977 | u32 val = cpu_to_be32(event_id); | |
978 | unsigned int reg; | |
979 | int i, ret; | |
980 | ||
981 | ret = wm_coeff_base_reg(ctl, ®); | |
982 | if (ret) | |
983 | return ret; | |
984 | ||
985 | adsp_dbg(dsp, "Sending 0x%x to acked control alg 0x%x %s:0x%x\n", | |
986 | event_id, ctl->alg_region.alg, | |
987 | wm_adsp_mem_region_name(ctl->alg_region.type), ctl->offset); | |
988 | ||
989 | ret = regmap_raw_write(dsp->regmap, reg, &val, sizeof(val)); | |
990 | if (ret) { | |
991 | adsp_err(dsp, "Failed to write %x: %d\n", reg, ret); | |
992 | return ret; | |
993 | } | |
994 | ||
995 | /* | |
996 | * Poll for ack, we initially poll at ~1ms intervals for firmwares | |
997 | * that respond quickly, then go to ~10ms polls. A firmware is unlikely | |
998 | * to ack instantly so we do the first 1ms delay before reading the | |
999 | * control to avoid a pointless bus transaction | |
1000 | */ | |
1001 | for (i = 0; i < WM_ADSP_ACKED_CTL_TIMEOUT_MS;) { | |
1002 | switch (i) { | |
1003 | case 0 ... WM_ADSP_ACKED_CTL_N_QUICKPOLLS - 1: | |
1004 | usleep_range(1000, 2000); | |
1005 | i++; | |
1006 | break; | |
1007 | default: | |
1008 | usleep_range(10000, 20000); | |
1009 | i += 10; | |
1010 | break; | |
1011 | } | |
1012 | ||
1013 | ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val)); | |
1014 | if (ret) { | |
1015 | adsp_err(dsp, "Failed to read %x: %d\n", reg, ret); | |
1016 | return ret; | |
1017 | } | |
1018 | ||
1019 | if (val == 0) { | |
1020 | adsp_dbg(dsp, "Acked control ACKED at poll %u\n", i); | |
1021 | return 0; | |
1022 | } | |
1023 | } | |
1024 | ||
1025 | adsp_warn(dsp, "Acked control @0x%x alg:0x%x %s:0x%x timed out\n", | |
1026 | reg, ctl->alg_region.alg, | |
1027 | wm_adsp_mem_region_name(ctl->alg_region.type), | |
1028 | ctl->offset); | |
1029 | ||
1030 | return -ETIMEDOUT; | |
1031 | } | |
1032 | ||
73ecf1a6 CK |
1033 | static int wm_coeff_write_ctrl_raw(struct wm_coeff_ctl *ctl, |
1034 | const void *buf, size_t len) | |
6ab2b7b4 | 1035 | { |
3809f001 | 1036 | struct wm_adsp *dsp = ctl->dsp; |
6ab2b7b4 DP |
1037 | void *scratch; |
1038 | int ret; | |
1039 | unsigned int reg; | |
1040 | ||
b396ebca RF |
1041 | ret = wm_coeff_base_reg(ctl, ®); |
1042 | if (ret) | |
1043 | return ret; | |
6ab2b7b4 | 1044 | |
4f8ea6d7 | 1045 | scratch = kmemdup(buf, len, GFP_KERNEL | GFP_DMA); |
6ab2b7b4 DP |
1046 | if (!scratch) |
1047 | return -ENOMEM; | |
1048 | ||
3809f001 | 1049 | ret = regmap_raw_write(dsp->regmap, reg, scratch, |
4f8ea6d7 | 1050 | len); |
6ab2b7b4 | 1051 | if (ret) { |
3809f001 | 1052 | adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n", |
4f8ea6d7 | 1053 | len, reg, ret); |
6ab2b7b4 DP |
1054 | kfree(scratch); |
1055 | return ret; | |
1056 | } | |
4f8ea6d7 | 1057 | adsp_dbg(dsp, "Wrote %zu bytes to %x\n", len, reg); |
6ab2b7b4 DP |
1058 | |
1059 | kfree(scratch); | |
1060 | ||
1061 | return 0; | |
1062 | } | |
1063 | ||
73ecf1a6 CK |
1064 | static int wm_coeff_write_ctrl(struct wm_coeff_ctl *ctl, |
1065 | const void *buf, size_t len) | |
1066 | { | |
1067 | int ret = 0; | |
1068 | ||
1069 | if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) | |
1070 | ret = -EPERM; | |
1071 | else if (buf != ctl->cache) | |
1072 | memcpy(ctl->cache, buf, len); | |
1073 | ||
1074 | ctl->set = 1; | |
1075 | if (ctl->enabled && ctl->dsp->running) | |
1076 | ret = wm_coeff_write_ctrl_raw(ctl, buf, len); | |
1077 | ||
1078 | return ret; | |
1079 | } | |
1080 | ||
7585a5b0 | 1081 | static int wm_coeff_put(struct snd_kcontrol *kctl, |
6ab2b7b4 DP |
1082 | struct snd_ctl_elem_value *ucontrol) |
1083 | { | |
9ee78757 CK |
1084 | struct soc_bytes_ext *bytes_ext = |
1085 | (struct soc_bytes_ext *)kctl->private_value; | |
1086 | struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext); | |
6ab2b7b4 | 1087 | char *p = ucontrol->value.bytes.data; |
168d10e7 CK |
1088 | int ret = 0; |
1089 | ||
1090 | mutex_lock(&ctl->dsp->pwr_lock); | |
73ecf1a6 | 1091 | ret = wm_coeff_write_ctrl(ctl, p, ctl->len); |
168d10e7 CK |
1092 | mutex_unlock(&ctl->dsp->pwr_lock); |
1093 | ||
1094 | return ret; | |
6ab2b7b4 DP |
1095 | } |
1096 | ||
9ee78757 CK |
1097 | static int wm_coeff_tlv_put(struct snd_kcontrol *kctl, |
1098 | const unsigned int __user *bytes, unsigned int size) | |
1099 | { | |
1100 | struct soc_bytes_ext *bytes_ext = | |
1101 | (struct soc_bytes_ext *)kctl->private_value; | |
1102 | struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext); | |
1103 | int ret = 0; | |
1104 | ||
1105 | mutex_lock(&ctl->dsp->pwr_lock); | |
1106 | ||
73ecf1a6 | 1107 | if (copy_from_user(ctl->cache, bytes, size)) |
9ee78757 | 1108 | ret = -EFAULT; |
73ecf1a6 CK |
1109 | else |
1110 | ret = wm_coeff_write_ctrl(ctl, ctl->cache, size); | |
9ee78757 CK |
1111 | |
1112 | mutex_unlock(&ctl->dsp->pwr_lock); | |
1113 | ||
1114 | return ret; | |
1115 | } | |
1116 | ||
a23ebba8 RF |
1117 | static int wm_coeff_put_acked(struct snd_kcontrol *kctl, |
1118 | struct snd_ctl_elem_value *ucontrol) | |
1119 | { | |
1120 | struct soc_bytes_ext *bytes_ext = | |
1121 | (struct soc_bytes_ext *)kctl->private_value; | |
1122 | struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext); | |
1123 | unsigned int val = ucontrol->value.integer.value[0]; | |
1124 | int ret; | |
1125 | ||
1126 | if (val == 0) | |
1127 | return 0; /* 0 means no event */ | |
1128 | ||
1129 | mutex_lock(&ctl->dsp->pwr_lock); | |
1130 | ||
7b4af793 | 1131 | if (ctl->enabled && ctl->dsp->running) |
a23ebba8 RF |
1132 | ret = wm_coeff_write_acked_control(ctl, val); |
1133 | else | |
1134 | ret = -EPERM; | |
1135 | ||
1136 | mutex_unlock(&ctl->dsp->pwr_lock); | |
1137 | ||
1138 | return ret; | |
1139 | } | |
1140 | ||
73ecf1a6 CK |
1141 | static int wm_coeff_read_ctrl_raw(struct wm_coeff_ctl *ctl, |
1142 | void *buf, size_t len) | |
6ab2b7b4 | 1143 | { |
3809f001 | 1144 | struct wm_adsp *dsp = ctl->dsp; |
6ab2b7b4 DP |
1145 | void *scratch; |
1146 | int ret; | |
1147 | unsigned int reg; | |
1148 | ||
b396ebca RF |
1149 | ret = wm_coeff_base_reg(ctl, ®); |
1150 | if (ret) | |
1151 | return ret; | |
6ab2b7b4 | 1152 | |
4f8ea6d7 | 1153 | scratch = kmalloc(len, GFP_KERNEL | GFP_DMA); |
6ab2b7b4 DP |
1154 | if (!scratch) |
1155 | return -ENOMEM; | |
1156 | ||
4f8ea6d7 | 1157 | ret = regmap_raw_read(dsp->regmap, reg, scratch, len); |
6ab2b7b4 | 1158 | if (ret) { |
3809f001 | 1159 | adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n", |
5602a643 | 1160 | len, reg, ret); |
6ab2b7b4 DP |
1161 | kfree(scratch); |
1162 | return ret; | |
1163 | } | |
4f8ea6d7 | 1164 | adsp_dbg(dsp, "Read %zu bytes from %x\n", len, reg); |
6ab2b7b4 | 1165 | |
4f8ea6d7 | 1166 | memcpy(buf, scratch, len); |
6ab2b7b4 DP |
1167 | kfree(scratch); |
1168 | ||
1169 | return 0; | |
1170 | } | |
1171 | ||
73ecf1a6 | 1172 | static int wm_coeff_read_ctrl(struct wm_coeff_ctl *ctl, void *buf, size_t len) |
6ab2b7b4 | 1173 | { |
168d10e7 CK |
1174 | int ret = 0; |
1175 | ||
26c22a19 | 1176 | if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) { |
cef45771 | 1177 | if (ctl->enabled && ctl->dsp->running) |
73ecf1a6 | 1178 | return wm_coeff_read_ctrl_raw(ctl, buf, len); |
26c22a19 | 1179 | else |
73ecf1a6 | 1180 | return -EPERM; |
168d10e7 | 1181 | } else { |
cef45771 | 1182 | if (!ctl->flags && ctl->enabled && ctl->dsp->running) |
73ecf1a6 | 1183 | ret = wm_coeff_read_ctrl_raw(ctl, ctl->cache, ctl->len); |
bc1765d6 | 1184 | |
73ecf1a6 CK |
1185 | if (buf != ctl->cache) |
1186 | memcpy(buf, ctl->cache, len); | |
26c22a19 CK |
1187 | } |
1188 | ||
73ecf1a6 CK |
1189 | return ret; |
1190 | } | |
1191 | ||
1192 | static int wm_coeff_get(struct snd_kcontrol *kctl, | |
1193 | struct snd_ctl_elem_value *ucontrol) | |
1194 | { | |
1195 | struct soc_bytes_ext *bytes_ext = | |
1196 | (struct soc_bytes_ext *)kctl->private_value; | |
1197 | struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext); | |
1198 | char *p = ucontrol->value.bytes.data; | |
1199 | int ret; | |
1200 | ||
1201 | mutex_lock(&ctl->dsp->pwr_lock); | |
1202 | ret = wm_coeff_read_ctrl(ctl, p, ctl->len); | |
168d10e7 | 1203 | mutex_unlock(&ctl->dsp->pwr_lock); |
26c22a19 | 1204 | |
168d10e7 | 1205 | return ret; |
6ab2b7b4 DP |
1206 | } |
1207 | ||
9ee78757 CK |
1208 | static int wm_coeff_tlv_get(struct snd_kcontrol *kctl, |
1209 | unsigned int __user *bytes, unsigned int size) | |
1210 | { | |
1211 | struct soc_bytes_ext *bytes_ext = | |
1212 | (struct soc_bytes_ext *)kctl->private_value; | |
1213 | struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext); | |
1214 | int ret = 0; | |
1215 | ||
1216 | mutex_lock(&ctl->dsp->pwr_lock); | |
1217 | ||
73ecf1a6 | 1218 | ret = wm_coeff_read_ctrl_raw(ctl, ctl->cache, size); |
9ee78757 CK |
1219 | |
1220 | if (!ret && copy_to_user(bytes, ctl->cache, size)) | |
1221 | ret = -EFAULT; | |
1222 | ||
1223 | mutex_unlock(&ctl->dsp->pwr_lock); | |
1224 | ||
1225 | return ret; | |
1226 | } | |
1227 | ||
a23ebba8 RF |
1228 | static int wm_coeff_get_acked(struct snd_kcontrol *kcontrol, |
1229 | struct snd_ctl_elem_value *ucontrol) | |
1230 | { | |
1231 | /* | |
1232 | * Although it's not useful to read an acked control, we must satisfy | |
1233 | * user-side assumptions that all controls are readable and that a | |
1234 | * write of the same value should be filtered out (it's valid to send | |
1235 | * the same event number again to the firmware). We therefore return 0, | |
1236 | * meaning "no event" so valid event numbers will always be a change | |
1237 | */ | |
1238 | ucontrol->value.integer.value[0] = 0; | |
1239 | ||
1240 | return 0; | |
1241 | } | |
1242 | ||
6ab2b7b4 | 1243 | struct wmfw_ctl_work { |
3809f001 | 1244 | struct wm_adsp *dsp; |
6ab2b7b4 DP |
1245 | struct wm_coeff_ctl *ctl; |
1246 | struct work_struct work; | |
1247 | }; | |
1248 | ||
9ee78757 CK |
1249 | static unsigned int wmfw_convert_flags(unsigned int in, unsigned int len) |
1250 | { | |
1251 | unsigned int out, rd, wr, vol; | |
1252 | ||
1253 | if (len > ADSP_MAX_STD_CTRL_SIZE) { | |
1254 | rd = SNDRV_CTL_ELEM_ACCESS_TLV_READ; | |
1255 | wr = SNDRV_CTL_ELEM_ACCESS_TLV_WRITE; | |
1256 | vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE; | |
1257 | ||
1258 | out = SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK; | |
1259 | } else { | |
1260 | rd = SNDRV_CTL_ELEM_ACCESS_READ; | |
1261 | wr = SNDRV_CTL_ELEM_ACCESS_WRITE; | |
1262 | vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE; | |
1263 | ||
1264 | out = 0; | |
1265 | } | |
1266 | ||
1267 | if (in) { | |
3ae7359c | 1268 | out |= rd; |
9ee78757 CK |
1269 | if (in & WMFW_CTL_FLAG_WRITEABLE) |
1270 | out |= wr; | |
1271 | if (in & WMFW_CTL_FLAG_VOLATILE) | |
1272 | out |= vol; | |
1273 | } else { | |
1274 | out |= rd | wr | vol; | |
1275 | } | |
1276 | ||
1277 | return out; | |
1278 | } | |
1279 | ||
3809f001 | 1280 | static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl) |
6ab2b7b4 DP |
1281 | { |
1282 | struct snd_kcontrol_new *kcontrol; | |
1283 | int ret; | |
1284 | ||
92bb4c32 | 1285 | if (!ctl || !ctl->name) |
6ab2b7b4 DP |
1286 | return -EINVAL; |
1287 | ||
1288 | kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL); | |
1289 | if (!kcontrol) | |
1290 | return -ENOMEM; | |
6ab2b7b4 DP |
1291 | |
1292 | kcontrol->name = ctl->name; | |
1293 | kcontrol->info = wm_coeff_info; | |
9ee78757 CK |
1294 | kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER; |
1295 | kcontrol->tlv.c = snd_soc_bytes_tlv_callback; | |
1296 | kcontrol->private_value = (unsigned long)&ctl->bytes_ext; | |
a23ebba8 | 1297 | kcontrol->access = wmfw_convert_flags(ctl->flags, ctl->len); |
6ab2b7b4 | 1298 | |
a23ebba8 RF |
1299 | switch (ctl->type) { |
1300 | case WMFW_CTL_TYPE_ACKED: | |
1301 | kcontrol->get = wm_coeff_get_acked; | |
1302 | kcontrol->put = wm_coeff_put_acked; | |
1303 | break; | |
1304 | default: | |
d7789f5b RF |
1305 | if (kcontrol->access & SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK) { |
1306 | ctl->bytes_ext.max = ctl->len; | |
1307 | ctl->bytes_ext.get = wm_coeff_tlv_get; | |
1308 | ctl->bytes_ext.put = wm_coeff_tlv_put; | |
1309 | } else { | |
1310 | kcontrol->get = wm_coeff_get; | |
1311 | kcontrol->put = wm_coeff_put; | |
1312 | } | |
a23ebba8 RF |
1313 | break; |
1314 | } | |
26c22a19 | 1315 | |
0fe1daa6 | 1316 | ret = snd_soc_add_component_controls(dsp->component, kcontrol, 1); |
6ab2b7b4 DP |
1317 | if (ret < 0) |
1318 | goto err_kcontrol; | |
1319 | ||
1320 | kfree(kcontrol); | |
1321 | ||
6ab2b7b4 DP |
1322 | return 0; |
1323 | ||
1324 | err_kcontrol: | |
1325 | kfree(kcontrol); | |
1326 | return ret; | |
1327 | } | |
1328 | ||
b21acc1c CK |
1329 | static int wm_coeff_init_control_caches(struct wm_adsp *dsp) |
1330 | { | |
1331 | struct wm_coeff_ctl *ctl; | |
1332 | int ret; | |
1333 | ||
1334 | list_for_each_entry(ctl, &dsp->ctl_list, list) { | |
1335 | if (!ctl->enabled || ctl->set) | |
1336 | continue; | |
26c22a19 CK |
1337 | if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) |
1338 | continue; | |
1339 | ||
04ff40a9 RF |
1340 | /* |
1341 | * For readable controls populate the cache from the DSP memory. | |
1342 | * For non-readable controls the cache was zero-filled when | |
1343 | * created so we don't need to do anything. | |
1344 | */ | |
1345 | if (!ctl->flags || (ctl->flags & WMFW_CTL_FLAG_READABLE)) { | |
73ecf1a6 | 1346 | ret = wm_coeff_read_ctrl_raw(ctl, ctl->cache, ctl->len); |
04ff40a9 RF |
1347 | if (ret < 0) |
1348 | return ret; | |
1349 | } | |
b21acc1c CK |
1350 | } |
1351 | ||
1352 | return 0; | |
1353 | } | |
1354 | ||
1355 | static int wm_coeff_sync_controls(struct wm_adsp *dsp) | |
1356 | { | |
1357 | struct wm_coeff_ctl *ctl; | |
1358 | int ret; | |
1359 | ||
1360 | list_for_each_entry(ctl, &dsp->ctl_list, list) { | |
1361 | if (!ctl->enabled) | |
1362 | continue; | |
26c22a19 | 1363 | if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) { |
73ecf1a6 CK |
1364 | ret = wm_coeff_write_ctrl_raw(ctl, ctl->cache, |
1365 | ctl->len); | |
b21acc1c CK |
1366 | if (ret < 0) |
1367 | return ret; | |
1368 | } | |
1369 | } | |
1370 | ||
1371 | return 0; | |
1372 | } | |
1373 | ||
f4f0c4c6 RF |
1374 | static void wm_adsp_signal_event_controls(struct wm_adsp *dsp, |
1375 | unsigned int event) | |
1376 | { | |
1377 | struct wm_coeff_ctl *ctl; | |
1378 | int ret; | |
1379 | ||
1380 | list_for_each_entry(ctl, &dsp->ctl_list, list) { | |
1381 | if (ctl->type != WMFW_CTL_TYPE_HOSTEVENT) | |
1382 | continue; | |
1383 | ||
87aa6374 CK |
1384 | if (!ctl->enabled) |
1385 | continue; | |
1386 | ||
f4f0c4c6 RF |
1387 | ret = wm_coeff_write_acked_control(ctl, event); |
1388 | if (ret) | |
1389 | adsp_warn(dsp, | |
1390 | "Failed to send 0x%x event to alg 0x%x (%d)\n", | |
1391 | event, ctl->alg_region.alg, ret); | |
1392 | } | |
1393 | } | |
1394 | ||
b21acc1c CK |
1395 | static void wm_adsp_ctl_work(struct work_struct *work) |
1396 | { | |
1397 | struct wmfw_ctl_work *ctl_work = container_of(work, | |
1398 | struct wmfw_ctl_work, | |
1399 | work); | |
1400 | ||
1401 | wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl); | |
1402 | kfree(ctl_work); | |
1403 | } | |
1404 | ||
66225e98 RF |
1405 | static void wm_adsp_free_ctl_blk(struct wm_coeff_ctl *ctl) |
1406 | { | |
1407 | kfree(ctl->cache); | |
1408 | kfree(ctl->name); | |
eb65ccdb | 1409 | kfree(ctl->subname); |
66225e98 RF |
1410 | kfree(ctl); |
1411 | } | |
1412 | ||
b21acc1c CK |
1413 | static int wm_adsp_create_control(struct wm_adsp *dsp, |
1414 | const struct wm_adsp_alg_region *alg_region, | |
2323736d | 1415 | unsigned int offset, unsigned int len, |
26c22a19 | 1416 | const char *subname, unsigned int subname_len, |
8eb084d0 | 1417 | unsigned int flags, unsigned int type) |
b21acc1c CK |
1418 | { |
1419 | struct wm_coeff_ctl *ctl; | |
1420 | struct wmfw_ctl_work *ctl_work; | |
1421 | char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN]; | |
9ce5e6e6 | 1422 | const char *region_name; |
b21acc1c CK |
1423 | int ret; |
1424 | ||
9ce5e6e6 RF |
1425 | region_name = wm_adsp_mem_region_name(alg_region->type); |
1426 | if (!region_name) { | |
2323736d | 1427 | adsp_err(dsp, "Unknown region type: %d\n", alg_region->type); |
b21acc1c CK |
1428 | return -EINVAL; |
1429 | } | |
1430 | ||
cb5b57a9 CK |
1431 | switch (dsp->fw_ver) { |
1432 | case 0: | |
1433 | case 1: | |
605391d0 RF |
1434 | snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "%s %s %x", |
1435 | dsp->name, region_name, alg_region->alg); | |
170b1e12 | 1436 | subname = NULL; /* don't append subname */ |
cb5b57a9 | 1437 | break; |
170b1e12 | 1438 | case 2: |
57819429 | 1439 | ret = scnprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, |
605391d0 | 1440 | "%s%c %.12s %x", dsp->name, *region_name, |
cb5b57a9 | 1441 | wm_adsp_fw_text[dsp->fw], alg_region->alg); |
170b1e12 WS |
1442 | break; |
1443 | default: | |
57819429 | 1444 | ret = scnprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, |
170b1e12 WS |
1445 | "%s %.12s %x", dsp->name, |
1446 | wm_adsp_fw_text[dsp->fw], alg_region->alg); | |
1447 | break; | |
1448 | } | |
cb5b57a9 | 1449 | |
170b1e12 WS |
1450 | if (subname) { |
1451 | int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2; | |
1452 | int skip = 0; | |
cb5b57a9 | 1453 | |
170b1e12 WS |
1454 | if (dsp->component->name_prefix) |
1455 | avail -= strlen(dsp->component->name_prefix) + 1; | |
b7ede5af | 1456 | |
170b1e12 WS |
1457 | /* Truncate the subname from the start if it is too long */ |
1458 | if (subname_len > avail) | |
1459 | skip = subname_len - avail; | |
cb5b57a9 | 1460 | |
170b1e12 WS |
1461 | snprintf(name + ret, SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, |
1462 | " %.*s", subname_len - skip, subname + skip); | |
cb5b57a9 | 1463 | } |
b21acc1c | 1464 | |
7585a5b0 | 1465 | list_for_each_entry(ctl, &dsp->ctl_list, list) { |
b21acc1c CK |
1466 | if (!strcmp(ctl->name, name)) { |
1467 | if (!ctl->enabled) | |
1468 | ctl->enabled = 1; | |
1469 | return 0; | |
1470 | } | |
1471 | } | |
1472 | ||
1473 | ctl = kzalloc(sizeof(*ctl), GFP_KERNEL); | |
1474 | if (!ctl) | |
1475 | return -ENOMEM; | |
2323736d | 1476 | ctl->fw_name = wm_adsp_fw_text[dsp->fw]; |
b21acc1c CK |
1477 | ctl->alg_region = *alg_region; |
1478 | ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL); | |
1479 | if (!ctl->name) { | |
1480 | ret = -ENOMEM; | |
1481 | goto err_ctl; | |
1482 | } | |
eb65ccdb LX |
1483 | if (subname) { |
1484 | ctl->subname_len = subname_len; | |
1485 | ctl->subname = kmemdup(subname, | |
1486 | strlen(subname) + 1, GFP_KERNEL); | |
1487 | if (!ctl->subname) { | |
1488 | ret = -ENOMEM; | |
1489 | goto err_ctl_name; | |
1490 | } | |
1491 | } | |
b21acc1c CK |
1492 | ctl->enabled = 1; |
1493 | ctl->set = 0; | |
1494 | ctl->ops.xget = wm_coeff_get; | |
1495 | ctl->ops.xput = wm_coeff_put; | |
1496 | ctl->dsp = dsp; | |
1497 | ||
26c22a19 | 1498 | ctl->flags = flags; |
8eb084d0 | 1499 | ctl->type = type; |
2323736d | 1500 | ctl->offset = offset; |
b21acc1c CK |
1501 | ctl->len = len; |
1502 | ctl->cache = kzalloc(ctl->len, GFP_KERNEL); | |
1503 | if (!ctl->cache) { | |
1504 | ret = -ENOMEM; | |
eb65ccdb | 1505 | goto err_ctl_subname; |
b21acc1c CK |
1506 | } |
1507 | ||
2323736d CK |
1508 | list_add(&ctl->list, &dsp->ctl_list); |
1509 | ||
8eb084d0 SH |
1510 | if (flags & WMFW_CTL_FLAG_SYS) |
1511 | return 0; | |
1512 | ||
b21acc1c CK |
1513 | ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL); |
1514 | if (!ctl_work) { | |
1515 | ret = -ENOMEM; | |
1516 | goto err_ctl_cache; | |
1517 | } | |
1518 | ||
1519 | ctl_work->dsp = dsp; | |
1520 | ctl_work->ctl = ctl; | |
1521 | INIT_WORK(&ctl_work->work, wm_adsp_ctl_work); | |
1522 | schedule_work(&ctl_work->work); | |
1523 | ||
1524 | return 0; | |
1525 | ||
1526 | err_ctl_cache: | |
1527 | kfree(ctl->cache); | |
eb65ccdb LX |
1528 | err_ctl_subname: |
1529 | kfree(ctl->subname); | |
b21acc1c CK |
1530 | err_ctl_name: |
1531 | kfree(ctl->name); | |
1532 | err_ctl: | |
1533 | kfree(ctl); | |
1534 | ||
1535 | return ret; | |
1536 | } | |
1537 | ||
2323736d CK |
1538 | struct wm_coeff_parsed_alg { |
1539 | int id; | |
1540 | const u8 *name; | |
1541 | int name_len; | |
1542 | int ncoeff; | |
1543 | }; | |
1544 | ||
1545 | struct wm_coeff_parsed_coeff { | |
1546 | int offset; | |
1547 | int mem_type; | |
1548 | const u8 *name; | |
1549 | int name_len; | |
1550 | int ctl_type; | |
1551 | int flags; | |
1552 | int len; | |
1553 | }; | |
1554 | ||
cb5b57a9 CK |
1555 | static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str) |
1556 | { | |
1557 | int length; | |
1558 | ||
1559 | switch (bytes) { | |
1560 | case 1: | |
1561 | length = **pos; | |
1562 | break; | |
1563 | case 2: | |
8299ee81 | 1564 | length = le16_to_cpu(*((__le16 *)*pos)); |
cb5b57a9 CK |
1565 | break; |
1566 | default: | |
1567 | return 0; | |
1568 | } | |
1569 | ||
1570 | if (str) | |
1571 | *str = *pos + bytes; | |
1572 | ||
1573 | *pos += ((length + bytes) + 3) & ~0x03; | |
1574 | ||
1575 | return length; | |
1576 | } | |
1577 | ||
1578 | static int wm_coeff_parse_int(int bytes, const u8 **pos) | |
1579 | { | |
1580 | int val = 0; | |
1581 | ||
1582 | switch (bytes) { | |
1583 | case 2: | |
8299ee81 | 1584 | val = le16_to_cpu(*((__le16 *)*pos)); |
cb5b57a9 CK |
1585 | break; |
1586 | case 4: | |
8299ee81 | 1587 | val = le32_to_cpu(*((__le32 *)*pos)); |
cb5b57a9 CK |
1588 | break; |
1589 | default: | |
1590 | break; | |
1591 | } | |
1592 | ||
1593 | *pos += bytes; | |
1594 | ||
1595 | return val; | |
1596 | } | |
1597 | ||
2323736d CK |
1598 | static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data, |
1599 | struct wm_coeff_parsed_alg *blk) | |
1600 | { | |
1601 | const struct wmfw_adsp_alg_data *raw; | |
1602 | ||
cb5b57a9 CK |
1603 | switch (dsp->fw_ver) { |
1604 | case 0: | |
1605 | case 1: | |
1606 | raw = (const struct wmfw_adsp_alg_data *)*data; | |
1607 | *data = raw->data; | |
2323736d | 1608 | |
cb5b57a9 CK |
1609 | blk->id = le32_to_cpu(raw->id); |
1610 | blk->name = raw->name; | |
1611 | blk->name_len = strlen(raw->name); | |
1612 | blk->ncoeff = le32_to_cpu(raw->ncoeff); | |
1613 | break; | |
1614 | default: | |
1615 | blk->id = wm_coeff_parse_int(sizeof(raw->id), data); | |
1616 | blk->name_len = wm_coeff_parse_string(sizeof(u8), data, | |
1617 | &blk->name); | |
1618 | wm_coeff_parse_string(sizeof(u16), data, NULL); | |
1619 | blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data); | |
1620 | break; | |
1621 | } | |
2323736d CK |
1622 | |
1623 | adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id); | |
1624 | adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name); | |
1625 | adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff); | |
1626 | } | |
1627 | ||
1628 | static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data, | |
1629 | struct wm_coeff_parsed_coeff *blk) | |
1630 | { | |
1631 | const struct wmfw_adsp_coeff_data *raw; | |
cb5b57a9 CK |
1632 | const u8 *tmp; |
1633 | int length; | |
2323736d | 1634 | |
cb5b57a9 CK |
1635 | switch (dsp->fw_ver) { |
1636 | case 0: | |
1637 | case 1: | |
1638 | raw = (const struct wmfw_adsp_coeff_data *)*data; | |
1639 | *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size); | |
1640 | ||
1641 | blk->offset = le16_to_cpu(raw->hdr.offset); | |
1642 | blk->mem_type = le16_to_cpu(raw->hdr.type); | |
1643 | blk->name = raw->name; | |
1644 | blk->name_len = strlen(raw->name); | |
1645 | blk->ctl_type = le16_to_cpu(raw->ctl_type); | |
1646 | blk->flags = le16_to_cpu(raw->flags); | |
1647 | blk->len = le32_to_cpu(raw->len); | |
1648 | break; | |
1649 | default: | |
1650 | tmp = *data; | |
1651 | blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp); | |
1652 | blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp); | |
1653 | length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp); | |
1654 | blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp, | |
1655 | &blk->name); | |
1656 | wm_coeff_parse_string(sizeof(u8), &tmp, NULL); | |
1657 | wm_coeff_parse_string(sizeof(u16), &tmp, NULL); | |
1658 | blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp); | |
1659 | blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp); | |
1660 | blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp); | |
1661 | ||
1662 | *data = *data + sizeof(raw->hdr) + length; | |
1663 | break; | |
1664 | } | |
2323736d CK |
1665 | |
1666 | adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type); | |
1667 | adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset); | |
1668 | adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name); | |
1669 | adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags); | |
1670 | adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type); | |
1671 | adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len); | |
1672 | } | |
1673 | ||
f4f0c4c6 RF |
1674 | static int wm_adsp_check_coeff_flags(struct wm_adsp *dsp, |
1675 | const struct wm_coeff_parsed_coeff *coeff_blk, | |
1676 | unsigned int f_required, | |
1677 | unsigned int f_illegal) | |
1678 | { | |
1679 | if ((coeff_blk->flags & f_illegal) || | |
1680 | ((coeff_blk->flags & f_required) != f_required)) { | |
1681 | adsp_err(dsp, "Illegal flags 0x%x for control type 0x%x\n", | |
1682 | coeff_blk->flags, coeff_blk->ctl_type); | |
1683 | return -EINVAL; | |
1684 | } | |
1685 | ||
1686 | return 0; | |
1687 | } | |
1688 | ||
2323736d CK |
1689 | static int wm_adsp_parse_coeff(struct wm_adsp *dsp, |
1690 | const struct wmfw_region *region) | |
1691 | { | |
1692 | struct wm_adsp_alg_region alg_region = {}; | |
1693 | struct wm_coeff_parsed_alg alg_blk; | |
1694 | struct wm_coeff_parsed_coeff coeff_blk; | |
1695 | const u8 *data = region->data; | |
1696 | int i, ret; | |
1697 | ||
1698 | wm_coeff_parse_alg(dsp, &data, &alg_blk); | |
1699 | for (i = 0; i < alg_blk.ncoeff; i++) { | |
1700 | wm_coeff_parse_coeff(dsp, &data, &coeff_blk); | |
1701 | ||
1702 | switch (coeff_blk.ctl_type) { | |
1703 | case SNDRV_CTL_ELEM_TYPE_BYTES: | |
1704 | break; | |
a23ebba8 RF |
1705 | case WMFW_CTL_TYPE_ACKED: |
1706 | if (coeff_blk.flags & WMFW_CTL_FLAG_SYS) | |
1707 | continue; /* ignore */ | |
1708 | ||
1709 | ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk, | |
1710 | WMFW_CTL_FLAG_VOLATILE | | |
1711 | WMFW_CTL_FLAG_WRITEABLE | | |
1712 | WMFW_CTL_FLAG_READABLE, | |
1713 | 0); | |
1714 | if (ret) | |
1715 | return -EINVAL; | |
1716 | break; | |
f4f0c4c6 RF |
1717 | case WMFW_CTL_TYPE_HOSTEVENT: |
1718 | ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk, | |
1719 | WMFW_CTL_FLAG_SYS | | |
1720 | WMFW_CTL_FLAG_VOLATILE | | |
1721 | WMFW_CTL_FLAG_WRITEABLE | | |
1722 | WMFW_CTL_FLAG_READABLE, | |
1723 | 0); | |
1724 | if (ret) | |
1725 | return -EINVAL; | |
1726 | break; | |
d52ed4b0 RF |
1727 | case WMFW_CTL_TYPE_HOST_BUFFER: |
1728 | ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk, | |
1729 | WMFW_CTL_FLAG_SYS | | |
1730 | WMFW_CTL_FLAG_VOLATILE | | |
1731 | WMFW_CTL_FLAG_READABLE, | |
1732 | 0); | |
1733 | if (ret) | |
1734 | return -EINVAL; | |
1735 | break; | |
2323736d CK |
1736 | default: |
1737 | adsp_err(dsp, "Unknown control type: %d\n", | |
1738 | coeff_blk.ctl_type); | |
1739 | return -EINVAL; | |
1740 | } | |
1741 | ||
1742 | alg_region.type = coeff_blk.mem_type; | |
1743 | alg_region.alg = alg_blk.id; | |
1744 | ||
1745 | ret = wm_adsp_create_control(dsp, &alg_region, | |
1746 | coeff_blk.offset, | |
1747 | coeff_blk.len, | |
1748 | coeff_blk.name, | |
26c22a19 | 1749 | coeff_blk.name_len, |
8eb084d0 SH |
1750 | coeff_blk.flags, |
1751 | coeff_blk.ctl_type); | |
2323736d CK |
1752 | if (ret < 0) |
1753 | adsp_err(dsp, "Failed to create control: %.*s, %d\n", | |
1754 | coeff_blk.name_len, coeff_blk.name, ret); | |
1755 | } | |
1756 | ||
1757 | return 0; | |
1758 | } | |
1759 | ||
4e08d50d CK |
1760 | static unsigned int wm_adsp1_parse_sizes(struct wm_adsp *dsp, |
1761 | const char * const file, | |
1762 | unsigned int pos, | |
1763 | const struct firmware *firmware) | |
1764 | { | |
1765 | const struct wmfw_adsp1_sizes *adsp1_sizes; | |
1766 | ||
1767 | adsp1_sizes = (void *)&firmware->data[pos]; | |
1768 | ||
1769 | adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n", file, | |
1770 | le32_to_cpu(adsp1_sizes->dm), le32_to_cpu(adsp1_sizes->pm), | |
1771 | le32_to_cpu(adsp1_sizes->zm)); | |
1772 | ||
1773 | return pos + sizeof(*adsp1_sizes); | |
1774 | } | |
1775 | ||
1776 | static unsigned int wm_adsp2_parse_sizes(struct wm_adsp *dsp, | |
1777 | const char * const file, | |
1778 | unsigned int pos, | |
1779 | const struct firmware *firmware) | |
1780 | { | |
1781 | const struct wmfw_adsp2_sizes *adsp2_sizes; | |
1782 | ||
1783 | adsp2_sizes = (void *)&firmware->data[pos]; | |
1784 | ||
1785 | adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n", file, | |
1786 | le32_to_cpu(adsp2_sizes->xm), le32_to_cpu(adsp2_sizes->ym), | |
1787 | le32_to_cpu(adsp2_sizes->pm), le32_to_cpu(adsp2_sizes->zm)); | |
1788 | ||
1789 | return pos + sizeof(*adsp2_sizes); | |
1790 | } | |
1791 | ||
1792 | static bool wm_adsp_validate_version(struct wm_adsp *dsp, unsigned int version) | |
1793 | { | |
1794 | switch (version) { | |
1795 | case 0: | |
1796 | adsp_warn(dsp, "Deprecated file format %d\n", version); | |
1797 | return true; | |
1798 | case 1: | |
1799 | case 2: | |
1800 | return true; | |
1801 | default: | |
1802 | return false; | |
1803 | } | |
1804 | } | |
1805 | ||
170b1e12 WS |
1806 | static bool wm_halo_validate_version(struct wm_adsp *dsp, unsigned int version) |
1807 | { | |
1808 | switch (version) { | |
1809 | case 3: | |
1810 | return true; | |
1811 | default: | |
1812 | return false; | |
1813 | } | |
1814 | } | |
1815 | ||
2159ad93 MB |
1816 | static int wm_adsp_load(struct wm_adsp *dsp) |
1817 | { | |
cf17c83c | 1818 | LIST_HEAD(buf_list); |
2159ad93 MB |
1819 | const struct firmware *firmware; |
1820 | struct regmap *regmap = dsp->regmap; | |
1821 | unsigned int pos = 0; | |
1822 | const struct wmfw_header *header; | |
1823 | const struct wmfw_adsp1_sizes *adsp1_sizes; | |
2159ad93 MB |
1824 | const struct wmfw_footer *footer; |
1825 | const struct wmfw_region *region; | |
1826 | const struct wm_adsp_region *mem; | |
1827 | const char *region_name; | |
1cab2a84 | 1828 | char *file, *text = NULL; |
cf17c83c | 1829 | struct wm_adsp_buf *buf; |
2159ad93 MB |
1830 | unsigned int reg; |
1831 | int regions = 0; | |
4e08d50d | 1832 | int ret, offset, type; |
2159ad93 MB |
1833 | |
1834 | file = kzalloc(PAGE_SIZE, GFP_KERNEL); | |
1835 | if (file == NULL) | |
1836 | return -ENOMEM; | |
1837 | ||
605391d0 | 1838 | snprintf(file, PAGE_SIZE, "%s-%s-%s.wmfw", dsp->part, dsp->fwf_name, |
1023dbd9 | 1839 | wm_adsp_fw[dsp->fw].file); |
2159ad93 MB |
1840 | file[PAGE_SIZE - 1] = '\0'; |
1841 | ||
1842 | ret = request_firmware(&firmware, file, dsp->dev); | |
1843 | if (ret != 0) { | |
1844 | adsp_err(dsp, "Failed to request '%s'\n", file); | |
1845 | goto out; | |
1846 | } | |
1847 | ret = -EINVAL; | |
1848 | ||
1849 | pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer); | |
1850 | if (pos >= firmware->size) { | |
1851 | adsp_err(dsp, "%s: file too short, %zu bytes\n", | |
1852 | file, firmware->size); | |
1853 | goto out_fw; | |
1854 | } | |
1855 | ||
7585a5b0 | 1856 | header = (void *)&firmware->data[0]; |
2159ad93 MB |
1857 | |
1858 | if (memcmp(&header->magic[0], "WMFW", 4) != 0) { | |
1859 | adsp_err(dsp, "%s: invalid magic\n", file); | |
1860 | goto out_fw; | |
1861 | } | |
1862 | ||
4e08d50d | 1863 | if (!dsp->ops->validate_version(dsp, header->ver)) { |
2159ad93 MB |
1864 | adsp_err(dsp, "%s: unknown file format %d\n", |
1865 | file, header->ver); | |
1866 | goto out_fw; | |
1867 | } | |
2323736d | 1868 | |
3626992a | 1869 | adsp_info(dsp, "Firmware version: %d\n", header->ver); |
2323736d | 1870 | dsp->fw_ver = header->ver; |
2159ad93 MB |
1871 | |
1872 | if (header->core != dsp->type) { | |
1873 | adsp_err(dsp, "%s: invalid core %d != %d\n", | |
1874 | file, header->core, dsp->type); | |
1875 | goto out_fw; | |
1876 | } | |
1877 | ||
4e08d50d CK |
1878 | pos = sizeof(*header); |
1879 | pos = dsp->ops->parse_sizes(dsp, file, pos, firmware); | |
2159ad93 | 1880 | |
4e08d50d CK |
1881 | footer = (void *)&firmware->data[pos]; |
1882 | pos += sizeof(*footer); | |
2159ad93 | 1883 | |
4e08d50d | 1884 | if (le32_to_cpu(header->len) != pos) { |
2159ad93 MB |
1885 | adsp_err(dsp, "%s: unexpected header length %d\n", |
1886 | file, le32_to_cpu(header->len)); | |
1887 | goto out_fw; | |
1888 | } | |
1889 | ||
1890 | adsp_dbg(dsp, "%s: timestamp %llu\n", file, | |
1891 | le64_to_cpu(footer->timestamp)); | |
1892 | ||
1893 | while (pos < firmware->size && | |
50dd2ea8 | 1894 | sizeof(*region) < firmware->size - pos) { |
2159ad93 MB |
1895 | region = (void *)&(firmware->data[pos]); |
1896 | region_name = "Unknown"; | |
1897 | reg = 0; | |
1898 | text = NULL; | |
1899 | offset = le32_to_cpu(region->offset) & 0xffffff; | |
1900 | type = be32_to_cpu(region->type) & 0xff; | |
7585a5b0 | 1901 | |
2159ad93 MB |
1902 | switch (type) { |
1903 | case WMFW_NAME_TEXT: | |
1904 | region_name = "Firmware name"; | |
1905 | text = kzalloc(le32_to_cpu(region->len) + 1, | |
1906 | GFP_KERNEL); | |
1907 | break; | |
2323736d CK |
1908 | case WMFW_ALGORITHM_DATA: |
1909 | region_name = "Algorithm"; | |
1910 | ret = wm_adsp_parse_coeff(dsp, region); | |
1911 | if (ret != 0) | |
1912 | goto out_fw; | |
1913 | break; | |
2159ad93 MB |
1914 | case WMFW_INFO_TEXT: |
1915 | region_name = "Information"; | |
1916 | text = kzalloc(le32_to_cpu(region->len) + 1, | |
1917 | GFP_KERNEL); | |
1918 | break; | |
1919 | case WMFW_ABSOLUTE: | |
1920 | region_name = "Absolute"; | |
1921 | reg = offset; | |
1922 | break; | |
1923 | case WMFW_ADSP1_PM: | |
2159ad93 | 1924 | case WMFW_ADSP1_DM: |
2159ad93 | 1925 | case WMFW_ADSP2_XM: |
2159ad93 | 1926 | case WMFW_ADSP2_YM: |
2159ad93 | 1927 | case WMFW_ADSP1_ZM: |
170b1e12 WS |
1928 | case WMFW_HALO_PM_PACKED: |
1929 | case WMFW_HALO_XM_PACKED: | |
1930 | case WMFW_HALO_YM_PACKED: | |
1931 | mem = wm_adsp_find_region(dsp, type); | |
1932 | if (!mem) { | |
1933 | adsp_err(dsp, "No region of type: %x\n", type); | |
1934 | goto out_fw; | |
1935 | } | |
1936 | ||
9ce5e6e6 | 1937 | region_name = wm_adsp_mem_region_name(type); |
170b1e12 | 1938 | reg = dsp->ops->region_to_reg(mem, offset); |
2159ad93 MB |
1939 | break; |
1940 | default: | |
1941 | adsp_warn(dsp, | |
1942 | "%s.%d: Unknown region type %x at %d(%x)\n", | |
1943 | file, regions, type, pos, pos); | |
1944 | break; | |
1945 | } | |
1946 | ||
1947 | adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file, | |
1948 | regions, le32_to_cpu(region->len), offset, | |
1949 | region_name); | |
1950 | ||
50dd2ea8 BH |
1951 | if (le32_to_cpu(region->len) > |
1952 | firmware->size - pos - sizeof(*region)) { | |
1cab2a84 RF |
1953 | adsp_err(dsp, |
1954 | "%s.%d: %s region len %d bytes exceeds file length %zu\n", | |
1955 | file, regions, region_name, | |
1956 | le32_to_cpu(region->len), firmware->size); | |
1957 | ret = -EINVAL; | |
1958 | goto out_fw; | |
1959 | } | |
1960 | ||
2159ad93 MB |
1961 | if (text) { |
1962 | memcpy(text, region->data, le32_to_cpu(region->len)); | |
1963 | adsp_info(dsp, "%s: %s\n", file, text); | |
1964 | kfree(text); | |
1cab2a84 | 1965 | text = NULL; |
2159ad93 MB |
1966 | } |
1967 | ||
1968 | if (reg) { | |
cdcd7f72 CK |
1969 | buf = wm_adsp_buf_alloc(region->data, |
1970 | le32_to_cpu(region->len), | |
1971 | &buf_list); | |
1972 | if (!buf) { | |
1973 | adsp_err(dsp, "Out of memory\n"); | |
1974 | ret = -ENOMEM; | |
1975 | goto out_fw; | |
1976 | } | |
c1a7898d | 1977 | |
cdcd7f72 CK |
1978 | ret = regmap_raw_write_async(regmap, reg, buf->buf, |
1979 | le32_to_cpu(region->len)); | |
1980 | if (ret != 0) { | |
1981 | adsp_err(dsp, | |
1982 | "%s.%d: Failed to write %d bytes at %d in %s: %d\n", | |
1983 | file, regions, | |
1984 | le32_to_cpu(region->len), offset, | |
1985 | region_name, ret); | |
1986 | goto out_fw; | |
2159ad93 MB |
1987 | } |
1988 | } | |
1989 | ||
1990 | pos += le32_to_cpu(region->len) + sizeof(*region); | |
1991 | regions++; | |
1992 | } | |
cf17c83c MB |
1993 | |
1994 | ret = regmap_async_complete(regmap); | |
1995 | if (ret != 0) { | |
1996 | adsp_err(dsp, "Failed to complete async write: %d\n", ret); | |
1997 | goto out_fw; | |
1998 | } | |
1999 | ||
2159ad93 MB |
2000 | if (pos > firmware->size) |
2001 | adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n", | |
2002 | file, regions, pos - firmware->size); | |
2003 | ||
f9f55e31 RF |
2004 | wm_adsp_debugfs_save_wmfwname(dsp, file); |
2005 | ||
2159ad93 | 2006 | out_fw: |
cf17c83c MB |
2007 | regmap_async_complete(regmap); |
2008 | wm_adsp_buf_free(&buf_list); | |
2159ad93 | 2009 | release_firmware(firmware); |
1cab2a84 | 2010 | kfree(text); |
2159ad93 MB |
2011 | out: |
2012 | kfree(file); | |
2013 | ||
2014 | return ret; | |
2015 | } | |
2016 | ||
eb65ccdb LX |
2017 | /* |
2018 | * Find wm_coeff_ctl with input name as its subname | |
2019 | * If not found, return NULL | |
2020 | */ | |
2021 | static struct wm_coeff_ctl *wm_adsp_get_ctl(struct wm_adsp *dsp, | |
2022 | const char *name, int type, | |
2023 | unsigned int alg) | |
2024 | { | |
2025 | struct wm_coeff_ctl *pos, *rslt = NULL; | |
2026 | ||
2027 | list_for_each_entry(pos, &dsp->ctl_list, list) { | |
2028 | if (!pos->subname) | |
2029 | continue; | |
2030 | if (strncmp(pos->subname, name, pos->subname_len) == 0 && | |
2031 | pos->alg_region.alg == alg && | |
2032 | pos->alg_region.type == type) { | |
2033 | rslt = pos; | |
2034 | break; | |
2035 | } | |
2036 | } | |
2037 | ||
2038 | return rslt; | |
2039 | } | |
2040 | ||
2041 | int wm_adsp_write_ctl(struct wm_adsp *dsp, const char *name, int type, | |
2042 | unsigned int alg, void *buf, size_t len) | |
2043 | { | |
2044 | struct wm_coeff_ctl *ctl; | |
2045 | struct snd_kcontrol *kcontrol; | |
2046 | int ret; | |
2047 | ||
2048 | ctl = wm_adsp_get_ctl(dsp, name, type, alg); | |
2049 | if (!ctl) | |
2050 | return -EINVAL; | |
2051 | ||
2052 | if (len > ctl->len) | |
2053 | return -EINVAL; | |
2054 | ||
73ecf1a6 | 2055 | ret = wm_coeff_write_ctrl(ctl, buf, len); |
eb65ccdb LX |
2056 | |
2057 | kcontrol = snd_soc_card_get_kcontrol(dsp->component->card, ctl->name); | |
2058 | snd_ctl_notify(dsp->component->card->snd_card, | |
2059 | SNDRV_CTL_EVENT_MASK_VALUE, &kcontrol->id); | |
2060 | ||
2061 | return ret; | |
2062 | } | |
2063 | EXPORT_SYMBOL_GPL(wm_adsp_write_ctl); | |
2064 | ||
2065 | int wm_adsp_read_ctl(struct wm_adsp *dsp, const char *name, int type, | |
2066 | unsigned int alg, void *buf, size_t len) | |
2067 | { | |
2068 | struct wm_coeff_ctl *ctl; | |
2069 | ||
2070 | ctl = wm_adsp_get_ctl(dsp, name, type, alg); | |
2071 | if (!ctl) | |
2072 | return -EINVAL; | |
2073 | ||
2074 | if (len > ctl->len) | |
2075 | return -EINVAL; | |
2076 | ||
73ecf1a6 | 2077 | return wm_coeff_read_ctrl(ctl, buf, len); |
eb65ccdb LX |
2078 | } |
2079 | EXPORT_SYMBOL_GPL(wm_adsp_read_ctl); | |
2080 | ||
2323736d CK |
2081 | static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp, |
2082 | const struct wm_adsp_alg_region *alg_region) | |
2083 | { | |
2084 | struct wm_coeff_ctl *ctl; | |
2085 | ||
2086 | list_for_each_entry(ctl, &dsp->ctl_list, list) { | |
2087 | if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] && | |
2088 | alg_region->alg == ctl->alg_region.alg && | |
2089 | alg_region->type == ctl->alg_region.type) { | |
2090 | ctl->alg_region.base = alg_region->base; | |
2091 | } | |
2092 | } | |
2093 | } | |
2094 | ||
3809f001 | 2095 | static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs, |
7f7cca08 | 2096 | const struct wm_adsp_region *mem, |
b618a185 | 2097 | unsigned int pos, unsigned int len) |
db40517c | 2098 | { |
b618a185 | 2099 | void *alg; |
7f7cca08 | 2100 | unsigned int reg; |
b618a185 | 2101 | int ret; |
db40517c | 2102 | __be32 val; |
db40517c | 2103 | |
3809f001 | 2104 | if (n_algs == 0) { |
b618a185 CK |
2105 | adsp_err(dsp, "No algorithms\n"); |
2106 | return ERR_PTR(-EINVAL); | |
db40517c MB |
2107 | } |
2108 | ||
3809f001 CK |
2109 | if (n_algs > 1024) { |
2110 | adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs); | |
b618a185 CK |
2111 | return ERR_PTR(-EINVAL); |
2112 | } | |
db40517c | 2113 | |
b618a185 | 2114 | /* Read the terminator first to validate the length */ |
170b1e12 | 2115 | reg = dsp->ops->region_to_reg(mem, pos + len); |
7f7cca08 CK |
2116 | |
2117 | ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val)); | |
b618a185 CK |
2118 | if (ret != 0) { |
2119 | adsp_err(dsp, "Failed to read algorithm list end: %d\n", | |
2120 | ret); | |
2121 | return ERR_PTR(ret); | |
2122 | } | |
db40517c | 2123 | |
b618a185 | 2124 | if (be32_to_cpu(val) != 0xbedead) |
503ada8a | 2125 | adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbedead\n", |
7f7cca08 CK |
2126 | reg, be32_to_cpu(val)); |
2127 | ||
2128 | /* Convert length from DSP words to bytes */ | |
2129 | len *= sizeof(u32); | |
d62f4bc6 | 2130 | |
517ee74e | 2131 | alg = kzalloc(len, GFP_KERNEL | GFP_DMA); |
b618a185 CK |
2132 | if (!alg) |
2133 | return ERR_PTR(-ENOMEM); | |
db40517c | 2134 | |
170b1e12 | 2135 | reg = dsp->ops->region_to_reg(mem, pos); |
7f7cca08 CK |
2136 | |
2137 | ret = regmap_raw_read(dsp->regmap, reg, alg, len); | |
b618a185 | 2138 | if (ret != 0) { |
7d00cd97 | 2139 | adsp_err(dsp, "Failed to read algorithm list: %d\n", ret); |
b618a185 CK |
2140 | kfree(alg); |
2141 | return ERR_PTR(ret); | |
2142 | } | |
ac50009f | 2143 | |
b618a185 CK |
2144 | return alg; |
2145 | } | |
ac50009f | 2146 | |
14197095 CK |
2147 | static struct wm_adsp_alg_region * |
2148 | wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id) | |
2149 | { | |
2150 | struct wm_adsp_alg_region *alg_region; | |
2151 | ||
2152 | list_for_each_entry(alg_region, &dsp->alg_regions, list) { | |
2153 | if (id == alg_region->alg && type == alg_region->type) | |
2154 | return alg_region; | |
2155 | } | |
2156 | ||
2157 | return NULL; | |
2158 | } | |
2159 | ||
d9d20e17 CK |
2160 | static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp, |
2161 | int type, __be32 id, | |
2162 | __be32 base) | |
2163 | { | |
2164 | struct wm_adsp_alg_region *alg_region; | |
2165 | ||
2166 | alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL); | |
2167 | if (!alg_region) | |
2168 | return ERR_PTR(-ENOMEM); | |
2169 | ||
2170 | alg_region->type = type; | |
2171 | alg_region->alg = be32_to_cpu(id); | |
2172 | alg_region->base = be32_to_cpu(base); | |
2173 | ||
2174 | list_add_tail(&alg_region->list, &dsp->alg_regions); | |
2175 | ||
2323736d CK |
2176 | if (dsp->fw_ver > 0) |
2177 | wm_adsp_ctl_fixup_base(dsp, alg_region); | |
2178 | ||
d9d20e17 CK |
2179 | return alg_region; |
2180 | } | |
2181 | ||
56574d54 RF |
2182 | static void wm_adsp_free_alg_regions(struct wm_adsp *dsp) |
2183 | { | |
2184 | struct wm_adsp_alg_region *alg_region; | |
2185 | ||
2186 | while (!list_empty(&dsp->alg_regions)) { | |
2187 | alg_region = list_first_entry(&dsp->alg_regions, | |
2188 | struct wm_adsp_alg_region, | |
2189 | list); | |
2190 | list_del(&alg_region->list); | |
2191 | kfree(alg_region); | |
2192 | } | |
2193 | } | |
2194 | ||
a5dcb24d CK |
2195 | static void wmfw_parse_id_header(struct wm_adsp *dsp, |
2196 | struct wmfw_id_hdr *fw, int nalgs) | |
2197 | { | |
2198 | dsp->fw_id = be32_to_cpu(fw->id); | |
2199 | dsp->fw_id_version = be32_to_cpu(fw->ver); | |
2200 | ||
cd537873 | 2201 | adsp_info(dsp, "Firmware: %x v%d.%d.%d, %d algorithms\n", |
a5dcb24d CK |
2202 | dsp->fw_id, (dsp->fw_id_version & 0xff0000) >> 16, |
2203 | (dsp->fw_id_version & 0xff00) >> 8, dsp->fw_id_version & 0xff, | |
2204 | nalgs); | |
2205 | } | |
2206 | ||
170b1e12 WS |
2207 | static void wmfw_v3_parse_id_header(struct wm_adsp *dsp, |
2208 | struct wmfw_v3_id_hdr *fw, int nalgs) | |
2209 | { | |
2210 | dsp->fw_id = be32_to_cpu(fw->id); | |
2211 | dsp->fw_id_version = be32_to_cpu(fw->ver); | |
2212 | dsp->fw_vendor_id = be32_to_cpu(fw->vendor_id); | |
2213 | ||
cd537873 | 2214 | adsp_info(dsp, "Firmware: %x vendor: 0x%x v%d.%d.%d, %d algorithms\n", |
170b1e12 WS |
2215 | dsp->fw_id, dsp->fw_vendor_id, |
2216 | (dsp->fw_id_version & 0xff0000) >> 16, | |
2217 | (dsp->fw_id_version & 0xff00) >> 8, dsp->fw_id_version & 0xff, | |
2218 | nalgs); | |
2219 | } | |
2220 | ||
2221 | static int wm_adsp_create_regions(struct wm_adsp *dsp, __be32 id, int nregions, | |
2222 | int *type, __be32 *base) | |
2223 | { | |
2224 | struct wm_adsp_alg_region *alg_region; | |
2225 | int i; | |
2226 | ||
2227 | for (i = 0; i < nregions; i++) { | |
2228 | alg_region = wm_adsp_create_region(dsp, type[i], id, base[i]); | |
2229 | if (IS_ERR(alg_region)) | |
2230 | return PTR_ERR(alg_region); | |
2231 | } | |
2232 | ||
2233 | return 0; | |
2234 | } | |
2235 | ||
b618a185 CK |
2236 | static int wm_adsp1_setup_algs(struct wm_adsp *dsp) |
2237 | { | |
2238 | struct wmfw_adsp1_id_hdr adsp1_id; | |
2239 | struct wmfw_adsp1_alg_hdr *adsp1_alg; | |
3809f001 | 2240 | struct wm_adsp_alg_region *alg_region; |
b618a185 CK |
2241 | const struct wm_adsp_region *mem; |
2242 | unsigned int pos, len; | |
3809f001 | 2243 | size_t n_algs; |
b618a185 | 2244 | int i, ret; |
db40517c | 2245 | |
b618a185 CK |
2246 | mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM); |
2247 | if (WARN_ON(!mem)) | |
2248 | return -EINVAL; | |
2249 | ||
2250 | ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id, | |
2251 | sizeof(adsp1_id)); | |
2252 | if (ret != 0) { | |
2253 | adsp_err(dsp, "Failed to read algorithm info: %d\n", | |
2254 | ret); | |
2255 | return ret; | |
2256 | } | |
db40517c | 2257 | |
3809f001 | 2258 | n_algs = be32_to_cpu(adsp1_id.n_algs); |
a5dcb24d CK |
2259 | |
2260 | wmfw_parse_id_header(dsp, &adsp1_id.fw, n_algs); | |
b618a185 | 2261 | |
d9d20e17 CK |
2262 | alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM, |
2263 | adsp1_id.fw.id, adsp1_id.zm); | |
2264 | if (IS_ERR(alg_region)) | |
2265 | return PTR_ERR(alg_region); | |
d62f4bc6 | 2266 | |
d9d20e17 CK |
2267 | alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM, |
2268 | adsp1_id.fw.id, adsp1_id.dm); | |
2269 | if (IS_ERR(alg_region)) | |
2270 | return PTR_ERR(alg_region); | |
db40517c | 2271 | |
7f7cca08 CK |
2272 | /* Calculate offset and length in DSP words */ |
2273 | pos = sizeof(adsp1_id) / sizeof(u32); | |
2274 | len = (sizeof(*adsp1_alg) * n_algs) / sizeof(u32); | |
b618a185 | 2275 | |
7f7cca08 | 2276 | adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len); |
b618a185 CK |
2277 | if (IS_ERR(adsp1_alg)) |
2278 | return PTR_ERR(adsp1_alg); | |
2279 | ||
3809f001 | 2280 | for (i = 0; i < n_algs; i++) { |
b618a185 CK |
2281 | adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n", |
2282 | i, be32_to_cpu(adsp1_alg[i].alg.id), | |
2283 | (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16, | |
2284 | (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8, | |
2285 | be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff, | |
2286 | be32_to_cpu(adsp1_alg[i].dm), | |
2287 | be32_to_cpu(adsp1_alg[i].zm)); | |
ac50009f | 2288 | |
d9d20e17 CK |
2289 | alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM, |
2290 | adsp1_alg[i].alg.id, | |
2291 | adsp1_alg[i].dm); | |
2292 | if (IS_ERR(alg_region)) { | |
2293 | ret = PTR_ERR(alg_region); | |
b618a185 CK |
2294 | goto out; |
2295 | } | |
2323736d CK |
2296 | if (dsp->fw_ver == 0) { |
2297 | if (i + 1 < n_algs) { | |
2298 | len = be32_to_cpu(adsp1_alg[i + 1].dm); | |
2299 | len -= be32_to_cpu(adsp1_alg[i].dm); | |
2300 | len *= 4; | |
2301 | wm_adsp_create_control(dsp, alg_region, 0, | |
8eb084d0 SH |
2302 | len, NULL, 0, 0, |
2303 | SNDRV_CTL_ELEM_TYPE_BYTES); | |
2323736d CK |
2304 | } else { |
2305 | adsp_warn(dsp, "Missing length info for region DM with ID %x\n", | |
2306 | be32_to_cpu(adsp1_alg[i].alg.id)); | |
2307 | } | |
b618a185 | 2308 | } |
ac50009f | 2309 | |
d9d20e17 CK |
2310 | alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM, |
2311 | adsp1_alg[i].alg.id, | |
2312 | adsp1_alg[i].zm); | |
2313 | if (IS_ERR(alg_region)) { | |
2314 | ret = PTR_ERR(alg_region); | |
b618a185 CK |
2315 | goto out; |
2316 | } | |
2323736d CK |
2317 | if (dsp->fw_ver == 0) { |
2318 | if (i + 1 < n_algs) { | |
2319 | len = be32_to_cpu(adsp1_alg[i + 1].zm); | |
2320 | len -= be32_to_cpu(adsp1_alg[i].zm); | |
2321 | len *= 4; | |
2322 | wm_adsp_create_control(dsp, alg_region, 0, | |
8eb084d0 SH |
2323 | len, NULL, 0, 0, |
2324 | SNDRV_CTL_ELEM_TYPE_BYTES); | |
2323736d CK |
2325 | } else { |
2326 | adsp_warn(dsp, "Missing length info for region ZM with ID %x\n", | |
2327 | be32_to_cpu(adsp1_alg[i].alg.id)); | |
2328 | } | |
b618a185 | 2329 | } |
db40517c MB |
2330 | } |
2331 | ||
b618a185 CK |
2332 | out: |
2333 | kfree(adsp1_alg); | |
2334 | return ret; | |
2335 | } | |
db40517c | 2336 | |
b618a185 CK |
2337 | static int wm_adsp2_setup_algs(struct wm_adsp *dsp) |
2338 | { | |
2339 | struct wmfw_adsp2_id_hdr adsp2_id; | |
2340 | struct wmfw_adsp2_alg_hdr *adsp2_alg; | |
3809f001 | 2341 | struct wm_adsp_alg_region *alg_region; |
b618a185 CK |
2342 | const struct wm_adsp_region *mem; |
2343 | unsigned int pos, len; | |
3809f001 | 2344 | size_t n_algs; |
b618a185 CK |
2345 | int i, ret; |
2346 | ||
2347 | mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM); | |
2348 | if (WARN_ON(!mem)) | |
d62f4bc6 | 2349 | return -EINVAL; |
d62f4bc6 | 2350 | |
b618a185 CK |
2351 | ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id, |
2352 | sizeof(adsp2_id)); | |
db40517c | 2353 | if (ret != 0) { |
b618a185 CK |
2354 | adsp_err(dsp, "Failed to read algorithm info: %d\n", |
2355 | ret); | |
db40517c MB |
2356 | return ret; |
2357 | } | |
2358 | ||
3809f001 | 2359 | n_algs = be32_to_cpu(adsp2_id.n_algs); |
a5dcb24d CK |
2360 | |
2361 | wmfw_parse_id_header(dsp, &adsp2_id.fw, n_algs); | |
b618a185 | 2362 | |
d9d20e17 CK |
2363 | alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM, |
2364 | adsp2_id.fw.id, adsp2_id.xm); | |
2365 | if (IS_ERR(alg_region)) | |
2366 | return PTR_ERR(alg_region); | |
db40517c | 2367 | |
d9d20e17 CK |
2368 | alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM, |
2369 | adsp2_id.fw.id, adsp2_id.ym); | |
2370 | if (IS_ERR(alg_region)) | |
2371 | return PTR_ERR(alg_region); | |
db40517c | 2372 | |
d9d20e17 CK |
2373 | alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM, |
2374 | adsp2_id.fw.id, adsp2_id.zm); | |
2375 | if (IS_ERR(alg_region)) | |
2376 | return PTR_ERR(alg_region); | |
db40517c | 2377 | |
7f7cca08 CK |
2378 | /* Calculate offset and length in DSP words */ |
2379 | pos = sizeof(adsp2_id) / sizeof(u32); | |
2380 | len = (sizeof(*adsp2_alg) * n_algs) / sizeof(u32); | |
db40517c | 2381 | |
7f7cca08 | 2382 | adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len); |
b618a185 CK |
2383 | if (IS_ERR(adsp2_alg)) |
2384 | return PTR_ERR(adsp2_alg); | |
471f4885 | 2385 | |
3809f001 | 2386 | for (i = 0; i < n_algs; i++) { |
b618a185 CK |
2387 | adsp_info(dsp, |
2388 | "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n", | |
2389 | i, be32_to_cpu(adsp2_alg[i].alg.id), | |
2390 | (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16, | |
2391 | (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8, | |
2392 | be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff, | |
2393 | be32_to_cpu(adsp2_alg[i].xm), | |
2394 | be32_to_cpu(adsp2_alg[i].ym), | |
2395 | be32_to_cpu(adsp2_alg[i].zm)); | |
db40517c | 2396 | |
d9d20e17 CK |
2397 | alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM, |
2398 | adsp2_alg[i].alg.id, | |
2399 | adsp2_alg[i].xm); | |
2400 | if (IS_ERR(alg_region)) { | |
2401 | ret = PTR_ERR(alg_region); | |
b618a185 CK |
2402 | goto out; |
2403 | } | |
2323736d CK |
2404 | if (dsp->fw_ver == 0) { |
2405 | if (i + 1 < n_algs) { | |
2406 | len = be32_to_cpu(adsp2_alg[i + 1].xm); | |
2407 | len -= be32_to_cpu(adsp2_alg[i].xm); | |
2408 | len *= 4; | |
2409 | wm_adsp_create_control(dsp, alg_region, 0, | |
8eb084d0 SH |
2410 | len, NULL, 0, 0, |
2411 | SNDRV_CTL_ELEM_TYPE_BYTES); | |
2323736d CK |
2412 | } else { |
2413 | adsp_warn(dsp, "Missing length info for region XM with ID %x\n", | |
2414 | be32_to_cpu(adsp2_alg[i].alg.id)); | |
2415 | } | |
b618a185 | 2416 | } |
471f4885 | 2417 | |
d9d20e17 CK |
2418 | alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM, |
2419 | adsp2_alg[i].alg.id, | |
2420 | adsp2_alg[i].ym); | |
2421 | if (IS_ERR(alg_region)) { | |
2422 | ret = PTR_ERR(alg_region); | |
b618a185 CK |
2423 | goto out; |
2424 | } | |
2323736d CK |
2425 | if (dsp->fw_ver == 0) { |
2426 | if (i + 1 < n_algs) { | |
2427 | len = be32_to_cpu(adsp2_alg[i + 1].ym); | |
2428 | len -= be32_to_cpu(adsp2_alg[i].ym); | |
2429 | len *= 4; | |
2430 | wm_adsp_create_control(dsp, alg_region, 0, | |
8eb084d0 SH |
2431 | len, NULL, 0, 0, |
2432 | SNDRV_CTL_ELEM_TYPE_BYTES); | |
2323736d CK |
2433 | } else { |
2434 | adsp_warn(dsp, "Missing length info for region YM with ID %x\n", | |
2435 | be32_to_cpu(adsp2_alg[i].alg.id)); | |
2436 | } | |
b618a185 | 2437 | } |
471f4885 | 2438 | |
d9d20e17 CK |
2439 | alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM, |
2440 | adsp2_alg[i].alg.id, | |
2441 | adsp2_alg[i].zm); | |
2442 | if (IS_ERR(alg_region)) { | |
2443 | ret = PTR_ERR(alg_region); | |
b618a185 CK |
2444 | goto out; |
2445 | } | |
2323736d CK |
2446 | if (dsp->fw_ver == 0) { |
2447 | if (i + 1 < n_algs) { | |
2448 | len = be32_to_cpu(adsp2_alg[i + 1].zm); | |
2449 | len -= be32_to_cpu(adsp2_alg[i].zm); | |
2450 | len *= 4; | |
2451 | wm_adsp_create_control(dsp, alg_region, 0, | |
8eb084d0 SH |
2452 | len, NULL, 0, 0, |
2453 | SNDRV_CTL_ELEM_TYPE_BYTES); | |
2323736d CK |
2454 | } else { |
2455 | adsp_warn(dsp, "Missing length info for region ZM with ID %x\n", | |
2456 | be32_to_cpu(adsp2_alg[i].alg.id)); | |
2457 | } | |
db40517c MB |
2458 | } |
2459 | } | |
2460 | ||
2461 | out: | |
b618a185 | 2462 | kfree(adsp2_alg); |
db40517c MB |
2463 | return ret; |
2464 | } | |
2465 | ||
170b1e12 WS |
2466 | static int wm_halo_create_regions(struct wm_adsp *dsp, __be32 id, |
2467 | __be32 xm_base, __be32 ym_base) | |
2468 | { | |
2469 | int types[] = { | |
2470 | WMFW_ADSP2_XM, WMFW_HALO_XM_PACKED, | |
2471 | WMFW_ADSP2_YM, WMFW_HALO_YM_PACKED | |
2472 | }; | |
2473 | __be32 bases[] = { xm_base, xm_base, ym_base, ym_base }; | |
2474 | ||
2475 | return wm_adsp_create_regions(dsp, id, ARRAY_SIZE(types), types, bases); | |
2476 | } | |
2477 | ||
2478 | static int wm_halo_setup_algs(struct wm_adsp *dsp) | |
2479 | { | |
2480 | struct wmfw_halo_id_hdr halo_id; | |
2481 | struct wmfw_halo_alg_hdr *halo_alg; | |
2482 | const struct wm_adsp_region *mem; | |
2483 | unsigned int pos, len; | |
2484 | size_t n_algs; | |
2485 | int i, ret; | |
2486 | ||
2487 | mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM); | |
2488 | if (WARN_ON(!mem)) | |
2489 | return -EINVAL; | |
2490 | ||
2491 | ret = regmap_raw_read(dsp->regmap, mem->base, &halo_id, | |
2492 | sizeof(halo_id)); | |
2493 | if (ret != 0) { | |
2494 | adsp_err(dsp, "Failed to read algorithm info: %d\n", | |
2495 | ret); | |
2496 | return ret; | |
2497 | } | |
2498 | ||
2499 | n_algs = be32_to_cpu(halo_id.n_algs); | |
2500 | ||
2501 | wmfw_v3_parse_id_header(dsp, &halo_id.fw, n_algs); | |
2502 | ||
2503 | ret = wm_halo_create_regions(dsp, halo_id.fw.id, | |
b75a9799 | 2504 | halo_id.xm_base, halo_id.ym_base); |
170b1e12 WS |
2505 | if (ret) |
2506 | return ret; | |
2507 | ||
2508 | /* Calculate offset and length in DSP words */ | |
2509 | pos = sizeof(halo_id) / sizeof(u32); | |
2510 | len = (sizeof(*halo_alg) * n_algs) / sizeof(u32); | |
2511 | ||
2512 | halo_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len); | |
2513 | if (IS_ERR(halo_alg)) | |
2514 | return PTR_ERR(halo_alg); | |
2515 | ||
2516 | for (i = 0; i < n_algs; i++) { | |
2517 | adsp_info(dsp, | |
2518 | "%d: ID %x v%d.%d.%d XM@%x YM@%x\n", | |
2519 | i, be32_to_cpu(halo_alg[i].alg.id), | |
2520 | (be32_to_cpu(halo_alg[i].alg.ver) & 0xff0000) >> 16, | |
2521 | (be32_to_cpu(halo_alg[i].alg.ver) & 0xff00) >> 8, | |
2522 | be32_to_cpu(halo_alg[i].alg.ver) & 0xff, | |
2523 | be32_to_cpu(halo_alg[i].xm_base), | |
2524 | be32_to_cpu(halo_alg[i].ym_base)); | |
2525 | ||
2526 | ret = wm_halo_create_regions(dsp, halo_alg[i].alg.id, | |
2527 | halo_alg[i].xm_base, | |
2528 | halo_alg[i].ym_base); | |
2529 | if (ret) | |
2530 | goto out; | |
2531 | } | |
2532 | ||
2533 | out: | |
2534 | kfree(halo_alg); | |
2535 | return ret; | |
2536 | } | |
2537 | ||
2159ad93 MB |
2538 | static int wm_adsp_load_coeff(struct wm_adsp *dsp) |
2539 | { | |
cf17c83c | 2540 | LIST_HEAD(buf_list); |
2159ad93 MB |
2541 | struct regmap *regmap = dsp->regmap; |
2542 | struct wmfw_coeff_hdr *hdr; | |
2543 | struct wmfw_coeff_item *blk; | |
2544 | const struct firmware *firmware; | |
471f4885 MB |
2545 | const struct wm_adsp_region *mem; |
2546 | struct wm_adsp_alg_region *alg_region; | |
2159ad93 MB |
2547 | const char *region_name; |
2548 | int ret, pos, blocks, type, offset, reg; | |
2549 | char *file; | |
cf17c83c | 2550 | struct wm_adsp_buf *buf; |
2159ad93 MB |
2551 | |
2552 | file = kzalloc(PAGE_SIZE, GFP_KERNEL); | |
2553 | if (file == NULL) | |
2554 | return -ENOMEM; | |
2555 | ||
605391d0 | 2556 | snprintf(file, PAGE_SIZE, "%s-%s-%s.bin", dsp->part, dsp->fwf_name, |
1023dbd9 | 2557 | wm_adsp_fw[dsp->fw].file); |
2159ad93 MB |
2558 | file[PAGE_SIZE - 1] = '\0'; |
2559 | ||
2560 | ret = request_firmware(&firmware, file, dsp->dev); | |
2561 | if (ret != 0) { | |
2562 | adsp_warn(dsp, "Failed to request '%s'\n", file); | |
2563 | ret = 0; | |
2564 | goto out; | |
2565 | } | |
2566 | ret = -EINVAL; | |
2567 | ||
2568 | if (sizeof(*hdr) >= firmware->size) { | |
2569 | adsp_err(dsp, "%s: file too short, %zu bytes\n", | |
2570 | file, firmware->size); | |
2571 | goto out_fw; | |
2572 | } | |
2573 | ||
7585a5b0 | 2574 | hdr = (void *)&firmware->data[0]; |
2159ad93 MB |
2575 | if (memcmp(hdr->magic, "WMDR", 4) != 0) { |
2576 | adsp_err(dsp, "%s: invalid magic\n", file); | |
a4cdbec7 | 2577 | goto out_fw; |
2159ad93 MB |
2578 | } |
2579 | ||
c712326d MB |
2580 | switch (be32_to_cpu(hdr->rev) & 0xff) { |
2581 | case 1: | |
2582 | break; | |
2583 | default: | |
2584 | adsp_err(dsp, "%s: Unsupported coefficient file format %d\n", | |
2585 | file, be32_to_cpu(hdr->rev) & 0xff); | |
2586 | ret = -EINVAL; | |
2587 | goto out_fw; | |
2588 | } | |
2589 | ||
2159ad93 MB |
2590 | adsp_dbg(dsp, "%s: v%d.%d.%d\n", file, |
2591 | (le32_to_cpu(hdr->ver) >> 16) & 0xff, | |
2592 | (le32_to_cpu(hdr->ver) >> 8) & 0xff, | |
2593 | le32_to_cpu(hdr->ver) & 0xff); | |
2594 | ||
2595 | pos = le32_to_cpu(hdr->len); | |
2596 | ||
2597 | blocks = 0; | |
2598 | while (pos < firmware->size && | |
50dd2ea8 | 2599 | sizeof(*blk) < firmware->size - pos) { |
7585a5b0 | 2600 | blk = (void *)(&firmware->data[pos]); |
2159ad93 | 2601 | |
c712326d MB |
2602 | type = le16_to_cpu(blk->type); |
2603 | offset = le16_to_cpu(blk->offset); | |
2159ad93 MB |
2604 | |
2605 | adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n", | |
2606 | file, blocks, le32_to_cpu(blk->id), | |
2607 | (le32_to_cpu(blk->ver) >> 16) & 0xff, | |
2608 | (le32_to_cpu(blk->ver) >> 8) & 0xff, | |
2609 | le32_to_cpu(blk->ver) & 0xff); | |
2610 | adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n", | |
2611 | file, blocks, le32_to_cpu(blk->len), offset, type); | |
2612 | ||
2613 | reg = 0; | |
2614 | region_name = "Unknown"; | |
2615 | switch (type) { | |
c712326d MB |
2616 | case (WMFW_NAME_TEXT << 8): |
2617 | case (WMFW_INFO_TEXT << 8): | |
2159ad93 | 2618 | break; |
c712326d | 2619 | case (WMFW_ABSOLUTE << 8): |
f395a218 MB |
2620 | /* |
2621 | * Old files may use this for global | |
2622 | * coefficients. | |
2623 | */ | |
2624 | if (le32_to_cpu(blk->id) == dsp->fw_id && | |
2625 | offset == 0) { | |
2626 | region_name = "global coefficients"; | |
2627 | mem = wm_adsp_find_region(dsp, type); | |
2628 | if (!mem) { | |
2629 | adsp_err(dsp, "No ZM\n"); | |
2630 | break; | |
2631 | } | |
170b1e12 | 2632 | reg = dsp->ops->region_to_reg(mem, 0); |
f395a218 MB |
2633 | |
2634 | } else { | |
2635 | region_name = "register"; | |
2636 | reg = offset; | |
2637 | } | |
2159ad93 | 2638 | break; |
471f4885 MB |
2639 | |
2640 | case WMFW_ADSP1_DM: | |
2641 | case WMFW_ADSP1_ZM: | |
2642 | case WMFW_ADSP2_XM: | |
2643 | case WMFW_ADSP2_YM: | |
170b1e12 WS |
2644 | case WMFW_HALO_XM_PACKED: |
2645 | case WMFW_HALO_YM_PACKED: | |
2646 | case WMFW_HALO_PM_PACKED: | |
471f4885 MB |
2647 | adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n", |
2648 | file, blocks, le32_to_cpu(blk->len), | |
2649 | type, le32_to_cpu(blk->id)); | |
2650 | ||
2651 | mem = wm_adsp_find_region(dsp, type); | |
2652 | if (!mem) { | |
2653 | adsp_err(dsp, "No base for region %x\n", type); | |
2654 | break; | |
2655 | } | |
2656 | ||
14197095 CK |
2657 | alg_region = wm_adsp_find_alg_region(dsp, type, |
2658 | le32_to_cpu(blk->id)); | |
2659 | if (alg_region) { | |
2660 | reg = alg_region->base; | |
170b1e12 | 2661 | reg = dsp->ops->region_to_reg(mem, reg); |
14197095 CK |
2662 | reg += offset; |
2663 | } else { | |
471f4885 MB |
2664 | adsp_err(dsp, "No %x for algorithm %x\n", |
2665 | type, le32_to_cpu(blk->id)); | |
14197095 | 2666 | } |
471f4885 MB |
2667 | break; |
2668 | ||
2159ad93 | 2669 | default: |
25c62f7e MB |
2670 | adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n", |
2671 | file, blocks, type, pos); | |
2159ad93 MB |
2672 | break; |
2673 | } | |
2674 | ||
2675 | if (reg) { | |
50dd2ea8 BH |
2676 | if (le32_to_cpu(blk->len) > |
2677 | firmware->size - pos - sizeof(*blk)) { | |
1cab2a84 RF |
2678 | adsp_err(dsp, |
2679 | "%s.%d: %s region len %d bytes exceeds file length %zu\n", | |
2680 | file, blocks, region_name, | |
2681 | le32_to_cpu(blk->len), | |
2682 | firmware->size); | |
2683 | ret = -EINVAL; | |
2684 | goto out_fw; | |
2685 | } | |
2686 | ||
cf17c83c MB |
2687 | buf = wm_adsp_buf_alloc(blk->data, |
2688 | le32_to_cpu(blk->len), | |
2689 | &buf_list); | |
a76fefab MB |
2690 | if (!buf) { |
2691 | adsp_err(dsp, "Out of memory\n"); | |
f4b82812 WY |
2692 | ret = -ENOMEM; |
2693 | goto out_fw; | |
a76fefab MB |
2694 | } |
2695 | ||
20da6d5a MB |
2696 | adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n", |
2697 | file, blocks, le32_to_cpu(blk->len), | |
2698 | reg); | |
cf17c83c MB |
2699 | ret = regmap_raw_write_async(regmap, reg, buf->buf, |
2700 | le32_to_cpu(blk->len)); | |
2159ad93 MB |
2701 | if (ret != 0) { |
2702 | adsp_err(dsp, | |
43bc3bf6 DP |
2703 | "%s.%d: Failed to write to %x in %s: %d\n", |
2704 | file, blocks, reg, region_name, ret); | |
2159ad93 MB |
2705 | } |
2706 | } | |
2707 | ||
be951017 | 2708 | pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03; |
2159ad93 MB |
2709 | blocks++; |
2710 | } | |
2711 | ||
cf17c83c MB |
2712 | ret = regmap_async_complete(regmap); |
2713 | if (ret != 0) | |
2714 | adsp_err(dsp, "Failed to complete async write: %d\n", ret); | |
2715 | ||
2159ad93 MB |
2716 | if (pos > firmware->size) |
2717 | adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n", | |
2718 | file, blocks, pos - firmware->size); | |
2719 | ||
f9f55e31 RF |
2720 | wm_adsp_debugfs_save_binname(dsp, file); |
2721 | ||
2159ad93 | 2722 | out_fw: |
9da7a5a9 | 2723 | regmap_async_complete(regmap); |
2159ad93 | 2724 | release_firmware(firmware); |
cf17c83c | 2725 | wm_adsp_buf_free(&buf_list); |
2159ad93 MB |
2726 | out: |
2727 | kfree(file); | |
f4b82812 | 2728 | return ret; |
2159ad93 MB |
2729 | } |
2730 | ||
605391d0 RF |
2731 | static int wm_adsp_create_name(struct wm_adsp *dsp) |
2732 | { | |
2733 | char *p; | |
2734 | ||
2735 | if (!dsp->name) { | |
2736 | dsp->name = devm_kasprintf(dsp->dev, GFP_KERNEL, "DSP%d", | |
2737 | dsp->num); | |
2738 | if (!dsp->name) | |
2739 | return -ENOMEM; | |
2740 | } | |
2741 | ||
2742 | if (!dsp->fwf_name) { | |
2743 | p = devm_kstrdup(dsp->dev, dsp->name, GFP_KERNEL); | |
2744 | if (!p) | |
2745 | return -ENOMEM; | |
2746 | ||
2747 | dsp->fwf_name = p; | |
2748 | for (; *p != 0; ++p) | |
2749 | *p = tolower(*p); | |
2750 | } | |
2751 | ||
2752 | return 0; | |
2753 | } | |
2754 | ||
dcad34f8 | 2755 | static int wm_adsp_common_init(struct wm_adsp *dsp) |
5e7a7a22 | 2756 | { |
605391d0 RF |
2757 | int ret; |
2758 | ||
2759 | ret = wm_adsp_create_name(dsp); | |
2760 | if (ret) | |
2761 | return ret; | |
2762 | ||
3809f001 | 2763 | INIT_LIST_HEAD(&dsp->alg_regions); |
dcad34f8 | 2764 | INIT_LIST_HEAD(&dsp->ctl_list); |
4f2d4eab SH |
2765 | INIT_LIST_HEAD(&dsp->compr_list); |
2766 | INIT_LIST_HEAD(&dsp->buffer_list); | |
5e7a7a22 | 2767 | |
078e7183 CK |
2768 | mutex_init(&dsp->pwr_lock); |
2769 | ||
5e7a7a22 MB |
2770 | return 0; |
2771 | } | |
dcad34f8 RF |
2772 | |
2773 | int wm_adsp1_init(struct wm_adsp *dsp) | |
2774 | { | |
4e08d50d CK |
2775 | dsp->ops = &wm_adsp1_ops; |
2776 | ||
dcad34f8 RF |
2777 | return wm_adsp_common_init(dsp); |
2778 | } | |
5e7a7a22 MB |
2779 | EXPORT_SYMBOL_GPL(wm_adsp1_init); |
2780 | ||
2159ad93 MB |
2781 | int wm_adsp1_event(struct snd_soc_dapm_widget *w, |
2782 | struct snd_kcontrol *kcontrol, | |
2783 | int event) | |
2784 | { | |
0fe1daa6 KM |
2785 | struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); |
2786 | struct wm_adsp *dsps = snd_soc_component_get_drvdata(component); | |
2159ad93 | 2787 | struct wm_adsp *dsp = &dsps[w->shift]; |
6ab2b7b4 | 2788 | struct wm_coeff_ctl *ctl; |
2159ad93 | 2789 | int ret; |
7585a5b0 | 2790 | unsigned int val; |
2159ad93 | 2791 | |
0fe1daa6 | 2792 | dsp->component = component; |
92bb4c32 | 2793 | |
078e7183 CK |
2794 | mutex_lock(&dsp->pwr_lock); |
2795 | ||
2159ad93 MB |
2796 | switch (event) { |
2797 | case SND_SOC_DAPM_POST_PMU: | |
2798 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, | |
2799 | ADSP1_SYS_ENA, ADSP1_SYS_ENA); | |
2800 | ||
94e205bf CR |
2801 | /* |
2802 | * For simplicity set the DSP clock rate to be the | |
2803 | * SYSCLK rate rather than making it configurable. | |
2804 | */ | |
7585a5b0 | 2805 | if (dsp->sysclk_reg) { |
94e205bf CR |
2806 | ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val); |
2807 | if (ret != 0) { | |
2808 | adsp_err(dsp, "Failed to read SYSCLK state: %d\n", | |
2809 | ret); | |
078e7183 | 2810 | goto err_mutex; |
94e205bf CR |
2811 | } |
2812 | ||
7d00cd97 | 2813 | val = (val & dsp->sysclk_mask) >> dsp->sysclk_shift; |
94e205bf CR |
2814 | |
2815 | ret = regmap_update_bits(dsp->regmap, | |
2816 | dsp->base + ADSP1_CONTROL_31, | |
2817 | ADSP1_CLK_SEL_MASK, val); | |
2818 | if (ret != 0) { | |
2819 | adsp_err(dsp, "Failed to set clock rate: %d\n", | |
2820 | ret); | |
078e7183 | 2821 | goto err_mutex; |
94e205bf CR |
2822 | } |
2823 | } | |
2824 | ||
2159ad93 MB |
2825 | ret = wm_adsp_load(dsp); |
2826 | if (ret != 0) | |
078e7183 | 2827 | goto err_ena; |
2159ad93 | 2828 | |
b618a185 | 2829 | ret = wm_adsp1_setup_algs(dsp); |
db40517c | 2830 | if (ret != 0) |
078e7183 | 2831 | goto err_ena; |
db40517c | 2832 | |
2159ad93 MB |
2833 | ret = wm_adsp_load_coeff(dsp); |
2834 | if (ret != 0) | |
078e7183 | 2835 | goto err_ena; |
2159ad93 | 2836 | |
0c2e3f34 | 2837 | /* Initialize caches for enabled and unset controls */ |
81ad93ec | 2838 | ret = wm_coeff_init_control_caches(dsp); |
6ab2b7b4 | 2839 | if (ret != 0) |
078e7183 | 2840 | goto err_ena; |
6ab2b7b4 | 2841 | |
0c2e3f34 | 2842 | /* Sync set controls */ |
81ad93ec | 2843 | ret = wm_coeff_sync_controls(dsp); |
6ab2b7b4 | 2844 | if (ret != 0) |
078e7183 | 2845 | goto err_ena; |
6ab2b7b4 | 2846 | |
28823eba CK |
2847 | dsp->booted = true; |
2848 | ||
2159ad93 MB |
2849 | /* Start the core running */ |
2850 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, | |
2851 | ADSP1_CORE_ENA | ADSP1_START, | |
2852 | ADSP1_CORE_ENA | ADSP1_START); | |
28823eba CK |
2853 | |
2854 | dsp->running = true; | |
2159ad93 MB |
2855 | break; |
2856 | ||
2857 | case SND_SOC_DAPM_PRE_PMD: | |
28823eba CK |
2858 | dsp->running = false; |
2859 | dsp->booted = false; | |
2860 | ||
2159ad93 MB |
2861 | /* Halt the core */ |
2862 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, | |
2863 | ADSP1_CORE_ENA | ADSP1_START, 0); | |
2864 | ||
2865 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19, | |
2866 | ADSP1_WDMA_BUFFER_LENGTH_MASK, 0); | |
2867 | ||
2868 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, | |
2869 | ADSP1_SYS_ENA, 0); | |
6ab2b7b4 | 2870 | |
81ad93ec | 2871 | list_for_each_entry(ctl, &dsp->ctl_list, list) |
6ab2b7b4 | 2872 | ctl->enabled = 0; |
b0101b4f | 2873 | |
56574d54 RF |
2874 | |
2875 | wm_adsp_free_alg_regions(dsp); | |
2159ad93 MB |
2876 | break; |
2877 | ||
2878 | default: | |
2879 | break; | |
2880 | } | |
2881 | ||
078e7183 CK |
2882 | mutex_unlock(&dsp->pwr_lock); |
2883 | ||
2159ad93 MB |
2884 | return 0; |
2885 | ||
078e7183 | 2886 | err_ena: |
2159ad93 MB |
2887 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, |
2888 | ADSP1_SYS_ENA, 0); | |
078e7183 CK |
2889 | err_mutex: |
2890 | mutex_unlock(&dsp->pwr_lock); | |
2891 | ||
2159ad93 MB |
2892 | return ret; |
2893 | } | |
2894 | EXPORT_SYMBOL_GPL(wm_adsp1_event); | |
2895 | ||
4e08d50d | 2896 | static int wm_adsp2v2_enable_core(struct wm_adsp *dsp) |
2159ad93 MB |
2897 | { |
2898 | unsigned int val; | |
2899 | int ret, count; | |
2900 | ||
2159ad93 | 2901 | /* Wait for the RAM to start, should be near instantaneous */ |
939fd1e8 | 2902 | for (count = 0; count < 10; ++count) { |
7d00cd97 | 2903 | ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, &val); |
2159ad93 MB |
2904 | if (ret != 0) |
2905 | return ret; | |
939fd1e8 CK |
2906 | |
2907 | if (val & ADSP2_RAM_RDY) | |
2908 | break; | |
2909 | ||
1fa96f3f | 2910 | usleep_range(250, 500); |
939fd1e8 | 2911 | } |
2159ad93 MB |
2912 | |
2913 | if (!(val & ADSP2_RAM_RDY)) { | |
2914 | adsp_err(dsp, "Failed to start DSP RAM\n"); | |
2915 | return -EBUSY; | |
2916 | } | |
2917 | ||
2918 | adsp_dbg(dsp, "RAM ready after %d polls\n", count); | |
2159ad93 MB |
2919 | |
2920 | return 0; | |
2921 | } | |
2922 | ||
4e08d50d CK |
2923 | static int wm_adsp2_enable_core(struct wm_adsp *dsp) |
2924 | { | |
2925 | int ret; | |
2926 | ||
2927 | ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL, | |
2928 | ADSP2_SYS_ENA, ADSP2_SYS_ENA); | |
2929 | if (ret != 0) | |
2930 | return ret; | |
2931 | ||
2932 | return wm_adsp2v2_enable_core(dsp); | |
2933 | } | |
2934 | ||
2b0ee49f CK |
2935 | static int wm_adsp2_lock(struct wm_adsp *dsp, unsigned int lock_regions) |
2936 | { | |
2937 | struct regmap *regmap = dsp->regmap; | |
2938 | unsigned int code0, code1, lock_reg; | |
2939 | ||
2940 | if (!(lock_regions & WM_ADSP2_REGION_ALL)) | |
2941 | return 0; | |
2942 | ||
2943 | lock_regions &= WM_ADSP2_REGION_ALL; | |
2944 | lock_reg = dsp->base + ADSP2_LOCK_REGION_1_LOCK_REGION_0; | |
2945 | ||
2946 | while (lock_regions) { | |
2947 | code0 = code1 = 0; | |
2948 | if (lock_regions & BIT(0)) { | |
2949 | code0 = ADSP2_LOCK_CODE_0; | |
2950 | code1 = ADSP2_LOCK_CODE_1; | |
2951 | } | |
2952 | if (lock_regions & BIT(1)) { | |
2953 | code0 |= ADSP2_LOCK_CODE_0 << ADSP2_LOCK_REGION_SHIFT; | |
2954 | code1 |= ADSP2_LOCK_CODE_1 << ADSP2_LOCK_REGION_SHIFT; | |
2955 | } | |
2956 | regmap_write(regmap, lock_reg, code0); | |
2957 | regmap_write(regmap, lock_reg, code1); | |
2958 | lock_regions >>= 2; | |
2959 | lock_reg += 2; | |
2960 | } | |
2961 | ||
2962 | return 0; | |
2963 | } | |
2964 | ||
4e08d50d CK |
2965 | static int wm_adsp2_enable_memory(struct wm_adsp *dsp) |
2966 | { | |
2967 | return regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, | |
2968 | ADSP2_MEM_ENA, ADSP2_MEM_ENA); | |
2969 | } | |
2970 | ||
2971 | static void wm_adsp2_disable_memory(struct wm_adsp *dsp) | |
2972 | { | |
2973 | regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, | |
2974 | ADSP2_MEM_ENA, 0); | |
2975 | } | |
2976 | ||
2977 | static void wm_adsp2_disable_core(struct wm_adsp *dsp) | |
2978 | { | |
2979 | regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0); | |
2980 | regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0); | |
2981 | regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0); | |
2982 | ||
2983 | regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, | |
2984 | ADSP2_SYS_ENA, 0); | |
2985 | } | |
2986 | ||
2987 | static void wm_adsp2v2_disable_core(struct wm_adsp *dsp) | |
2988 | { | |
2989 | regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0); | |
2990 | regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0); | |
2991 | regmap_write(dsp->regmap, dsp->base + ADSP2V2_WDMA_CONFIG_2, 0); | |
2992 | } | |
2993 | ||
2994 | static void wm_adsp_boot_work(struct work_struct *work) | |
2159ad93 | 2995 | { |
d8a64d6a CK |
2996 | struct wm_adsp *dsp = container_of(work, |
2997 | struct wm_adsp, | |
2998 | boot_work); | |
2159ad93 MB |
2999 | int ret; |
3000 | ||
078e7183 CK |
3001 | mutex_lock(&dsp->pwr_lock); |
3002 | ||
4e08d50d CK |
3003 | if (dsp->ops->enable_memory) { |
3004 | ret = dsp->ops->enable_memory(dsp); | |
3005 | if (ret != 0) | |
3006 | goto err_mutex; | |
3007 | } | |
90d19ba5 | 3008 | |
4e08d50d CK |
3009 | if (dsp->ops->enable_core) { |
3010 | ret = dsp->ops->enable_core(dsp); | |
3011 | if (ret != 0) | |
3012 | goto err_mem; | |
3013 | } | |
2159ad93 | 3014 | |
d8a64d6a CK |
3015 | ret = wm_adsp_load(dsp); |
3016 | if (ret != 0) | |
078e7183 | 3017 | goto err_ena; |
2159ad93 | 3018 | |
4e08d50d | 3019 | ret = dsp->ops->setup_algs(dsp); |
d8a64d6a | 3020 | if (ret != 0) |
078e7183 | 3021 | goto err_ena; |
db40517c | 3022 | |
d8a64d6a CK |
3023 | ret = wm_adsp_load_coeff(dsp); |
3024 | if (ret != 0) | |
078e7183 | 3025 | goto err_ena; |
2159ad93 | 3026 | |
d8a64d6a CK |
3027 | /* Initialize caches for enabled and unset controls */ |
3028 | ret = wm_coeff_init_control_caches(dsp); | |
3029 | if (ret != 0) | |
078e7183 | 3030 | goto err_ena; |
6ab2b7b4 | 3031 | |
4e08d50d CK |
3032 | if (dsp->ops->disable_core) |
3033 | dsp->ops->disable_core(dsp); | |
90d19ba5 | 3034 | |
e779974b CK |
3035 | dsp->booted = true; |
3036 | ||
078e7183 CK |
3037 | mutex_unlock(&dsp->pwr_lock); |
3038 | ||
d8a64d6a | 3039 | return; |
6ab2b7b4 | 3040 | |
078e7183 | 3041 | err_ena: |
4e08d50d CK |
3042 | if (dsp->ops->disable_core) |
3043 | dsp->ops->disable_core(dsp); | |
d589d8b8 | 3044 | err_mem: |
4e08d50d CK |
3045 | if (dsp->ops->disable_memory) |
3046 | dsp->ops->disable_memory(dsp); | |
078e7183 CK |
3047 | err_mutex: |
3048 | mutex_unlock(&dsp->pwr_lock); | |
d8a64d6a CK |
3049 | } |
3050 | ||
170b1e12 WS |
3051 | static int wm_halo_configure_mpu(struct wm_adsp *dsp, unsigned int lock_regions) |
3052 | { | |
3053 | struct reg_sequence config[] = { | |
3054 | { dsp->base + HALO_MPU_LOCK_CONFIG, 0x5555 }, | |
3055 | { dsp->base + HALO_MPU_LOCK_CONFIG, 0xAAAA }, | |
3056 | { dsp->base + HALO_MPU_XMEM_ACCESS_0, 0xFFFFFFFF }, | |
3057 | { dsp->base + HALO_MPU_YMEM_ACCESS_0, 0xFFFFFFFF }, | |
3058 | { dsp->base + HALO_MPU_WINDOW_ACCESS_0, lock_regions }, | |
3059 | { dsp->base + HALO_MPU_XREG_ACCESS_0, lock_regions }, | |
3060 | { dsp->base + HALO_MPU_YREG_ACCESS_0, lock_regions }, | |
3061 | { dsp->base + HALO_MPU_XMEM_ACCESS_1, 0xFFFFFFFF }, | |
3062 | { dsp->base + HALO_MPU_YMEM_ACCESS_1, 0xFFFFFFFF }, | |
3063 | { dsp->base + HALO_MPU_WINDOW_ACCESS_1, lock_regions }, | |
3064 | { dsp->base + HALO_MPU_XREG_ACCESS_1, lock_regions }, | |
3065 | { dsp->base + HALO_MPU_YREG_ACCESS_1, lock_regions }, | |
3066 | { dsp->base + HALO_MPU_XMEM_ACCESS_2, 0xFFFFFFFF }, | |
3067 | { dsp->base + HALO_MPU_YMEM_ACCESS_2, 0xFFFFFFFF }, | |
3068 | { dsp->base + HALO_MPU_WINDOW_ACCESS_2, lock_regions }, | |
3069 | { dsp->base + HALO_MPU_XREG_ACCESS_2, lock_regions }, | |
3070 | { dsp->base + HALO_MPU_YREG_ACCESS_2, lock_regions }, | |
3071 | { dsp->base + HALO_MPU_XMEM_ACCESS_3, 0xFFFFFFFF }, | |
3072 | { dsp->base + HALO_MPU_YMEM_ACCESS_3, 0xFFFFFFFF }, | |
3073 | { dsp->base + HALO_MPU_WINDOW_ACCESS_3, lock_regions }, | |
3074 | { dsp->base + HALO_MPU_XREG_ACCESS_3, lock_regions }, | |
3075 | { dsp->base + HALO_MPU_YREG_ACCESS_3, lock_regions }, | |
3076 | { dsp->base + HALO_MPU_LOCK_CONFIG, 0 }, | |
3077 | }; | |
3078 | ||
3079 | return regmap_multi_reg_write(dsp->regmap, config, ARRAY_SIZE(config)); | |
3080 | } | |
3081 | ||
b9070df4 | 3082 | int wm_adsp2_set_dspclk(struct snd_soc_dapm_widget *w, unsigned int freq) |
d82d767f | 3083 | { |
b9070df4 RF |
3084 | struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); |
3085 | struct wm_adsp *dsps = snd_soc_component_get_drvdata(component); | |
3086 | struct wm_adsp *dsp = &dsps[w->shift]; | |
d82d767f CK |
3087 | int ret; |
3088 | ||
b9070df4 RF |
3089 | ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CLOCKING, |
3090 | ADSP2_CLK_SEL_MASK, | |
3091 | freq << ADSP2_CLK_SEL_SHIFT); | |
3092 | if (ret) | |
3093 | adsp_err(dsp, "Failed to set clock rate: %d\n", ret); | |
3094 | ||
3095 | return ret; | |
d82d767f | 3096 | } |
b9070df4 | 3097 | EXPORT_SYMBOL_GPL(wm_adsp2_set_dspclk); |
d82d767f | 3098 | |
af813a6f CK |
3099 | int wm_adsp2_preloader_get(struct snd_kcontrol *kcontrol, |
3100 | struct snd_ctl_elem_value *ucontrol) | |
3101 | { | |
0fe1daa6 | 3102 | struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol); |
b1470d4c AP |
3103 | struct wm_adsp *dsps = snd_soc_component_get_drvdata(component); |
3104 | struct soc_mixer_control *mc = | |
3105 | (struct soc_mixer_control *)kcontrol->private_value; | |
3106 | struct wm_adsp *dsp = &dsps[mc->shift - 1]; | |
af813a6f CK |
3107 | |
3108 | ucontrol->value.integer.value[0] = dsp->preloaded; | |
3109 | ||
3110 | return 0; | |
3111 | } | |
3112 | EXPORT_SYMBOL_GPL(wm_adsp2_preloader_get); | |
3113 | ||
3114 | int wm_adsp2_preloader_put(struct snd_kcontrol *kcontrol, | |
3115 | struct snd_ctl_elem_value *ucontrol) | |
3116 | { | |
0fe1daa6 | 3117 | struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol); |
b1470d4c | 3118 | struct wm_adsp *dsps = snd_soc_component_get_drvdata(component); |
0fe1daa6 | 3119 | struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component); |
af813a6f CK |
3120 | struct soc_mixer_control *mc = |
3121 | (struct soc_mixer_control *)kcontrol->private_value; | |
b1470d4c | 3122 | struct wm_adsp *dsp = &dsps[mc->shift - 1]; |
af813a6f CK |
3123 | char preload[32]; |
3124 | ||
605391d0 | 3125 | snprintf(preload, ARRAY_SIZE(preload), "%s Preload", dsp->name); |
af813a6f CK |
3126 | |
3127 | dsp->preloaded = ucontrol->value.integer.value[0]; | |
3128 | ||
3129 | if (ucontrol->value.integer.value[0]) | |
95a594d0 | 3130 | snd_soc_component_force_enable_pin(component, preload); |
af813a6f | 3131 | else |
95a594d0 | 3132 | snd_soc_component_disable_pin(component, preload); |
af813a6f CK |
3133 | |
3134 | snd_soc_dapm_sync(dapm); | |
3135 | ||
868e49a4 SH |
3136 | flush_work(&dsp->boot_work); |
3137 | ||
af813a6f CK |
3138 | return 0; |
3139 | } | |
3140 | EXPORT_SYMBOL_GPL(wm_adsp2_preloader_put); | |
3141 | ||
51a2c944 MK |
3142 | static void wm_adsp_stop_watchdog(struct wm_adsp *dsp) |
3143 | { | |
4e08d50d CK |
3144 | regmap_update_bits(dsp->regmap, dsp->base + ADSP2_WATCHDOG, |
3145 | ADSP2_WDT_ENA_MASK, 0); | |
51a2c944 MK |
3146 | } |
3147 | ||
8bc144f9 SH |
3148 | static void wm_halo_stop_watchdog(struct wm_adsp *dsp) |
3149 | { | |
3150 | regmap_update_bits(dsp->regmap, dsp->base + HALO_WDT_CONTROL, | |
3151 | HALO_WDT_EN_MASK, 0); | |
3152 | } | |
3153 | ||
4e08d50d CK |
3154 | int wm_adsp_early_event(struct snd_soc_dapm_widget *w, |
3155 | struct snd_kcontrol *kcontrol, int event) | |
12db5edd | 3156 | { |
0fe1daa6 KM |
3157 | struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); |
3158 | struct wm_adsp *dsps = snd_soc_component_get_drvdata(component); | |
12db5edd | 3159 | struct wm_adsp *dsp = &dsps[w->shift]; |
57a60cc3 | 3160 | struct wm_coeff_ctl *ctl; |
12db5edd | 3161 | |
12db5edd CK |
3162 | switch (event) { |
3163 | case SND_SOC_DAPM_PRE_PMU: | |
3164 | queue_work(system_unbound_wq, &dsp->boot_work); | |
3165 | break; | |
57a60cc3 | 3166 | case SND_SOC_DAPM_PRE_PMD: |
bb24ee41 CK |
3167 | mutex_lock(&dsp->pwr_lock); |
3168 | ||
57a60cc3 CK |
3169 | wm_adsp_debugfs_clear(dsp); |
3170 | ||
3171 | dsp->fw_id = 0; | |
3172 | dsp->fw_id_version = 0; | |
3173 | ||
3174 | dsp->booted = false; | |
3175 | ||
4e08d50d CK |
3176 | if (dsp->ops->disable_memory) |
3177 | dsp->ops->disable_memory(dsp); | |
57a60cc3 CK |
3178 | |
3179 | list_for_each_entry(ctl, &dsp->ctl_list, list) | |
3180 | ctl->enabled = 0; | |
3181 | ||
3182 | wm_adsp_free_alg_regions(dsp); | |
3183 | ||
bb24ee41 CK |
3184 | mutex_unlock(&dsp->pwr_lock); |
3185 | ||
57a60cc3 CK |
3186 | adsp_dbg(dsp, "Shutdown complete\n"); |
3187 | break; | |
12db5edd CK |
3188 | default: |
3189 | break; | |
cab27258 | 3190 | } |
12db5edd CK |
3191 | |
3192 | return 0; | |
3193 | } | |
4e08d50d | 3194 | EXPORT_SYMBOL_GPL(wm_adsp_early_event); |
12db5edd | 3195 | |
4e08d50d CK |
3196 | static int wm_adsp2_start_core(struct wm_adsp *dsp) |
3197 | { | |
3198 | return regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, | |
3199 | ADSP2_CORE_ENA | ADSP2_START, | |
3200 | ADSP2_CORE_ENA | ADSP2_START); | |
3201 | } | |
3202 | ||
3203 | static void wm_adsp2_stop_core(struct wm_adsp *dsp) | |
3204 | { | |
3205 | regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, | |
3206 | ADSP2_CORE_ENA | ADSP2_START, 0); | |
3207 | } | |
3208 | ||
3209 | int wm_adsp_event(struct snd_soc_dapm_widget *w, | |
3210 | struct snd_kcontrol *kcontrol, int event) | |
d8a64d6a | 3211 | { |
0fe1daa6 KM |
3212 | struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm); |
3213 | struct wm_adsp *dsps = snd_soc_component_get_drvdata(component); | |
d8a64d6a | 3214 | struct wm_adsp *dsp = &dsps[w->shift]; |
d8a64d6a CK |
3215 | int ret; |
3216 | ||
d8a64d6a CK |
3217 | switch (event) { |
3218 | case SND_SOC_DAPM_POST_PMU: | |
d8a64d6a CK |
3219 | flush_work(&dsp->boot_work); |
3220 | ||
bb24ee41 CK |
3221 | mutex_lock(&dsp->pwr_lock); |
3222 | ||
3223 | if (!dsp->booted) { | |
3224 | ret = -EIO; | |
3225 | goto err; | |
3226 | } | |
6ab2b7b4 | 3227 | |
4e08d50d CK |
3228 | if (dsp->ops->enable_core) { |
3229 | ret = dsp->ops->enable_core(dsp); | |
3230 | if (ret != 0) | |
3231 | goto err; | |
3232 | } | |
90d19ba5 | 3233 | |
cef45771 CK |
3234 | /* Sync set controls */ |
3235 | ret = wm_coeff_sync_controls(dsp); | |
3236 | if (ret != 0) | |
3237 | goto err; | |
3238 | ||
4e08d50d CK |
3239 | if (dsp->ops->lock_memory) { |
3240 | ret = dsp->ops->lock_memory(dsp, dsp->lock_regions); | |
3241 | if (ret != 0) { | |
3242 | adsp_err(dsp, "Error configuring MPU: %d\n", | |
3243 | ret); | |
3244 | goto err; | |
3245 | } | |
3246 | } | |
51a2c944 | 3247 | |
4e08d50d CK |
3248 | if (dsp->ops->start_core) { |
3249 | ret = dsp->ops->start_core(dsp); | |
3250 | if (ret != 0) | |
3251 | goto err; | |
3252 | } | |
2cd19bdb | 3253 | |
48c2c993 | 3254 | if (wm_adsp_fw[dsp->fw].num_caps != 0) { |
2cd19bdb | 3255 | ret = wm_adsp_buffer_init(dsp); |
bb24ee41 | 3256 | if (ret < 0) |
48c2c993 | 3257 | goto err; |
48c2c993 | 3258 | } |
2cd19bdb | 3259 | |
e779974b CK |
3260 | dsp->running = true; |
3261 | ||
612047f0 | 3262 | mutex_unlock(&dsp->pwr_lock); |
2159ad93 MB |
3263 | break; |
3264 | ||
3265 | case SND_SOC_DAPM_PRE_PMD: | |
f4f0c4c6 RF |
3266 | /* Tell the firmware to cleanup */ |
3267 | wm_adsp_signal_event_controls(dsp, WM_ADSP_FW_EVENT_SHUTDOWN); | |
3268 | ||
4e08d50d CK |
3269 | if (dsp->ops->stop_watchdog) |
3270 | dsp->ops->stop_watchdog(dsp); | |
51a2c944 | 3271 | |
10337b07 | 3272 | /* Log firmware state, it can be useful for analysis */ |
4e08d50d CK |
3273 | if (dsp->ops->show_fw_status) |
3274 | dsp->ops->show_fw_status(dsp); | |
10337b07 | 3275 | |
078e7183 CK |
3276 | mutex_lock(&dsp->pwr_lock); |
3277 | ||
1023dbd9 MB |
3278 | dsp->running = false; |
3279 | ||
4e08d50d CK |
3280 | if (dsp->ops->stop_core) |
3281 | dsp->ops->stop_core(dsp); | |
3282 | if (dsp->ops->disable_core) | |
3283 | dsp->ops->disable_core(dsp); | |
2d30b575 | 3284 | |
2cd19bdb CK |
3285 | if (wm_adsp_fw[dsp->fw].num_caps != 0) |
3286 | wm_adsp_buffer_free(dsp); | |
3287 | ||
a2bcbc1b CK |
3288 | dsp->fatal_error = false; |
3289 | ||
078e7183 CK |
3290 | mutex_unlock(&dsp->pwr_lock); |
3291 | ||
57a60cc3 | 3292 | adsp_dbg(dsp, "Execution stopped\n"); |
2159ad93 MB |
3293 | break; |
3294 | ||
3295 | default: | |
3296 | break; | |
3297 | } | |
3298 | ||
3299 | return 0; | |
3300 | err: | |
4e08d50d CK |
3301 | if (dsp->ops->stop_core) |
3302 | dsp->ops->stop_core(dsp); | |
3303 | if (dsp->ops->disable_core) | |
3304 | dsp->ops->disable_core(dsp); | |
bb24ee41 | 3305 | mutex_unlock(&dsp->pwr_lock); |
2159ad93 MB |
3306 | return ret; |
3307 | } | |
4e08d50d | 3308 | EXPORT_SYMBOL_GPL(wm_adsp_event); |
973838a0 | 3309 | |
170b1e12 WS |
3310 | static int wm_halo_start_core(struct wm_adsp *dsp) |
3311 | { | |
3312 | return regmap_update_bits(dsp->regmap, | |
3313 | dsp->base + HALO_CCM_CORE_CONTROL, | |
3314 | HALO_CORE_EN, HALO_CORE_EN); | |
3315 | } | |
3316 | ||
3317 | static void wm_halo_stop_core(struct wm_adsp *dsp) | |
3318 | { | |
3319 | regmap_update_bits(dsp->regmap, dsp->base + HALO_CCM_CORE_CONTROL, | |
3320 | HALO_CORE_EN, 0); | |
3321 | ||
809589a9 | 3322 | /* reset halo core with CORE_SOFT_RESET */ |
170b1e12 WS |
3323 | regmap_update_bits(dsp->regmap, dsp->base + HALO_CORE_SOFT_RESET, |
3324 | HALO_CORE_SOFT_RESET_MASK, 1); | |
3325 | } | |
3326 | ||
0fe1daa6 | 3327 | int wm_adsp2_component_probe(struct wm_adsp *dsp, struct snd_soc_component *component) |
f5e2ce92 | 3328 | { |
af813a6f CK |
3329 | char preload[32]; |
3330 | ||
605391d0 | 3331 | snprintf(preload, ARRAY_SIZE(preload), "%s Preload", dsp->name); |
95a594d0 | 3332 | snd_soc_component_disable_pin(component, preload); |
685f51a5 | 3333 | |
0fe1daa6 | 3334 | wm_adsp2_init_debugfs(dsp, component); |
f9f55e31 | 3335 | |
0fe1daa6 | 3336 | dsp->component = component; |
af813a6f | 3337 | |
0a047f07 | 3338 | return 0; |
f5e2ce92 | 3339 | } |
0fe1daa6 | 3340 | EXPORT_SYMBOL_GPL(wm_adsp2_component_probe); |
f5e2ce92 | 3341 | |
0fe1daa6 | 3342 | int wm_adsp2_component_remove(struct wm_adsp *dsp, struct snd_soc_component *component) |
f5e2ce92 | 3343 | { |
f9f55e31 RF |
3344 | wm_adsp2_cleanup_debugfs(dsp); |
3345 | ||
f5e2ce92 RF |
3346 | return 0; |
3347 | } | |
0fe1daa6 | 3348 | EXPORT_SYMBOL_GPL(wm_adsp2_component_remove); |
f5e2ce92 | 3349 | |
81ac58b1 | 3350 | int wm_adsp2_init(struct wm_adsp *dsp) |
973838a0 MB |
3351 | { |
3352 | int ret; | |
3353 | ||
dcad34f8 | 3354 | ret = wm_adsp_common_init(dsp); |
605391d0 RF |
3355 | if (ret) |
3356 | return ret; | |
3357 | ||
e1ea1879 RF |
3358 | switch (dsp->rev) { |
3359 | case 0: | |
3360 | /* | |
3361 | * Disable the DSP memory by default when in reset for a small | |
3362 | * power saving. | |
3363 | */ | |
3364 | ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, | |
3365 | ADSP2_MEM_ENA, 0); | |
3366 | if (ret) { | |
3367 | adsp_err(dsp, | |
3368 | "Failed to clear memory retention: %d\n", ret); | |
3369 | return ret; | |
3370 | } | |
4e08d50d CK |
3371 | |
3372 | dsp->ops = &wm_adsp2_ops[0]; | |
3373 | break; | |
3374 | case 1: | |
3375 | dsp->ops = &wm_adsp2_ops[1]; | |
e1ea1879 RF |
3376 | break; |
3377 | default: | |
4e08d50d | 3378 | dsp->ops = &wm_adsp2_ops[2]; |
e1ea1879 | 3379 | break; |
10a2b662 MB |
3380 | } |
3381 | ||
4e08d50d | 3382 | INIT_WORK(&dsp->boot_work, wm_adsp_boot_work); |
6ab2b7b4 | 3383 | |
973838a0 MB |
3384 | return 0; |
3385 | } | |
3386 | EXPORT_SYMBOL_GPL(wm_adsp2_init); | |
0a37c6ef | 3387 | |
170b1e12 WS |
3388 | int wm_halo_init(struct wm_adsp *dsp) |
3389 | { | |
3390 | int ret; | |
3391 | ||
3392 | ret = wm_adsp_common_init(dsp); | |
3393 | if (ret) | |
3394 | return ret; | |
3395 | ||
3396 | dsp->ops = &wm_halo_ops; | |
3397 | ||
3398 | INIT_WORK(&dsp->boot_work, wm_adsp_boot_work); | |
3399 | ||
3400 | return 0; | |
3401 | } | |
3402 | EXPORT_SYMBOL_GPL(wm_halo_init); | |
3403 | ||
66225e98 RF |
3404 | void wm_adsp2_remove(struct wm_adsp *dsp) |
3405 | { | |
3406 | struct wm_coeff_ctl *ctl; | |
3407 | ||
3408 | while (!list_empty(&dsp->ctl_list)) { | |
3409 | ctl = list_first_entry(&dsp->ctl_list, struct wm_coeff_ctl, | |
3410 | list); | |
3411 | list_del(&ctl->list); | |
3412 | wm_adsp_free_ctl_blk(ctl); | |
3413 | } | |
3414 | } | |
3415 | EXPORT_SYMBOL_GPL(wm_adsp2_remove); | |
3416 | ||
edd71350 CK |
3417 | static inline int wm_adsp_compr_attached(struct wm_adsp_compr *compr) |
3418 | { | |
3419 | return compr->buf != NULL; | |
3420 | } | |
3421 | ||
3422 | static int wm_adsp_compr_attach(struct wm_adsp_compr *compr) | |
3423 | { | |
4f2d4eab SH |
3424 | struct wm_adsp_compr_buf *buf = NULL, *tmp; |
3425 | ||
a2bcbc1b CK |
3426 | if (compr->dsp->fatal_error) |
3427 | return -EINVAL; | |
3428 | ||
4f2d4eab SH |
3429 | list_for_each_entry(tmp, &compr->dsp->buffer_list, list) { |
3430 | if (!tmp->name || !strcmp(compr->name, tmp->name)) { | |
3431 | buf = tmp; | |
3432 | break; | |
3433 | } | |
3434 | } | |
3435 | ||
3436 | if (!buf) | |
edd71350 CK |
3437 | return -EINVAL; |
3438 | ||
4f2d4eab | 3439 | compr->buf = buf; |
789b930a | 3440 | buf->compr = compr; |
edd71350 CK |
3441 | |
3442 | return 0; | |
3443 | } | |
3444 | ||
721be3be CK |
3445 | static void wm_adsp_compr_detach(struct wm_adsp_compr *compr) |
3446 | { | |
3447 | if (!compr) | |
3448 | return; | |
3449 | ||
3450 | /* Wake the poll so it can see buffer is no longer attached */ | |
3451 | if (compr->stream) | |
3452 | snd_compr_fragment_elapsed(compr->stream); | |
3453 | ||
3454 | if (wm_adsp_compr_attached(compr)) { | |
3455 | compr->buf->compr = NULL; | |
3456 | compr->buf = NULL; | |
3457 | } | |
3458 | } | |
3459 | ||
406abc95 CK |
3460 | int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream) |
3461 | { | |
4f2d4eab SH |
3462 | struct wm_adsp_compr *compr, *tmp; |
3463 | struct snd_soc_pcm_runtime *rtd = stream->private_data; | |
406abc95 CK |
3464 | int ret = 0; |
3465 | ||
3466 | mutex_lock(&dsp->pwr_lock); | |
3467 | ||
3468 | if (wm_adsp_fw[dsp->fw].num_caps == 0) { | |
0d3fba3e | 3469 | adsp_err(dsp, "%s: Firmware does not support compressed API\n", |
b5cb8558 | 3470 | asoc_rtd_to_codec(rtd, 0)->name); |
406abc95 CK |
3471 | ret = -ENXIO; |
3472 | goto out; | |
3473 | } | |
3474 | ||
3475 | if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) { | |
0d3fba3e | 3476 | adsp_err(dsp, "%s: Firmware does not support stream direction\n", |
b5cb8558 | 3477 | asoc_rtd_to_codec(rtd, 0)->name); |
406abc95 CK |
3478 | ret = -EINVAL; |
3479 | goto out; | |
3480 | } | |
3481 | ||
4f2d4eab | 3482 | list_for_each_entry(tmp, &dsp->compr_list, list) { |
b5cb8558 | 3483 | if (!strcmp(tmp->name, asoc_rtd_to_codec(rtd, 0)->name)) { |
0d3fba3e | 3484 | adsp_err(dsp, "%s: Only a single stream supported per dai\n", |
b5cb8558 | 3485 | asoc_rtd_to_codec(rtd, 0)->name); |
4f2d4eab SH |
3486 | ret = -EBUSY; |
3487 | goto out; | |
3488 | } | |
95fe9597 CK |
3489 | } |
3490 | ||
406abc95 CK |
3491 | compr = kzalloc(sizeof(*compr), GFP_KERNEL); |
3492 | if (!compr) { | |
3493 | ret = -ENOMEM; | |
3494 | goto out; | |
3495 | } | |
3496 | ||
3497 | compr->dsp = dsp; | |
3498 | compr->stream = stream; | |
b5cb8558 | 3499 | compr->name = asoc_rtd_to_codec(rtd, 0)->name; |
406abc95 | 3500 | |
4f2d4eab | 3501 | list_add_tail(&compr->list, &dsp->compr_list); |
406abc95 CK |
3502 | |
3503 | stream->runtime->private_data = compr; | |
3504 | ||
3505 | out: | |
3506 | mutex_unlock(&dsp->pwr_lock); | |
3507 | ||
3508 | return ret; | |
3509 | } | |
3510 | EXPORT_SYMBOL_GPL(wm_adsp_compr_open); | |
3511 | ||
3512 | int wm_adsp_compr_free(struct snd_compr_stream *stream) | |
3513 | { | |
3514 | struct wm_adsp_compr *compr = stream->runtime->private_data; | |
3515 | struct wm_adsp *dsp = compr->dsp; | |
3516 | ||
3517 | mutex_lock(&dsp->pwr_lock); | |
3518 | ||
721be3be | 3519 | wm_adsp_compr_detach(compr); |
4f2d4eab | 3520 | list_del(&compr->list); |
406abc95 | 3521 | |
83a40ce9 | 3522 | kfree(compr->raw_buf); |
406abc95 CK |
3523 | kfree(compr); |
3524 | ||
3525 | mutex_unlock(&dsp->pwr_lock); | |
3526 | ||
3527 | return 0; | |
3528 | } | |
3529 | EXPORT_SYMBOL_GPL(wm_adsp_compr_free); | |
3530 | ||
3531 | static int wm_adsp_compr_check_params(struct snd_compr_stream *stream, | |
3532 | struct snd_compr_params *params) | |
3533 | { | |
3534 | struct wm_adsp_compr *compr = stream->runtime->private_data; | |
3535 | struct wm_adsp *dsp = compr->dsp; | |
3536 | const struct wm_adsp_fw_caps *caps; | |
3537 | const struct snd_codec_desc *desc; | |
3538 | int i, j; | |
3539 | ||
3540 | if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE || | |
3541 | params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE || | |
3542 | params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS || | |
3543 | params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS || | |
3544 | params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) { | |
0d3fba3e CK |
3545 | compr_err(compr, "Invalid buffer fragsize=%d fragments=%d\n", |
3546 | params->buffer.fragment_size, | |
3547 | params->buffer.fragments); | |
406abc95 CK |
3548 | |
3549 | return -EINVAL; | |
3550 | } | |
3551 | ||
3552 | for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) { | |
3553 | caps = &wm_adsp_fw[dsp->fw].caps[i]; | |
3554 | desc = &caps->desc; | |
3555 | ||
3556 | if (caps->id != params->codec.id) | |
3557 | continue; | |
3558 | ||
3559 | if (stream->direction == SND_COMPRESS_PLAYBACK) { | |
3560 | if (desc->max_ch < params->codec.ch_out) | |
3561 | continue; | |
3562 | } else { | |
3563 | if (desc->max_ch < params->codec.ch_in) | |
3564 | continue; | |
3565 | } | |
3566 | ||
3567 | if (!(desc->formats & (1 << params->codec.format))) | |
3568 | continue; | |
3569 | ||
3570 | for (j = 0; j < desc->num_sample_rates; ++j) | |
3571 | if (desc->sample_rates[j] == params->codec.sample_rate) | |
3572 | return 0; | |
3573 | } | |
3574 | ||
0d3fba3e CK |
3575 | compr_err(compr, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n", |
3576 | params->codec.id, params->codec.ch_in, params->codec.ch_out, | |
3577 | params->codec.sample_rate, params->codec.format); | |
406abc95 CK |
3578 | return -EINVAL; |
3579 | } | |
3580 | ||
565ace46 CK |
3581 | static inline unsigned int wm_adsp_compr_frag_words(struct wm_adsp_compr *compr) |
3582 | { | |
3583 | return compr->size.fragment_size / WM_ADSP_DATA_WORD_SIZE; | |
3584 | } | |
3585 | ||
406abc95 CK |
3586 | int wm_adsp_compr_set_params(struct snd_compr_stream *stream, |
3587 | struct snd_compr_params *params) | |
3588 | { | |
3589 | struct wm_adsp_compr *compr = stream->runtime->private_data; | |
83a40ce9 | 3590 | unsigned int size; |
406abc95 CK |
3591 | int ret; |
3592 | ||
3593 | ret = wm_adsp_compr_check_params(stream, params); | |
3594 | if (ret) | |
3595 | return ret; | |
3596 | ||
3597 | compr->size = params->buffer; | |
3598 | ||
0d3fba3e CK |
3599 | compr_dbg(compr, "fragment_size=%d fragments=%d\n", |
3600 | compr->size.fragment_size, compr->size.fragments); | |
406abc95 | 3601 | |
83a40ce9 CK |
3602 | size = wm_adsp_compr_frag_words(compr) * sizeof(*compr->raw_buf); |
3603 | compr->raw_buf = kmalloc(size, GFP_DMA | GFP_KERNEL); | |
3604 | if (!compr->raw_buf) | |
3605 | return -ENOMEM; | |
3606 | ||
da2b3358 CK |
3607 | compr->sample_rate = params->codec.sample_rate; |
3608 | ||
406abc95 CK |
3609 | return 0; |
3610 | } | |
3611 | EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params); | |
3612 | ||
3613 | int wm_adsp_compr_get_caps(struct snd_compr_stream *stream, | |
3614 | struct snd_compr_caps *caps) | |
3615 | { | |
3616 | struct wm_adsp_compr *compr = stream->runtime->private_data; | |
3617 | int fw = compr->dsp->fw; | |
3618 | int i; | |
3619 | ||
3620 | if (wm_adsp_fw[fw].caps) { | |
3621 | for (i = 0; i < wm_adsp_fw[fw].num_caps; i++) | |
3622 | caps->codecs[i] = wm_adsp_fw[fw].caps[i].id; | |
3623 | ||
3624 | caps->num_codecs = i; | |
3625 | caps->direction = wm_adsp_fw[fw].compr_direction; | |
3626 | ||
3627 | caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE; | |
3628 | caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE; | |
3629 | caps->min_fragments = WM_ADSP_MIN_FRAGMENTS; | |
3630 | caps->max_fragments = WM_ADSP_MAX_FRAGMENTS; | |
3631 | } | |
3632 | ||
3633 | return 0; | |
3634 | } | |
3635 | EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps); | |
3636 | ||
2cd19bdb CK |
3637 | static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type, |
3638 | unsigned int mem_addr, | |
3639 | unsigned int num_words, u32 *data) | |
3640 | { | |
3641 | struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type); | |
3642 | unsigned int i, reg; | |
3643 | int ret; | |
3644 | ||
3645 | if (!mem) | |
3646 | return -EINVAL; | |
3647 | ||
170b1e12 | 3648 | reg = dsp->ops->region_to_reg(mem, mem_addr); |
2cd19bdb CK |
3649 | |
3650 | ret = regmap_raw_read(dsp->regmap, reg, data, | |
3651 | sizeof(*data) * num_words); | |
3652 | if (ret < 0) | |
3653 | return ret; | |
3654 | ||
3655 | for (i = 0; i < num_words; ++i) | |
3656 | data[i] = be32_to_cpu(data[i]) & 0x00ffffffu; | |
3657 | ||
3658 | return 0; | |
3659 | } | |
3660 | ||
3661 | static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type, | |
3662 | unsigned int mem_addr, u32 *data) | |
3663 | { | |
3664 | return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data); | |
3665 | } | |
3666 | ||
3667 | static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type, | |
3668 | unsigned int mem_addr, u32 data) | |
3669 | { | |
3670 | struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type); | |
3671 | unsigned int reg; | |
3672 | ||
3673 | if (!mem) | |
3674 | return -EINVAL; | |
3675 | ||
170b1e12 | 3676 | reg = dsp->ops->region_to_reg(mem, mem_addr); |
2cd19bdb CK |
3677 | |
3678 | data = cpu_to_be32(data & 0x00ffffffu); | |
3679 | ||
3680 | return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data)); | |
3681 | } | |
3682 | ||
3683 | static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf, | |
3684 | unsigned int field_offset, u32 *data) | |
3685 | { | |
fb13f19d | 3686 | return wm_adsp_read_data_word(buf->dsp, buf->host_buf_mem_type, |
2cd19bdb CK |
3687 | buf->host_buf_ptr + field_offset, data); |
3688 | } | |
3689 | ||
3690 | static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf, | |
3691 | unsigned int field_offset, u32 data) | |
3692 | { | |
fb13f19d | 3693 | return wm_adsp_write_data_word(buf->dsp, buf->host_buf_mem_type, |
2cd19bdb CK |
3694 | buf->host_buf_ptr + field_offset, data); |
3695 | } | |
3696 | ||
cc7d6ce9 CK |
3697 | static void wm_adsp_remove_padding(u32 *buf, int nwords, int data_word_size) |
3698 | { | |
3699 | u8 *pack_in = (u8 *)buf; | |
3700 | u8 *pack_out = (u8 *)buf; | |
3701 | int i, j; | |
3702 | ||
3703 | /* Remove the padding bytes from the data read from the DSP */ | |
3704 | for (i = 0; i < nwords; i++) { | |
3705 | for (j = 0; j < data_word_size; j++) | |
3706 | *pack_out++ = *pack_in++; | |
3707 | ||
3708 | pack_in += sizeof(*buf) - data_word_size; | |
3709 | } | |
3710 | } | |
3711 | ||
1e38f069 CK |
3712 | static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf) |
3713 | { | |
3714 | const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps; | |
3715 | struct wm_adsp_buffer_region *region; | |
3716 | u32 offset = 0; | |
3717 | int i, ret; | |
3718 | ||
a792af69 CK |
3719 | buf->regions = kcalloc(caps->num_regions, sizeof(*buf->regions), |
3720 | GFP_KERNEL); | |
3721 | if (!buf->regions) | |
3722 | return -ENOMEM; | |
3723 | ||
1e38f069 CK |
3724 | for (i = 0; i < caps->num_regions; ++i) { |
3725 | region = &buf->regions[i]; | |
3726 | ||
3727 | region->offset = offset; | |
3728 | region->mem_type = caps->region_defs[i].mem_type; | |
3729 | ||
3730 | ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset, | |
3731 | ®ion->base_addr); | |
3732 | if (ret < 0) | |
3733 | return ret; | |
3734 | ||
3735 | ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset, | |
3736 | &offset); | |
3737 | if (ret < 0) | |
3738 | return ret; | |
3739 | ||
3740 | region->cumulative_size = offset; | |
3741 | ||
0d3fba3e CK |
3742 | compr_dbg(buf, |
3743 | "region=%d type=%d base=%08x off=%08x size=%08x\n", | |
3744 | i, region->mem_type, region->base_addr, | |
3745 | region->offset, region->cumulative_size); | |
1e38f069 CK |
3746 | } |
3747 | ||
3748 | return 0; | |
3749 | } | |
3750 | ||
3751 | static void wm_adsp_buffer_clear(struct wm_adsp_compr_buf *buf) | |
3752 | { | |
3753 | buf->irq_count = 0xFFFFFFFF; | |
3754 | buf->read_index = -1; | |
3755 | buf->avail = 0; | |
3756 | } | |
3757 | ||
a792af69 CK |
3758 | static struct wm_adsp_compr_buf *wm_adsp_buffer_alloc(struct wm_adsp *dsp) |
3759 | { | |
3760 | struct wm_adsp_compr_buf *buf; | |
3761 | ||
3762 | buf = kzalloc(sizeof(*buf), GFP_KERNEL); | |
3763 | if (!buf) | |
3764 | return NULL; | |
3765 | ||
3766 | buf->dsp = dsp; | |
3767 | ||
3768 | wm_adsp_buffer_clear(buf); | |
3769 | ||
4f2d4eab | 3770 | list_add_tail(&buf->list, &dsp->buffer_list); |
a792af69 CK |
3771 | |
3772 | return buf; | |
3773 | } | |
3774 | ||
3775 | static int wm_adsp_buffer_parse_legacy(struct wm_adsp *dsp) | |
2cd19bdb CK |
3776 | { |
3777 | struct wm_adsp_alg_region *alg_region; | |
a792af69 | 3778 | struct wm_adsp_compr_buf *buf; |
2cd19bdb CK |
3779 | u32 xmalg, addr, magic; |
3780 | int i, ret; | |
3781 | ||
9daf4fd0 LX |
3782 | alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id); |
3783 | if (!alg_region) { | |
3784 | adsp_err(dsp, "No algorithm region found\n"); | |
3785 | return -EINVAL; | |
3786 | } | |
3787 | ||
a792af69 CK |
3788 | buf = wm_adsp_buffer_alloc(dsp); |
3789 | if (!buf) | |
3790 | return -ENOMEM; | |
3791 | ||
170b1e12 | 3792 | xmalg = dsp->ops->sys_config_size / sizeof(__be32); |
2cd19bdb CK |
3793 | |
3794 | addr = alg_region->base + xmalg + ALG_XM_FIELD(magic); | |
3795 | ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic); | |
3796 | if (ret < 0) | |
3797 | return ret; | |
3798 | ||
3799 | if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC) | |
a792af69 | 3800 | return -ENODEV; |
2cd19bdb CK |
3801 | |
3802 | addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr); | |
3803 | for (i = 0; i < 5; ++i) { | |
3804 | ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, | |
3805 | &buf->host_buf_ptr); | |
3806 | if (ret < 0) | |
3807 | return ret; | |
3808 | ||
3809 | if (buf->host_buf_ptr) | |
3810 | break; | |
3811 | ||
3812 | usleep_range(1000, 2000); | |
3813 | } | |
3814 | ||
3815 | if (!buf->host_buf_ptr) | |
3816 | return -EIO; | |
3817 | ||
fb13f19d AF |
3818 | buf->host_buf_mem_type = WMFW_ADSP2_XM; |
3819 | ||
a792af69 CK |
3820 | ret = wm_adsp_buffer_populate(buf); |
3821 | if (ret < 0) | |
3822 | return ret; | |
d52ed4b0 | 3823 | |
0d3fba3e | 3824 | compr_dbg(buf, "legacy host_buf_ptr=%x\n", buf->host_buf_ptr); |
d52ed4b0 | 3825 | |
a792af69 | 3826 | return 0; |
d52ed4b0 RF |
3827 | } |
3828 | ||
a792af69 | 3829 | static int wm_adsp_buffer_parse_coeff(struct wm_coeff_ctl *ctl) |
d52ed4b0 | 3830 | { |
4f2d4eab | 3831 | struct wm_adsp_host_buf_coeff_v1 coeff_v1; |
a792af69 CK |
3832 | struct wm_adsp_compr_buf *buf; |
3833 | unsigned int val, reg; | |
3834 | int ret, i; | |
d52ed4b0 RF |
3835 | |
3836 | ret = wm_coeff_base_reg(ctl, ®); | |
3837 | if (ret) | |
3838 | return ret; | |
3839 | ||
3840 | for (i = 0; i < 5; ++i) { | |
a792af69 | 3841 | ret = regmap_raw_read(ctl->dsp->regmap, reg, &val, sizeof(val)); |
d52ed4b0 RF |
3842 | if (ret < 0) |
3843 | return ret; | |
3844 | ||
3845 | if (val) | |
3846 | break; | |
3847 | ||
3848 | usleep_range(1000, 2000); | |
3849 | } | |
3850 | ||
a792af69 CK |
3851 | if (!val) { |
3852 | adsp_err(ctl->dsp, "Failed to acquire host buffer\n"); | |
d52ed4b0 | 3853 | return -EIO; |
a792af69 CK |
3854 | } |
3855 | ||
3856 | buf = wm_adsp_buffer_alloc(ctl->dsp); | |
3857 | if (!buf) | |
3858 | return -ENOMEM; | |
d52ed4b0 | 3859 | |
a792af69 | 3860 | buf->host_buf_mem_type = ctl->alg_region.type; |
d52ed4b0 | 3861 | buf->host_buf_ptr = be32_to_cpu(val); |
a792af69 CK |
3862 | |
3863 | ret = wm_adsp_buffer_populate(buf); | |
3864 | if (ret < 0) | |
3865 | return ret; | |
3866 | ||
4f2d4eab SH |
3867 | /* |
3868 | * v0 host_buffer coefficients didn't have versioning, so if the | |
3869 | * control is one word, assume version 0. | |
3870 | */ | |
3871 | if (ctl->len == 4) { | |
0d3fba3e | 3872 | compr_dbg(buf, "host_buf_ptr=%x\n", buf->host_buf_ptr); |
4f2d4eab SH |
3873 | return 0; |
3874 | } | |
3875 | ||
3876 | ret = regmap_raw_read(ctl->dsp->regmap, reg, &coeff_v1, | |
3877 | sizeof(coeff_v1)); | |
3878 | if (ret < 0) | |
3879 | return ret; | |
3880 | ||
3881 | coeff_v1.versions = be32_to_cpu(coeff_v1.versions); | |
3882 | val = coeff_v1.versions & HOST_BUF_COEFF_COMPAT_VER_MASK; | |
3883 | val >>= HOST_BUF_COEFF_COMPAT_VER_SHIFT; | |
d52ed4b0 | 3884 | |
4f2d4eab SH |
3885 | if (val > HOST_BUF_COEFF_SUPPORTED_COMPAT_VER) { |
3886 | adsp_err(ctl->dsp, | |
3887 | "Host buffer coeff ver %u > supported version %u\n", | |
3888 | val, HOST_BUF_COEFF_SUPPORTED_COMPAT_VER); | |
3889 | return -EINVAL; | |
3890 | } | |
3891 | ||
3892 | for (i = 0; i < ARRAY_SIZE(coeff_v1.name); i++) | |
3893 | coeff_v1.name[i] = be32_to_cpu(coeff_v1.name[i]); | |
3894 | ||
3895 | wm_adsp_remove_padding((u32 *)&coeff_v1.name, | |
3896 | ARRAY_SIZE(coeff_v1.name), | |
3897 | WM_ADSP_DATA_WORD_SIZE); | |
3898 | ||
3899 | buf->name = kasprintf(GFP_KERNEL, "%s-dsp-%s", ctl->dsp->part, | |
3900 | (char *)&coeff_v1.name); | |
3901 | ||
0d3fba3e CK |
3902 | compr_dbg(buf, "host_buf_ptr=%x coeff version %u\n", |
3903 | buf->host_buf_ptr, val); | |
4f2d4eab SH |
3904 | |
3905 | return val; | |
d52ed4b0 RF |
3906 | } |
3907 | ||
2cd19bdb CK |
3908 | static int wm_adsp_buffer_init(struct wm_adsp *dsp) |
3909 | { | |
a792af69 | 3910 | struct wm_coeff_ctl *ctl; |
2cd19bdb CK |
3911 | int ret; |
3912 | ||
a792af69 CK |
3913 | list_for_each_entry(ctl, &dsp->ctl_list, list) { |
3914 | if (ctl->type != WMFW_CTL_TYPE_HOST_BUFFER) | |
3915 | continue; | |
61fc060c | 3916 | |
a792af69 CK |
3917 | if (!ctl->enabled) |
3918 | continue; | |
2cd19bdb | 3919 | |
a792af69 CK |
3920 | ret = wm_adsp_buffer_parse_coeff(ctl); |
3921 | if (ret < 0) { | |
3922 | adsp_err(dsp, "Failed to parse coeff: %d\n", ret); | |
3923 | goto error; | |
4f2d4eab SH |
3924 | } else if (ret == 0) { |
3925 | /* Only one buffer supported for version 0 */ | |
3926 | return 0; | |
a792af69 | 3927 | } |
2cd19bdb CK |
3928 | } |
3929 | ||
4f2d4eab | 3930 | if (list_empty(&dsp->buffer_list)) { |
a792af69 CK |
3931 | /* Fall back to legacy support */ |
3932 | ret = wm_adsp_buffer_parse_legacy(dsp); | |
3933 | if (ret) { | |
3934 | adsp_err(dsp, "Failed to parse legacy: %d\n", ret); | |
3935 | goto error; | |
3936 | } | |
2cd19bdb CK |
3937 | } |
3938 | ||
2cd19bdb CK |
3939 | return 0; |
3940 | ||
a792af69 CK |
3941 | error: |
3942 | wm_adsp_buffer_free(dsp); | |
2cd19bdb CK |
3943 | return ret; |
3944 | } | |
3945 | ||
3946 | static int wm_adsp_buffer_free(struct wm_adsp *dsp) | |
3947 | { | |
4f2d4eab | 3948 | struct wm_adsp_compr_buf *buf, *tmp; |
721be3be | 3949 | |
4f2d4eab | 3950 | list_for_each_entry_safe(buf, tmp, &dsp->buffer_list, list) { |
26ffa016 | 3951 | wm_adsp_compr_detach(buf->compr); |
2cd19bdb | 3952 | |
4f2d4eab SH |
3953 | kfree(buf->name); |
3954 | kfree(buf->regions); | |
3955 | list_del(&buf->list); | |
3956 | kfree(buf); | |
2cd19bdb CK |
3957 | } |
3958 | ||
3959 | return 0; | |
3960 | } | |
3961 | ||
f938f348 SH |
3962 | static int wm_adsp_buffer_get_error(struct wm_adsp_compr_buf *buf) |
3963 | { | |
3964 | int ret; | |
3965 | ||
3966 | ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(error), &buf->error); | |
3967 | if (ret < 0) { | |
48ead31c | 3968 | compr_err(buf, "Failed to check buffer error: %d\n", ret); |
f938f348 SH |
3969 | return ret; |
3970 | } | |
3971 | if (buf->error != 0) { | |
48ead31c | 3972 | compr_err(buf, "Buffer error occurred: %d\n", buf->error); |
f938f348 SH |
3973 | return -EIO; |
3974 | } | |
3975 | ||
3976 | return 0; | |
3977 | } | |
3978 | ||
95fe9597 CK |
3979 | int wm_adsp_compr_trigger(struct snd_compr_stream *stream, int cmd) |
3980 | { | |
3981 | struct wm_adsp_compr *compr = stream->runtime->private_data; | |
3982 | struct wm_adsp *dsp = compr->dsp; | |
3983 | int ret = 0; | |
3984 | ||
0d3fba3e | 3985 | compr_dbg(compr, "Trigger: %d\n", cmd); |
95fe9597 CK |
3986 | |
3987 | mutex_lock(&dsp->pwr_lock); | |
3988 | ||
3989 | switch (cmd) { | |
3990 | case SNDRV_PCM_TRIGGER_START: | |
61fc060c CK |
3991 | if (!wm_adsp_compr_attached(compr)) { |
3992 | ret = wm_adsp_compr_attach(compr); | |
3993 | if (ret < 0) { | |
0d3fba3e CK |
3994 | compr_err(compr, "Failed to link buffer and stream: %d\n", |
3995 | ret); | |
61fc060c CK |
3996 | break; |
3997 | } | |
95fe9597 | 3998 | } |
565ace46 | 3999 | |
f938f348 SH |
4000 | ret = wm_adsp_buffer_get_error(compr->buf); |
4001 | if (ret < 0) | |
4002 | break; | |
4003 | ||
565ace46 CK |
4004 | /* Trigger the IRQ at one fragment of data */ |
4005 | ret = wm_adsp_buffer_write(compr->buf, | |
4006 | HOST_BUFFER_FIELD(high_water_mark), | |
4007 | wm_adsp_compr_frag_words(compr)); | |
4008 | if (ret < 0) { | |
0d3fba3e CK |
4009 | compr_err(compr, "Failed to set high water mark: %d\n", |
4010 | ret); | |
565ace46 CK |
4011 | break; |
4012 | } | |
95fe9597 CK |
4013 | break; |
4014 | case SNDRV_PCM_TRIGGER_STOP: | |
43d147be CK |
4015 | if (wm_adsp_compr_attached(compr)) |
4016 | wm_adsp_buffer_clear(compr->buf); | |
95fe9597 CK |
4017 | break; |
4018 | default: | |
4019 | ret = -EINVAL; | |
4020 | break; | |
4021 | } | |
4022 | ||
4023 | mutex_unlock(&dsp->pwr_lock); | |
4024 | ||
4025 | return ret; | |
4026 | } | |
4027 | EXPORT_SYMBOL_GPL(wm_adsp_compr_trigger); | |
4028 | ||
565ace46 CK |
4029 | static inline int wm_adsp_buffer_size(struct wm_adsp_compr_buf *buf) |
4030 | { | |
4031 | int last_region = wm_adsp_fw[buf->dsp->fw].caps->num_regions - 1; | |
4032 | ||
4033 | return buf->regions[last_region].cumulative_size; | |
4034 | } | |
4035 | ||
4036 | static int wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf *buf) | |
4037 | { | |
4038 | u32 next_read_index, next_write_index; | |
4039 | int write_index, read_index, avail; | |
4040 | int ret; | |
4041 | ||
4042 | /* Only sync read index if we haven't already read a valid index */ | |
4043 | if (buf->read_index < 0) { | |
4044 | ret = wm_adsp_buffer_read(buf, | |
4045 | HOST_BUFFER_FIELD(next_read_index), | |
4046 | &next_read_index); | |
4047 | if (ret < 0) | |
4048 | return ret; | |
4049 | ||
4050 | read_index = sign_extend32(next_read_index, 23); | |
4051 | ||
4052 | if (read_index < 0) { | |
0d3fba3e | 4053 | compr_dbg(buf, "Avail check on unstarted stream\n"); |
565ace46 CK |
4054 | return 0; |
4055 | } | |
4056 | ||
4057 | buf->read_index = read_index; | |
4058 | } | |
4059 | ||
4060 | ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(next_write_index), | |
4061 | &next_write_index); | |
4062 | if (ret < 0) | |
4063 | return ret; | |
4064 | ||
4065 | write_index = sign_extend32(next_write_index, 23); | |
4066 | ||
4067 | avail = write_index - buf->read_index; | |
4068 | if (avail < 0) | |
4069 | avail += wm_adsp_buffer_size(buf); | |
4070 | ||
0d3fba3e CK |
4071 | compr_dbg(buf, "readindex=0x%x, writeindex=0x%x, avail=%d\n", |
4072 | buf->read_index, write_index, avail * WM_ADSP_DATA_WORD_SIZE); | |
565ace46 CK |
4073 | |
4074 | buf->avail = avail; | |
4075 | ||
4076 | return 0; | |
4077 | } | |
4078 | ||
4079 | int wm_adsp_compr_handle_irq(struct wm_adsp *dsp) | |
4080 | { | |
612047f0 CK |
4081 | struct wm_adsp_compr_buf *buf; |
4082 | struct wm_adsp_compr *compr; | |
565ace46 CK |
4083 | int ret = 0; |
4084 | ||
4085 | mutex_lock(&dsp->pwr_lock); | |
4086 | ||
4f2d4eab | 4087 | if (list_empty(&dsp->buffer_list)) { |
565ace46 CK |
4088 | ret = -ENODEV; |
4089 | goto out; | |
4090 | } | |
0d3fba3e | 4091 | |
565ace46 CK |
4092 | adsp_dbg(dsp, "Handling buffer IRQ\n"); |
4093 | ||
4f2d4eab SH |
4094 | list_for_each_entry(buf, &dsp->buffer_list, list) { |
4095 | compr = buf->compr; | |
565ace46 | 4096 | |
4f2d4eab SH |
4097 | ret = wm_adsp_buffer_get_error(buf); |
4098 | if (ret < 0) | |
4099 | goto out_notify; /* Wake poll to report error */ | |
565ace46 | 4100 | |
4f2d4eab SH |
4101 | ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(irq_count), |
4102 | &buf->irq_count); | |
4103 | if (ret < 0) { | |
0d3fba3e | 4104 | compr_err(buf, "Failed to get irq_count: %d\n", ret); |
4f2d4eab SH |
4105 | goto out; |
4106 | } | |
565ace46 | 4107 | |
4f2d4eab SH |
4108 | ret = wm_adsp_buffer_update_avail(buf); |
4109 | if (ret < 0) { | |
0d3fba3e | 4110 | compr_err(buf, "Error reading avail: %d\n", ret); |
4f2d4eab SH |
4111 | goto out; |
4112 | } | |
4113 | ||
4114 | if (wm_adsp_fw[dsp->fw].voice_trigger && buf->irq_count == 2) | |
4115 | ret = WM_ADSP_COMPR_VOICE_TRIGGER; | |
20b7f7c5 | 4116 | |
5847609e | 4117 | out_notify: |
4f2d4eab SH |
4118 | if (compr && compr->stream) |
4119 | snd_compr_fragment_elapsed(compr->stream); | |
4120 | } | |
83a40ce9 | 4121 | |
565ace46 CK |
4122 | out: |
4123 | mutex_unlock(&dsp->pwr_lock); | |
4124 | ||
4125 | return ret; | |
4126 | } | |
4127 | EXPORT_SYMBOL_GPL(wm_adsp_compr_handle_irq); | |
4128 | ||
4129 | static int wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf *buf) | |
4130 | { | |
4131 | if (buf->irq_count & 0x01) | |
4132 | return 0; | |
4133 | ||
0d3fba3e | 4134 | compr_dbg(buf, "Enable IRQ(0x%x) for next fragment\n", buf->irq_count); |
565ace46 CK |
4135 | |
4136 | buf->irq_count |= 0x01; | |
4137 | ||
4138 | return wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(irq_ack), | |
4139 | buf->irq_count); | |
4140 | } | |
4141 | ||
4142 | int wm_adsp_compr_pointer(struct snd_compr_stream *stream, | |
4143 | struct snd_compr_tstamp *tstamp) | |
4144 | { | |
4145 | struct wm_adsp_compr *compr = stream->runtime->private_data; | |
565ace46 | 4146 | struct wm_adsp *dsp = compr->dsp; |
612047f0 | 4147 | struct wm_adsp_compr_buf *buf; |
565ace46 CK |
4148 | int ret = 0; |
4149 | ||
0d3fba3e | 4150 | compr_dbg(compr, "Pointer request\n"); |
565ace46 CK |
4151 | |
4152 | mutex_lock(&dsp->pwr_lock); | |
4153 | ||
612047f0 CK |
4154 | buf = compr->buf; |
4155 | ||
aa612f2b | 4156 | if (dsp->fatal_error || !buf || buf->error) { |
8d280664 | 4157 | snd_compr_stop_error(stream, SNDRV_PCM_STATE_XRUN); |
565ace46 CK |
4158 | ret = -EIO; |
4159 | goto out; | |
4160 | } | |
4161 | ||
4162 | if (buf->avail < wm_adsp_compr_frag_words(compr)) { | |
4163 | ret = wm_adsp_buffer_update_avail(buf); | |
4164 | if (ret < 0) { | |
0d3fba3e | 4165 | compr_err(compr, "Error reading avail: %d\n", ret); |
565ace46 CK |
4166 | goto out; |
4167 | } | |
4168 | ||
4169 | /* | |
4170 | * If we really have less than 1 fragment available tell the | |
4171 | * DSP to inform us once a whole fragment is available. | |
4172 | */ | |
4173 | if (buf->avail < wm_adsp_compr_frag_words(compr)) { | |
5847609e | 4174 | ret = wm_adsp_buffer_get_error(buf); |
8d280664 | 4175 | if (ret < 0) { |
789b930a | 4176 | if (buf->error) |
8d280664 CK |
4177 | snd_compr_stop_error(stream, |
4178 | SNDRV_PCM_STATE_XRUN); | |
5847609e | 4179 | goto out; |
8d280664 | 4180 | } |
5847609e | 4181 | |
565ace46 CK |
4182 | ret = wm_adsp_buffer_reenable_irq(buf); |
4183 | if (ret < 0) { | |
0d3fba3e CK |
4184 | compr_err(compr, "Failed to re-enable buffer IRQ: %d\n", |
4185 | ret); | |
565ace46 CK |
4186 | goto out; |
4187 | } | |
4188 | } | |
4189 | } | |
4190 | ||
4191 | tstamp->copied_total = compr->copied_total; | |
4192 | tstamp->copied_total += buf->avail * WM_ADSP_DATA_WORD_SIZE; | |
da2b3358 | 4193 | tstamp->sampling_rate = compr->sample_rate; |
565ace46 CK |
4194 | |
4195 | out: | |
4196 | mutex_unlock(&dsp->pwr_lock); | |
4197 | ||
4198 | return ret; | |
4199 | } | |
4200 | EXPORT_SYMBOL_GPL(wm_adsp_compr_pointer); | |
4201 | ||
83a40ce9 CK |
4202 | static int wm_adsp_buffer_capture_block(struct wm_adsp_compr *compr, int target) |
4203 | { | |
4204 | struct wm_adsp_compr_buf *buf = compr->buf; | |
83a40ce9 CK |
4205 | unsigned int adsp_addr; |
4206 | int mem_type, nwords, max_read; | |
cc7d6ce9 | 4207 | int i, ret; |
83a40ce9 CK |
4208 | |
4209 | /* Calculate read parameters */ | |
4210 | for (i = 0; i < wm_adsp_fw[buf->dsp->fw].caps->num_regions; ++i) | |
4211 | if (buf->read_index < buf->regions[i].cumulative_size) | |
4212 | break; | |
4213 | ||
4214 | if (i == wm_adsp_fw[buf->dsp->fw].caps->num_regions) | |
4215 | return -EINVAL; | |
4216 | ||
4217 | mem_type = buf->regions[i].mem_type; | |
4218 | adsp_addr = buf->regions[i].base_addr + | |
4219 | (buf->read_index - buf->regions[i].offset); | |
4220 | ||
4221 | max_read = wm_adsp_compr_frag_words(compr); | |
4222 | nwords = buf->regions[i].cumulative_size - buf->read_index; | |
4223 | ||
4224 | if (nwords > target) | |
4225 | nwords = target; | |
4226 | if (nwords > buf->avail) | |
4227 | nwords = buf->avail; | |
4228 | if (nwords > max_read) | |
4229 | nwords = max_read; | |
4230 | if (!nwords) | |
4231 | return 0; | |
4232 | ||
4233 | /* Read data from DSP */ | |
4234 | ret = wm_adsp_read_data_block(buf->dsp, mem_type, adsp_addr, | |
4235 | nwords, compr->raw_buf); | |
4236 | if (ret < 0) | |
4237 | return ret; | |
4238 | ||
cc7d6ce9 | 4239 | wm_adsp_remove_padding(compr->raw_buf, nwords, WM_ADSP_DATA_WORD_SIZE); |
83a40ce9 CK |
4240 | |
4241 | /* update read index to account for words read */ | |
4242 | buf->read_index += nwords; | |
4243 | if (buf->read_index == wm_adsp_buffer_size(buf)) | |
4244 | buf->read_index = 0; | |
4245 | ||
4246 | ret = wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(next_read_index), | |
4247 | buf->read_index); | |
4248 | if (ret < 0) | |
4249 | return ret; | |
4250 | ||
4251 | /* update avail to account for words read */ | |
4252 | buf->avail -= nwords; | |
4253 | ||
4254 | return nwords; | |
4255 | } | |
4256 | ||
4257 | static int wm_adsp_compr_read(struct wm_adsp_compr *compr, | |
4258 | char __user *buf, size_t count) | |
4259 | { | |
aa612f2b | 4260 | struct wm_adsp *dsp = compr->dsp; |
83a40ce9 CK |
4261 | int ntotal = 0; |
4262 | int nwords, nbytes; | |
4263 | ||
0d3fba3e | 4264 | compr_dbg(compr, "Requested read of %zu bytes\n", count); |
83a40ce9 | 4265 | |
aa612f2b | 4266 | if (dsp->fatal_error || !compr->buf || compr->buf->error) { |
8d280664 | 4267 | snd_compr_stop_error(compr->stream, SNDRV_PCM_STATE_XRUN); |
83a40ce9 | 4268 | return -EIO; |
8d280664 | 4269 | } |
83a40ce9 CK |
4270 | |
4271 | count /= WM_ADSP_DATA_WORD_SIZE; | |
4272 | ||
4273 | do { | |
4274 | nwords = wm_adsp_buffer_capture_block(compr, count); | |
4275 | if (nwords < 0) { | |
0d3fba3e CK |
4276 | compr_err(compr, "Failed to capture block: %d\n", |
4277 | nwords); | |
83a40ce9 CK |
4278 | return nwords; |
4279 | } | |
4280 | ||
4281 | nbytes = nwords * WM_ADSP_DATA_WORD_SIZE; | |
4282 | ||
0d3fba3e | 4283 | compr_dbg(compr, "Read %d bytes\n", nbytes); |
83a40ce9 CK |
4284 | |
4285 | if (copy_to_user(buf + ntotal, compr->raw_buf, nbytes)) { | |
0d3fba3e CK |
4286 | compr_err(compr, "Failed to copy data to user: %d, %d\n", |
4287 | ntotal, nbytes); | |
83a40ce9 CK |
4288 | return -EFAULT; |
4289 | } | |
4290 | ||
4291 | count -= nwords; | |
4292 | ntotal += nbytes; | |
4293 | } while (nwords > 0 && count > 0); | |
4294 | ||
4295 | compr->copied_total += ntotal; | |
4296 | ||
4297 | return ntotal; | |
4298 | } | |
4299 | ||
4300 | int wm_adsp_compr_copy(struct snd_compr_stream *stream, char __user *buf, | |
4301 | size_t count) | |
4302 | { | |
4303 | struct wm_adsp_compr *compr = stream->runtime->private_data; | |
4304 | struct wm_adsp *dsp = compr->dsp; | |
4305 | int ret; | |
4306 | ||
4307 | mutex_lock(&dsp->pwr_lock); | |
4308 | ||
4309 | if (stream->direction == SND_COMPRESS_CAPTURE) | |
4310 | ret = wm_adsp_compr_read(compr, buf, count); | |
4311 | else | |
4312 | ret = -ENOTSUPP; | |
4313 | ||
4314 | mutex_unlock(&dsp->pwr_lock); | |
4315 | ||
4316 | return ret; | |
4317 | } | |
4318 | EXPORT_SYMBOL_GPL(wm_adsp_compr_copy); | |
4319 | ||
a2bcbc1b CK |
4320 | static void wm_adsp_fatal_error(struct wm_adsp *dsp) |
4321 | { | |
4322 | struct wm_adsp_compr *compr; | |
4323 | ||
4324 | dsp->fatal_error = true; | |
4325 | ||
4326 | list_for_each_entry(compr, &dsp->compr_list, list) { | |
aa612f2b | 4327 | if (compr->stream) |
a2bcbc1b | 4328 | snd_compr_fragment_elapsed(compr->stream); |
a2bcbc1b CK |
4329 | } |
4330 | } | |
4331 | ||
01ec57a4 | 4332 | irqreturn_t wm_adsp2_bus_error(int irq, void *data) |
51a2c944 | 4333 | { |
01ec57a4 | 4334 | struct wm_adsp *dsp = (struct wm_adsp *)data; |
51a2c944 MK |
4335 | unsigned int val; |
4336 | struct regmap *regmap = dsp->regmap; | |
4337 | int ret = 0; | |
4338 | ||
a2225a6d CK |
4339 | mutex_lock(&dsp->pwr_lock); |
4340 | ||
51a2c944 MK |
4341 | ret = regmap_read(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL, &val); |
4342 | if (ret) { | |
4343 | adsp_err(dsp, | |
4344 | "Failed to read Region Lock Ctrl register: %d\n", ret); | |
a2225a6d | 4345 | goto error; |
51a2c944 MK |
4346 | } |
4347 | ||
4348 | if (val & ADSP2_WDT_TIMEOUT_STS_MASK) { | |
4349 | adsp_err(dsp, "watchdog timeout error\n"); | |
81ed8845 | 4350 | dsp->ops->stop_watchdog(dsp); |
a2bcbc1b | 4351 | wm_adsp_fatal_error(dsp); |
51a2c944 MK |
4352 | } |
4353 | ||
4354 | if (val & (ADSP2_SLAVE_ERR_MASK | ADSP2_REGION_LOCK_ERR_MASK)) { | |
4355 | if (val & ADSP2_SLAVE_ERR_MASK) | |
4356 | adsp_err(dsp, "bus error: slave error\n"); | |
4357 | else | |
4358 | adsp_err(dsp, "bus error: region lock error\n"); | |
4359 | ||
4360 | ret = regmap_read(regmap, dsp->base + ADSP2_BUS_ERR_ADDR, &val); | |
4361 | if (ret) { | |
4362 | adsp_err(dsp, | |
4363 | "Failed to read Bus Err Addr register: %d\n", | |
4364 | ret); | |
a2225a6d | 4365 | goto error; |
51a2c944 MK |
4366 | } |
4367 | ||
4368 | adsp_err(dsp, "bus error address = 0x%x\n", | |
4369 | val & ADSP2_BUS_ERR_ADDR_MASK); | |
4370 | ||
4371 | ret = regmap_read(regmap, | |
4372 | dsp->base + ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR, | |
4373 | &val); | |
4374 | if (ret) { | |
4375 | adsp_err(dsp, | |
4376 | "Failed to read Pmem Xmem Err Addr register: %d\n", | |
4377 | ret); | |
a2225a6d | 4378 | goto error; |
51a2c944 MK |
4379 | } |
4380 | ||
4381 | adsp_err(dsp, "xmem error address = 0x%x\n", | |
4382 | val & ADSP2_XMEM_ERR_ADDR_MASK); | |
4383 | adsp_err(dsp, "pmem error address = 0x%x\n", | |
4384 | (val & ADSP2_PMEM_ERR_ADDR_MASK) >> | |
4385 | ADSP2_PMEM_ERR_ADDR_SHIFT); | |
4386 | } | |
4387 | ||
4388 | regmap_update_bits(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL, | |
4389 | ADSP2_CTRL_ERR_EINT, ADSP2_CTRL_ERR_EINT); | |
4390 | ||
a2225a6d CK |
4391 | error: |
4392 | mutex_unlock(&dsp->pwr_lock); | |
4393 | ||
51a2c944 MK |
4394 | return IRQ_HANDLED; |
4395 | } | |
4396 | EXPORT_SYMBOL_GPL(wm_adsp2_bus_error); | |
4397 | ||
01ec57a4 | 4398 | irqreturn_t wm_halo_bus_error(int irq, void *data) |
2ae58138 | 4399 | { |
01ec57a4 | 4400 | struct wm_adsp *dsp = (struct wm_adsp *)data; |
2ae58138 RF |
4401 | struct regmap *regmap = dsp->regmap; |
4402 | unsigned int fault[6]; | |
4403 | struct reg_sequence clear[] = { | |
4404 | { dsp->base + HALO_MPU_XM_VIO_STATUS, 0x0 }, | |
4405 | { dsp->base + HALO_MPU_YM_VIO_STATUS, 0x0 }, | |
4406 | { dsp->base + HALO_MPU_PM_VIO_STATUS, 0x0 }, | |
4407 | }; | |
4408 | int ret; | |
4409 | ||
4410 | mutex_lock(&dsp->pwr_lock); | |
4411 | ||
4412 | ret = regmap_read(regmap, dsp->base_sysinfo + HALO_AHBM_WINDOW_DEBUG_1, | |
4413 | fault); | |
4414 | if (ret) { | |
4415 | adsp_warn(dsp, "Failed to read AHB DEBUG_1: %d\n", ret); | |
4416 | goto exit_unlock; | |
4417 | } | |
4418 | ||
4419 | adsp_warn(dsp, "AHB: STATUS: 0x%x ADDR: 0x%x\n", | |
4420 | *fault & HALO_AHBM_FLAGS_ERR_MASK, | |
4421 | (*fault & HALO_AHBM_CORE_ERR_ADDR_MASK) >> | |
4422 | HALO_AHBM_CORE_ERR_ADDR_SHIFT); | |
4423 | ||
4424 | ret = regmap_read(regmap, dsp->base_sysinfo + HALO_AHBM_WINDOW_DEBUG_0, | |
4425 | fault); | |
4426 | if (ret) { | |
4427 | adsp_warn(dsp, "Failed to read AHB DEBUG_0: %d\n", ret); | |
4428 | goto exit_unlock; | |
4429 | } | |
4430 | ||
4431 | adsp_warn(dsp, "AHB: SYS_ADDR: 0x%x\n", *fault); | |
4432 | ||
4433 | ret = regmap_bulk_read(regmap, dsp->base + HALO_MPU_XM_VIO_ADDR, | |
4434 | fault, ARRAY_SIZE(fault)); | |
4435 | if (ret) { | |
4436 | adsp_warn(dsp, "Failed to read MPU fault info: %d\n", ret); | |
4437 | goto exit_unlock; | |
4438 | } | |
4439 | ||
4440 | adsp_warn(dsp, "XM: STATUS:0x%x ADDR:0x%x\n", fault[1], fault[0]); | |
4441 | adsp_warn(dsp, "YM: STATUS:0x%x ADDR:0x%x\n", fault[3], fault[2]); | |
4442 | adsp_warn(dsp, "PM: STATUS:0x%x ADDR:0x%x\n", fault[5], fault[4]); | |
4443 | ||
4444 | ret = regmap_multi_reg_write(dsp->regmap, clear, ARRAY_SIZE(clear)); | |
4445 | if (ret) | |
4446 | adsp_warn(dsp, "Failed to clear MPU status: %d\n", ret); | |
4447 | ||
4448 | exit_unlock: | |
4449 | mutex_unlock(&dsp->pwr_lock); | |
4450 | ||
4451 | return IRQ_HANDLED; | |
4452 | } | |
4453 | EXPORT_SYMBOL_GPL(wm_halo_bus_error); | |
4454 | ||
8bc144f9 SH |
4455 | irqreturn_t wm_halo_wdt_expire(int irq, void *data) |
4456 | { | |
4457 | struct wm_adsp *dsp = data; | |
4458 | ||
4459 | mutex_lock(&dsp->pwr_lock); | |
4460 | ||
4461 | adsp_warn(dsp, "WDT Expiry Fault\n"); | |
81ed8845 | 4462 | dsp->ops->stop_watchdog(dsp); |
8bc144f9 SH |
4463 | wm_adsp_fatal_error(dsp); |
4464 | ||
4465 | mutex_unlock(&dsp->pwr_lock); | |
4466 | ||
4467 | return IRQ_HANDLED; | |
4468 | } | |
4469 | EXPORT_SYMBOL_GPL(wm_halo_wdt_expire); | |
4470 | ||
cd537873 | 4471 | static struct wm_adsp_ops wm_adsp1_ops = { |
4e08d50d CK |
4472 | .validate_version = wm_adsp_validate_version, |
4473 | .parse_sizes = wm_adsp1_parse_sizes, | |
170b1e12 | 4474 | .region_to_reg = wm_adsp_region_to_reg, |
4e08d50d CK |
4475 | }; |
4476 | ||
cd537873 | 4477 | static struct wm_adsp_ops wm_adsp2_ops[] = { |
4e08d50d | 4478 | { |
170b1e12 | 4479 | .sys_config_size = sizeof(struct wm_adsp_system_config_xm_hdr), |
4e08d50d CK |
4480 | .parse_sizes = wm_adsp2_parse_sizes, |
4481 | .validate_version = wm_adsp_validate_version, | |
4482 | .setup_algs = wm_adsp2_setup_algs, | |
170b1e12 | 4483 | .region_to_reg = wm_adsp_region_to_reg, |
4e08d50d CK |
4484 | |
4485 | .show_fw_status = wm_adsp2_show_fw_status, | |
4486 | ||
4487 | .enable_memory = wm_adsp2_enable_memory, | |
4488 | .disable_memory = wm_adsp2_disable_memory, | |
4489 | ||
4490 | .enable_core = wm_adsp2_enable_core, | |
4491 | .disable_core = wm_adsp2_disable_core, | |
4492 | ||
4493 | .start_core = wm_adsp2_start_core, | |
4494 | .stop_core = wm_adsp2_stop_core, | |
4495 | ||
4496 | }, | |
4497 | { | |
170b1e12 | 4498 | .sys_config_size = sizeof(struct wm_adsp_system_config_xm_hdr), |
4e08d50d CK |
4499 | .parse_sizes = wm_adsp2_parse_sizes, |
4500 | .validate_version = wm_adsp_validate_version, | |
4501 | .setup_algs = wm_adsp2_setup_algs, | |
170b1e12 | 4502 | .region_to_reg = wm_adsp_region_to_reg, |
4e08d50d CK |
4503 | |
4504 | .show_fw_status = wm_adsp2v2_show_fw_status, | |
4505 | ||
4506 | .enable_memory = wm_adsp2_enable_memory, | |
4507 | .disable_memory = wm_adsp2_disable_memory, | |
4508 | .lock_memory = wm_adsp2_lock, | |
4509 | ||
4510 | .enable_core = wm_adsp2v2_enable_core, | |
4511 | .disable_core = wm_adsp2v2_disable_core, | |
4512 | ||
4513 | .start_core = wm_adsp2_start_core, | |
4514 | .stop_core = wm_adsp2_stop_core, | |
4515 | }, | |
4516 | { | |
170b1e12 | 4517 | .sys_config_size = sizeof(struct wm_adsp_system_config_xm_hdr), |
4e08d50d CK |
4518 | .parse_sizes = wm_adsp2_parse_sizes, |
4519 | .validate_version = wm_adsp_validate_version, | |
4520 | .setup_algs = wm_adsp2_setup_algs, | |
170b1e12 | 4521 | .region_to_reg = wm_adsp_region_to_reg, |
4e08d50d CK |
4522 | |
4523 | .show_fw_status = wm_adsp2v2_show_fw_status, | |
4524 | .stop_watchdog = wm_adsp_stop_watchdog, | |
4525 | ||
4526 | .enable_memory = wm_adsp2_enable_memory, | |
4527 | .disable_memory = wm_adsp2_disable_memory, | |
4528 | .lock_memory = wm_adsp2_lock, | |
4529 | ||
4530 | .enable_core = wm_adsp2v2_enable_core, | |
4531 | .disable_core = wm_adsp2v2_disable_core, | |
4532 | ||
4533 | .start_core = wm_adsp2_start_core, | |
4534 | .stop_core = wm_adsp2_stop_core, | |
4535 | }, | |
4536 | }; | |
4537 | ||
cd537873 | 4538 | static struct wm_adsp_ops wm_halo_ops = { |
170b1e12 WS |
4539 | .sys_config_size = sizeof(struct wm_halo_system_config_xm_hdr), |
4540 | .parse_sizes = wm_adsp2_parse_sizes, | |
4541 | .validate_version = wm_halo_validate_version, | |
4542 | .setup_algs = wm_halo_setup_algs, | |
4543 | .region_to_reg = wm_halo_region_to_reg, | |
4544 | ||
4545 | .show_fw_status = wm_halo_show_fw_status, | |
8bc144f9 | 4546 | .stop_watchdog = wm_halo_stop_watchdog, |
170b1e12 WS |
4547 | |
4548 | .lock_memory = wm_halo_configure_mpu, | |
4549 | ||
4550 | .start_core = wm_halo_start_core, | |
4551 | .stop_core = wm_halo_stop_core, | |
4552 | }; | |
4553 | ||
0a37c6ef | 4554 | MODULE_LICENSE("GPL v2"); |