]>
Commit | Line | Data |
---|---|---|
05330448 AL |
1 | /* |
2 | * QEMU KVM support | |
3 | * | |
4 | * Copyright (C) 2006-2008 Qumranet Technologies | |
5 | * Copyright IBM, Corp. 2008 | |
6 | * | |
7 | * Authors: | |
8 | * Anthony Liguori <[email protected]> | |
9 | * | |
10 | * This work is licensed under the terms of the GNU GPL, version 2 or later. | |
11 | * See the COPYING file in the top-level directory. | |
12 | * | |
13 | */ | |
14 | ||
15 | #include <sys/types.h> | |
16 | #include <sys/ioctl.h> | |
17 | #include <sys/mman.h> | |
25d2e361 | 18 | #include <sys/utsname.h> |
05330448 AL |
19 | |
20 | #include <linux/kvm.h> | |
5802e066 | 21 | #include <linux/kvm_para.h> |
05330448 AL |
22 | |
23 | #include "qemu-common.h" | |
9c17d615 | 24 | #include "sysemu/sysemu.h" |
6410848b | 25 | #include "sysemu/kvm_int.h" |
1d31f66b | 26 | #include "kvm_i386.h" |
05330448 | 27 | #include "cpu.h" |
50efe82c AS |
28 | #include "hyperv.h" |
29 | ||
022c62cb | 30 | #include "exec/gdbstub.h" |
1de7afc9 PB |
31 | #include "qemu/host-utils.h" |
32 | #include "qemu/config-file.h" | |
1c4a55db | 33 | #include "qemu/error-report.h" |
0d09e41a PB |
34 | #include "hw/i386/pc.h" |
35 | #include "hw/i386/apic.h" | |
e0723c45 PB |
36 | #include "hw/i386/apic_internal.h" |
37 | #include "hw/i386/apic-msidef.h" | |
50efe82c | 38 | |
022c62cb | 39 | #include "exec/ioport.h" |
73aa529a | 40 | #include "standard-headers/asm-x86/hyperv.h" |
a2cb15b0 | 41 | #include "hw/pci/pci.h" |
15eafc2e | 42 | #include "hw/pci/msi.h" |
68bfd0ad | 43 | #include "migration/migration.h" |
4c663752 | 44 | #include "exec/memattrs.h" |
05330448 AL |
45 | |
46 | //#define DEBUG_KVM | |
47 | ||
48 | #ifdef DEBUG_KVM | |
8c0d577e | 49 | #define DPRINTF(fmt, ...) \ |
05330448 AL |
50 | do { fprintf(stderr, fmt, ## __VA_ARGS__); } while (0) |
51 | #else | |
8c0d577e | 52 | #define DPRINTF(fmt, ...) \ |
05330448 AL |
53 | do { } while (0) |
54 | #endif | |
55 | ||
1a03675d GC |
56 | #define MSR_KVM_WALL_CLOCK 0x11 |
57 | #define MSR_KVM_SYSTEM_TIME 0x12 | |
58 | ||
c0532a76 MT |
59 | #ifndef BUS_MCEERR_AR |
60 | #define BUS_MCEERR_AR 4 | |
61 | #endif | |
62 | #ifndef BUS_MCEERR_AO | |
63 | #define BUS_MCEERR_AO 5 | |
64 | #endif | |
65 | ||
94a8d39a JK |
66 | const KVMCapabilityInfo kvm_arch_required_capabilities[] = { |
67 | KVM_CAP_INFO(SET_TSS_ADDR), | |
68 | KVM_CAP_INFO(EXT_CPUID), | |
69 | KVM_CAP_INFO(MP_STATE), | |
70 | KVM_CAP_LAST_INFO | |
71 | }; | |
25d2e361 | 72 | |
c3a3a7d3 JK |
73 | static bool has_msr_star; |
74 | static bool has_msr_hsave_pa; | |
c9b8f6b6 | 75 | static bool has_msr_tsc_aux; |
f28558d3 | 76 | static bool has_msr_tsc_adjust; |
aa82ba54 | 77 | static bool has_msr_tsc_deadline; |
df67696e | 78 | static bool has_msr_feature_control; |
c5999bfc | 79 | static bool has_msr_async_pf_en; |
bc9a839d | 80 | static bool has_msr_pv_eoi_en; |
21e87c46 | 81 | static bool has_msr_misc_enable; |
fc12d72e | 82 | static bool has_msr_smbase; |
79e9ebeb | 83 | static bool has_msr_bndcfgs; |
917367aa | 84 | static bool has_msr_kvm_steal_time; |
25d2e361 | 85 | static int lm_capable_kernel; |
7bc3d711 PB |
86 | static bool has_msr_hv_hypercall; |
87 | static bool has_msr_hv_vapic; | |
48a5f3bc | 88 | static bool has_msr_hv_tsc; |
f2a53c9e | 89 | static bool has_msr_hv_crash; |
744b8a94 | 90 | static bool has_msr_hv_reset; |
8c145d7c | 91 | static bool has_msr_hv_vpindex; |
46eb8f98 | 92 | static bool has_msr_hv_runtime; |
866eea9a | 93 | static bool has_msr_hv_synic; |
ff99aa64 | 94 | static bool has_msr_hv_stimer; |
d1ae67f6 | 95 | static bool has_msr_mtrr; |
18cd2c17 | 96 | static bool has_msr_xss; |
b827df58 | 97 | |
0d894367 PB |
98 | static bool has_msr_architectural_pmu; |
99 | static uint32_t num_architectural_pmu_counters; | |
100 | ||
28143b40 TH |
101 | static int has_xsave; |
102 | static int has_xcrs; | |
103 | static int has_pit_state2; | |
104 | ||
105 | int kvm_has_pit_state2(void) | |
106 | { | |
107 | return has_pit_state2; | |
108 | } | |
109 | ||
355023f2 PB |
110 | bool kvm_has_smm(void) |
111 | { | |
112 | return kvm_check_extension(kvm_state, KVM_CAP_X86_SMM); | |
113 | } | |
114 | ||
1d31f66b PM |
115 | bool kvm_allows_irq0_override(void) |
116 | { | |
117 | return !kvm_irqchip_in_kernel() || kvm_has_gsi_routing(); | |
118 | } | |
119 | ||
0fd7e098 LL |
120 | static int kvm_get_tsc(CPUState *cs) |
121 | { | |
122 | X86CPU *cpu = X86_CPU(cs); | |
123 | CPUX86State *env = &cpu->env; | |
124 | struct { | |
125 | struct kvm_msrs info; | |
126 | struct kvm_msr_entry entries[1]; | |
127 | } msr_data; | |
128 | int ret; | |
129 | ||
130 | if (env->tsc_valid) { | |
131 | return 0; | |
132 | } | |
133 | ||
134 | msr_data.info.nmsrs = 1; | |
135 | msr_data.entries[0].index = MSR_IA32_TSC; | |
136 | env->tsc_valid = !runstate_is_running(); | |
137 | ||
138 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data); | |
139 | if (ret < 0) { | |
140 | return ret; | |
141 | } | |
142 | ||
143 | env->tsc = msr_data.entries[0].data; | |
144 | return 0; | |
145 | } | |
146 | ||
147 | static inline void do_kvm_synchronize_tsc(void *arg) | |
148 | { | |
149 | CPUState *cpu = arg; | |
150 | ||
151 | kvm_get_tsc(cpu); | |
152 | } | |
153 | ||
154 | void kvm_synchronize_all_tsc(void) | |
155 | { | |
156 | CPUState *cpu; | |
157 | ||
158 | if (kvm_enabled()) { | |
159 | CPU_FOREACH(cpu) { | |
160 | run_on_cpu(cpu, do_kvm_synchronize_tsc, cpu); | |
161 | } | |
162 | } | |
163 | } | |
164 | ||
b827df58 AK |
165 | static struct kvm_cpuid2 *try_get_cpuid(KVMState *s, int max) |
166 | { | |
167 | struct kvm_cpuid2 *cpuid; | |
168 | int r, size; | |
169 | ||
170 | size = sizeof(*cpuid) + max * sizeof(*cpuid->entries); | |
e42a92ae | 171 | cpuid = g_malloc0(size); |
b827df58 AK |
172 | cpuid->nent = max; |
173 | r = kvm_ioctl(s, KVM_GET_SUPPORTED_CPUID, cpuid); | |
76ae317f MM |
174 | if (r == 0 && cpuid->nent >= max) { |
175 | r = -E2BIG; | |
176 | } | |
b827df58 AK |
177 | if (r < 0) { |
178 | if (r == -E2BIG) { | |
7267c094 | 179 | g_free(cpuid); |
b827df58 AK |
180 | return NULL; |
181 | } else { | |
182 | fprintf(stderr, "KVM_GET_SUPPORTED_CPUID failed: %s\n", | |
183 | strerror(-r)); | |
184 | exit(1); | |
185 | } | |
186 | } | |
187 | return cpuid; | |
188 | } | |
189 | ||
dd87f8a6 EH |
190 | /* Run KVM_GET_SUPPORTED_CPUID ioctl(), allocating a buffer large enough |
191 | * for all entries. | |
192 | */ | |
193 | static struct kvm_cpuid2 *get_supported_cpuid(KVMState *s) | |
194 | { | |
195 | struct kvm_cpuid2 *cpuid; | |
196 | int max = 1; | |
197 | while ((cpuid = try_get_cpuid(s, max)) == NULL) { | |
198 | max *= 2; | |
199 | } | |
200 | return cpuid; | |
201 | } | |
202 | ||
a443bc34 | 203 | static const struct kvm_para_features { |
0c31b744 GC |
204 | int cap; |
205 | int feature; | |
206 | } para_features[] = { | |
207 | { KVM_CAP_CLOCKSOURCE, KVM_FEATURE_CLOCKSOURCE }, | |
208 | { KVM_CAP_NOP_IO_DELAY, KVM_FEATURE_NOP_IO_DELAY }, | |
209 | { KVM_CAP_PV_MMU, KVM_FEATURE_MMU_OP }, | |
0c31b744 | 210 | { KVM_CAP_ASYNC_PF, KVM_FEATURE_ASYNC_PF }, |
0c31b744 GC |
211 | }; |
212 | ||
ba9bc59e | 213 | static int get_para_features(KVMState *s) |
0c31b744 GC |
214 | { |
215 | int i, features = 0; | |
216 | ||
8e03c100 | 217 | for (i = 0; i < ARRAY_SIZE(para_features); i++) { |
ba9bc59e | 218 | if (kvm_check_extension(s, para_features[i].cap)) { |
0c31b744 GC |
219 | features |= (1 << para_features[i].feature); |
220 | } | |
221 | } | |
222 | ||
223 | return features; | |
224 | } | |
0c31b744 GC |
225 | |
226 | ||
829ae2f9 EH |
227 | /* Returns the value for a specific register on the cpuid entry |
228 | */ | |
229 | static uint32_t cpuid_entry_get_reg(struct kvm_cpuid_entry2 *entry, int reg) | |
230 | { | |
231 | uint32_t ret = 0; | |
232 | switch (reg) { | |
233 | case R_EAX: | |
234 | ret = entry->eax; | |
235 | break; | |
236 | case R_EBX: | |
237 | ret = entry->ebx; | |
238 | break; | |
239 | case R_ECX: | |
240 | ret = entry->ecx; | |
241 | break; | |
242 | case R_EDX: | |
243 | ret = entry->edx; | |
244 | break; | |
245 | } | |
246 | return ret; | |
247 | } | |
248 | ||
4fb73f1d EH |
249 | /* Find matching entry for function/index on kvm_cpuid2 struct |
250 | */ | |
251 | static struct kvm_cpuid_entry2 *cpuid_find_entry(struct kvm_cpuid2 *cpuid, | |
252 | uint32_t function, | |
253 | uint32_t index) | |
254 | { | |
255 | int i; | |
256 | for (i = 0; i < cpuid->nent; ++i) { | |
257 | if (cpuid->entries[i].function == function && | |
258 | cpuid->entries[i].index == index) { | |
259 | return &cpuid->entries[i]; | |
260 | } | |
261 | } | |
262 | /* not found: */ | |
263 | return NULL; | |
264 | } | |
265 | ||
ba9bc59e | 266 | uint32_t kvm_arch_get_supported_cpuid(KVMState *s, uint32_t function, |
c958a8bd | 267 | uint32_t index, int reg) |
b827df58 AK |
268 | { |
269 | struct kvm_cpuid2 *cpuid; | |
b827df58 AK |
270 | uint32_t ret = 0; |
271 | uint32_t cpuid_1_edx; | |
8c723b79 | 272 | bool found = false; |
b827df58 | 273 | |
dd87f8a6 | 274 | cpuid = get_supported_cpuid(s); |
b827df58 | 275 | |
4fb73f1d EH |
276 | struct kvm_cpuid_entry2 *entry = cpuid_find_entry(cpuid, function, index); |
277 | if (entry) { | |
278 | found = true; | |
279 | ret = cpuid_entry_get_reg(entry, reg); | |
b827df58 AK |
280 | } |
281 | ||
7b46e5ce EH |
282 | /* Fixups for the data returned by KVM, below */ |
283 | ||
c2acb022 EH |
284 | if (function == 1 && reg == R_EDX) { |
285 | /* KVM before 2.6.30 misreports the following features */ | |
286 | ret |= CPUID_MTRR | CPUID_PAT | CPUID_MCE | CPUID_MCA; | |
84bd945c EH |
287 | } else if (function == 1 && reg == R_ECX) { |
288 | /* We can set the hypervisor flag, even if KVM does not return it on | |
289 | * GET_SUPPORTED_CPUID | |
290 | */ | |
291 | ret |= CPUID_EXT_HYPERVISOR; | |
ac67ee26 EH |
292 | /* tsc-deadline flag is not returned by GET_SUPPORTED_CPUID, but it |
293 | * can be enabled if the kernel has KVM_CAP_TSC_DEADLINE_TIMER, | |
294 | * and the irqchip is in the kernel. | |
295 | */ | |
296 | if (kvm_irqchip_in_kernel() && | |
297 | kvm_check_extension(s, KVM_CAP_TSC_DEADLINE_TIMER)) { | |
298 | ret |= CPUID_EXT_TSC_DEADLINE_TIMER; | |
299 | } | |
41e5e76d EH |
300 | |
301 | /* x2apic is reported by GET_SUPPORTED_CPUID, but it can't be enabled | |
302 | * without the in-kernel irqchip | |
303 | */ | |
304 | if (!kvm_irqchip_in_kernel()) { | |
305 | ret &= ~CPUID_EXT_X2APIC; | |
b827df58 | 306 | } |
28b8e4d0 JK |
307 | } else if (function == 6 && reg == R_EAX) { |
308 | ret |= CPUID_6_EAX_ARAT; /* safe to allow because of emulated APIC */ | |
c2acb022 EH |
309 | } else if (function == 0x80000001 && reg == R_EDX) { |
310 | /* On Intel, kvm returns cpuid according to the Intel spec, | |
311 | * so add missing bits according to the AMD spec: | |
312 | */ | |
313 | cpuid_1_edx = kvm_arch_get_supported_cpuid(s, 1, 0, R_EDX); | |
314 | ret |= cpuid_1_edx & CPUID_EXT2_AMD_ALIASES; | |
b827df58 AK |
315 | } |
316 | ||
7267c094 | 317 | g_free(cpuid); |
b827df58 | 318 | |
0c31b744 | 319 | /* fallback for older kernels */ |
8c723b79 | 320 | if ((function == KVM_CPUID_FEATURES) && !found) { |
ba9bc59e | 321 | ret = get_para_features(s); |
b9bec74b | 322 | } |
0c31b744 GC |
323 | |
324 | return ret; | |
bb0300dc | 325 | } |
bb0300dc | 326 | |
3c85e74f HY |
327 | typedef struct HWPoisonPage { |
328 | ram_addr_t ram_addr; | |
329 | QLIST_ENTRY(HWPoisonPage) list; | |
330 | } HWPoisonPage; | |
331 | ||
332 | static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list = | |
333 | QLIST_HEAD_INITIALIZER(hwpoison_page_list); | |
334 | ||
335 | static void kvm_unpoison_all(void *param) | |
336 | { | |
337 | HWPoisonPage *page, *next_page; | |
338 | ||
339 | QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) { | |
340 | QLIST_REMOVE(page, list); | |
341 | qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE); | |
7267c094 | 342 | g_free(page); |
3c85e74f HY |
343 | } |
344 | } | |
345 | ||
3c85e74f HY |
346 | static void kvm_hwpoison_page_add(ram_addr_t ram_addr) |
347 | { | |
348 | HWPoisonPage *page; | |
349 | ||
350 | QLIST_FOREACH(page, &hwpoison_page_list, list) { | |
351 | if (page->ram_addr == ram_addr) { | |
352 | return; | |
353 | } | |
354 | } | |
ab3ad07f | 355 | page = g_new(HWPoisonPage, 1); |
3c85e74f HY |
356 | page->ram_addr = ram_addr; |
357 | QLIST_INSERT_HEAD(&hwpoison_page_list, page, list); | |
358 | } | |
359 | ||
e7701825 MT |
360 | static int kvm_get_mce_cap_supported(KVMState *s, uint64_t *mce_cap, |
361 | int *max_banks) | |
362 | { | |
363 | int r; | |
364 | ||
14a09518 | 365 | r = kvm_check_extension(s, KVM_CAP_MCE); |
e7701825 MT |
366 | if (r > 0) { |
367 | *max_banks = r; | |
368 | return kvm_ioctl(s, KVM_X86_GET_MCE_CAP_SUPPORTED, mce_cap); | |
369 | } | |
370 | return -ENOSYS; | |
371 | } | |
372 | ||
bee615d4 | 373 | static void kvm_mce_inject(X86CPU *cpu, hwaddr paddr, int code) |
e7701825 | 374 | { |
bee615d4 | 375 | CPUX86State *env = &cpu->env; |
c34d440a JK |
376 | uint64_t status = MCI_STATUS_VAL | MCI_STATUS_UC | MCI_STATUS_EN | |
377 | MCI_STATUS_MISCV | MCI_STATUS_ADDRV | MCI_STATUS_S; | |
378 | uint64_t mcg_status = MCG_STATUS_MCIP; | |
e7701825 | 379 | |
c34d440a JK |
380 | if (code == BUS_MCEERR_AR) { |
381 | status |= MCI_STATUS_AR | 0x134; | |
382 | mcg_status |= MCG_STATUS_EIPV; | |
383 | } else { | |
384 | status |= 0xc0; | |
385 | mcg_status |= MCG_STATUS_RIPV; | |
419fb20a | 386 | } |
8c5cf3b6 | 387 | cpu_x86_inject_mce(NULL, cpu, 9, status, mcg_status, paddr, |
c34d440a JK |
388 | (MCM_ADDR_PHYS << 6) | 0xc, |
389 | cpu_x86_support_mca_broadcast(env) ? | |
390 | MCE_INJECT_BROADCAST : 0); | |
419fb20a | 391 | } |
419fb20a JK |
392 | |
393 | static void hardware_memory_error(void) | |
394 | { | |
395 | fprintf(stderr, "Hardware memory error!\n"); | |
396 | exit(1); | |
397 | } | |
398 | ||
20d695a9 | 399 | int kvm_arch_on_sigbus_vcpu(CPUState *c, int code, void *addr) |
419fb20a | 400 | { |
20d695a9 AF |
401 | X86CPU *cpu = X86_CPU(c); |
402 | CPUX86State *env = &cpu->env; | |
419fb20a | 403 | ram_addr_t ram_addr; |
a8170e5e | 404 | hwaddr paddr; |
419fb20a JK |
405 | |
406 | if ((env->mcg_cap & MCG_SER_P) && addr | |
c34d440a | 407 | && (code == BUS_MCEERR_AR || code == BUS_MCEERR_AO)) { |
1b5ec234 | 408 | if (qemu_ram_addr_from_host(addr, &ram_addr) == NULL || |
a60f24b5 | 409 | !kvm_physical_memory_addr_from_host(c->kvm_state, addr, &paddr)) { |
419fb20a JK |
410 | fprintf(stderr, "Hardware memory error for memory used by " |
411 | "QEMU itself instead of guest system!\n"); | |
412 | /* Hope we are lucky for AO MCE */ | |
413 | if (code == BUS_MCEERR_AO) { | |
414 | return 0; | |
415 | } else { | |
416 | hardware_memory_error(); | |
417 | } | |
418 | } | |
3c85e74f | 419 | kvm_hwpoison_page_add(ram_addr); |
bee615d4 | 420 | kvm_mce_inject(cpu, paddr, code); |
e56ff191 | 421 | } else { |
419fb20a JK |
422 | if (code == BUS_MCEERR_AO) { |
423 | return 0; | |
424 | } else if (code == BUS_MCEERR_AR) { | |
425 | hardware_memory_error(); | |
426 | } else { | |
427 | return 1; | |
428 | } | |
429 | } | |
430 | return 0; | |
431 | } | |
432 | ||
433 | int kvm_arch_on_sigbus(int code, void *addr) | |
434 | { | |
182735ef AF |
435 | X86CPU *cpu = X86_CPU(first_cpu); |
436 | ||
437 | if ((cpu->env.mcg_cap & MCG_SER_P) && addr && code == BUS_MCEERR_AO) { | |
419fb20a | 438 | ram_addr_t ram_addr; |
a8170e5e | 439 | hwaddr paddr; |
419fb20a JK |
440 | |
441 | /* Hope we are lucky for AO MCE */ | |
1b5ec234 | 442 | if (qemu_ram_addr_from_host(addr, &ram_addr) == NULL || |
182735ef | 443 | !kvm_physical_memory_addr_from_host(first_cpu->kvm_state, |
a60f24b5 | 444 | addr, &paddr)) { |
419fb20a JK |
445 | fprintf(stderr, "Hardware memory error for memory used by " |
446 | "QEMU itself instead of guest system!: %p\n", addr); | |
447 | return 0; | |
448 | } | |
3c85e74f | 449 | kvm_hwpoison_page_add(ram_addr); |
182735ef | 450 | kvm_mce_inject(X86_CPU(first_cpu), paddr, code); |
e56ff191 | 451 | } else { |
419fb20a JK |
452 | if (code == BUS_MCEERR_AO) { |
453 | return 0; | |
454 | } else if (code == BUS_MCEERR_AR) { | |
455 | hardware_memory_error(); | |
456 | } else { | |
457 | return 1; | |
458 | } | |
459 | } | |
460 | return 0; | |
461 | } | |
e7701825 | 462 | |
1bc22652 | 463 | static int kvm_inject_mce_oldstyle(X86CPU *cpu) |
ab443475 | 464 | { |
1bc22652 AF |
465 | CPUX86State *env = &cpu->env; |
466 | ||
ab443475 JK |
467 | if (!kvm_has_vcpu_events() && env->exception_injected == EXCP12_MCHK) { |
468 | unsigned int bank, bank_num = env->mcg_cap & 0xff; | |
469 | struct kvm_x86_mce mce; | |
470 | ||
471 | env->exception_injected = -1; | |
472 | ||
473 | /* | |
474 | * There must be at least one bank in use if an MCE is pending. | |
475 | * Find it and use its values for the event injection. | |
476 | */ | |
477 | for (bank = 0; bank < bank_num; bank++) { | |
478 | if (env->mce_banks[bank * 4 + 1] & MCI_STATUS_VAL) { | |
479 | break; | |
480 | } | |
481 | } | |
482 | assert(bank < bank_num); | |
483 | ||
484 | mce.bank = bank; | |
485 | mce.status = env->mce_banks[bank * 4 + 1]; | |
486 | mce.mcg_status = env->mcg_status; | |
487 | mce.addr = env->mce_banks[bank * 4 + 2]; | |
488 | mce.misc = env->mce_banks[bank * 4 + 3]; | |
489 | ||
1bc22652 | 490 | return kvm_vcpu_ioctl(CPU(cpu), KVM_X86_SET_MCE, &mce); |
ab443475 | 491 | } |
ab443475 JK |
492 | return 0; |
493 | } | |
494 | ||
1dfb4dd9 | 495 | static void cpu_update_state(void *opaque, int running, RunState state) |
b8cc45d6 | 496 | { |
317ac620 | 497 | CPUX86State *env = opaque; |
b8cc45d6 GC |
498 | |
499 | if (running) { | |
500 | env->tsc_valid = false; | |
501 | } | |
502 | } | |
503 | ||
83b17af5 | 504 | unsigned long kvm_arch_vcpu_id(CPUState *cs) |
b164e48e | 505 | { |
83b17af5 | 506 | X86CPU *cpu = X86_CPU(cs); |
7e72a45c | 507 | return cpu->apic_id; |
b164e48e EH |
508 | } |
509 | ||
92067bf4 IM |
510 | #ifndef KVM_CPUID_SIGNATURE_NEXT |
511 | #define KVM_CPUID_SIGNATURE_NEXT 0x40000100 | |
512 | #endif | |
513 | ||
514 | static bool hyperv_hypercall_available(X86CPU *cpu) | |
515 | { | |
516 | return cpu->hyperv_vapic || | |
517 | (cpu->hyperv_spinlock_attempts != HYPERV_SPINLOCK_NEVER_RETRY); | |
518 | } | |
519 | ||
520 | static bool hyperv_enabled(X86CPU *cpu) | |
521 | { | |
7bc3d711 PB |
522 | CPUState *cs = CPU(cpu); |
523 | return kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV) > 0 && | |
524 | (hyperv_hypercall_available(cpu) || | |
48a5f3bc | 525 | cpu->hyperv_time || |
f2a53c9e | 526 | cpu->hyperv_relaxed_timing || |
744b8a94 | 527 | cpu->hyperv_crash || |
8c145d7c | 528 | cpu->hyperv_reset || |
46eb8f98 | 529 | cpu->hyperv_vpindex || |
866eea9a | 530 | cpu->hyperv_runtime || |
ff99aa64 AS |
531 | cpu->hyperv_synic || |
532 | cpu->hyperv_stimer); | |
92067bf4 IM |
533 | } |
534 | ||
5031283d HZ |
535 | static int kvm_arch_set_tsc_khz(CPUState *cs) |
536 | { | |
537 | X86CPU *cpu = X86_CPU(cs); | |
538 | CPUX86State *env = &cpu->env; | |
539 | int r; | |
540 | ||
541 | if (!env->tsc_khz) { | |
542 | return 0; | |
543 | } | |
544 | ||
545 | r = kvm_check_extension(cs->kvm_state, KVM_CAP_TSC_CONTROL) ? | |
546 | kvm_vcpu_ioctl(cs, KVM_SET_TSC_KHZ, env->tsc_khz) : | |
547 | -ENOTSUP; | |
548 | if (r < 0) { | |
549 | /* When KVM_SET_TSC_KHZ fails, it's an error only if the current | |
550 | * TSC frequency doesn't match the one we want. | |
551 | */ | |
552 | int cur_freq = kvm_check_extension(cs->kvm_state, KVM_CAP_GET_TSC_KHZ) ? | |
553 | kvm_vcpu_ioctl(cs, KVM_GET_TSC_KHZ) : | |
554 | -ENOTSUP; | |
555 | if (cur_freq <= 0 || cur_freq != env->tsc_khz) { | |
556 | error_report("warning: TSC frequency mismatch between " | |
557 | "VM and host, and TSC scaling unavailable"); | |
558 | return r; | |
559 | } | |
560 | } | |
561 | ||
562 | return 0; | |
563 | } | |
564 | ||
68bfd0ad MT |
565 | static Error *invtsc_mig_blocker; |
566 | ||
f8bb0565 | 567 | #define KVM_MAX_CPUID_ENTRIES 100 |
0893d460 | 568 | |
20d695a9 | 569 | int kvm_arch_init_vcpu(CPUState *cs) |
05330448 AL |
570 | { |
571 | struct { | |
486bd5a2 | 572 | struct kvm_cpuid2 cpuid; |
f8bb0565 | 573 | struct kvm_cpuid_entry2 entries[KVM_MAX_CPUID_ENTRIES]; |
541dc0d4 | 574 | } QEMU_PACKED cpuid_data; |
20d695a9 AF |
575 | X86CPU *cpu = X86_CPU(cs); |
576 | CPUX86State *env = &cpu->env; | |
486bd5a2 | 577 | uint32_t limit, i, j, cpuid_i; |
a33609ca | 578 | uint32_t unused; |
bb0300dc | 579 | struct kvm_cpuid_entry2 *c; |
bb0300dc | 580 | uint32_t signature[3]; |
234cc647 | 581 | int kvm_base = KVM_CPUID_SIGNATURE; |
e7429073 | 582 | int r; |
05330448 | 583 | |
ef4cbe14 SW |
584 | memset(&cpuid_data, 0, sizeof(cpuid_data)); |
585 | ||
05330448 AL |
586 | cpuid_i = 0; |
587 | ||
bb0300dc | 588 | /* Paravirtualization CPUIDs */ |
234cc647 PB |
589 | if (hyperv_enabled(cpu)) { |
590 | c = &cpuid_data.entries[cpuid_i++]; | |
591 | c->function = HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS; | |
1c4a55db AW |
592 | if (!cpu->hyperv_vendor_id) { |
593 | memcpy(signature, "Microsoft Hv", 12); | |
594 | } else { | |
595 | size_t len = strlen(cpu->hyperv_vendor_id); | |
596 | ||
597 | if (len > 12) { | |
598 | error_report("hv-vendor-id truncated to 12 characters"); | |
599 | len = 12; | |
600 | } | |
601 | memset(signature, 0, 12); | |
602 | memcpy(signature, cpu->hyperv_vendor_id, len); | |
603 | } | |
eab70139 | 604 | c->eax = HYPERV_CPUID_MIN; |
234cc647 PB |
605 | c->ebx = signature[0]; |
606 | c->ecx = signature[1]; | |
607 | c->edx = signature[2]; | |
0c31b744 | 608 | |
234cc647 PB |
609 | c = &cpuid_data.entries[cpuid_i++]; |
610 | c->function = HYPERV_CPUID_INTERFACE; | |
eab70139 VR |
611 | memcpy(signature, "Hv#1\0\0\0\0\0\0\0\0", 12); |
612 | c->eax = signature[0]; | |
234cc647 PB |
613 | c->ebx = 0; |
614 | c->ecx = 0; | |
615 | c->edx = 0; | |
eab70139 VR |
616 | |
617 | c = &cpuid_data.entries[cpuid_i++]; | |
eab70139 VR |
618 | c->function = HYPERV_CPUID_VERSION; |
619 | c->eax = 0x00001bbc; | |
620 | c->ebx = 0x00060001; | |
621 | ||
622 | c = &cpuid_data.entries[cpuid_i++]; | |
eab70139 | 623 | c->function = HYPERV_CPUID_FEATURES; |
92067bf4 | 624 | if (cpu->hyperv_relaxed_timing) { |
eab70139 VR |
625 | c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE; |
626 | } | |
92067bf4 | 627 | if (cpu->hyperv_vapic) { |
eab70139 VR |
628 | c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE; |
629 | c->eax |= HV_X64_MSR_APIC_ACCESS_AVAILABLE; | |
7bc3d711 | 630 | has_msr_hv_vapic = true; |
eab70139 | 631 | } |
48a5f3bc VR |
632 | if (cpu->hyperv_time && |
633 | kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV_TIME) > 0) { | |
634 | c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE; | |
635 | c->eax |= HV_X64_MSR_TIME_REF_COUNT_AVAILABLE; | |
636 | c->eax |= 0x200; | |
637 | has_msr_hv_tsc = true; | |
638 | } | |
f2a53c9e AS |
639 | if (cpu->hyperv_crash && has_msr_hv_crash) { |
640 | c->edx |= HV_X64_GUEST_CRASH_MSR_AVAILABLE; | |
641 | } | |
744b8a94 AS |
642 | if (cpu->hyperv_reset && has_msr_hv_reset) { |
643 | c->eax |= HV_X64_MSR_RESET_AVAILABLE; | |
644 | } | |
8c145d7c AS |
645 | if (cpu->hyperv_vpindex && has_msr_hv_vpindex) { |
646 | c->eax |= HV_X64_MSR_VP_INDEX_AVAILABLE; | |
647 | } | |
46eb8f98 AS |
648 | if (cpu->hyperv_runtime && has_msr_hv_runtime) { |
649 | c->eax |= HV_X64_MSR_VP_RUNTIME_AVAILABLE; | |
650 | } | |
866eea9a AS |
651 | if (cpu->hyperv_synic) { |
652 | int sint; | |
653 | ||
654 | if (!has_msr_hv_synic || | |
655 | kvm_vcpu_enable_cap(cs, KVM_CAP_HYPERV_SYNIC, 0)) { | |
656 | fprintf(stderr, "Hyper-V SynIC is not supported by kernel\n"); | |
657 | return -ENOSYS; | |
658 | } | |
659 | ||
660 | c->eax |= HV_X64_MSR_SYNIC_AVAILABLE; | |
661 | env->msr_hv_synic_version = HV_SYNIC_VERSION_1; | |
662 | for (sint = 0; sint < ARRAY_SIZE(env->msr_hv_synic_sint); sint++) { | |
663 | env->msr_hv_synic_sint[sint] = HV_SYNIC_SINT_MASKED; | |
664 | } | |
665 | } | |
ff99aa64 AS |
666 | if (cpu->hyperv_stimer) { |
667 | if (!has_msr_hv_stimer) { | |
668 | fprintf(stderr, "Hyper-V timers aren't supported by kernel\n"); | |
669 | return -ENOSYS; | |
670 | } | |
671 | c->eax |= HV_X64_MSR_SYNTIMER_AVAILABLE; | |
672 | } | |
eab70139 | 673 | c = &cpuid_data.entries[cpuid_i++]; |
eab70139 | 674 | c->function = HYPERV_CPUID_ENLIGHTMENT_INFO; |
92067bf4 | 675 | if (cpu->hyperv_relaxed_timing) { |
eab70139 VR |
676 | c->eax |= HV_X64_RELAXED_TIMING_RECOMMENDED; |
677 | } | |
7bc3d711 | 678 | if (has_msr_hv_vapic) { |
eab70139 VR |
679 | c->eax |= HV_X64_APIC_ACCESS_RECOMMENDED; |
680 | } | |
92067bf4 | 681 | c->ebx = cpu->hyperv_spinlock_attempts; |
eab70139 VR |
682 | |
683 | c = &cpuid_data.entries[cpuid_i++]; | |
eab70139 VR |
684 | c->function = HYPERV_CPUID_IMPLEMENT_LIMITS; |
685 | c->eax = 0x40; | |
686 | c->ebx = 0x40; | |
687 | ||
234cc647 | 688 | kvm_base = KVM_CPUID_SIGNATURE_NEXT; |
7bc3d711 | 689 | has_msr_hv_hypercall = true; |
eab70139 VR |
690 | } |
691 | ||
f522d2ac AW |
692 | if (cpu->expose_kvm) { |
693 | memcpy(signature, "KVMKVMKVM\0\0\0", 12); | |
694 | c = &cpuid_data.entries[cpuid_i++]; | |
695 | c->function = KVM_CPUID_SIGNATURE | kvm_base; | |
79b6f2f6 | 696 | c->eax = KVM_CPUID_FEATURES | kvm_base; |
f522d2ac AW |
697 | c->ebx = signature[0]; |
698 | c->ecx = signature[1]; | |
699 | c->edx = signature[2]; | |
234cc647 | 700 | |
f522d2ac AW |
701 | c = &cpuid_data.entries[cpuid_i++]; |
702 | c->function = KVM_CPUID_FEATURES | kvm_base; | |
703 | c->eax = env->features[FEAT_KVM]; | |
234cc647 | 704 | |
f522d2ac | 705 | has_msr_async_pf_en = c->eax & (1 << KVM_FEATURE_ASYNC_PF); |
bb0300dc | 706 | |
f522d2ac | 707 | has_msr_pv_eoi_en = c->eax & (1 << KVM_FEATURE_PV_EOI); |
bc9a839d | 708 | |
f522d2ac AW |
709 | has_msr_kvm_steal_time = c->eax & (1 << KVM_FEATURE_STEAL_TIME); |
710 | } | |
917367aa | 711 | |
a33609ca | 712 | cpu_x86_cpuid(env, 0, 0, &limit, &unused, &unused, &unused); |
05330448 AL |
713 | |
714 | for (i = 0; i <= limit; i++) { | |
f8bb0565 IM |
715 | if (cpuid_i == KVM_MAX_CPUID_ENTRIES) { |
716 | fprintf(stderr, "unsupported level value: 0x%x\n", limit); | |
717 | abort(); | |
718 | } | |
bb0300dc | 719 | c = &cpuid_data.entries[cpuid_i++]; |
486bd5a2 AL |
720 | |
721 | switch (i) { | |
a36b1029 AL |
722 | case 2: { |
723 | /* Keep reading function 2 till all the input is received */ | |
724 | int times; | |
725 | ||
a36b1029 | 726 | c->function = i; |
a33609ca AL |
727 | c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC | |
728 | KVM_CPUID_FLAG_STATE_READ_NEXT; | |
729 | cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx); | |
730 | times = c->eax & 0xff; | |
a36b1029 AL |
731 | |
732 | for (j = 1; j < times; ++j) { | |
f8bb0565 IM |
733 | if (cpuid_i == KVM_MAX_CPUID_ENTRIES) { |
734 | fprintf(stderr, "cpuid_data is full, no space for " | |
735 | "cpuid(eax:2):eax & 0xf = 0x%x\n", times); | |
736 | abort(); | |
737 | } | |
a33609ca | 738 | c = &cpuid_data.entries[cpuid_i++]; |
a36b1029 | 739 | c->function = i; |
a33609ca AL |
740 | c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC; |
741 | cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx); | |
a36b1029 AL |
742 | } |
743 | break; | |
744 | } | |
486bd5a2 AL |
745 | case 4: |
746 | case 0xb: | |
747 | case 0xd: | |
748 | for (j = 0; ; j++) { | |
31e8c696 AP |
749 | if (i == 0xd && j == 64) { |
750 | break; | |
751 | } | |
486bd5a2 AL |
752 | c->function = i; |
753 | c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX; | |
754 | c->index = j; | |
a33609ca | 755 | cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx); |
486bd5a2 | 756 | |
b9bec74b | 757 | if (i == 4 && c->eax == 0) { |
486bd5a2 | 758 | break; |
b9bec74b JK |
759 | } |
760 | if (i == 0xb && !(c->ecx & 0xff00)) { | |
486bd5a2 | 761 | break; |
b9bec74b JK |
762 | } |
763 | if (i == 0xd && c->eax == 0) { | |
31e8c696 | 764 | continue; |
b9bec74b | 765 | } |
f8bb0565 IM |
766 | if (cpuid_i == KVM_MAX_CPUID_ENTRIES) { |
767 | fprintf(stderr, "cpuid_data is full, no space for " | |
768 | "cpuid(eax:0x%x,ecx:0x%x)\n", i, j); | |
769 | abort(); | |
770 | } | |
a33609ca | 771 | c = &cpuid_data.entries[cpuid_i++]; |
486bd5a2 AL |
772 | } |
773 | break; | |
774 | default: | |
486bd5a2 | 775 | c->function = i; |
a33609ca AL |
776 | c->flags = 0; |
777 | cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx); | |
486bd5a2 AL |
778 | break; |
779 | } | |
05330448 | 780 | } |
0d894367 PB |
781 | |
782 | if (limit >= 0x0a) { | |
783 | uint32_t ver; | |
784 | ||
785 | cpu_x86_cpuid(env, 0x0a, 0, &ver, &unused, &unused, &unused); | |
786 | if ((ver & 0xff) > 0) { | |
787 | has_msr_architectural_pmu = true; | |
788 | num_architectural_pmu_counters = (ver & 0xff00) >> 8; | |
789 | ||
790 | /* Shouldn't be more than 32, since that's the number of bits | |
791 | * available in EBX to tell us _which_ counters are available. | |
792 | * Play it safe. | |
793 | */ | |
794 | if (num_architectural_pmu_counters > MAX_GP_COUNTERS) { | |
795 | num_architectural_pmu_counters = MAX_GP_COUNTERS; | |
796 | } | |
797 | } | |
798 | } | |
799 | ||
a33609ca | 800 | cpu_x86_cpuid(env, 0x80000000, 0, &limit, &unused, &unused, &unused); |
05330448 AL |
801 | |
802 | for (i = 0x80000000; i <= limit; i++) { | |
f8bb0565 IM |
803 | if (cpuid_i == KVM_MAX_CPUID_ENTRIES) { |
804 | fprintf(stderr, "unsupported xlevel value: 0x%x\n", limit); | |
805 | abort(); | |
806 | } | |
bb0300dc | 807 | c = &cpuid_data.entries[cpuid_i++]; |
05330448 | 808 | |
05330448 | 809 | c->function = i; |
a33609ca AL |
810 | c->flags = 0; |
811 | cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx); | |
05330448 AL |
812 | } |
813 | ||
b3baa152 BW |
814 | /* Call Centaur's CPUID instructions they are supported. */ |
815 | if (env->cpuid_xlevel2 > 0) { | |
b3baa152 BW |
816 | cpu_x86_cpuid(env, 0xC0000000, 0, &limit, &unused, &unused, &unused); |
817 | ||
818 | for (i = 0xC0000000; i <= limit; i++) { | |
f8bb0565 IM |
819 | if (cpuid_i == KVM_MAX_CPUID_ENTRIES) { |
820 | fprintf(stderr, "unsupported xlevel2 value: 0x%x\n", limit); | |
821 | abort(); | |
822 | } | |
b3baa152 BW |
823 | c = &cpuid_data.entries[cpuid_i++]; |
824 | ||
825 | c->function = i; | |
826 | c->flags = 0; | |
827 | cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx); | |
828 | } | |
829 | } | |
830 | ||
05330448 AL |
831 | cpuid_data.cpuid.nent = cpuid_i; |
832 | ||
e7701825 | 833 | if (((env->cpuid_version >> 8)&0xF) >= 6 |
0514ef2f | 834 | && (env->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) == |
fc7a504c | 835 | (CPUID_MCE | CPUID_MCA) |
a60f24b5 | 836 | && kvm_check_extension(cs->kvm_state, KVM_CAP_MCE) > 0) { |
5120901a | 837 | uint64_t mcg_cap, unsupported_caps; |
e7701825 | 838 | int banks; |
32a42024 | 839 | int ret; |
e7701825 | 840 | |
a60f24b5 | 841 | ret = kvm_get_mce_cap_supported(cs->kvm_state, &mcg_cap, &banks); |
75d49497 JK |
842 | if (ret < 0) { |
843 | fprintf(stderr, "kvm_get_mce_cap_supported: %s", strerror(-ret)); | |
844 | return ret; | |
e7701825 | 845 | } |
75d49497 | 846 | |
2590f15b | 847 | if (banks < (env->mcg_cap & MCG_CAP_BANKS_MASK)) { |
49b69cbf | 848 | error_report("kvm: Unsupported MCE bank count (QEMU = %d, KVM = %d)", |
2590f15b | 849 | (int)(env->mcg_cap & MCG_CAP_BANKS_MASK), banks); |
49b69cbf | 850 | return -ENOTSUP; |
75d49497 | 851 | } |
49b69cbf | 852 | |
5120901a EH |
853 | unsupported_caps = env->mcg_cap & ~(mcg_cap | MCG_CAP_BANKS_MASK); |
854 | if (unsupported_caps) { | |
855 | error_report("warning: Unsupported MCG_CAP bits: 0x%" PRIx64, | |
856 | unsupported_caps); | |
857 | } | |
858 | ||
2590f15b EH |
859 | env->mcg_cap &= mcg_cap | MCG_CAP_BANKS_MASK; |
860 | ret = kvm_vcpu_ioctl(cs, KVM_X86_SETUP_MCE, &env->mcg_cap); | |
75d49497 JK |
861 | if (ret < 0) { |
862 | fprintf(stderr, "KVM_X86_SETUP_MCE: %s", strerror(-ret)); | |
863 | return ret; | |
864 | } | |
e7701825 | 865 | } |
e7701825 | 866 | |
b8cc45d6 GC |
867 | qemu_add_vm_change_state_handler(cpu_update_state, env); |
868 | ||
df67696e LJ |
869 | c = cpuid_find_entry(&cpuid_data.cpuid, 1, 0); |
870 | if (c) { | |
871 | has_msr_feature_control = !!(c->ecx & CPUID_EXT_VMX) || | |
872 | !!(c->ecx & CPUID_EXT_SMX); | |
873 | } | |
874 | ||
68bfd0ad MT |
875 | c = cpuid_find_entry(&cpuid_data.cpuid, 0x80000007, 0); |
876 | if (c && (c->edx & 1<<8) && invtsc_mig_blocker == NULL) { | |
877 | /* for migration */ | |
878 | error_setg(&invtsc_mig_blocker, | |
879 | "State blocked by non-migratable CPU device" | |
880 | " (invtsc flag)"); | |
881 | migrate_add_blocker(invtsc_mig_blocker); | |
882 | /* for savevm */ | |
883 | vmstate_x86_cpu.unmigratable = 1; | |
884 | } | |
885 | ||
7e680753 | 886 | cpuid_data.cpuid.padding = 0; |
1bc22652 | 887 | r = kvm_vcpu_ioctl(cs, KVM_SET_CPUID2, &cpuid_data); |
fdc9c41a JK |
888 | if (r) { |
889 | return r; | |
890 | } | |
e7429073 | 891 | |
5031283d HZ |
892 | r = kvm_arch_set_tsc_khz(cs); |
893 | if (r < 0) { | |
894 | return r; | |
e7429073 | 895 | } |
e7429073 | 896 | |
bcffbeeb HZ |
897 | /* vcpu's TSC frequency is either specified by user, or following |
898 | * the value used by KVM if the former is not present. In the | |
899 | * latter case, we query it from KVM and record in env->tsc_khz, | |
900 | * so that vcpu's TSC frequency can be migrated later via this field. | |
901 | */ | |
902 | if (!env->tsc_khz) { | |
903 | r = kvm_check_extension(cs->kvm_state, KVM_CAP_GET_TSC_KHZ) ? | |
904 | kvm_vcpu_ioctl(cs, KVM_GET_TSC_KHZ) : | |
905 | -ENOTSUP; | |
906 | if (r > 0) { | |
907 | env->tsc_khz = r; | |
908 | } | |
909 | } | |
910 | ||
28143b40 | 911 | if (has_xsave) { |
fabacc0f JK |
912 | env->kvm_xsave_buf = qemu_memalign(4096, sizeof(struct kvm_xsave)); |
913 | } | |
914 | ||
d1ae67f6 AW |
915 | if (env->features[FEAT_1_EDX] & CPUID_MTRR) { |
916 | has_msr_mtrr = true; | |
917 | } | |
918 | ||
e7429073 | 919 | return 0; |
05330448 AL |
920 | } |
921 | ||
50a2c6e5 | 922 | void kvm_arch_reset_vcpu(X86CPU *cpu) |
caa5af0f | 923 | { |
20d695a9 | 924 | CPUX86State *env = &cpu->env; |
dd673288 | 925 | |
e73223a5 | 926 | env->exception_injected = -1; |
0e607a80 | 927 | env->interrupt_injected = -1; |
1a5e9d2f | 928 | env->xcr0 = 1; |
ddced198 | 929 | if (kvm_irqchip_in_kernel()) { |
dd673288 | 930 | env->mp_state = cpu_is_bsp(cpu) ? KVM_MP_STATE_RUNNABLE : |
ddced198 MT |
931 | KVM_MP_STATE_UNINITIALIZED; |
932 | } else { | |
933 | env->mp_state = KVM_MP_STATE_RUNNABLE; | |
934 | } | |
caa5af0f JK |
935 | } |
936 | ||
e0723c45 PB |
937 | void kvm_arch_do_init_vcpu(X86CPU *cpu) |
938 | { | |
939 | CPUX86State *env = &cpu->env; | |
940 | ||
941 | /* APs get directly into wait-for-SIPI state. */ | |
942 | if (env->mp_state == KVM_MP_STATE_UNINITIALIZED) { | |
943 | env->mp_state = KVM_MP_STATE_INIT_RECEIVED; | |
944 | } | |
945 | } | |
946 | ||
c3a3a7d3 | 947 | static int kvm_get_supported_msrs(KVMState *s) |
05330448 | 948 | { |
75b10c43 | 949 | static int kvm_supported_msrs; |
c3a3a7d3 | 950 | int ret = 0; |
05330448 AL |
951 | |
952 | /* first time */ | |
75b10c43 | 953 | if (kvm_supported_msrs == 0) { |
05330448 AL |
954 | struct kvm_msr_list msr_list, *kvm_msr_list; |
955 | ||
75b10c43 | 956 | kvm_supported_msrs = -1; |
05330448 AL |
957 | |
958 | /* Obtain MSR list from KVM. These are the MSRs that we must | |
959 | * save/restore */ | |
4c9f7372 | 960 | msr_list.nmsrs = 0; |
c3a3a7d3 | 961 | ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, &msr_list); |
6fb6d245 | 962 | if (ret < 0 && ret != -E2BIG) { |
c3a3a7d3 | 963 | return ret; |
6fb6d245 | 964 | } |
d9db889f JK |
965 | /* Old kernel modules had a bug and could write beyond the provided |
966 | memory. Allocate at least a safe amount of 1K. */ | |
7267c094 | 967 | kvm_msr_list = g_malloc0(MAX(1024, sizeof(msr_list) + |
d9db889f JK |
968 | msr_list.nmsrs * |
969 | sizeof(msr_list.indices[0]))); | |
05330448 | 970 | |
55308450 | 971 | kvm_msr_list->nmsrs = msr_list.nmsrs; |
c3a3a7d3 | 972 | ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, kvm_msr_list); |
05330448 AL |
973 | if (ret >= 0) { |
974 | int i; | |
975 | ||
976 | for (i = 0; i < kvm_msr_list->nmsrs; i++) { | |
977 | if (kvm_msr_list->indices[i] == MSR_STAR) { | |
c3a3a7d3 | 978 | has_msr_star = true; |
75b10c43 MT |
979 | continue; |
980 | } | |
981 | if (kvm_msr_list->indices[i] == MSR_VM_HSAVE_PA) { | |
c3a3a7d3 | 982 | has_msr_hsave_pa = true; |
75b10c43 | 983 | continue; |
05330448 | 984 | } |
c9b8f6b6 AS |
985 | if (kvm_msr_list->indices[i] == MSR_TSC_AUX) { |
986 | has_msr_tsc_aux = true; | |
987 | continue; | |
988 | } | |
f28558d3 WA |
989 | if (kvm_msr_list->indices[i] == MSR_TSC_ADJUST) { |
990 | has_msr_tsc_adjust = true; | |
991 | continue; | |
992 | } | |
aa82ba54 LJ |
993 | if (kvm_msr_list->indices[i] == MSR_IA32_TSCDEADLINE) { |
994 | has_msr_tsc_deadline = true; | |
995 | continue; | |
996 | } | |
fc12d72e PB |
997 | if (kvm_msr_list->indices[i] == MSR_IA32_SMBASE) { |
998 | has_msr_smbase = true; | |
999 | continue; | |
1000 | } | |
21e87c46 AK |
1001 | if (kvm_msr_list->indices[i] == MSR_IA32_MISC_ENABLE) { |
1002 | has_msr_misc_enable = true; | |
1003 | continue; | |
1004 | } | |
79e9ebeb LJ |
1005 | if (kvm_msr_list->indices[i] == MSR_IA32_BNDCFGS) { |
1006 | has_msr_bndcfgs = true; | |
1007 | continue; | |
1008 | } | |
18cd2c17 WL |
1009 | if (kvm_msr_list->indices[i] == MSR_IA32_XSS) { |
1010 | has_msr_xss = true; | |
1011 | continue; | |
1012 | } | |
f2a53c9e AS |
1013 | if (kvm_msr_list->indices[i] == HV_X64_MSR_CRASH_CTL) { |
1014 | has_msr_hv_crash = true; | |
1015 | continue; | |
1016 | } | |
744b8a94 AS |
1017 | if (kvm_msr_list->indices[i] == HV_X64_MSR_RESET) { |
1018 | has_msr_hv_reset = true; | |
1019 | continue; | |
1020 | } | |
8c145d7c AS |
1021 | if (kvm_msr_list->indices[i] == HV_X64_MSR_VP_INDEX) { |
1022 | has_msr_hv_vpindex = true; | |
1023 | continue; | |
1024 | } | |
46eb8f98 AS |
1025 | if (kvm_msr_list->indices[i] == HV_X64_MSR_VP_RUNTIME) { |
1026 | has_msr_hv_runtime = true; | |
1027 | continue; | |
1028 | } | |
866eea9a AS |
1029 | if (kvm_msr_list->indices[i] == HV_X64_MSR_SCONTROL) { |
1030 | has_msr_hv_synic = true; | |
1031 | continue; | |
1032 | } | |
ff99aa64 AS |
1033 | if (kvm_msr_list->indices[i] == HV_X64_MSR_STIMER0_CONFIG) { |
1034 | has_msr_hv_stimer = true; | |
1035 | continue; | |
1036 | } | |
05330448 AL |
1037 | } |
1038 | } | |
1039 | ||
7267c094 | 1040 | g_free(kvm_msr_list); |
05330448 AL |
1041 | } |
1042 | ||
c3a3a7d3 | 1043 | return ret; |
05330448 AL |
1044 | } |
1045 | ||
6410848b PB |
1046 | static Notifier smram_machine_done; |
1047 | static KVMMemoryListener smram_listener; | |
1048 | static AddressSpace smram_address_space; | |
1049 | static MemoryRegion smram_as_root; | |
1050 | static MemoryRegion smram_as_mem; | |
1051 | ||
1052 | static void register_smram_listener(Notifier *n, void *unused) | |
1053 | { | |
1054 | MemoryRegion *smram = | |
1055 | (MemoryRegion *) object_resolve_path("/machine/smram", NULL); | |
1056 | ||
1057 | /* Outer container... */ | |
1058 | memory_region_init(&smram_as_root, OBJECT(kvm_state), "mem-container-smram", ~0ull); | |
1059 | memory_region_set_enabled(&smram_as_root, true); | |
1060 | ||
1061 | /* ... with two regions inside: normal system memory with low | |
1062 | * priority, and... | |
1063 | */ | |
1064 | memory_region_init_alias(&smram_as_mem, OBJECT(kvm_state), "mem-smram", | |
1065 | get_system_memory(), 0, ~0ull); | |
1066 | memory_region_add_subregion_overlap(&smram_as_root, 0, &smram_as_mem, 0); | |
1067 | memory_region_set_enabled(&smram_as_mem, true); | |
1068 | ||
1069 | if (smram) { | |
1070 | /* ... SMRAM with higher priority */ | |
1071 | memory_region_add_subregion_overlap(&smram_as_root, 0, smram, 10); | |
1072 | memory_region_set_enabled(smram, true); | |
1073 | } | |
1074 | ||
1075 | address_space_init(&smram_address_space, &smram_as_root, "KVM-SMRAM"); | |
1076 | kvm_memory_listener_register(kvm_state, &smram_listener, | |
1077 | &smram_address_space, 1); | |
1078 | } | |
1079 | ||
b16565b3 | 1080 | int kvm_arch_init(MachineState *ms, KVMState *s) |
20420430 | 1081 | { |
11076198 | 1082 | uint64_t identity_base = 0xfffbc000; |
39d6960a | 1083 | uint64_t shadow_mem; |
20420430 | 1084 | int ret; |
25d2e361 | 1085 | struct utsname utsname; |
20420430 | 1086 | |
28143b40 TH |
1087 | #ifdef KVM_CAP_XSAVE |
1088 | has_xsave = kvm_check_extension(s, KVM_CAP_XSAVE); | |
1089 | #endif | |
1090 | ||
1091 | #ifdef KVM_CAP_XCRS | |
1092 | has_xcrs = kvm_check_extension(s, KVM_CAP_XCRS); | |
1093 | #endif | |
1094 | ||
1095 | #ifdef KVM_CAP_PIT_STATE2 | |
1096 | has_pit_state2 = kvm_check_extension(s, KVM_CAP_PIT_STATE2); | |
1097 | #endif | |
1098 | ||
c3a3a7d3 | 1099 | ret = kvm_get_supported_msrs(s); |
20420430 | 1100 | if (ret < 0) { |
20420430 SY |
1101 | return ret; |
1102 | } | |
25d2e361 MT |
1103 | |
1104 | uname(&utsname); | |
1105 | lm_capable_kernel = strcmp(utsname.machine, "x86_64") == 0; | |
1106 | ||
4c5b10b7 | 1107 | /* |
11076198 JK |
1108 | * On older Intel CPUs, KVM uses vm86 mode to emulate 16-bit code directly. |
1109 | * In order to use vm86 mode, an EPT identity map and a TSS are needed. | |
1110 | * Since these must be part of guest physical memory, we need to allocate | |
1111 | * them, both by setting their start addresses in the kernel and by | |
1112 | * creating a corresponding e820 entry. We need 4 pages before the BIOS. | |
1113 | * | |
1114 | * Older KVM versions may not support setting the identity map base. In | |
1115 | * that case we need to stick with the default, i.e. a 256K maximum BIOS | |
1116 | * size. | |
4c5b10b7 | 1117 | */ |
11076198 JK |
1118 | if (kvm_check_extension(s, KVM_CAP_SET_IDENTITY_MAP_ADDR)) { |
1119 | /* Allows up to 16M BIOSes. */ | |
1120 | identity_base = 0xfeffc000; | |
1121 | ||
1122 | ret = kvm_vm_ioctl(s, KVM_SET_IDENTITY_MAP_ADDR, &identity_base); | |
1123 | if (ret < 0) { | |
1124 | return ret; | |
1125 | } | |
4c5b10b7 | 1126 | } |
e56ff191 | 1127 | |
11076198 JK |
1128 | /* Set TSS base one page after EPT identity map. */ |
1129 | ret = kvm_vm_ioctl(s, KVM_SET_TSS_ADDR, identity_base + 0x1000); | |
20420430 SY |
1130 | if (ret < 0) { |
1131 | return ret; | |
1132 | } | |
1133 | ||
11076198 JK |
1134 | /* Tell fw_cfg to notify the BIOS to reserve the range. */ |
1135 | ret = e820_add_entry(identity_base, 0x4000, E820_RESERVED); | |
20420430 | 1136 | if (ret < 0) { |
11076198 | 1137 | fprintf(stderr, "e820_add_entry() table is full\n"); |
20420430 SY |
1138 | return ret; |
1139 | } | |
3c85e74f | 1140 | qemu_register_reset(kvm_unpoison_all, NULL); |
20420430 | 1141 | |
4689b77b | 1142 | shadow_mem = machine_kvm_shadow_mem(ms); |
36ad0e94 MA |
1143 | if (shadow_mem != -1) { |
1144 | shadow_mem /= 4096; | |
1145 | ret = kvm_vm_ioctl(s, KVM_SET_NR_MMU_PAGES, shadow_mem); | |
1146 | if (ret < 0) { | |
1147 | return ret; | |
39d6960a JK |
1148 | } |
1149 | } | |
6410848b PB |
1150 | |
1151 | if (kvm_check_extension(s, KVM_CAP_X86_SMM)) { | |
1152 | smram_machine_done.notify = register_smram_listener; | |
1153 | qemu_add_machine_init_done_notifier(&smram_machine_done); | |
1154 | } | |
11076198 | 1155 | return 0; |
05330448 | 1156 | } |
b9bec74b | 1157 | |
05330448 AL |
1158 | static void set_v8086_seg(struct kvm_segment *lhs, const SegmentCache *rhs) |
1159 | { | |
1160 | lhs->selector = rhs->selector; | |
1161 | lhs->base = rhs->base; | |
1162 | lhs->limit = rhs->limit; | |
1163 | lhs->type = 3; | |
1164 | lhs->present = 1; | |
1165 | lhs->dpl = 3; | |
1166 | lhs->db = 0; | |
1167 | lhs->s = 1; | |
1168 | lhs->l = 0; | |
1169 | lhs->g = 0; | |
1170 | lhs->avl = 0; | |
1171 | lhs->unusable = 0; | |
1172 | } | |
1173 | ||
1174 | static void set_seg(struct kvm_segment *lhs, const SegmentCache *rhs) | |
1175 | { | |
1176 | unsigned flags = rhs->flags; | |
1177 | lhs->selector = rhs->selector; | |
1178 | lhs->base = rhs->base; | |
1179 | lhs->limit = rhs->limit; | |
1180 | lhs->type = (flags >> DESC_TYPE_SHIFT) & 15; | |
1181 | lhs->present = (flags & DESC_P_MASK) != 0; | |
acaa7550 | 1182 | lhs->dpl = (flags >> DESC_DPL_SHIFT) & 3; |
05330448 AL |
1183 | lhs->db = (flags >> DESC_B_SHIFT) & 1; |
1184 | lhs->s = (flags & DESC_S_MASK) != 0; | |
1185 | lhs->l = (flags >> DESC_L_SHIFT) & 1; | |
1186 | lhs->g = (flags & DESC_G_MASK) != 0; | |
1187 | lhs->avl = (flags & DESC_AVL_MASK) != 0; | |
4cae9c97 | 1188 | lhs->unusable = !lhs->present; |
7e680753 | 1189 | lhs->padding = 0; |
05330448 AL |
1190 | } |
1191 | ||
1192 | static void get_seg(SegmentCache *lhs, const struct kvm_segment *rhs) | |
1193 | { | |
1194 | lhs->selector = rhs->selector; | |
1195 | lhs->base = rhs->base; | |
1196 | lhs->limit = rhs->limit; | |
4cae9c97 MC |
1197 | if (rhs->unusable) { |
1198 | lhs->flags = 0; | |
1199 | } else { | |
1200 | lhs->flags = (rhs->type << DESC_TYPE_SHIFT) | | |
1201 | (rhs->present * DESC_P_MASK) | | |
1202 | (rhs->dpl << DESC_DPL_SHIFT) | | |
1203 | (rhs->db << DESC_B_SHIFT) | | |
1204 | (rhs->s * DESC_S_MASK) | | |
1205 | (rhs->l << DESC_L_SHIFT) | | |
1206 | (rhs->g * DESC_G_MASK) | | |
1207 | (rhs->avl * DESC_AVL_MASK); | |
1208 | } | |
05330448 AL |
1209 | } |
1210 | ||
1211 | static void kvm_getput_reg(__u64 *kvm_reg, target_ulong *qemu_reg, int set) | |
1212 | { | |
b9bec74b | 1213 | if (set) { |
05330448 | 1214 | *kvm_reg = *qemu_reg; |
b9bec74b | 1215 | } else { |
05330448 | 1216 | *qemu_reg = *kvm_reg; |
b9bec74b | 1217 | } |
05330448 AL |
1218 | } |
1219 | ||
1bc22652 | 1220 | static int kvm_getput_regs(X86CPU *cpu, int set) |
05330448 | 1221 | { |
1bc22652 | 1222 | CPUX86State *env = &cpu->env; |
05330448 AL |
1223 | struct kvm_regs regs; |
1224 | int ret = 0; | |
1225 | ||
1226 | if (!set) { | |
1bc22652 | 1227 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_REGS, ®s); |
b9bec74b | 1228 | if (ret < 0) { |
05330448 | 1229 | return ret; |
b9bec74b | 1230 | } |
05330448 AL |
1231 | } |
1232 | ||
1233 | kvm_getput_reg(®s.rax, &env->regs[R_EAX], set); | |
1234 | kvm_getput_reg(®s.rbx, &env->regs[R_EBX], set); | |
1235 | kvm_getput_reg(®s.rcx, &env->regs[R_ECX], set); | |
1236 | kvm_getput_reg(®s.rdx, &env->regs[R_EDX], set); | |
1237 | kvm_getput_reg(®s.rsi, &env->regs[R_ESI], set); | |
1238 | kvm_getput_reg(®s.rdi, &env->regs[R_EDI], set); | |
1239 | kvm_getput_reg(®s.rsp, &env->regs[R_ESP], set); | |
1240 | kvm_getput_reg(®s.rbp, &env->regs[R_EBP], set); | |
1241 | #ifdef TARGET_X86_64 | |
1242 | kvm_getput_reg(®s.r8, &env->regs[8], set); | |
1243 | kvm_getput_reg(®s.r9, &env->regs[9], set); | |
1244 | kvm_getput_reg(®s.r10, &env->regs[10], set); | |
1245 | kvm_getput_reg(®s.r11, &env->regs[11], set); | |
1246 | kvm_getput_reg(®s.r12, &env->regs[12], set); | |
1247 | kvm_getput_reg(®s.r13, &env->regs[13], set); | |
1248 | kvm_getput_reg(®s.r14, &env->regs[14], set); | |
1249 | kvm_getput_reg(®s.r15, &env->regs[15], set); | |
1250 | #endif | |
1251 | ||
1252 | kvm_getput_reg(®s.rflags, &env->eflags, set); | |
1253 | kvm_getput_reg(®s.rip, &env->eip, set); | |
1254 | ||
b9bec74b | 1255 | if (set) { |
1bc22652 | 1256 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_REGS, ®s); |
b9bec74b | 1257 | } |
05330448 AL |
1258 | |
1259 | return ret; | |
1260 | } | |
1261 | ||
1bc22652 | 1262 | static int kvm_put_fpu(X86CPU *cpu) |
05330448 | 1263 | { |
1bc22652 | 1264 | CPUX86State *env = &cpu->env; |
05330448 AL |
1265 | struct kvm_fpu fpu; |
1266 | int i; | |
1267 | ||
1268 | memset(&fpu, 0, sizeof fpu); | |
1269 | fpu.fsw = env->fpus & ~(7 << 11); | |
1270 | fpu.fsw |= (env->fpstt & 7) << 11; | |
1271 | fpu.fcw = env->fpuc; | |
42cc8fa6 JK |
1272 | fpu.last_opcode = env->fpop; |
1273 | fpu.last_ip = env->fpip; | |
1274 | fpu.last_dp = env->fpdp; | |
b9bec74b JK |
1275 | for (i = 0; i < 8; ++i) { |
1276 | fpu.ftwx |= (!env->fptags[i]) << i; | |
1277 | } | |
05330448 | 1278 | memcpy(fpu.fpr, env->fpregs, sizeof env->fpregs); |
bee81887 | 1279 | for (i = 0; i < CPU_NB_REGS; i++) { |
19cbd87c EH |
1280 | stq_p(&fpu.xmm[i][0], env->xmm_regs[i].ZMM_Q(0)); |
1281 | stq_p(&fpu.xmm[i][8], env->xmm_regs[i].ZMM_Q(1)); | |
bee81887 | 1282 | } |
05330448 AL |
1283 | fpu.mxcsr = env->mxcsr; |
1284 | ||
1bc22652 | 1285 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_FPU, &fpu); |
05330448 AL |
1286 | } |
1287 | ||
6b42494b JK |
1288 | #define XSAVE_FCW_FSW 0 |
1289 | #define XSAVE_FTW_FOP 1 | |
f1665b21 SY |
1290 | #define XSAVE_CWD_RIP 2 |
1291 | #define XSAVE_CWD_RDP 4 | |
1292 | #define XSAVE_MXCSR 6 | |
1293 | #define XSAVE_ST_SPACE 8 | |
1294 | #define XSAVE_XMM_SPACE 40 | |
1295 | #define XSAVE_XSTATE_BV 128 | |
1296 | #define XSAVE_YMMH_SPACE 144 | |
79e9ebeb LJ |
1297 | #define XSAVE_BNDREGS 240 |
1298 | #define XSAVE_BNDCSR 256 | |
9aecd6f8 CP |
1299 | #define XSAVE_OPMASK 272 |
1300 | #define XSAVE_ZMM_Hi256 288 | |
1301 | #define XSAVE_Hi16_ZMM 416 | |
f74eefe0 | 1302 | #define XSAVE_PKRU 672 |
f1665b21 | 1303 | |
1bc22652 | 1304 | static int kvm_put_xsave(X86CPU *cpu) |
f1665b21 | 1305 | { |
1bc22652 | 1306 | CPUX86State *env = &cpu->env; |
fabacc0f | 1307 | struct kvm_xsave* xsave = env->kvm_xsave_buf; |
42cc8fa6 | 1308 | uint16_t cwd, swd, twd; |
b7711471 | 1309 | uint8_t *xmm, *ymmh, *zmmh; |
fabacc0f | 1310 | int i, r; |
f1665b21 | 1311 | |
28143b40 | 1312 | if (!has_xsave) { |
1bc22652 | 1313 | return kvm_put_fpu(cpu); |
b9bec74b | 1314 | } |
f1665b21 | 1315 | |
f1665b21 | 1316 | memset(xsave, 0, sizeof(struct kvm_xsave)); |
6115c0a8 | 1317 | twd = 0; |
f1665b21 SY |
1318 | swd = env->fpus & ~(7 << 11); |
1319 | swd |= (env->fpstt & 7) << 11; | |
1320 | cwd = env->fpuc; | |
b9bec74b | 1321 | for (i = 0; i < 8; ++i) { |
f1665b21 | 1322 | twd |= (!env->fptags[i]) << i; |
b9bec74b | 1323 | } |
6b42494b JK |
1324 | xsave->region[XSAVE_FCW_FSW] = (uint32_t)(swd << 16) + cwd; |
1325 | xsave->region[XSAVE_FTW_FOP] = (uint32_t)(env->fpop << 16) + twd; | |
42cc8fa6 JK |
1326 | memcpy(&xsave->region[XSAVE_CWD_RIP], &env->fpip, sizeof(env->fpip)); |
1327 | memcpy(&xsave->region[XSAVE_CWD_RDP], &env->fpdp, sizeof(env->fpdp)); | |
f1665b21 SY |
1328 | memcpy(&xsave->region[XSAVE_ST_SPACE], env->fpregs, |
1329 | sizeof env->fpregs); | |
f1665b21 SY |
1330 | xsave->region[XSAVE_MXCSR] = env->mxcsr; |
1331 | *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV] = env->xstate_bv; | |
79e9ebeb LJ |
1332 | memcpy(&xsave->region[XSAVE_BNDREGS], env->bnd_regs, |
1333 | sizeof env->bnd_regs); | |
1334 | memcpy(&xsave->region[XSAVE_BNDCSR], &env->bndcs_regs, | |
1335 | sizeof(env->bndcs_regs)); | |
9aecd6f8 CP |
1336 | memcpy(&xsave->region[XSAVE_OPMASK], env->opmask_regs, |
1337 | sizeof env->opmask_regs); | |
bee81887 PB |
1338 | |
1339 | xmm = (uint8_t *)&xsave->region[XSAVE_XMM_SPACE]; | |
b7711471 PB |
1340 | ymmh = (uint8_t *)&xsave->region[XSAVE_YMMH_SPACE]; |
1341 | zmmh = (uint8_t *)&xsave->region[XSAVE_ZMM_Hi256]; | |
1342 | for (i = 0; i < CPU_NB_REGS; i++, xmm += 16, ymmh += 16, zmmh += 32) { | |
19cbd87c EH |
1343 | stq_p(xmm, env->xmm_regs[i].ZMM_Q(0)); |
1344 | stq_p(xmm+8, env->xmm_regs[i].ZMM_Q(1)); | |
1345 | stq_p(ymmh, env->xmm_regs[i].ZMM_Q(2)); | |
1346 | stq_p(ymmh+8, env->xmm_regs[i].ZMM_Q(3)); | |
1347 | stq_p(zmmh, env->xmm_regs[i].ZMM_Q(4)); | |
1348 | stq_p(zmmh+8, env->xmm_regs[i].ZMM_Q(5)); | |
1349 | stq_p(zmmh+16, env->xmm_regs[i].ZMM_Q(6)); | |
1350 | stq_p(zmmh+24, env->xmm_regs[i].ZMM_Q(7)); | |
bee81887 PB |
1351 | } |
1352 | ||
9aecd6f8 | 1353 | #ifdef TARGET_X86_64 |
b7711471 PB |
1354 | memcpy(&xsave->region[XSAVE_Hi16_ZMM], &env->xmm_regs[16], |
1355 | 16 * sizeof env->xmm_regs[16]); | |
f74eefe0 | 1356 | memcpy(&xsave->region[XSAVE_PKRU], &env->pkru, sizeof env->pkru); |
9aecd6f8 | 1357 | #endif |
1bc22652 | 1358 | r = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XSAVE, xsave); |
0f53994f | 1359 | return r; |
f1665b21 SY |
1360 | } |
1361 | ||
1bc22652 | 1362 | static int kvm_put_xcrs(X86CPU *cpu) |
f1665b21 | 1363 | { |
1bc22652 | 1364 | CPUX86State *env = &cpu->env; |
bdfc8480 | 1365 | struct kvm_xcrs xcrs = {}; |
f1665b21 | 1366 | |
28143b40 | 1367 | if (!has_xcrs) { |
f1665b21 | 1368 | return 0; |
b9bec74b | 1369 | } |
f1665b21 SY |
1370 | |
1371 | xcrs.nr_xcrs = 1; | |
1372 | xcrs.flags = 0; | |
1373 | xcrs.xcrs[0].xcr = 0; | |
1374 | xcrs.xcrs[0].value = env->xcr0; | |
1bc22652 | 1375 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XCRS, &xcrs); |
f1665b21 SY |
1376 | } |
1377 | ||
1bc22652 | 1378 | static int kvm_put_sregs(X86CPU *cpu) |
05330448 | 1379 | { |
1bc22652 | 1380 | CPUX86State *env = &cpu->env; |
05330448 AL |
1381 | struct kvm_sregs sregs; |
1382 | ||
0e607a80 JK |
1383 | memset(sregs.interrupt_bitmap, 0, sizeof(sregs.interrupt_bitmap)); |
1384 | if (env->interrupt_injected >= 0) { | |
1385 | sregs.interrupt_bitmap[env->interrupt_injected / 64] |= | |
1386 | (uint64_t)1 << (env->interrupt_injected % 64); | |
1387 | } | |
05330448 AL |
1388 | |
1389 | if ((env->eflags & VM_MASK)) { | |
b9bec74b JK |
1390 | set_v8086_seg(&sregs.cs, &env->segs[R_CS]); |
1391 | set_v8086_seg(&sregs.ds, &env->segs[R_DS]); | |
1392 | set_v8086_seg(&sregs.es, &env->segs[R_ES]); | |
1393 | set_v8086_seg(&sregs.fs, &env->segs[R_FS]); | |
1394 | set_v8086_seg(&sregs.gs, &env->segs[R_GS]); | |
1395 | set_v8086_seg(&sregs.ss, &env->segs[R_SS]); | |
05330448 | 1396 | } else { |
b9bec74b JK |
1397 | set_seg(&sregs.cs, &env->segs[R_CS]); |
1398 | set_seg(&sregs.ds, &env->segs[R_DS]); | |
1399 | set_seg(&sregs.es, &env->segs[R_ES]); | |
1400 | set_seg(&sregs.fs, &env->segs[R_FS]); | |
1401 | set_seg(&sregs.gs, &env->segs[R_GS]); | |
1402 | set_seg(&sregs.ss, &env->segs[R_SS]); | |
05330448 AL |
1403 | } |
1404 | ||
1405 | set_seg(&sregs.tr, &env->tr); | |
1406 | set_seg(&sregs.ldt, &env->ldt); | |
1407 | ||
1408 | sregs.idt.limit = env->idt.limit; | |
1409 | sregs.idt.base = env->idt.base; | |
7e680753 | 1410 | memset(sregs.idt.padding, 0, sizeof sregs.idt.padding); |
05330448 AL |
1411 | sregs.gdt.limit = env->gdt.limit; |
1412 | sregs.gdt.base = env->gdt.base; | |
7e680753 | 1413 | memset(sregs.gdt.padding, 0, sizeof sregs.gdt.padding); |
05330448 AL |
1414 | |
1415 | sregs.cr0 = env->cr[0]; | |
1416 | sregs.cr2 = env->cr[2]; | |
1417 | sregs.cr3 = env->cr[3]; | |
1418 | sregs.cr4 = env->cr[4]; | |
1419 | ||
02e51483 CF |
1420 | sregs.cr8 = cpu_get_apic_tpr(cpu->apic_state); |
1421 | sregs.apic_base = cpu_get_apic_base(cpu->apic_state); | |
05330448 AL |
1422 | |
1423 | sregs.efer = env->efer; | |
1424 | ||
1bc22652 | 1425 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_SREGS, &sregs); |
05330448 AL |
1426 | } |
1427 | ||
1428 | static void kvm_msr_entry_set(struct kvm_msr_entry *entry, | |
1429 | uint32_t index, uint64_t value) | |
1430 | { | |
1431 | entry->index = index; | |
c7fe4b12 | 1432 | entry->reserved = 0; |
05330448 AL |
1433 | entry->data = value; |
1434 | } | |
1435 | ||
7477cd38 MT |
1436 | static int kvm_put_tscdeadline_msr(X86CPU *cpu) |
1437 | { | |
1438 | CPUX86State *env = &cpu->env; | |
1439 | struct { | |
1440 | struct kvm_msrs info; | |
1441 | struct kvm_msr_entry entries[1]; | |
1442 | } msr_data; | |
1443 | struct kvm_msr_entry *msrs = msr_data.entries; | |
1444 | ||
1445 | if (!has_msr_tsc_deadline) { | |
1446 | return 0; | |
1447 | } | |
1448 | ||
1449 | kvm_msr_entry_set(&msrs[0], MSR_IA32_TSCDEADLINE, env->tsc_deadline); | |
1450 | ||
c7fe4b12 CB |
1451 | msr_data.info = (struct kvm_msrs) { |
1452 | .nmsrs = 1, | |
1453 | }; | |
7477cd38 MT |
1454 | |
1455 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data); | |
1456 | } | |
1457 | ||
6bdf863d JK |
1458 | /* |
1459 | * Provide a separate write service for the feature control MSR in order to | |
1460 | * kick the VCPU out of VMXON or even guest mode on reset. This has to be done | |
1461 | * before writing any other state because forcibly leaving nested mode | |
1462 | * invalidates the VCPU state. | |
1463 | */ | |
1464 | static int kvm_put_msr_feature_control(X86CPU *cpu) | |
1465 | { | |
1466 | struct { | |
1467 | struct kvm_msrs info; | |
1468 | struct kvm_msr_entry entry; | |
1469 | } msr_data; | |
1470 | ||
1471 | kvm_msr_entry_set(&msr_data.entry, MSR_IA32_FEATURE_CONTROL, | |
1472 | cpu->env.msr_ia32_feature_control); | |
c7fe4b12 CB |
1473 | |
1474 | msr_data.info = (struct kvm_msrs) { | |
1475 | .nmsrs = 1, | |
1476 | }; | |
1477 | ||
6bdf863d JK |
1478 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data); |
1479 | } | |
1480 | ||
1bc22652 | 1481 | static int kvm_put_msrs(X86CPU *cpu, int level) |
05330448 | 1482 | { |
1bc22652 | 1483 | CPUX86State *env = &cpu->env; |
05330448 AL |
1484 | struct { |
1485 | struct kvm_msrs info; | |
d1ae67f6 | 1486 | struct kvm_msr_entry entries[150]; |
05330448 AL |
1487 | } msr_data; |
1488 | struct kvm_msr_entry *msrs = msr_data.entries; | |
0d894367 | 1489 | int n = 0, i; |
05330448 AL |
1490 | |
1491 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_CS, env->sysenter_cs); | |
1492 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_ESP, env->sysenter_esp); | |
1493 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_EIP, env->sysenter_eip); | |
0c03266a | 1494 | kvm_msr_entry_set(&msrs[n++], MSR_PAT, env->pat); |
c3a3a7d3 | 1495 | if (has_msr_star) { |
b9bec74b JK |
1496 | kvm_msr_entry_set(&msrs[n++], MSR_STAR, env->star); |
1497 | } | |
c3a3a7d3 | 1498 | if (has_msr_hsave_pa) { |
75b10c43 | 1499 | kvm_msr_entry_set(&msrs[n++], MSR_VM_HSAVE_PA, env->vm_hsave); |
b9bec74b | 1500 | } |
c9b8f6b6 AS |
1501 | if (has_msr_tsc_aux) { |
1502 | kvm_msr_entry_set(&msrs[n++], MSR_TSC_AUX, env->tsc_aux); | |
1503 | } | |
f28558d3 WA |
1504 | if (has_msr_tsc_adjust) { |
1505 | kvm_msr_entry_set(&msrs[n++], MSR_TSC_ADJUST, env->tsc_adjust); | |
1506 | } | |
21e87c46 AK |
1507 | if (has_msr_misc_enable) { |
1508 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_MISC_ENABLE, | |
1509 | env->msr_ia32_misc_enable); | |
1510 | } | |
fc12d72e PB |
1511 | if (has_msr_smbase) { |
1512 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_SMBASE, env->smbase); | |
1513 | } | |
439d19f2 PB |
1514 | if (has_msr_bndcfgs) { |
1515 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_BNDCFGS, env->msr_bndcfgs); | |
1516 | } | |
18cd2c17 WL |
1517 | if (has_msr_xss) { |
1518 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_XSS, env->xss); | |
1519 | } | |
05330448 | 1520 | #ifdef TARGET_X86_64 |
25d2e361 MT |
1521 | if (lm_capable_kernel) { |
1522 | kvm_msr_entry_set(&msrs[n++], MSR_CSTAR, env->cstar); | |
1523 | kvm_msr_entry_set(&msrs[n++], MSR_KERNELGSBASE, env->kernelgsbase); | |
1524 | kvm_msr_entry_set(&msrs[n++], MSR_FMASK, env->fmask); | |
1525 | kvm_msr_entry_set(&msrs[n++], MSR_LSTAR, env->lstar); | |
1526 | } | |
05330448 | 1527 | #endif |
ff5c186b | 1528 | /* |
0d894367 PB |
1529 | * The following MSRs have side effects on the guest or are too heavy |
1530 | * for normal writeback. Limit them to reset or full state updates. | |
ff5c186b JK |
1531 | */ |
1532 | if (level >= KVM_PUT_RESET_STATE) { | |
0522604b | 1533 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_TSC, env->tsc); |
ea643051 JK |
1534 | kvm_msr_entry_set(&msrs[n++], MSR_KVM_SYSTEM_TIME, |
1535 | env->system_time_msr); | |
1536 | kvm_msr_entry_set(&msrs[n++], MSR_KVM_WALL_CLOCK, env->wall_clock_msr); | |
c5999bfc JK |
1537 | if (has_msr_async_pf_en) { |
1538 | kvm_msr_entry_set(&msrs[n++], MSR_KVM_ASYNC_PF_EN, | |
1539 | env->async_pf_en_msr); | |
1540 | } | |
bc9a839d MT |
1541 | if (has_msr_pv_eoi_en) { |
1542 | kvm_msr_entry_set(&msrs[n++], MSR_KVM_PV_EOI_EN, | |
1543 | env->pv_eoi_en_msr); | |
1544 | } | |
917367aa MT |
1545 | if (has_msr_kvm_steal_time) { |
1546 | kvm_msr_entry_set(&msrs[n++], MSR_KVM_STEAL_TIME, | |
1547 | env->steal_time_msr); | |
1548 | } | |
0d894367 PB |
1549 | if (has_msr_architectural_pmu) { |
1550 | /* Stop the counter. */ | |
1551 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR_CTRL, 0); | |
1552 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_CTRL, 0); | |
1553 | ||
1554 | /* Set the counter values. */ | |
1555 | for (i = 0; i < MAX_FIXED_COUNTERS; i++) { | |
1556 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR0 + i, | |
1557 | env->msr_fixed_counters[i]); | |
1558 | } | |
1559 | for (i = 0; i < num_architectural_pmu_counters; i++) { | |
1560 | kvm_msr_entry_set(&msrs[n++], MSR_P6_PERFCTR0 + i, | |
1561 | env->msr_gp_counters[i]); | |
1562 | kvm_msr_entry_set(&msrs[n++], MSR_P6_EVNTSEL0 + i, | |
1563 | env->msr_gp_evtsel[i]); | |
1564 | } | |
1565 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_STATUS, | |
1566 | env->msr_global_status); | |
1567 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_OVF_CTRL, | |
1568 | env->msr_global_ovf_ctrl); | |
1569 | ||
1570 | /* Now start the PMU. */ | |
1571 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR_CTRL, | |
1572 | env->msr_fixed_ctr_ctrl); | |
1573 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_CTRL, | |
1574 | env->msr_global_ctrl); | |
1575 | } | |
7bc3d711 | 1576 | if (has_msr_hv_hypercall) { |
1c90ef26 VR |
1577 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_GUEST_OS_ID, |
1578 | env->msr_hv_guest_os_id); | |
1579 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_HYPERCALL, | |
1580 | env->msr_hv_hypercall); | |
eab70139 | 1581 | } |
7bc3d711 | 1582 | if (has_msr_hv_vapic) { |
5ef68987 VR |
1583 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_APIC_ASSIST_PAGE, |
1584 | env->msr_hv_vapic); | |
eab70139 | 1585 | } |
48a5f3bc VR |
1586 | if (has_msr_hv_tsc) { |
1587 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_REFERENCE_TSC, | |
1588 | env->msr_hv_tsc); | |
1589 | } | |
f2a53c9e AS |
1590 | if (has_msr_hv_crash) { |
1591 | int j; | |
1592 | ||
1593 | for (j = 0; j < HV_X64_MSR_CRASH_PARAMS; j++) | |
1594 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_CRASH_P0 + j, | |
1595 | env->msr_hv_crash_params[j]); | |
1596 | ||
1597 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_CRASH_CTL, | |
1598 | HV_X64_MSR_CRASH_CTL_NOTIFY); | |
1599 | } | |
46eb8f98 AS |
1600 | if (has_msr_hv_runtime) { |
1601 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_VP_RUNTIME, | |
1602 | env->msr_hv_runtime); | |
1603 | } | |
866eea9a AS |
1604 | if (cpu->hyperv_synic) { |
1605 | int j; | |
1606 | ||
1607 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_SCONTROL, | |
1608 | env->msr_hv_synic_control); | |
1609 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_SVERSION, | |
1610 | env->msr_hv_synic_version); | |
1611 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_SIEFP, | |
1612 | env->msr_hv_synic_evt_page); | |
1613 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_SIMP, | |
1614 | env->msr_hv_synic_msg_page); | |
1615 | ||
1616 | for (j = 0; j < ARRAY_SIZE(env->msr_hv_synic_sint); j++) { | |
1617 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_SINT0 + j, | |
1618 | env->msr_hv_synic_sint[j]); | |
1619 | } | |
1620 | } | |
ff99aa64 AS |
1621 | if (has_msr_hv_stimer) { |
1622 | int j; | |
1623 | ||
1624 | for (j = 0; j < ARRAY_SIZE(env->msr_hv_stimer_config); j++) { | |
1625 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_STIMER0_CONFIG + j*2, | |
1626 | env->msr_hv_stimer_config[j]); | |
1627 | } | |
1628 | ||
1629 | for (j = 0; j < ARRAY_SIZE(env->msr_hv_stimer_count); j++) { | |
1630 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_STIMER0_COUNT + j*2, | |
1631 | env->msr_hv_stimer_count[j]); | |
1632 | } | |
1633 | } | |
d1ae67f6 AW |
1634 | if (has_msr_mtrr) { |
1635 | kvm_msr_entry_set(&msrs[n++], MSR_MTRRdefType, env->mtrr_deftype); | |
1636 | kvm_msr_entry_set(&msrs[n++], | |
1637 | MSR_MTRRfix64K_00000, env->mtrr_fixed[0]); | |
1638 | kvm_msr_entry_set(&msrs[n++], | |
1639 | MSR_MTRRfix16K_80000, env->mtrr_fixed[1]); | |
1640 | kvm_msr_entry_set(&msrs[n++], | |
1641 | MSR_MTRRfix16K_A0000, env->mtrr_fixed[2]); | |
1642 | kvm_msr_entry_set(&msrs[n++], | |
1643 | MSR_MTRRfix4K_C0000, env->mtrr_fixed[3]); | |
1644 | kvm_msr_entry_set(&msrs[n++], | |
1645 | MSR_MTRRfix4K_C8000, env->mtrr_fixed[4]); | |
1646 | kvm_msr_entry_set(&msrs[n++], | |
1647 | MSR_MTRRfix4K_D0000, env->mtrr_fixed[5]); | |
1648 | kvm_msr_entry_set(&msrs[n++], | |
1649 | MSR_MTRRfix4K_D8000, env->mtrr_fixed[6]); | |
1650 | kvm_msr_entry_set(&msrs[n++], | |
1651 | MSR_MTRRfix4K_E0000, env->mtrr_fixed[7]); | |
1652 | kvm_msr_entry_set(&msrs[n++], | |
1653 | MSR_MTRRfix4K_E8000, env->mtrr_fixed[8]); | |
1654 | kvm_msr_entry_set(&msrs[n++], | |
1655 | MSR_MTRRfix4K_F0000, env->mtrr_fixed[9]); | |
1656 | kvm_msr_entry_set(&msrs[n++], | |
1657 | MSR_MTRRfix4K_F8000, env->mtrr_fixed[10]); | |
1658 | for (i = 0; i < MSR_MTRRcap_VCNT; i++) { | |
1659 | kvm_msr_entry_set(&msrs[n++], | |
1660 | MSR_MTRRphysBase(i), env->mtrr_var[i].base); | |
1661 | kvm_msr_entry_set(&msrs[n++], | |
1662 | MSR_MTRRphysMask(i), env->mtrr_var[i].mask); | |
1663 | } | |
1664 | } | |
6bdf863d JK |
1665 | |
1666 | /* Note: MSR_IA32_FEATURE_CONTROL is written separately, see | |
1667 | * kvm_put_msr_feature_control. */ | |
ea643051 | 1668 | } |
57780495 | 1669 | if (env->mcg_cap) { |
d8da8574 | 1670 | int i; |
b9bec74b | 1671 | |
c34d440a JK |
1672 | kvm_msr_entry_set(&msrs[n++], MSR_MCG_STATUS, env->mcg_status); |
1673 | kvm_msr_entry_set(&msrs[n++], MSR_MCG_CTL, env->mcg_ctl); | |
1674 | for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) { | |
1675 | kvm_msr_entry_set(&msrs[n++], MSR_MC0_CTL + i, env->mce_banks[i]); | |
57780495 MT |
1676 | } |
1677 | } | |
1a03675d | 1678 | |
c7fe4b12 CB |
1679 | msr_data.info = (struct kvm_msrs) { |
1680 | .nmsrs = n, | |
1681 | }; | |
05330448 | 1682 | |
1bc22652 | 1683 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data); |
05330448 AL |
1684 | |
1685 | } | |
1686 | ||
1687 | ||
1bc22652 | 1688 | static int kvm_get_fpu(X86CPU *cpu) |
05330448 | 1689 | { |
1bc22652 | 1690 | CPUX86State *env = &cpu->env; |
05330448 AL |
1691 | struct kvm_fpu fpu; |
1692 | int i, ret; | |
1693 | ||
1bc22652 | 1694 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_FPU, &fpu); |
b9bec74b | 1695 | if (ret < 0) { |
05330448 | 1696 | return ret; |
b9bec74b | 1697 | } |
05330448 AL |
1698 | |
1699 | env->fpstt = (fpu.fsw >> 11) & 7; | |
1700 | env->fpus = fpu.fsw; | |
1701 | env->fpuc = fpu.fcw; | |
42cc8fa6 JK |
1702 | env->fpop = fpu.last_opcode; |
1703 | env->fpip = fpu.last_ip; | |
1704 | env->fpdp = fpu.last_dp; | |
b9bec74b JK |
1705 | for (i = 0; i < 8; ++i) { |
1706 | env->fptags[i] = !((fpu.ftwx >> i) & 1); | |
1707 | } | |
05330448 | 1708 | memcpy(env->fpregs, fpu.fpr, sizeof env->fpregs); |
bee81887 | 1709 | for (i = 0; i < CPU_NB_REGS; i++) { |
19cbd87c EH |
1710 | env->xmm_regs[i].ZMM_Q(0) = ldq_p(&fpu.xmm[i][0]); |
1711 | env->xmm_regs[i].ZMM_Q(1) = ldq_p(&fpu.xmm[i][8]); | |
bee81887 | 1712 | } |
05330448 AL |
1713 | env->mxcsr = fpu.mxcsr; |
1714 | ||
1715 | return 0; | |
1716 | } | |
1717 | ||
1bc22652 | 1718 | static int kvm_get_xsave(X86CPU *cpu) |
f1665b21 | 1719 | { |
1bc22652 | 1720 | CPUX86State *env = &cpu->env; |
fabacc0f | 1721 | struct kvm_xsave* xsave = env->kvm_xsave_buf; |
f1665b21 | 1722 | int ret, i; |
b7711471 | 1723 | const uint8_t *xmm, *ymmh, *zmmh; |
42cc8fa6 | 1724 | uint16_t cwd, swd, twd; |
f1665b21 | 1725 | |
28143b40 | 1726 | if (!has_xsave) { |
1bc22652 | 1727 | return kvm_get_fpu(cpu); |
b9bec74b | 1728 | } |
f1665b21 | 1729 | |
1bc22652 | 1730 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XSAVE, xsave); |
0f53994f | 1731 | if (ret < 0) { |
f1665b21 | 1732 | return ret; |
0f53994f | 1733 | } |
f1665b21 | 1734 | |
6b42494b JK |
1735 | cwd = (uint16_t)xsave->region[XSAVE_FCW_FSW]; |
1736 | swd = (uint16_t)(xsave->region[XSAVE_FCW_FSW] >> 16); | |
1737 | twd = (uint16_t)xsave->region[XSAVE_FTW_FOP]; | |
1738 | env->fpop = (uint16_t)(xsave->region[XSAVE_FTW_FOP] >> 16); | |
f1665b21 SY |
1739 | env->fpstt = (swd >> 11) & 7; |
1740 | env->fpus = swd; | |
1741 | env->fpuc = cwd; | |
b9bec74b | 1742 | for (i = 0; i < 8; ++i) { |
f1665b21 | 1743 | env->fptags[i] = !((twd >> i) & 1); |
b9bec74b | 1744 | } |
42cc8fa6 JK |
1745 | memcpy(&env->fpip, &xsave->region[XSAVE_CWD_RIP], sizeof(env->fpip)); |
1746 | memcpy(&env->fpdp, &xsave->region[XSAVE_CWD_RDP], sizeof(env->fpdp)); | |
f1665b21 SY |
1747 | env->mxcsr = xsave->region[XSAVE_MXCSR]; |
1748 | memcpy(env->fpregs, &xsave->region[XSAVE_ST_SPACE], | |
1749 | sizeof env->fpregs); | |
f1665b21 | 1750 | env->xstate_bv = *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV]; |
79e9ebeb LJ |
1751 | memcpy(env->bnd_regs, &xsave->region[XSAVE_BNDREGS], |
1752 | sizeof env->bnd_regs); | |
1753 | memcpy(&env->bndcs_regs, &xsave->region[XSAVE_BNDCSR], | |
1754 | sizeof(env->bndcs_regs)); | |
9aecd6f8 CP |
1755 | memcpy(env->opmask_regs, &xsave->region[XSAVE_OPMASK], |
1756 | sizeof env->opmask_regs); | |
bee81887 PB |
1757 | |
1758 | xmm = (const uint8_t *)&xsave->region[XSAVE_XMM_SPACE]; | |
b7711471 PB |
1759 | ymmh = (const uint8_t *)&xsave->region[XSAVE_YMMH_SPACE]; |
1760 | zmmh = (const uint8_t *)&xsave->region[XSAVE_ZMM_Hi256]; | |
1761 | for (i = 0; i < CPU_NB_REGS; i++, xmm += 16, ymmh += 16, zmmh += 32) { | |
19cbd87c EH |
1762 | env->xmm_regs[i].ZMM_Q(0) = ldq_p(xmm); |
1763 | env->xmm_regs[i].ZMM_Q(1) = ldq_p(xmm+8); | |
1764 | env->xmm_regs[i].ZMM_Q(2) = ldq_p(ymmh); | |
1765 | env->xmm_regs[i].ZMM_Q(3) = ldq_p(ymmh+8); | |
1766 | env->xmm_regs[i].ZMM_Q(4) = ldq_p(zmmh); | |
1767 | env->xmm_regs[i].ZMM_Q(5) = ldq_p(zmmh+8); | |
1768 | env->xmm_regs[i].ZMM_Q(6) = ldq_p(zmmh+16); | |
1769 | env->xmm_regs[i].ZMM_Q(7) = ldq_p(zmmh+24); | |
bee81887 PB |
1770 | } |
1771 | ||
9aecd6f8 | 1772 | #ifdef TARGET_X86_64 |
b7711471 PB |
1773 | memcpy(&env->xmm_regs[16], &xsave->region[XSAVE_Hi16_ZMM], |
1774 | 16 * sizeof env->xmm_regs[16]); | |
f74eefe0 | 1775 | memcpy(&env->pkru, &xsave->region[XSAVE_PKRU], sizeof env->pkru); |
9aecd6f8 | 1776 | #endif |
f1665b21 | 1777 | return 0; |
f1665b21 SY |
1778 | } |
1779 | ||
1bc22652 | 1780 | static int kvm_get_xcrs(X86CPU *cpu) |
f1665b21 | 1781 | { |
1bc22652 | 1782 | CPUX86State *env = &cpu->env; |
f1665b21 SY |
1783 | int i, ret; |
1784 | struct kvm_xcrs xcrs; | |
1785 | ||
28143b40 | 1786 | if (!has_xcrs) { |
f1665b21 | 1787 | return 0; |
b9bec74b | 1788 | } |
f1665b21 | 1789 | |
1bc22652 | 1790 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XCRS, &xcrs); |
b9bec74b | 1791 | if (ret < 0) { |
f1665b21 | 1792 | return ret; |
b9bec74b | 1793 | } |
f1665b21 | 1794 | |
b9bec74b | 1795 | for (i = 0; i < xcrs.nr_xcrs; i++) { |
f1665b21 | 1796 | /* Only support xcr0 now */ |
0fd53fec PB |
1797 | if (xcrs.xcrs[i].xcr == 0) { |
1798 | env->xcr0 = xcrs.xcrs[i].value; | |
f1665b21 SY |
1799 | break; |
1800 | } | |
b9bec74b | 1801 | } |
f1665b21 | 1802 | return 0; |
f1665b21 SY |
1803 | } |
1804 | ||
1bc22652 | 1805 | static int kvm_get_sregs(X86CPU *cpu) |
05330448 | 1806 | { |
1bc22652 | 1807 | CPUX86State *env = &cpu->env; |
05330448 AL |
1808 | struct kvm_sregs sregs; |
1809 | uint32_t hflags; | |
0e607a80 | 1810 | int bit, i, ret; |
05330448 | 1811 | |
1bc22652 | 1812 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_SREGS, &sregs); |
b9bec74b | 1813 | if (ret < 0) { |
05330448 | 1814 | return ret; |
b9bec74b | 1815 | } |
05330448 | 1816 | |
0e607a80 JK |
1817 | /* There can only be one pending IRQ set in the bitmap at a time, so try |
1818 | to find it and save its number instead (-1 for none). */ | |
1819 | env->interrupt_injected = -1; | |
1820 | for (i = 0; i < ARRAY_SIZE(sregs.interrupt_bitmap); i++) { | |
1821 | if (sregs.interrupt_bitmap[i]) { | |
1822 | bit = ctz64(sregs.interrupt_bitmap[i]); | |
1823 | env->interrupt_injected = i * 64 + bit; | |
1824 | break; | |
1825 | } | |
1826 | } | |
05330448 AL |
1827 | |
1828 | get_seg(&env->segs[R_CS], &sregs.cs); | |
1829 | get_seg(&env->segs[R_DS], &sregs.ds); | |
1830 | get_seg(&env->segs[R_ES], &sregs.es); | |
1831 | get_seg(&env->segs[R_FS], &sregs.fs); | |
1832 | get_seg(&env->segs[R_GS], &sregs.gs); | |
1833 | get_seg(&env->segs[R_SS], &sregs.ss); | |
1834 | ||
1835 | get_seg(&env->tr, &sregs.tr); | |
1836 | get_seg(&env->ldt, &sregs.ldt); | |
1837 | ||
1838 | env->idt.limit = sregs.idt.limit; | |
1839 | env->idt.base = sregs.idt.base; | |
1840 | env->gdt.limit = sregs.gdt.limit; | |
1841 | env->gdt.base = sregs.gdt.base; | |
1842 | ||
1843 | env->cr[0] = sregs.cr0; | |
1844 | env->cr[2] = sregs.cr2; | |
1845 | env->cr[3] = sregs.cr3; | |
1846 | env->cr[4] = sregs.cr4; | |
1847 | ||
05330448 | 1848 | env->efer = sregs.efer; |
cce47516 JK |
1849 | |
1850 | /* changes to apic base and cr8/tpr are read back via kvm_arch_post_run */ | |
05330448 | 1851 | |
b9bec74b JK |
1852 | #define HFLAG_COPY_MASK \ |
1853 | ~( HF_CPL_MASK | HF_PE_MASK | HF_MP_MASK | HF_EM_MASK | \ | |
1854 | HF_TS_MASK | HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK | \ | |
1855 | HF_OSFXSR_MASK | HF_LMA_MASK | HF_CS32_MASK | \ | |
1856 | HF_SS32_MASK | HF_CS64_MASK | HF_ADDSEG_MASK) | |
05330448 | 1857 | |
7125c937 | 1858 | hflags = (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK; |
05330448 AL |
1859 | hflags |= (env->cr[0] & CR0_PE_MASK) << (HF_PE_SHIFT - CR0_PE_SHIFT); |
1860 | hflags |= (env->cr[0] << (HF_MP_SHIFT - CR0_MP_SHIFT)) & | |
b9bec74b | 1861 | (HF_MP_MASK | HF_EM_MASK | HF_TS_MASK); |
05330448 AL |
1862 | hflags |= (env->eflags & (HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK)); |
1863 | hflags |= (env->cr[4] & CR4_OSFXSR_MASK) << | |
b9bec74b | 1864 | (HF_OSFXSR_SHIFT - CR4_OSFXSR_SHIFT); |
05330448 AL |
1865 | |
1866 | if (env->efer & MSR_EFER_LMA) { | |
1867 | hflags |= HF_LMA_MASK; | |
1868 | } | |
1869 | ||
1870 | if ((hflags & HF_LMA_MASK) && (env->segs[R_CS].flags & DESC_L_MASK)) { | |
1871 | hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; | |
1872 | } else { | |
1873 | hflags |= (env->segs[R_CS].flags & DESC_B_MASK) >> | |
b9bec74b | 1874 | (DESC_B_SHIFT - HF_CS32_SHIFT); |
05330448 | 1875 | hflags |= (env->segs[R_SS].flags & DESC_B_MASK) >> |
b9bec74b JK |
1876 | (DESC_B_SHIFT - HF_SS32_SHIFT); |
1877 | if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK) || | |
1878 | !(hflags & HF_CS32_MASK)) { | |
1879 | hflags |= HF_ADDSEG_MASK; | |
1880 | } else { | |
1881 | hflags |= ((env->segs[R_DS].base | env->segs[R_ES].base | | |
1882 | env->segs[R_SS].base) != 0) << HF_ADDSEG_SHIFT; | |
1883 | } | |
05330448 AL |
1884 | } |
1885 | env->hflags = (env->hflags & HFLAG_COPY_MASK) | hflags; | |
05330448 AL |
1886 | |
1887 | return 0; | |
1888 | } | |
1889 | ||
1bc22652 | 1890 | static int kvm_get_msrs(X86CPU *cpu) |
05330448 | 1891 | { |
1bc22652 | 1892 | CPUX86State *env = &cpu->env; |
05330448 AL |
1893 | struct { |
1894 | struct kvm_msrs info; | |
d1ae67f6 | 1895 | struct kvm_msr_entry entries[150]; |
05330448 AL |
1896 | } msr_data; |
1897 | struct kvm_msr_entry *msrs = msr_data.entries; | |
1898 | int ret, i, n; | |
1899 | ||
1900 | n = 0; | |
1901 | msrs[n++].index = MSR_IA32_SYSENTER_CS; | |
1902 | msrs[n++].index = MSR_IA32_SYSENTER_ESP; | |
1903 | msrs[n++].index = MSR_IA32_SYSENTER_EIP; | |
0c03266a | 1904 | msrs[n++].index = MSR_PAT; |
c3a3a7d3 | 1905 | if (has_msr_star) { |
b9bec74b JK |
1906 | msrs[n++].index = MSR_STAR; |
1907 | } | |
c3a3a7d3 | 1908 | if (has_msr_hsave_pa) { |
75b10c43 | 1909 | msrs[n++].index = MSR_VM_HSAVE_PA; |
b9bec74b | 1910 | } |
c9b8f6b6 AS |
1911 | if (has_msr_tsc_aux) { |
1912 | msrs[n++].index = MSR_TSC_AUX; | |
1913 | } | |
f28558d3 WA |
1914 | if (has_msr_tsc_adjust) { |
1915 | msrs[n++].index = MSR_TSC_ADJUST; | |
1916 | } | |
aa82ba54 LJ |
1917 | if (has_msr_tsc_deadline) { |
1918 | msrs[n++].index = MSR_IA32_TSCDEADLINE; | |
1919 | } | |
21e87c46 AK |
1920 | if (has_msr_misc_enable) { |
1921 | msrs[n++].index = MSR_IA32_MISC_ENABLE; | |
1922 | } | |
fc12d72e PB |
1923 | if (has_msr_smbase) { |
1924 | msrs[n++].index = MSR_IA32_SMBASE; | |
1925 | } | |
df67696e LJ |
1926 | if (has_msr_feature_control) { |
1927 | msrs[n++].index = MSR_IA32_FEATURE_CONTROL; | |
1928 | } | |
79e9ebeb LJ |
1929 | if (has_msr_bndcfgs) { |
1930 | msrs[n++].index = MSR_IA32_BNDCFGS; | |
1931 | } | |
18cd2c17 WL |
1932 | if (has_msr_xss) { |
1933 | msrs[n++].index = MSR_IA32_XSS; | |
1934 | } | |
1935 | ||
b8cc45d6 GC |
1936 | |
1937 | if (!env->tsc_valid) { | |
1938 | msrs[n++].index = MSR_IA32_TSC; | |
1354869c | 1939 | env->tsc_valid = !runstate_is_running(); |
b8cc45d6 GC |
1940 | } |
1941 | ||
05330448 | 1942 | #ifdef TARGET_X86_64 |
25d2e361 MT |
1943 | if (lm_capable_kernel) { |
1944 | msrs[n++].index = MSR_CSTAR; | |
1945 | msrs[n++].index = MSR_KERNELGSBASE; | |
1946 | msrs[n++].index = MSR_FMASK; | |
1947 | msrs[n++].index = MSR_LSTAR; | |
1948 | } | |
05330448 | 1949 | #endif |
1a03675d GC |
1950 | msrs[n++].index = MSR_KVM_SYSTEM_TIME; |
1951 | msrs[n++].index = MSR_KVM_WALL_CLOCK; | |
c5999bfc JK |
1952 | if (has_msr_async_pf_en) { |
1953 | msrs[n++].index = MSR_KVM_ASYNC_PF_EN; | |
1954 | } | |
bc9a839d MT |
1955 | if (has_msr_pv_eoi_en) { |
1956 | msrs[n++].index = MSR_KVM_PV_EOI_EN; | |
1957 | } | |
917367aa MT |
1958 | if (has_msr_kvm_steal_time) { |
1959 | msrs[n++].index = MSR_KVM_STEAL_TIME; | |
1960 | } | |
0d894367 PB |
1961 | if (has_msr_architectural_pmu) { |
1962 | msrs[n++].index = MSR_CORE_PERF_FIXED_CTR_CTRL; | |
1963 | msrs[n++].index = MSR_CORE_PERF_GLOBAL_CTRL; | |
1964 | msrs[n++].index = MSR_CORE_PERF_GLOBAL_STATUS; | |
1965 | msrs[n++].index = MSR_CORE_PERF_GLOBAL_OVF_CTRL; | |
1966 | for (i = 0; i < MAX_FIXED_COUNTERS; i++) { | |
1967 | msrs[n++].index = MSR_CORE_PERF_FIXED_CTR0 + i; | |
1968 | } | |
1969 | for (i = 0; i < num_architectural_pmu_counters; i++) { | |
1970 | msrs[n++].index = MSR_P6_PERFCTR0 + i; | |
1971 | msrs[n++].index = MSR_P6_EVNTSEL0 + i; | |
1972 | } | |
1973 | } | |
1a03675d | 1974 | |
57780495 MT |
1975 | if (env->mcg_cap) { |
1976 | msrs[n++].index = MSR_MCG_STATUS; | |
1977 | msrs[n++].index = MSR_MCG_CTL; | |
b9bec74b | 1978 | for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) { |
57780495 | 1979 | msrs[n++].index = MSR_MC0_CTL + i; |
b9bec74b | 1980 | } |
57780495 | 1981 | } |
57780495 | 1982 | |
1c90ef26 VR |
1983 | if (has_msr_hv_hypercall) { |
1984 | msrs[n++].index = HV_X64_MSR_HYPERCALL; | |
1985 | msrs[n++].index = HV_X64_MSR_GUEST_OS_ID; | |
1986 | } | |
5ef68987 VR |
1987 | if (has_msr_hv_vapic) { |
1988 | msrs[n++].index = HV_X64_MSR_APIC_ASSIST_PAGE; | |
1989 | } | |
48a5f3bc VR |
1990 | if (has_msr_hv_tsc) { |
1991 | msrs[n++].index = HV_X64_MSR_REFERENCE_TSC; | |
1992 | } | |
f2a53c9e AS |
1993 | if (has_msr_hv_crash) { |
1994 | int j; | |
1995 | ||
1996 | for (j = 0; j < HV_X64_MSR_CRASH_PARAMS; j++) { | |
1997 | msrs[n++].index = HV_X64_MSR_CRASH_P0 + j; | |
1998 | } | |
1999 | } | |
46eb8f98 AS |
2000 | if (has_msr_hv_runtime) { |
2001 | msrs[n++].index = HV_X64_MSR_VP_RUNTIME; | |
2002 | } | |
866eea9a AS |
2003 | if (cpu->hyperv_synic) { |
2004 | uint32_t msr; | |
2005 | ||
2006 | msrs[n++].index = HV_X64_MSR_SCONTROL; | |
2007 | msrs[n++].index = HV_X64_MSR_SVERSION; | |
2008 | msrs[n++].index = HV_X64_MSR_SIEFP; | |
2009 | msrs[n++].index = HV_X64_MSR_SIMP; | |
2010 | for (msr = HV_X64_MSR_SINT0; msr <= HV_X64_MSR_SINT15; msr++) { | |
2011 | msrs[n++].index = msr; | |
2012 | } | |
2013 | } | |
ff99aa64 AS |
2014 | if (has_msr_hv_stimer) { |
2015 | uint32_t msr; | |
2016 | ||
2017 | for (msr = HV_X64_MSR_STIMER0_CONFIG; msr <= HV_X64_MSR_STIMER3_COUNT; | |
2018 | msr++) { | |
2019 | msrs[n++].index = msr; | |
2020 | } | |
2021 | } | |
d1ae67f6 AW |
2022 | if (has_msr_mtrr) { |
2023 | msrs[n++].index = MSR_MTRRdefType; | |
2024 | msrs[n++].index = MSR_MTRRfix64K_00000; | |
2025 | msrs[n++].index = MSR_MTRRfix16K_80000; | |
2026 | msrs[n++].index = MSR_MTRRfix16K_A0000; | |
2027 | msrs[n++].index = MSR_MTRRfix4K_C0000; | |
2028 | msrs[n++].index = MSR_MTRRfix4K_C8000; | |
2029 | msrs[n++].index = MSR_MTRRfix4K_D0000; | |
2030 | msrs[n++].index = MSR_MTRRfix4K_D8000; | |
2031 | msrs[n++].index = MSR_MTRRfix4K_E0000; | |
2032 | msrs[n++].index = MSR_MTRRfix4K_E8000; | |
2033 | msrs[n++].index = MSR_MTRRfix4K_F0000; | |
2034 | msrs[n++].index = MSR_MTRRfix4K_F8000; | |
2035 | for (i = 0; i < MSR_MTRRcap_VCNT; i++) { | |
2036 | msrs[n++].index = MSR_MTRRphysBase(i); | |
2037 | msrs[n++].index = MSR_MTRRphysMask(i); | |
2038 | } | |
2039 | } | |
5ef68987 | 2040 | |
d19ae73e CB |
2041 | msr_data.info = (struct kvm_msrs) { |
2042 | .nmsrs = n, | |
2043 | }; | |
2044 | ||
1bc22652 | 2045 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data); |
b9bec74b | 2046 | if (ret < 0) { |
05330448 | 2047 | return ret; |
b9bec74b | 2048 | } |
05330448 AL |
2049 | |
2050 | for (i = 0; i < ret; i++) { | |
0d894367 PB |
2051 | uint32_t index = msrs[i].index; |
2052 | switch (index) { | |
05330448 AL |
2053 | case MSR_IA32_SYSENTER_CS: |
2054 | env->sysenter_cs = msrs[i].data; | |
2055 | break; | |
2056 | case MSR_IA32_SYSENTER_ESP: | |
2057 | env->sysenter_esp = msrs[i].data; | |
2058 | break; | |
2059 | case MSR_IA32_SYSENTER_EIP: | |
2060 | env->sysenter_eip = msrs[i].data; | |
2061 | break; | |
0c03266a JK |
2062 | case MSR_PAT: |
2063 | env->pat = msrs[i].data; | |
2064 | break; | |
05330448 AL |
2065 | case MSR_STAR: |
2066 | env->star = msrs[i].data; | |
2067 | break; | |
2068 | #ifdef TARGET_X86_64 | |
2069 | case MSR_CSTAR: | |
2070 | env->cstar = msrs[i].data; | |
2071 | break; | |
2072 | case MSR_KERNELGSBASE: | |
2073 | env->kernelgsbase = msrs[i].data; | |
2074 | break; | |
2075 | case MSR_FMASK: | |
2076 | env->fmask = msrs[i].data; | |
2077 | break; | |
2078 | case MSR_LSTAR: | |
2079 | env->lstar = msrs[i].data; | |
2080 | break; | |
2081 | #endif | |
2082 | case MSR_IA32_TSC: | |
2083 | env->tsc = msrs[i].data; | |
2084 | break; | |
c9b8f6b6 AS |
2085 | case MSR_TSC_AUX: |
2086 | env->tsc_aux = msrs[i].data; | |
2087 | break; | |
f28558d3 WA |
2088 | case MSR_TSC_ADJUST: |
2089 | env->tsc_adjust = msrs[i].data; | |
2090 | break; | |
aa82ba54 LJ |
2091 | case MSR_IA32_TSCDEADLINE: |
2092 | env->tsc_deadline = msrs[i].data; | |
2093 | break; | |
aa851e36 MT |
2094 | case MSR_VM_HSAVE_PA: |
2095 | env->vm_hsave = msrs[i].data; | |
2096 | break; | |
1a03675d GC |
2097 | case MSR_KVM_SYSTEM_TIME: |
2098 | env->system_time_msr = msrs[i].data; | |
2099 | break; | |
2100 | case MSR_KVM_WALL_CLOCK: | |
2101 | env->wall_clock_msr = msrs[i].data; | |
2102 | break; | |
57780495 MT |
2103 | case MSR_MCG_STATUS: |
2104 | env->mcg_status = msrs[i].data; | |
2105 | break; | |
2106 | case MSR_MCG_CTL: | |
2107 | env->mcg_ctl = msrs[i].data; | |
2108 | break; | |
21e87c46 AK |
2109 | case MSR_IA32_MISC_ENABLE: |
2110 | env->msr_ia32_misc_enable = msrs[i].data; | |
2111 | break; | |
fc12d72e PB |
2112 | case MSR_IA32_SMBASE: |
2113 | env->smbase = msrs[i].data; | |
2114 | break; | |
0779caeb ACL |
2115 | case MSR_IA32_FEATURE_CONTROL: |
2116 | env->msr_ia32_feature_control = msrs[i].data; | |
df67696e | 2117 | break; |
79e9ebeb LJ |
2118 | case MSR_IA32_BNDCFGS: |
2119 | env->msr_bndcfgs = msrs[i].data; | |
2120 | break; | |
18cd2c17 WL |
2121 | case MSR_IA32_XSS: |
2122 | env->xss = msrs[i].data; | |
2123 | break; | |
57780495 | 2124 | default: |
57780495 MT |
2125 | if (msrs[i].index >= MSR_MC0_CTL && |
2126 | msrs[i].index < MSR_MC0_CTL + (env->mcg_cap & 0xff) * 4) { | |
2127 | env->mce_banks[msrs[i].index - MSR_MC0_CTL] = msrs[i].data; | |
57780495 | 2128 | } |
d8da8574 | 2129 | break; |
f6584ee2 GN |
2130 | case MSR_KVM_ASYNC_PF_EN: |
2131 | env->async_pf_en_msr = msrs[i].data; | |
2132 | break; | |
bc9a839d MT |
2133 | case MSR_KVM_PV_EOI_EN: |
2134 | env->pv_eoi_en_msr = msrs[i].data; | |
2135 | break; | |
917367aa MT |
2136 | case MSR_KVM_STEAL_TIME: |
2137 | env->steal_time_msr = msrs[i].data; | |
2138 | break; | |
0d894367 PB |
2139 | case MSR_CORE_PERF_FIXED_CTR_CTRL: |
2140 | env->msr_fixed_ctr_ctrl = msrs[i].data; | |
2141 | break; | |
2142 | case MSR_CORE_PERF_GLOBAL_CTRL: | |
2143 | env->msr_global_ctrl = msrs[i].data; | |
2144 | break; | |
2145 | case MSR_CORE_PERF_GLOBAL_STATUS: | |
2146 | env->msr_global_status = msrs[i].data; | |
2147 | break; | |
2148 | case MSR_CORE_PERF_GLOBAL_OVF_CTRL: | |
2149 | env->msr_global_ovf_ctrl = msrs[i].data; | |
2150 | break; | |
2151 | case MSR_CORE_PERF_FIXED_CTR0 ... MSR_CORE_PERF_FIXED_CTR0 + MAX_FIXED_COUNTERS - 1: | |
2152 | env->msr_fixed_counters[index - MSR_CORE_PERF_FIXED_CTR0] = msrs[i].data; | |
2153 | break; | |
2154 | case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR0 + MAX_GP_COUNTERS - 1: | |
2155 | env->msr_gp_counters[index - MSR_P6_PERFCTR0] = msrs[i].data; | |
2156 | break; | |
2157 | case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL0 + MAX_GP_COUNTERS - 1: | |
2158 | env->msr_gp_evtsel[index - MSR_P6_EVNTSEL0] = msrs[i].data; | |
2159 | break; | |
1c90ef26 VR |
2160 | case HV_X64_MSR_HYPERCALL: |
2161 | env->msr_hv_hypercall = msrs[i].data; | |
2162 | break; | |
2163 | case HV_X64_MSR_GUEST_OS_ID: | |
2164 | env->msr_hv_guest_os_id = msrs[i].data; | |
2165 | break; | |
5ef68987 VR |
2166 | case HV_X64_MSR_APIC_ASSIST_PAGE: |
2167 | env->msr_hv_vapic = msrs[i].data; | |
2168 | break; | |
48a5f3bc VR |
2169 | case HV_X64_MSR_REFERENCE_TSC: |
2170 | env->msr_hv_tsc = msrs[i].data; | |
2171 | break; | |
f2a53c9e AS |
2172 | case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4: |
2173 | env->msr_hv_crash_params[index - HV_X64_MSR_CRASH_P0] = msrs[i].data; | |
2174 | break; | |
46eb8f98 AS |
2175 | case HV_X64_MSR_VP_RUNTIME: |
2176 | env->msr_hv_runtime = msrs[i].data; | |
2177 | break; | |
866eea9a AS |
2178 | case HV_X64_MSR_SCONTROL: |
2179 | env->msr_hv_synic_control = msrs[i].data; | |
2180 | break; | |
2181 | case HV_X64_MSR_SVERSION: | |
2182 | env->msr_hv_synic_version = msrs[i].data; | |
2183 | break; | |
2184 | case HV_X64_MSR_SIEFP: | |
2185 | env->msr_hv_synic_evt_page = msrs[i].data; | |
2186 | break; | |
2187 | case HV_X64_MSR_SIMP: | |
2188 | env->msr_hv_synic_msg_page = msrs[i].data; | |
2189 | break; | |
2190 | case HV_X64_MSR_SINT0 ... HV_X64_MSR_SINT15: | |
2191 | env->msr_hv_synic_sint[index - HV_X64_MSR_SINT0] = msrs[i].data; | |
ff99aa64 AS |
2192 | break; |
2193 | case HV_X64_MSR_STIMER0_CONFIG: | |
2194 | case HV_X64_MSR_STIMER1_CONFIG: | |
2195 | case HV_X64_MSR_STIMER2_CONFIG: | |
2196 | case HV_X64_MSR_STIMER3_CONFIG: | |
2197 | env->msr_hv_stimer_config[(index - HV_X64_MSR_STIMER0_CONFIG)/2] = | |
2198 | msrs[i].data; | |
2199 | break; | |
2200 | case HV_X64_MSR_STIMER0_COUNT: | |
2201 | case HV_X64_MSR_STIMER1_COUNT: | |
2202 | case HV_X64_MSR_STIMER2_COUNT: | |
2203 | case HV_X64_MSR_STIMER3_COUNT: | |
2204 | env->msr_hv_stimer_count[(index - HV_X64_MSR_STIMER0_COUNT)/2] = | |
2205 | msrs[i].data; | |
866eea9a | 2206 | break; |
d1ae67f6 AW |
2207 | case MSR_MTRRdefType: |
2208 | env->mtrr_deftype = msrs[i].data; | |
2209 | break; | |
2210 | case MSR_MTRRfix64K_00000: | |
2211 | env->mtrr_fixed[0] = msrs[i].data; | |
2212 | break; | |
2213 | case MSR_MTRRfix16K_80000: | |
2214 | env->mtrr_fixed[1] = msrs[i].data; | |
2215 | break; | |
2216 | case MSR_MTRRfix16K_A0000: | |
2217 | env->mtrr_fixed[2] = msrs[i].data; | |
2218 | break; | |
2219 | case MSR_MTRRfix4K_C0000: | |
2220 | env->mtrr_fixed[3] = msrs[i].data; | |
2221 | break; | |
2222 | case MSR_MTRRfix4K_C8000: | |
2223 | env->mtrr_fixed[4] = msrs[i].data; | |
2224 | break; | |
2225 | case MSR_MTRRfix4K_D0000: | |
2226 | env->mtrr_fixed[5] = msrs[i].data; | |
2227 | break; | |
2228 | case MSR_MTRRfix4K_D8000: | |
2229 | env->mtrr_fixed[6] = msrs[i].data; | |
2230 | break; | |
2231 | case MSR_MTRRfix4K_E0000: | |
2232 | env->mtrr_fixed[7] = msrs[i].data; | |
2233 | break; | |
2234 | case MSR_MTRRfix4K_E8000: | |
2235 | env->mtrr_fixed[8] = msrs[i].data; | |
2236 | break; | |
2237 | case MSR_MTRRfix4K_F0000: | |
2238 | env->mtrr_fixed[9] = msrs[i].data; | |
2239 | break; | |
2240 | case MSR_MTRRfix4K_F8000: | |
2241 | env->mtrr_fixed[10] = msrs[i].data; | |
2242 | break; | |
2243 | case MSR_MTRRphysBase(0) ... MSR_MTRRphysMask(MSR_MTRRcap_VCNT - 1): | |
2244 | if (index & 1) { | |
2245 | env->mtrr_var[MSR_MTRRphysIndex(index)].mask = msrs[i].data; | |
2246 | } else { | |
2247 | env->mtrr_var[MSR_MTRRphysIndex(index)].base = msrs[i].data; | |
2248 | } | |
2249 | break; | |
05330448 AL |
2250 | } |
2251 | } | |
2252 | ||
2253 | return 0; | |
2254 | } | |
2255 | ||
1bc22652 | 2256 | static int kvm_put_mp_state(X86CPU *cpu) |
9bdbe550 | 2257 | { |
1bc22652 | 2258 | struct kvm_mp_state mp_state = { .mp_state = cpu->env.mp_state }; |
9bdbe550 | 2259 | |
1bc22652 | 2260 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MP_STATE, &mp_state); |
9bdbe550 HB |
2261 | } |
2262 | ||
23d02d9b | 2263 | static int kvm_get_mp_state(X86CPU *cpu) |
9bdbe550 | 2264 | { |
259186a7 | 2265 | CPUState *cs = CPU(cpu); |
23d02d9b | 2266 | CPUX86State *env = &cpu->env; |
9bdbe550 HB |
2267 | struct kvm_mp_state mp_state; |
2268 | int ret; | |
2269 | ||
259186a7 | 2270 | ret = kvm_vcpu_ioctl(cs, KVM_GET_MP_STATE, &mp_state); |
9bdbe550 HB |
2271 | if (ret < 0) { |
2272 | return ret; | |
2273 | } | |
2274 | env->mp_state = mp_state.mp_state; | |
c14750e8 | 2275 | if (kvm_irqchip_in_kernel()) { |
259186a7 | 2276 | cs->halted = (mp_state.mp_state == KVM_MP_STATE_HALTED); |
c14750e8 | 2277 | } |
9bdbe550 HB |
2278 | return 0; |
2279 | } | |
2280 | ||
1bc22652 | 2281 | static int kvm_get_apic(X86CPU *cpu) |
680c1c6f | 2282 | { |
02e51483 | 2283 | DeviceState *apic = cpu->apic_state; |
680c1c6f JK |
2284 | struct kvm_lapic_state kapic; |
2285 | int ret; | |
2286 | ||
3d4b2649 | 2287 | if (apic && kvm_irqchip_in_kernel()) { |
1bc22652 | 2288 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_LAPIC, &kapic); |
680c1c6f JK |
2289 | if (ret < 0) { |
2290 | return ret; | |
2291 | } | |
2292 | ||
2293 | kvm_get_apic_state(apic, &kapic); | |
2294 | } | |
2295 | return 0; | |
2296 | } | |
2297 | ||
1bc22652 | 2298 | static int kvm_put_apic(X86CPU *cpu) |
680c1c6f | 2299 | { |
02e51483 | 2300 | DeviceState *apic = cpu->apic_state; |
680c1c6f JK |
2301 | struct kvm_lapic_state kapic; |
2302 | ||
3d4b2649 | 2303 | if (apic && kvm_irqchip_in_kernel()) { |
680c1c6f JK |
2304 | kvm_put_apic_state(apic, &kapic); |
2305 | ||
1bc22652 | 2306 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_LAPIC, &kapic); |
680c1c6f JK |
2307 | } |
2308 | return 0; | |
2309 | } | |
2310 | ||
1bc22652 | 2311 | static int kvm_put_vcpu_events(X86CPU *cpu, int level) |
a0fb002c | 2312 | { |
fc12d72e | 2313 | CPUState *cs = CPU(cpu); |
1bc22652 | 2314 | CPUX86State *env = &cpu->env; |
076796f8 | 2315 | struct kvm_vcpu_events events = {}; |
a0fb002c JK |
2316 | |
2317 | if (!kvm_has_vcpu_events()) { | |
2318 | return 0; | |
2319 | } | |
2320 | ||
31827373 JK |
2321 | events.exception.injected = (env->exception_injected >= 0); |
2322 | events.exception.nr = env->exception_injected; | |
a0fb002c JK |
2323 | events.exception.has_error_code = env->has_error_code; |
2324 | events.exception.error_code = env->error_code; | |
7e680753 | 2325 | events.exception.pad = 0; |
a0fb002c JK |
2326 | |
2327 | events.interrupt.injected = (env->interrupt_injected >= 0); | |
2328 | events.interrupt.nr = env->interrupt_injected; | |
2329 | events.interrupt.soft = env->soft_interrupt; | |
2330 | ||
2331 | events.nmi.injected = env->nmi_injected; | |
2332 | events.nmi.pending = env->nmi_pending; | |
2333 | events.nmi.masked = !!(env->hflags2 & HF2_NMI_MASK); | |
7e680753 | 2334 | events.nmi.pad = 0; |
a0fb002c JK |
2335 | |
2336 | events.sipi_vector = env->sipi_vector; | |
2337 | ||
fc12d72e PB |
2338 | if (has_msr_smbase) { |
2339 | events.smi.smm = !!(env->hflags & HF_SMM_MASK); | |
2340 | events.smi.smm_inside_nmi = !!(env->hflags2 & HF2_SMM_INSIDE_NMI_MASK); | |
2341 | if (kvm_irqchip_in_kernel()) { | |
2342 | /* As soon as these are moved to the kernel, remove them | |
2343 | * from cs->interrupt_request. | |
2344 | */ | |
2345 | events.smi.pending = cs->interrupt_request & CPU_INTERRUPT_SMI; | |
2346 | events.smi.latched_init = cs->interrupt_request & CPU_INTERRUPT_INIT; | |
2347 | cs->interrupt_request &= ~(CPU_INTERRUPT_INIT | CPU_INTERRUPT_SMI); | |
2348 | } else { | |
2349 | /* Keep these in cs->interrupt_request. */ | |
2350 | events.smi.pending = 0; | |
2351 | events.smi.latched_init = 0; | |
2352 | } | |
2353 | events.flags |= KVM_VCPUEVENT_VALID_SMM; | |
2354 | } | |
2355 | ||
ea643051 JK |
2356 | events.flags = 0; |
2357 | if (level >= KVM_PUT_RESET_STATE) { | |
2358 | events.flags |= | |
2359 | KVM_VCPUEVENT_VALID_NMI_PENDING | KVM_VCPUEVENT_VALID_SIPI_VECTOR; | |
2360 | } | |
aee028b9 | 2361 | |
1bc22652 | 2362 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_VCPU_EVENTS, &events); |
a0fb002c JK |
2363 | } |
2364 | ||
1bc22652 | 2365 | static int kvm_get_vcpu_events(X86CPU *cpu) |
a0fb002c | 2366 | { |
1bc22652 | 2367 | CPUX86State *env = &cpu->env; |
a0fb002c JK |
2368 | struct kvm_vcpu_events events; |
2369 | int ret; | |
2370 | ||
2371 | if (!kvm_has_vcpu_events()) { | |
2372 | return 0; | |
2373 | } | |
2374 | ||
fc12d72e | 2375 | memset(&events, 0, sizeof(events)); |
1bc22652 | 2376 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_VCPU_EVENTS, &events); |
a0fb002c JK |
2377 | if (ret < 0) { |
2378 | return ret; | |
2379 | } | |
31827373 | 2380 | env->exception_injected = |
a0fb002c JK |
2381 | events.exception.injected ? events.exception.nr : -1; |
2382 | env->has_error_code = events.exception.has_error_code; | |
2383 | env->error_code = events.exception.error_code; | |
2384 | ||
2385 | env->interrupt_injected = | |
2386 | events.interrupt.injected ? events.interrupt.nr : -1; | |
2387 | env->soft_interrupt = events.interrupt.soft; | |
2388 | ||
2389 | env->nmi_injected = events.nmi.injected; | |
2390 | env->nmi_pending = events.nmi.pending; | |
2391 | if (events.nmi.masked) { | |
2392 | env->hflags2 |= HF2_NMI_MASK; | |
2393 | } else { | |
2394 | env->hflags2 &= ~HF2_NMI_MASK; | |
2395 | } | |
2396 | ||
fc12d72e PB |
2397 | if (events.flags & KVM_VCPUEVENT_VALID_SMM) { |
2398 | if (events.smi.smm) { | |
2399 | env->hflags |= HF_SMM_MASK; | |
2400 | } else { | |
2401 | env->hflags &= ~HF_SMM_MASK; | |
2402 | } | |
2403 | if (events.smi.pending) { | |
2404 | cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI); | |
2405 | } else { | |
2406 | cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_SMI); | |
2407 | } | |
2408 | if (events.smi.smm_inside_nmi) { | |
2409 | env->hflags2 |= HF2_SMM_INSIDE_NMI_MASK; | |
2410 | } else { | |
2411 | env->hflags2 &= ~HF2_SMM_INSIDE_NMI_MASK; | |
2412 | } | |
2413 | if (events.smi.latched_init) { | |
2414 | cpu_interrupt(CPU(cpu), CPU_INTERRUPT_INIT); | |
2415 | } else { | |
2416 | cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_INIT); | |
2417 | } | |
2418 | } | |
2419 | ||
a0fb002c | 2420 | env->sipi_vector = events.sipi_vector; |
a0fb002c JK |
2421 | |
2422 | return 0; | |
2423 | } | |
2424 | ||
1bc22652 | 2425 | static int kvm_guest_debug_workarounds(X86CPU *cpu) |
b0b1d690 | 2426 | { |
ed2803da | 2427 | CPUState *cs = CPU(cpu); |
1bc22652 | 2428 | CPUX86State *env = &cpu->env; |
b0b1d690 | 2429 | int ret = 0; |
b0b1d690 JK |
2430 | unsigned long reinject_trap = 0; |
2431 | ||
2432 | if (!kvm_has_vcpu_events()) { | |
2433 | if (env->exception_injected == 1) { | |
2434 | reinject_trap = KVM_GUESTDBG_INJECT_DB; | |
2435 | } else if (env->exception_injected == 3) { | |
2436 | reinject_trap = KVM_GUESTDBG_INJECT_BP; | |
2437 | } | |
2438 | env->exception_injected = -1; | |
2439 | } | |
2440 | ||
2441 | /* | |
2442 | * Kernels before KVM_CAP_X86_ROBUST_SINGLESTEP overwrote flags.TF | |
2443 | * injected via SET_GUEST_DEBUG while updating GP regs. Work around this | |
2444 | * by updating the debug state once again if single-stepping is on. | |
2445 | * Another reason to call kvm_update_guest_debug here is a pending debug | |
2446 | * trap raise by the guest. On kernels without SET_VCPU_EVENTS we have to | |
2447 | * reinject them via SET_GUEST_DEBUG. | |
2448 | */ | |
2449 | if (reinject_trap || | |
ed2803da | 2450 | (!kvm_has_robust_singlestep() && cs->singlestep_enabled)) { |
38e478ec | 2451 | ret = kvm_update_guest_debug(cs, reinject_trap); |
b0b1d690 | 2452 | } |
b0b1d690 JK |
2453 | return ret; |
2454 | } | |
2455 | ||
1bc22652 | 2456 | static int kvm_put_debugregs(X86CPU *cpu) |
ff44f1a3 | 2457 | { |
1bc22652 | 2458 | CPUX86State *env = &cpu->env; |
ff44f1a3 JK |
2459 | struct kvm_debugregs dbgregs; |
2460 | int i; | |
2461 | ||
2462 | if (!kvm_has_debugregs()) { | |
2463 | return 0; | |
2464 | } | |
2465 | ||
2466 | for (i = 0; i < 4; i++) { | |
2467 | dbgregs.db[i] = env->dr[i]; | |
2468 | } | |
2469 | dbgregs.dr6 = env->dr[6]; | |
2470 | dbgregs.dr7 = env->dr[7]; | |
2471 | dbgregs.flags = 0; | |
2472 | ||
1bc22652 | 2473 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_DEBUGREGS, &dbgregs); |
ff44f1a3 JK |
2474 | } |
2475 | ||
1bc22652 | 2476 | static int kvm_get_debugregs(X86CPU *cpu) |
ff44f1a3 | 2477 | { |
1bc22652 | 2478 | CPUX86State *env = &cpu->env; |
ff44f1a3 JK |
2479 | struct kvm_debugregs dbgregs; |
2480 | int i, ret; | |
2481 | ||
2482 | if (!kvm_has_debugregs()) { | |
2483 | return 0; | |
2484 | } | |
2485 | ||
1bc22652 | 2486 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_DEBUGREGS, &dbgregs); |
ff44f1a3 | 2487 | if (ret < 0) { |
b9bec74b | 2488 | return ret; |
ff44f1a3 JK |
2489 | } |
2490 | for (i = 0; i < 4; i++) { | |
2491 | env->dr[i] = dbgregs.db[i]; | |
2492 | } | |
2493 | env->dr[4] = env->dr[6] = dbgregs.dr6; | |
2494 | env->dr[5] = env->dr[7] = dbgregs.dr7; | |
ff44f1a3 JK |
2495 | |
2496 | return 0; | |
2497 | } | |
2498 | ||
20d695a9 | 2499 | int kvm_arch_put_registers(CPUState *cpu, int level) |
05330448 | 2500 | { |
20d695a9 | 2501 | X86CPU *x86_cpu = X86_CPU(cpu); |
05330448 AL |
2502 | int ret; |
2503 | ||
2fa45344 | 2504 | assert(cpu_is_stopped(cpu) || qemu_cpu_is_self(cpu)); |
dbaa07c4 | 2505 | |
6bdf863d JK |
2506 | if (level >= KVM_PUT_RESET_STATE && has_msr_feature_control) { |
2507 | ret = kvm_put_msr_feature_control(x86_cpu); | |
2508 | if (ret < 0) { | |
2509 | return ret; | |
2510 | } | |
2511 | } | |
2512 | ||
36f96c4b HZ |
2513 | if (level == KVM_PUT_FULL_STATE) { |
2514 | /* We don't check for kvm_arch_set_tsc_khz() errors here, | |
2515 | * because TSC frequency mismatch shouldn't abort migration, | |
2516 | * unless the user explicitly asked for a more strict TSC | |
2517 | * setting (e.g. using an explicit "tsc-freq" option). | |
2518 | */ | |
2519 | kvm_arch_set_tsc_khz(cpu); | |
2520 | } | |
2521 | ||
1bc22652 | 2522 | ret = kvm_getput_regs(x86_cpu, 1); |
b9bec74b | 2523 | if (ret < 0) { |
05330448 | 2524 | return ret; |
b9bec74b | 2525 | } |
1bc22652 | 2526 | ret = kvm_put_xsave(x86_cpu); |
b9bec74b | 2527 | if (ret < 0) { |
f1665b21 | 2528 | return ret; |
b9bec74b | 2529 | } |
1bc22652 | 2530 | ret = kvm_put_xcrs(x86_cpu); |
b9bec74b | 2531 | if (ret < 0) { |
05330448 | 2532 | return ret; |
b9bec74b | 2533 | } |
1bc22652 | 2534 | ret = kvm_put_sregs(x86_cpu); |
b9bec74b | 2535 | if (ret < 0) { |
05330448 | 2536 | return ret; |
b9bec74b | 2537 | } |
ab443475 | 2538 | /* must be before kvm_put_msrs */ |
1bc22652 | 2539 | ret = kvm_inject_mce_oldstyle(x86_cpu); |
ab443475 JK |
2540 | if (ret < 0) { |
2541 | return ret; | |
2542 | } | |
1bc22652 | 2543 | ret = kvm_put_msrs(x86_cpu, level); |
b9bec74b | 2544 | if (ret < 0) { |
05330448 | 2545 | return ret; |
b9bec74b | 2546 | } |
ea643051 | 2547 | if (level >= KVM_PUT_RESET_STATE) { |
1bc22652 | 2548 | ret = kvm_put_mp_state(x86_cpu); |
b9bec74b | 2549 | if (ret < 0) { |
ea643051 | 2550 | return ret; |
b9bec74b | 2551 | } |
1bc22652 | 2552 | ret = kvm_put_apic(x86_cpu); |
680c1c6f JK |
2553 | if (ret < 0) { |
2554 | return ret; | |
2555 | } | |
ea643051 | 2556 | } |
7477cd38 MT |
2557 | |
2558 | ret = kvm_put_tscdeadline_msr(x86_cpu); | |
2559 | if (ret < 0) { | |
2560 | return ret; | |
2561 | } | |
2562 | ||
1bc22652 | 2563 | ret = kvm_put_vcpu_events(x86_cpu, level); |
b9bec74b | 2564 | if (ret < 0) { |
a0fb002c | 2565 | return ret; |
b9bec74b | 2566 | } |
1bc22652 | 2567 | ret = kvm_put_debugregs(x86_cpu); |
b9bec74b | 2568 | if (ret < 0) { |
b0b1d690 | 2569 | return ret; |
b9bec74b | 2570 | } |
b0b1d690 | 2571 | /* must be last */ |
1bc22652 | 2572 | ret = kvm_guest_debug_workarounds(x86_cpu); |
b9bec74b | 2573 | if (ret < 0) { |
ff44f1a3 | 2574 | return ret; |
b9bec74b | 2575 | } |
05330448 AL |
2576 | return 0; |
2577 | } | |
2578 | ||
20d695a9 | 2579 | int kvm_arch_get_registers(CPUState *cs) |
05330448 | 2580 | { |
20d695a9 | 2581 | X86CPU *cpu = X86_CPU(cs); |
05330448 AL |
2582 | int ret; |
2583 | ||
20d695a9 | 2584 | assert(cpu_is_stopped(cs) || qemu_cpu_is_self(cs)); |
dbaa07c4 | 2585 | |
1bc22652 | 2586 | ret = kvm_getput_regs(cpu, 0); |
b9bec74b | 2587 | if (ret < 0) { |
05330448 | 2588 | return ret; |
b9bec74b | 2589 | } |
1bc22652 | 2590 | ret = kvm_get_xsave(cpu); |
b9bec74b | 2591 | if (ret < 0) { |
f1665b21 | 2592 | return ret; |
b9bec74b | 2593 | } |
1bc22652 | 2594 | ret = kvm_get_xcrs(cpu); |
b9bec74b | 2595 | if (ret < 0) { |
05330448 | 2596 | return ret; |
b9bec74b | 2597 | } |
1bc22652 | 2598 | ret = kvm_get_sregs(cpu); |
b9bec74b | 2599 | if (ret < 0) { |
05330448 | 2600 | return ret; |
b9bec74b | 2601 | } |
1bc22652 | 2602 | ret = kvm_get_msrs(cpu); |
b9bec74b | 2603 | if (ret < 0) { |
05330448 | 2604 | return ret; |
b9bec74b | 2605 | } |
23d02d9b | 2606 | ret = kvm_get_mp_state(cpu); |
b9bec74b | 2607 | if (ret < 0) { |
5a2e3c2e | 2608 | return ret; |
b9bec74b | 2609 | } |
1bc22652 | 2610 | ret = kvm_get_apic(cpu); |
680c1c6f JK |
2611 | if (ret < 0) { |
2612 | return ret; | |
2613 | } | |
1bc22652 | 2614 | ret = kvm_get_vcpu_events(cpu); |
b9bec74b | 2615 | if (ret < 0) { |
a0fb002c | 2616 | return ret; |
b9bec74b | 2617 | } |
1bc22652 | 2618 | ret = kvm_get_debugregs(cpu); |
b9bec74b | 2619 | if (ret < 0) { |
ff44f1a3 | 2620 | return ret; |
b9bec74b | 2621 | } |
05330448 AL |
2622 | return 0; |
2623 | } | |
2624 | ||
20d695a9 | 2625 | void kvm_arch_pre_run(CPUState *cpu, struct kvm_run *run) |
05330448 | 2626 | { |
20d695a9 AF |
2627 | X86CPU *x86_cpu = X86_CPU(cpu); |
2628 | CPUX86State *env = &x86_cpu->env; | |
ce377af3 JK |
2629 | int ret; |
2630 | ||
276ce815 | 2631 | /* Inject NMI */ |
fc12d72e PB |
2632 | if (cpu->interrupt_request & (CPU_INTERRUPT_NMI | CPU_INTERRUPT_SMI)) { |
2633 | if (cpu->interrupt_request & CPU_INTERRUPT_NMI) { | |
2634 | qemu_mutex_lock_iothread(); | |
2635 | cpu->interrupt_request &= ~CPU_INTERRUPT_NMI; | |
2636 | qemu_mutex_unlock_iothread(); | |
2637 | DPRINTF("injected NMI\n"); | |
2638 | ret = kvm_vcpu_ioctl(cpu, KVM_NMI); | |
2639 | if (ret < 0) { | |
2640 | fprintf(stderr, "KVM: injection failed, NMI lost (%s)\n", | |
2641 | strerror(-ret)); | |
2642 | } | |
2643 | } | |
2644 | if (cpu->interrupt_request & CPU_INTERRUPT_SMI) { | |
2645 | qemu_mutex_lock_iothread(); | |
2646 | cpu->interrupt_request &= ~CPU_INTERRUPT_SMI; | |
2647 | qemu_mutex_unlock_iothread(); | |
2648 | DPRINTF("injected SMI\n"); | |
2649 | ret = kvm_vcpu_ioctl(cpu, KVM_SMI); | |
2650 | if (ret < 0) { | |
2651 | fprintf(stderr, "KVM: injection failed, SMI lost (%s)\n", | |
2652 | strerror(-ret)); | |
2653 | } | |
ce377af3 | 2654 | } |
276ce815 LJ |
2655 | } |
2656 | ||
15eafc2e | 2657 | if (!kvm_pic_in_kernel()) { |
4b8523ee JK |
2658 | qemu_mutex_lock_iothread(); |
2659 | } | |
2660 | ||
e0723c45 PB |
2661 | /* Force the VCPU out of its inner loop to process any INIT requests |
2662 | * or (for userspace APIC, but it is cheap to combine the checks here) | |
2663 | * pending TPR access reports. | |
2664 | */ | |
2665 | if (cpu->interrupt_request & (CPU_INTERRUPT_INIT | CPU_INTERRUPT_TPR)) { | |
fc12d72e PB |
2666 | if ((cpu->interrupt_request & CPU_INTERRUPT_INIT) && |
2667 | !(env->hflags & HF_SMM_MASK)) { | |
2668 | cpu->exit_request = 1; | |
2669 | } | |
2670 | if (cpu->interrupt_request & CPU_INTERRUPT_TPR) { | |
2671 | cpu->exit_request = 1; | |
2672 | } | |
e0723c45 | 2673 | } |
05330448 | 2674 | |
15eafc2e | 2675 | if (!kvm_pic_in_kernel()) { |
db1669bc JK |
2676 | /* Try to inject an interrupt if the guest can accept it */ |
2677 | if (run->ready_for_interrupt_injection && | |
259186a7 | 2678 | (cpu->interrupt_request & CPU_INTERRUPT_HARD) && |
db1669bc JK |
2679 | (env->eflags & IF_MASK)) { |
2680 | int irq; | |
2681 | ||
259186a7 | 2682 | cpu->interrupt_request &= ~CPU_INTERRUPT_HARD; |
db1669bc JK |
2683 | irq = cpu_get_pic_interrupt(env); |
2684 | if (irq >= 0) { | |
2685 | struct kvm_interrupt intr; | |
2686 | ||
2687 | intr.irq = irq; | |
db1669bc | 2688 | DPRINTF("injected interrupt %d\n", irq); |
1bc22652 | 2689 | ret = kvm_vcpu_ioctl(cpu, KVM_INTERRUPT, &intr); |
ce377af3 JK |
2690 | if (ret < 0) { |
2691 | fprintf(stderr, | |
2692 | "KVM: injection failed, interrupt lost (%s)\n", | |
2693 | strerror(-ret)); | |
2694 | } | |
db1669bc JK |
2695 | } |
2696 | } | |
05330448 | 2697 | |
db1669bc JK |
2698 | /* If we have an interrupt but the guest is not ready to receive an |
2699 | * interrupt, request an interrupt window exit. This will | |
2700 | * cause a return to userspace as soon as the guest is ready to | |
2701 | * receive interrupts. */ | |
259186a7 | 2702 | if ((cpu->interrupt_request & CPU_INTERRUPT_HARD)) { |
db1669bc JK |
2703 | run->request_interrupt_window = 1; |
2704 | } else { | |
2705 | run->request_interrupt_window = 0; | |
2706 | } | |
2707 | ||
2708 | DPRINTF("setting tpr\n"); | |
02e51483 | 2709 | run->cr8 = cpu_get_apic_tpr(x86_cpu->apic_state); |
4b8523ee JK |
2710 | |
2711 | qemu_mutex_unlock_iothread(); | |
db1669bc | 2712 | } |
05330448 AL |
2713 | } |
2714 | ||
4c663752 | 2715 | MemTxAttrs kvm_arch_post_run(CPUState *cpu, struct kvm_run *run) |
05330448 | 2716 | { |
20d695a9 AF |
2717 | X86CPU *x86_cpu = X86_CPU(cpu); |
2718 | CPUX86State *env = &x86_cpu->env; | |
2719 | ||
fc12d72e PB |
2720 | if (run->flags & KVM_RUN_X86_SMM) { |
2721 | env->hflags |= HF_SMM_MASK; | |
2722 | } else { | |
2723 | env->hflags &= HF_SMM_MASK; | |
2724 | } | |
b9bec74b | 2725 | if (run->if_flag) { |
05330448 | 2726 | env->eflags |= IF_MASK; |
b9bec74b | 2727 | } else { |
05330448 | 2728 | env->eflags &= ~IF_MASK; |
b9bec74b | 2729 | } |
4b8523ee JK |
2730 | |
2731 | /* We need to protect the apic state against concurrent accesses from | |
2732 | * different threads in case the userspace irqchip is used. */ | |
2733 | if (!kvm_irqchip_in_kernel()) { | |
2734 | qemu_mutex_lock_iothread(); | |
2735 | } | |
02e51483 CF |
2736 | cpu_set_apic_tpr(x86_cpu->apic_state, run->cr8); |
2737 | cpu_set_apic_base(x86_cpu->apic_state, run->apic_base); | |
4b8523ee JK |
2738 | if (!kvm_irqchip_in_kernel()) { |
2739 | qemu_mutex_unlock_iothread(); | |
2740 | } | |
f794aa4a | 2741 | return cpu_get_mem_attrs(env); |
05330448 AL |
2742 | } |
2743 | ||
20d695a9 | 2744 | int kvm_arch_process_async_events(CPUState *cs) |
0af691d7 | 2745 | { |
20d695a9 AF |
2746 | X86CPU *cpu = X86_CPU(cs); |
2747 | CPUX86State *env = &cpu->env; | |
232fc23b | 2748 | |
259186a7 | 2749 | if (cs->interrupt_request & CPU_INTERRUPT_MCE) { |
ab443475 JK |
2750 | /* We must not raise CPU_INTERRUPT_MCE if it's not supported. */ |
2751 | assert(env->mcg_cap); | |
2752 | ||
259186a7 | 2753 | cs->interrupt_request &= ~CPU_INTERRUPT_MCE; |
ab443475 | 2754 | |
dd1750d7 | 2755 | kvm_cpu_synchronize_state(cs); |
ab443475 JK |
2756 | |
2757 | if (env->exception_injected == EXCP08_DBLE) { | |
2758 | /* this means triple fault */ | |
2759 | qemu_system_reset_request(); | |
fcd7d003 | 2760 | cs->exit_request = 1; |
ab443475 JK |
2761 | return 0; |
2762 | } | |
2763 | env->exception_injected = EXCP12_MCHK; | |
2764 | env->has_error_code = 0; | |
2765 | ||
259186a7 | 2766 | cs->halted = 0; |
ab443475 JK |
2767 | if (kvm_irqchip_in_kernel() && env->mp_state == KVM_MP_STATE_HALTED) { |
2768 | env->mp_state = KVM_MP_STATE_RUNNABLE; | |
2769 | } | |
2770 | } | |
2771 | ||
fc12d72e PB |
2772 | if ((cs->interrupt_request & CPU_INTERRUPT_INIT) && |
2773 | !(env->hflags & HF_SMM_MASK)) { | |
e0723c45 PB |
2774 | kvm_cpu_synchronize_state(cs); |
2775 | do_cpu_init(cpu); | |
2776 | } | |
2777 | ||
db1669bc JK |
2778 | if (kvm_irqchip_in_kernel()) { |
2779 | return 0; | |
2780 | } | |
2781 | ||
259186a7 AF |
2782 | if (cs->interrupt_request & CPU_INTERRUPT_POLL) { |
2783 | cs->interrupt_request &= ~CPU_INTERRUPT_POLL; | |
02e51483 | 2784 | apic_poll_irq(cpu->apic_state); |
5d62c43a | 2785 | } |
259186a7 | 2786 | if (((cs->interrupt_request & CPU_INTERRUPT_HARD) && |
4601f7b0 | 2787 | (env->eflags & IF_MASK)) || |
259186a7 AF |
2788 | (cs->interrupt_request & CPU_INTERRUPT_NMI)) { |
2789 | cs->halted = 0; | |
6792a57b | 2790 | } |
259186a7 | 2791 | if (cs->interrupt_request & CPU_INTERRUPT_SIPI) { |
dd1750d7 | 2792 | kvm_cpu_synchronize_state(cs); |
232fc23b | 2793 | do_cpu_sipi(cpu); |
0af691d7 | 2794 | } |
259186a7 AF |
2795 | if (cs->interrupt_request & CPU_INTERRUPT_TPR) { |
2796 | cs->interrupt_request &= ~CPU_INTERRUPT_TPR; | |
dd1750d7 | 2797 | kvm_cpu_synchronize_state(cs); |
02e51483 | 2798 | apic_handle_tpr_access_report(cpu->apic_state, env->eip, |
d362e757 JK |
2799 | env->tpr_access_type); |
2800 | } | |
0af691d7 | 2801 | |
259186a7 | 2802 | return cs->halted; |
0af691d7 MT |
2803 | } |
2804 | ||
839b5630 | 2805 | static int kvm_handle_halt(X86CPU *cpu) |
05330448 | 2806 | { |
259186a7 | 2807 | CPUState *cs = CPU(cpu); |
839b5630 AF |
2808 | CPUX86State *env = &cpu->env; |
2809 | ||
259186a7 | 2810 | if (!((cs->interrupt_request & CPU_INTERRUPT_HARD) && |
05330448 | 2811 | (env->eflags & IF_MASK)) && |
259186a7 AF |
2812 | !(cs->interrupt_request & CPU_INTERRUPT_NMI)) { |
2813 | cs->halted = 1; | |
bb4ea393 | 2814 | return EXCP_HLT; |
05330448 AL |
2815 | } |
2816 | ||
bb4ea393 | 2817 | return 0; |
05330448 AL |
2818 | } |
2819 | ||
f7575c96 | 2820 | static int kvm_handle_tpr_access(X86CPU *cpu) |
d362e757 | 2821 | { |
f7575c96 AF |
2822 | CPUState *cs = CPU(cpu); |
2823 | struct kvm_run *run = cs->kvm_run; | |
d362e757 | 2824 | |
02e51483 | 2825 | apic_handle_tpr_access_report(cpu->apic_state, run->tpr_access.rip, |
d362e757 JK |
2826 | run->tpr_access.is_write ? TPR_ACCESS_WRITE |
2827 | : TPR_ACCESS_READ); | |
2828 | return 1; | |
2829 | } | |
2830 | ||
f17ec444 | 2831 | int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp) |
e22a25c9 | 2832 | { |
38972938 | 2833 | static const uint8_t int3 = 0xcc; |
64bf3f4e | 2834 | |
f17ec444 AF |
2835 | if (cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 0) || |
2836 | cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&int3, 1, 1)) { | |
e22a25c9 | 2837 | return -EINVAL; |
b9bec74b | 2838 | } |
e22a25c9 AL |
2839 | return 0; |
2840 | } | |
2841 | ||
f17ec444 | 2842 | int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp) |
e22a25c9 AL |
2843 | { |
2844 | uint8_t int3; | |
2845 | ||
f17ec444 AF |
2846 | if (cpu_memory_rw_debug(cs, bp->pc, &int3, 1, 0) || int3 != 0xcc || |
2847 | cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 1)) { | |
e22a25c9 | 2848 | return -EINVAL; |
b9bec74b | 2849 | } |
e22a25c9 AL |
2850 | return 0; |
2851 | } | |
2852 | ||
2853 | static struct { | |
2854 | target_ulong addr; | |
2855 | int len; | |
2856 | int type; | |
2857 | } hw_breakpoint[4]; | |
2858 | ||
2859 | static int nb_hw_breakpoint; | |
2860 | ||
2861 | static int find_hw_breakpoint(target_ulong addr, int len, int type) | |
2862 | { | |
2863 | int n; | |
2864 | ||
b9bec74b | 2865 | for (n = 0; n < nb_hw_breakpoint; n++) { |
e22a25c9 | 2866 | if (hw_breakpoint[n].addr == addr && hw_breakpoint[n].type == type && |
b9bec74b | 2867 | (hw_breakpoint[n].len == len || len == -1)) { |
e22a25c9 | 2868 | return n; |
b9bec74b JK |
2869 | } |
2870 | } | |
e22a25c9 AL |
2871 | return -1; |
2872 | } | |
2873 | ||
2874 | int kvm_arch_insert_hw_breakpoint(target_ulong addr, | |
2875 | target_ulong len, int type) | |
2876 | { | |
2877 | switch (type) { | |
2878 | case GDB_BREAKPOINT_HW: | |
2879 | len = 1; | |
2880 | break; | |
2881 | case GDB_WATCHPOINT_WRITE: | |
2882 | case GDB_WATCHPOINT_ACCESS: | |
2883 | switch (len) { | |
2884 | case 1: | |
2885 | break; | |
2886 | case 2: | |
2887 | case 4: | |
2888 | case 8: | |
b9bec74b | 2889 | if (addr & (len - 1)) { |
e22a25c9 | 2890 | return -EINVAL; |
b9bec74b | 2891 | } |
e22a25c9 AL |
2892 | break; |
2893 | default: | |
2894 | return -EINVAL; | |
2895 | } | |
2896 | break; | |
2897 | default: | |
2898 | return -ENOSYS; | |
2899 | } | |
2900 | ||
b9bec74b | 2901 | if (nb_hw_breakpoint == 4) { |
e22a25c9 | 2902 | return -ENOBUFS; |
b9bec74b JK |
2903 | } |
2904 | if (find_hw_breakpoint(addr, len, type) >= 0) { | |
e22a25c9 | 2905 | return -EEXIST; |
b9bec74b | 2906 | } |
e22a25c9 AL |
2907 | hw_breakpoint[nb_hw_breakpoint].addr = addr; |
2908 | hw_breakpoint[nb_hw_breakpoint].len = len; | |
2909 | hw_breakpoint[nb_hw_breakpoint].type = type; | |
2910 | nb_hw_breakpoint++; | |
2911 | ||
2912 | return 0; | |
2913 | } | |
2914 | ||
2915 | int kvm_arch_remove_hw_breakpoint(target_ulong addr, | |
2916 | target_ulong len, int type) | |
2917 | { | |
2918 | int n; | |
2919 | ||
2920 | n = find_hw_breakpoint(addr, (type == GDB_BREAKPOINT_HW) ? 1 : len, type); | |
b9bec74b | 2921 | if (n < 0) { |
e22a25c9 | 2922 | return -ENOENT; |
b9bec74b | 2923 | } |
e22a25c9 AL |
2924 | nb_hw_breakpoint--; |
2925 | hw_breakpoint[n] = hw_breakpoint[nb_hw_breakpoint]; | |
2926 | ||
2927 | return 0; | |
2928 | } | |
2929 | ||
2930 | void kvm_arch_remove_all_hw_breakpoints(void) | |
2931 | { | |
2932 | nb_hw_breakpoint = 0; | |
2933 | } | |
2934 | ||
2935 | static CPUWatchpoint hw_watchpoint; | |
2936 | ||
a60f24b5 | 2937 | static int kvm_handle_debug(X86CPU *cpu, |
48405526 | 2938 | struct kvm_debug_exit_arch *arch_info) |
e22a25c9 | 2939 | { |
ed2803da | 2940 | CPUState *cs = CPU(cpu); |
a60f24b5 | 2941 | CPUX86State *env = &cpu->env; |
f2574737 | 2942 | int ret = 0; |
e22a25c9 AL |
2943 | int n; |
2944 | ||
2945 | if (arch_info->exception == 1) { | |
2946 | if (arch_info->dr6 & (1 << 14)) { | |
ed2803da | 2947 | if (cs->singlestep_enabled) { |
f2574737 | 2948 | ret = EXCP_DEBUG; |
b9bec74b | 2949 | } |
e22a25c9 | 2950 | } else { |
b9bec74b JK |
2951 | for (n = 0; n < 4; n++) { |
2952 | if (arch_info->dr6 & (1 << n)) { | |
e22a25c9 AL |
2953 | switch ((arch_info->dr7 >> (16 + n*4)) & 0x3) { |
2954 | case 0x0: | |
f2574737 | 2955 | ret = EXCP_DEBUG; |
e22a25c9 AL |
2956 | break; |
2957 | case 0x1: | |
f2574737 | 2958 | ret = EXCP_DEBUG; |
ff4700b0 | 2959 | cs->watchpoint_hit = &hw_watchpoint; |
e22a25c9 AL |
2960 | hw_watchpoint.vaddr = hw_breakpoint[n].addr; |
2961 | hw_watchpoint.flags = BP_MEM_WRITE; | |
2962 | break; | |
2963 | case 0x3: | |
f2574737 | 2964 | ret = EXCP_DEBUG; |
ff4700b0 | 2965 | cs->watchpoint_hit = &hw_watchpoint; |
e22a25c9 AL |
2966 | hw_watchpoint.vaddr = hw_breakpoint[n].addr; |
2967 | hw_watchpoint.flags = BP_MEM_ACCESS; | |
2968 | break; | |
2969 | } | |
b9bec74b JK |
2970 | } |
2971 | } | |
e22a25c9 | 2972 | } |
ff4700b0 | 2973 | } else if (kvm_find_sw_breakpoint(cs, arch_info->pc)) { |
f2574737 | 2974 | ret = EXCP_DEBUG; |
b9bec74b | 2975 | } |
f2574737 | 2976 | if (ret == 0) { |
ff4700b0 | 2977 | cpu_synchronize_state(cs); |
48405526 | 2978 | assert(env->exception_injected == -1); |
b0b1d690 | 2979 | |
f2574737 | 2980 | /* pass to guest */ |
48405526 BS |
2981 | env->exception_injected = arch_info->exception; |
2982 | env->has_error_code = 0; | |
b0b1d690 | 2983 | } |
e22a25c9 | 2984 | |
f2574737 | 2985 | return ret; |
e22a25c9 AL |
2986 | } |
2987 | ||
20d695a9 | 2988 | void kvm_arch_update_guest_debug(CPUState *cpu, struct kvm_guest_debug *dbg) |
e22a25c9 AL |
2989 | { |
2990 | const uint8_t type_code[] = { | |
2991 | [GDB_BREAKPOINT_HW] = 0x0, | |
2992 | [GDB_WATCHPOINT_WRITE] = 0x1, | |
2993 | [GDB_WATCHPOINT_ACCESS] = 0x3 | |
2994 | }; | |
2995 | const uint8_t len_code[] = { | |
2996 | [1] = 0x0, [2] = 0x1, [4] = 0x3, [8] = 0x2 | |
2997 | }; | |
2998 | int n; | |
2999 | ||
a60f24b5 | 3000 | if (kvm_sw_breakpoints_active(cpu)) { |
e22a25c9 | 3001 | dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP; |
b9bec74b | 3002 | } |
e22a25c9 AL |
3003 | if (nb_hw_breakpoint > 0) { |
3004 | dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP; | |
3005 | dbg->arch.debugreg[7] = 0x0600; | |
3006 | for (n = 0; n < nb_hw_breakpoint; n++) { | |
3007 | dbg->arch.debugreg[n] = hw_breakpoint[n].addr; | |
3008 | dbg->arch.debugreg[7] |= (2 << (n * 2)) | | |
3009 | (type_code[hw_breakpoint[n].type] << (16 + n*4)) | | |
95c077c9 | 3010 | ((uint32_t)len_code[hw_breakpoint[n].len] << (18 + n*4)); |
e22a25c9 AL |
3011 | } |
3012 | } | |
3013 | } | |
4513d923 | 3014 | |
2a4dac83 JK |
3015 | static bool host_supports_vmx(void) |
3016 | { | |
3017 | uint32_t ecx, unused; | |
3018 | ||
3019 | host_cpuid(1, 0, &unused, &unused, &ecx, &unused); | |
3020 | return ecx & CPUID_EXT_VMX; | |
3021 | } | |
3022 | ||
3023 | #define VMX_INVALID_GUEST_STATE 0x80000021 | |
3024 | ||
20d695a9 | 3025 | int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) |
2a4dac83 | 3026 | { |
20d695a9 | 3027 | X86CPU *cpu = X86_CPU(cs); |
2a4dac83 JK |
3028 | uint64_t code; |
3029 | int ret; | |
3030 | ||
3031 | switch (run->exit_reason) { | |
3032 | case KVM_EXIT_HLT: | |
3033 | DPRINTF("handle_hlt\n"); | |
4b8523ee | 3034 | qemu_mutex_lock_iothread(); |
839b5630 | 3035 | ret = kvm_handle_halt(cpu); |
4b8523ee | 3036 | qemu_mutex_unlock_iothread(); |
2a4dac83 JK |
3037 | break; |
3038 | case KVM_EXIT_SET_TPR: | |
3039 | ret = 0; | |
3040 | break; | |
d362e757 | 3041 | case KVM_EXIT_TPR_ACCESS: |
4b8523ee | 3042 | qemu_mutex_lock_iothread(); |
f7575c96 | 3043 | ret = kvm_handle_tpr_access(cpu); |
4b8523ee | 3044 | qemu_mutex_unlock_iothread(); |
d362e757 | 3045 | break; |
2a4dac83 JK |
3046 | case KVM_EXIT_FAIL_ENTRY: |
3047 | code = run->fail_entry.hardware_entry_failure_reason; | |
3048 | fprintf(stderr, "KVM: entry failed, hardware error 0x%" PRIx64 "\n", | |
3049 | code); | |
3050 | if (host_supports_vmx() && code == VMX_INVALID_GUEST_STATE) { | |
3051 | fprintf(stderr, | |
12619721 | 3052 | "\nIf you're running a guest on an Intel machine without " |
2a4dac83 JK |
3053 | "unrestricted mode\n" |
3054 | "support, the failure can be most likely due to the guest " | |
3055 | "entering an invalid\n" | |
3056 | "state for Intel VT. For example, the guest maybe running " | |
3057 | "in big real mode\n" | |
3058 | "which is not supported on less recent Intel processors." | |
3059 | "\n\n"); | |
3060 | } | |
3061 | ret = -1; | |
3062 | break; | |
3063 | case KVM_EXIT_EXCEPTION: | |
3064 | fprintf(stderr, "KVM: exception %d exit (error code 0x%x)\n", | |
3065 | run->ex.exception, run->ex.error_code); | |
3066 | ret = -1; | |
3067 | break; | |
f2574737 JK |
3068 | case KVM_EXIT_DEBUG: |
3069 | DPRINTF("kvm_exit_debug\n"); | |
4b8523ee | 3070 | qemu_mutex_lock_iothread(); |
a60f24b5 | 3071 | ret = kvm_handle_debug(cpu, &run->debug.arch); |
4b8523ee | 3072 | qemu_mutex_unlock_iothread(); |
f2574737 | 3073 | break; |
50efe82c AS |
3074 | case KVM_EXIT_HYPERV: |
3075 | ret = kvm_hv_handle_exit(cpu, &run->hyperv); | |
3076 | break; | |
15eafc2e PB |
3077 | case KVM_EXIT_IOAPIC_EOI: |
3078 | ioapic_eoi_broadcast(run->eoi.vector); | |
3079 | ret = 0; | |
3080 | break; | |
2a4dac83 JK |
3081 | default: |
3082 | fprintf(stderr, "KVM: unknown exit reason %d\n", run->exit_reason); | |
3083 | ret = -1; | |
3084 | break; | |
3085 | } | |
3086 | ||
3087 | return ret; | |
3088 | } | |
3089 | ||
20d695a9 | 3090 | bool kvm_arch_stop_on_emulation_error(CPUState *cs) |
4513d923 | 3091 | { |
20d695a9 AF |
3092 | X86CPU *cpu = X86_CPU(cs); |
3093 | CPUX86State *env = &cpu->env; | |
3094 | ||
dd1750d7 | 3095 | kvm_cpu_synchronize_state(cs); |
b9bec74b JK |
3096 | return !(env->cr[0] & CR0_PE_MASK) || |
3097 | ((env->segs[R_CS].selector & 3) != 3); | |
4513d923 | 3098 | } |
84b058d7 JK |
3099 | |
3100 | void kvm_arch_init_irq_routing(KVMState *s) | |
3101 | { | |
3102 | if (!kvm_check_extension(s, KVM_CAP_IRQ_ROUTING)) { | |
3103 | /* If kernel can't do irq routing, interrupt source | |
3104 | * override 0->2 cannot be set up as required by HPET. | |
3105 | * So we have to disable it. | |
3106 | */ | |
3107 | no_hpet = 1; | |
3108 | } | |
cc7e0ddf | 3109 | /* We know at this point that we're using the in-kernel |
614e41bc | 3110 | * irqchip, so we can use irqfds, and on x86 we know |
f3e1bed8 | 3111 | * we can use msi via irqfd and GSI routing. |
cc7e0ddf | 3112 | */ |
614e41bc | 3113 | kvm_msi_via_irqfd_allowed = true; |
f3e1bed8 | 3114 | kvm_gsi_routing_allowed = true; |
15eafc2e PB |
3115 | |
3116 | if (kvm_irqchip_is_split()) { | |
3117 | int i; | |
3118 | ||
3119 | /* If the ioapic is in QEMU and the lapics are in KVM, reserve | |
3120 | MSI routes for signaling interrupts to the local apics. */ | |
3121 | for (i = 0; i < IOAPIC_NUM_PINS; i++) { | |
3122 | struct MSIMessage msg = { 0x0, 0x0 }; | |
3123 | if (kvm_irqchip_add_msi_route(s, msg, NULL) < 0) { | |
3124 | error_report("Could not enable split IRQ mode."); | |
3125 | exit(1); | |
3126 | } | |
3127 | } | |
3128 | } | |
3129 | } | |
3130 | ||
3131 | int kvm_arch_irqchip_create(MachineState *ms, KVMState *s) | |
3132 | { | |
3133 | int ret; | |
3134 | if (machine_kernel_irqchip_split(ms)) { | |
3135 | ret = kvm_vm_enable_cap(s, KVM_CAP_SPLIT_IRQCHIP, 0, 24); | |
3136 | if (ret) { | |
3137 | error_report("Could not enable split irqchip mode: %s\n", | |
3138 | strerror(-ret)); | |
3139 | exit(1); | |
3140 | } else { | |
3141 | DPRINTF("Enabled KVM_CAP_SPLIT_IRQCHIP\n"); | |
3142 | kvm_split_irqchip = true; | |
3143 | return 1; | |
3144 | } | |
3145 | } else { | |
3146 | return 0; | |
3147 | } | |
84b058d7 | 3148 | } |
b139bd30 JK |
3149 | |
3150 | /* Classic KVM device assignment interface. Will remain x86 only. */ | |
3151 | int kvm_device_pci_assign(KVMState *s, PCIHostDeviceAddress *dev_addr, | |
3152 | uint32_t flags, uint32_t *dev_id) | |
3153 | { | |
3154 | struct kvm_assigned_pci_dev dev_data = { | |
3155 | .segnr = dev_addr->domain, | |
3156 | .busnr = dev_addr->bus, | |
3157 | .devfn = PCI_DEVFN(dev_addr->slot, dev_addr->function), | |
3158 | .flags = flags, | |
3159 | }; | |
3160 | int ret; | |
3161 | ||
3162 | dev_data.assigned_dev_id = | |
3163 | (dev_addr->domain << 16) | (dev_addr->bus << 8) | dev_data.devfn; | |
3164 | ||
3165 | ret = kvm_vm_ioctl(s, KVM_ASSIGN_PCI_DEVICE, &dev_data); | |
3166 | if (ret < 0) { | |
3167 | return ret; | |
3168 | } | |
3169 | ||
3170 | *dev_id = dev_data.assigned_dev_id; | |
3171 | ||
3172 | return 0; | |
3173 | } | |
3174 | ||
3175 | int kvm_device_pci_deassign(KVMState *s, uint32_t dev_id) | |
3176 | { | |
3177 | struct kvm_assigned_pci_dev dev_data = { | |
3178 | .assigned_dev_id = dev_id, | |
3179 | }; | |
3180 | ||
3181 | return kvm_vm_ioctl(s, KVM_DEASSIGN_PCI_DEVICE, &dev_data); | |
3182 | } | |
3183 | ||
3184 | static int kvm_assign_irq_internal(KVMState *s, uint32_t dev_id, | |
3185 | uint32_t irq_type, uint32_t guest_irq) | |
3186 | { | |
3187 | struct kvm_assigned_irq assigned_irq = { | |
3188 | .assigned_dev_id = dev_id, | |
3189 | .guest_irq = guest_irq, | |
3190 | .flags = irq_type, | |
3191 | }; | |
3192 | ||
3193 | if (kvm_check_extension(s, KVM_CAP_ASSIGN_DEV_IRQ)) { | |
3194 | return kvm_vm_ioctl(s, KVM_ASSIGN_DEV_IRQ, &assigned_irq); | |
3195 | } else { | |
3196 | return kvm_vm_ioctl(s, KVM_ASSIGN_IRQ, &assigned_irq); | |
3197 | } | |
3198 | } | |
3199 | ||
3200 | int kvm_device_intx_assign(KVMState *s, uint32_t dev_id, bool use_host_msi, | |
3201 | uint32_t guest_irq) | |
3202 | { | |
3203 | uint32_t irq_type = KVM_DEV_IRQ_GUEST_INTX | | |
3204 | (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX); | |
3205 | ||
3206 | return kvm_assign_irq_internal(s, dev_id, irq_type, guest_irq); | |
3207 | } | |
3208 | ||
3209 | int kvm_device_intx_set_mask(KVMState *s, uint32_t dev_id, bool masked) | |
3210 | { | |
3211 | struct kvm_assigned_pci_dev dev_data = { | |
3212 | .assigned_dev_id = dev_id, | |
3213 | .flags = masked ? KVM_DEV_ASSIGN_MASK_INTX : 0, | |
3214 | }; | |
3215 | ||
3216 | return kvm_vm_ioctl(s, KVM_ASSIGN_SET_INTX_MASK, &dev_data); | |
3217 | } | |
3218 | ||
3219 | static int kvm_deassign_irq_internal(KVMState *s, uint32_t dev_id, | |
3220 | uint32_t type) | |
3221 | { | |
3222 | struct kvm_assigned_irq assigned_irq = { | |
3223 | .assigned_dev_id = dev_id, | |
3224 | .flags = type, | |
3225 | }; | |
3226 | ||
3227 | return kvm_vm_ioctl(s, KVM_DEASSIGN_DEV_IRQ, &assigned_irq); | |
3228 | } | |
3229 | ||
3230 | int kvm_device_intx_deassign(KVMState *s, uint32_t dev_id, bool use_host_msi) | |
3231 | { | |
3232 | return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_INTX | | |
3233 | (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX)); | |
3234 | } | |
3235 | ||
3236 | int kvm_device_msi_assign(KVMState *s, uint32_t dev_id, int virq) | |
3237 | { | |
3238 | return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSI | | |
3239 | KVM_DEV_IRQ_GUEST_MSI, virq); | |
3240 | } | |
3241 | ||
3242 | int kvm_device_msi_deassign(KVMState *s, uint32_t dev_id) | |
3243 | { | |
3244 | return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSI | | |
3245 | KVM_DEV_IRQ_HOST_MSI); | |
3246 | } | |
3247 | ||
3248 | bool kvm_device_msix_supported(KVMState *s) | |
3249 | { | |
3250 | /* The kernel lacks a corresponding KVM_CAP, so we probe by calling | |
3251 | * KVM_ASSIGN_SET_MSIX_NR with an invalid parameter. */ | |
3252 | return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, NULL) == -EFAULT; | |
3253 | } | |
3254 | ||
3255 | int kvm_device_msix_init_vectors(KVMState *s, uint32_t dev_id, | |
3256 | uint32_t nr_vectors) | |
3257 | { | |
3258 | struct kvm_assigned_msix_nr msix_nr = { | |
3259 | .assigned_dev_id = dev_id, | |
3260 | .entry_nr = nr_vectors, | |
3261 | }; | |
3262 | ||
3263 | return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, &msix_nr); | |
3264 | } | |
3265 | ||
3266 | int kvm_device_msix_set_vector(KVMState *s, uint32_t dev_id, uint32_t vector, | |
3267 | int virq) | |
3268 | { | |
3269 | struct kvm_assigned_msix_entry msix_entry = { | |
3270 | .assigned_dev_id = dev_id, | |
3271 | .gsi = virq, | |
3272 | .entry = vector, | |
3273 | }; | |
3274 | ||
3275 | return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_ENTRY, &msix_entry); | |
3276 | } | |
3277 | ||
3278 | int kvm_device_msix_assign(KVMState *s, uint32_t dev_id) | |
3279 | { | |
3280 | return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSIX | | |
3281 | KVM_DEV_IRQ_GUEST_MSIX, 0); | |
3282 | } | |
3283 | ||
3284 | int kvm_device_msix_deassign(KVMState *s, uint32_t dev_id) | |
3285 | { | |
3286 | return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSIX | | |
3287 | KVM_DEV_IRQ_HOST_MSIX); | |
3288 | } | |
9e03a040 FB |
3289 | |
3290 | int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route, | |
dc9f06ca | 3291 | uint64_t address, uint32_t data, PCIDevice *dev) |
9e03a040 FB |
3292 | { |
3293 | return 0; | |
3294 | } | |
1850b6b7 EA |
3295 | |
3296 | int kvm_arch_msi_data_to_gsi(uint32_t data) | |
3297 | { | |
3298 | abort(); | |
3299 | } |