]> Git Repo - qemu.git/blame - vl.h
Implement PreP reset port.
[qemu.git] / vl.h
CommitLineData
fc01f7e7
FB
1/*
2 * QEMU System Emulator header
5fafdf24 3 *
fc01f7e7 4 * Copyright (c) 2003 Fabrice Bellard
5fafdf24 5 *
fc01f7e7
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24#ifndef VL_H
25#define VL_H
26
67b915a5
FB
27/* we put basic includes here to avoid repeating them in device drivers */
28#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <inttypes.h>
85571bc7 33#include <limits.h>
8a7ddc38 34#include <time.h>
67b915a5
FB
35#include <ctype.h>
36#include <errno.h>
37#include <unistd.h>
38#include <fcntl.h>
7d3505c5 39#include <sys/stat.h>
67b915a5
FB
40
41#ifndef O_LARGEFILE
42#define O_LARGEFILE 0
43#endif
40c3bac3
FB
44#ifndef O_BINARY
45#define O_BINARY 0
46#endif
67b915a5 47
71c2fd5c
TS
48#ifndef ENOMEDIUM
49#define ENOMEDIUM ENODEV
50#endif
2e9671da 51
67b915a5 52#ifdef _WIN32
a18e524a 53#include <windows.h>
ac62f715 54#define fsync _commit
57d1a2b6
FB
55#define lseek _lseeki64
56#define ENOTSUP 4096
beac80cd
FB
57extern int qemu_ftruncate64(int, int64_t);
58#define ftruncate qemu_ftruncate64
59
57d1a2b6
FB
60
61static inline char *realpath(const char *path, char *resolved_path)
62{
63 _fullpath(resolved_path, path, _MAX_PATH);
64 return resolved_path;
65}
ec3757de
FB
66
67#define PRId64 "I64d"
26a76461
FB
68#define PRIx64 "I64x"
69#define PRIu64 "I64u"
70#define PRIo64 "I64o"
67b915a5 71#endif
8a7ddc38 72
ea2384d3
FB
73#ifdef QEMU_TOOL
74
75/* we use QEMU_TOOL in the command line tools which do not depend on
76 the target CPU type */
77#include "config-host.h"
78#include <setjmp.h>
79#include "osdep.h"
80#include "bswap.h"
81
82#else
83
4f209290 84#include "audio/audio.h"
16f62432
FB
85#include "cpu.h"
86
ea2384d3
FB
87#endif /* !defined(QEMU_TOOL) */
88
67b915a5
FB
89#ifndef glue
90#define xglue(x, y) x ## y
91#define glue(x, y) xglue(x, y)
92#define stringify(s) tostring(s)
93#define tostring(s) #s
94#endif
95
2e03286b
AZ
96#ifndef likely
97#if __GNUC__ < 3
98#define __builtin_expect(x, n) (x)
99#endif
100
101#define likely(x) __builtin_expect(!!(x), 1)
102#define unlikely(x) __builtin_expect(!!(x), 0)
103#endif
104
24236869
FB
105#ifndef MIN
106#define MIN(a, b) (((a) < (b)) ? (a) : (b))
107#endif
108#ifndef MAX
109#define MAX(a, b) (((a) > (b)) ? (a) : (b))
110#endif
111
29f640e2 112#ifndef always_inline
8a84de23 113#if (__GNUC__ < 3) || defined(__APPLE__)
29f640e2
JM
114#define always_inline inline
115#else
116#define always_inline __attribute__ (( always_inline )) inline
117#endif
118#endif
119
18607dcb
FB
120/* cutils.c */
121void pstrcpy(char *buf, int buf_size, const char *str);
122char *pstrcat(char *buf, int buf_size, const char *s);
123int strstart(const char *str, const char *val, const char **ptr);
124int stristart(const char *str, const char *val, const char **ptr);
125
33e3963e 126/* vl.c */
80cabfad 127uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c);
313aa567 128
80cabfad
FB
129void hw_error(const char *fmt, ...);
130
80cabfad 131extern const char *bios_dir;
1192dad8 132extern const char *bios_name;
80cabfad 133
8a7ddc38 134extern int vm_running;
c35734b2 135extern const char *qemu_name;
8a7ddc38 136
0bd48850
FB
137typedef struct vm_change_state_entry VMChangeStateEntry;
138typedef void VMChangeStateHandler(void *opaque, int running);
8a7ddc38
FB
139typedef void VMStopHandler(void *opaque, int reason);
140
0bd48850
FB
141VMChangeStateEntry *qemu_add_vm_change_state_handler(VMChangeStateHandler *cb,
142 void *opaque);
143void qemu_del_vm_change_state_handler(VMChangeStateEntry *e);
144
8a7ddc38
FB
145int qemu_add_vm_stop_handler(VMStopHandler *cb, void *opaque);
146void qemu_del_vm_stop_handler(VMStopHandler *cb, void *opaque);
147
148void vm_start(void);
149void vm_stop(int reason);
150
bb0c6722
FB
151typedef void QEMUResetHandler(void *opaque);
152
153void qemu_register_reset(QEMUResetHandler *func, void *opaque);
154void qemu_system_reset_request(void);
155void qemu_system_shutdown_request(void);
3475187d
FB
156void qemu_system_powerdown_request(void);
157#if !defined(TARGET_SPARC)
158// Please implement a power failure function to signal the OS
159#define qemu_system_powerdown() do{}while(0)
160#else
161void qemu_system_powerdown(void);
162#endif
bb0c6722 163
ea2384d3
FB
164void main_loop_wait(int timeout);
165
0ced6589
FB
166extern int ram_size;
167extern int bios_size;
ee22c2f7 168extern int rtc_utc;
1f04275e 169extern int cirrus_vga_enabled;
d34cab9f 170extern int vmsvga_enabled;
28b9b5af
FB
171extern int graphic_width;
172extern int graphic_height;
173extern int graphic_depth;
3d11d0eb 174extern const char *keyboard_layout;
d993e026 175extern int kqemu_allowed;
a09db21f 176extern int win2k_install_hack;
3780e197 177extern int alt_grab;
bb36d470 178extern int usb_enabled;
6a00d601 179extern int smp_cpus;
9467cd46 180extern int cursor_hide;
a171fe39 181extern int graphic_rotate;
667accab 182extern int no_quit;
8e71621f 183extern int semihosting_enabled;
3c07f8e8 184extern int autostart;
2b8f2d41 185extern int old_param;
47d5d01a 186extern const char *bootp_filename;
0ced6589 187
9ae02555
TS
188#define MAX_OPTION_ROMS 16
189extern const char *option_rom[MAX_OPTION_ROMS];
190extern int nb_option_roms;
191
66508601
BS
192#ifdef TARGET_SPARC
193#define MAX_PROM_ENVS 128
194extern const char *prom_envs[MAX_PROM_ENVS];
195extern unsigned int nb_prom_envs;
196#endif
197
0ced6589 198/* XXX: make it dynamic */
970ac5a3 199#define MAX_BIOS_SIZE (4 * 1024 * 1024)
4c823cff
JM
200#if defined (TARGET_PPC)
201#define BIOS_SIZE (1024 * 1024)
202#elif defined (TARGET_SPARC64)
d5295253 203#define BIOS_SIZE ((512 + 32) * 1024)
6af0bf9c 204#elif defined(TARGET_MIPS)
567daa49 205#define BIOS_SIZE (4 * 1024 * 1024)
0ced6589 206#endif
aaaa7df6 207
63066f4f
FB
208/* keyboard/mouse support */
209
210#define MOUSE_EVENT_LBUTTON 0x01
211#define MOUSE_EVENT_RBUTTON 0x02
212#define MOUSE_EVENT_MBUTTON 0x04
213
214typedef void QEMUPutKBDEvent(void *opaque, int keycode);
215typedef void QEMUPutMouseEvent(void *opaque, int dx, int dy, int dz, int buttons_state);
216
455204eb
TS
217typedef struct QEMUPutMouseEntry {
218 QEMUPutMouseEvent *qemu_put_mouse_event;
219 void *qemu_put_mouse_event_opaque;
220 int qemu_put_mouse_event_absolute;
221 char *qemu_put_mouse_event_name;
222
223 /* used internally by qemu for handling mice */
224 struct QEMUPutMouseEntry *next;
225} QEMUPutMouseEntry;
226
63066f4f 227void qemu_add_kbd_event_handler(QEMUPutKBDEvent *func, void *opaque);
455204eb
TS
228QEMUPutMouseEntry *qemu_add_mouse_event_handler(QEMUPutMouseEvent *func,
229 void *opaque, int absolute,
230 const char *name);
231void qemu_remove_mouse_event_handler(QEMUPutMouseEntry *entry);
63066f4f
FB
232
233void kbd_put_keycode(int keycode);
234void kbd_mouse_event(int dx, int dy, int dz, int buttons_state);
09b26c5e 235int kbd_mouse_is_absolute(void);
63066f4f 236
455204eb
TS
237void do_info_mice(void);
238void do_mouse_set(int index);
239
82c643ff
FB
240/* keysym is a unicode code except for special keys (see QEMU_KEY_xxx
241 constants) */
242#define QEMU_KEY_ESC1(c) ((c) | 0xe100)
243#define QEMU_KEY_BACKSPACE 0x007f
244#define QEMU_KEY_UP QEMU_KEY_ESC1('A')
245#define QEMU_KEY_DOWN QEMU_KEY_ESC1('B')
246#define QEMU_KEY_RIGHT QEMU_KEY_ESC1('C')
247#define QEMU_KEY_LEFT QEMU_KEY_ESC1('D')
248#define QEMU_KEY_HOME QEMU_KEY_ESC1(1)
249#define QEMU_KEY_END QEMU_KEY_ESC1(4)
250#define QEMU_KEY_PAGEUP QEMU_KEY_ESC1(5)
251#define QEMU_KEY_PAGEDOWN QEMU_KEY_ESC1(6)
252#define QEMU_KEY_DELETE QEMU_KEY_ESC1(3)
253
254#define QEMU_KEY_CTRL_UP 0xe400
255#define QEMU_KEY_CTRL_DOWN 0xe401
256#define QEMU_KEY_CTRL_LEFT 0xe402
257#define QEMU_KEY_CTRL_RIGHT 0xe403
258#define QEMU_KEY_CTRL_HOME 0xe404
259#define QEMU_KEY_CTRL_END 0xe405
260#define QEMU_KEY_CTRL_PAGEUP 0xe406
261#define QEMU_KEY_CTRL_PAGEDOWN 0xe407
262
263void kbd_put_keysym(int keysym);
264
c20709aa
FB
265/* async I/O support */
266
267typedef void IOReadHandler(void *opaque, const uint8_t *buf, int size);
268typedef int IOCanRWHandler(void *opaque);
7c9d8e07 269typedef void IOHandler(void *opaque);
c20709aa 270
5fafdf24
TS
271int qemu_set_fd_handler2(int fd,
272 IOCanRWHandler *fd_read_poll,
273 IOHandler *fd_read,
274 IOHandler *fd_write,
7c9d8e07
FB
275 void *opaque);
276int qemu_set_fd_handler(int fd,
5fafdf24 277 IOHandler *fd_read,
7c9d8e07
FB
278 IOHandler *fd_write,
279 void *opaque);
c20709aa 280
f331110f
FB
281/* Polling handling */
282
283/* return TRUE if no sleep should be done afterwards */
284typedef int PollingFunc(void *opaque);
285
286int qemu_add_polling_cb(PollingFunc *func, void *opaque);
287void qemu_del_polling_cb(PollingFunc *func, void *opaque);
288
a18e524a
FB
289#ifdef _WIN32
290/* Wait objects handling */
291typedef void WaitObjectFunc(void *opaque);
292
293int qemu_add_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
294void qemu_del_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
295#endif
296
86e94dea
TS
297typedef struct QEMUBH QEMUBH;
298
82c643ff
FB
299/* character device */
300
301#define CHR_EVENT_BREAK 0 /* serial break char */
ea2384d3 302#define CHR_EVENT_FOCUS 1 /* focus to this terminal (modal input needed) */
86e94dea 303#define CHR_EVENT_RESET 2 /* new connection established */
2122c51a
FB
304
305
306#define CHR_IOCTL_SERIAL_SET_PARAMS 1
307typedef struct {
308 int speed;
309 int parity;
310 int data_bits;
311 int stop_bits;
312} QEMUSerialSetParams;
313
314#define CHR_IOCTL_SERIAL_SET_BREAK 2
315
316#define CHR_IOCTL_PP_READ_DATA 3
317#define CHR_IOCTL_PP_WRITE_DATA 4
318#define CHR_IOCTL_PP_READ_CONTROL 5
319#define CHR_IOCTL_PP_WRITE_CONTROL 6
320#define CHR_IOCTL_PP_READ_STATUS 7
5867c88a
TS
321#define CHR_IOCTL_PP_EPP_READ_ADDR 8
322#define CHR_IOCTL_PP_EPP_READ 9
323#define CHR_IOCTL_PP_EPP_WRITE_ADDR 10
324#define CHR_IOCTL_PP_EPP_WRITE 11
2122c51a 325
82c643ff
FB
326typedef void IOEventHandler(void *opaque, int event);
327
328typedef struct CharDriverState {
329 int (*chr_write)(struct CharDriverState *s, const uint8_t *buf, int len);
e5b0bc44 330 void (*chr_update_read_handler)(struct CharDriverState *s);
2122c51a 331 int (*chr_ioctl)(struct CharDriverState *s, int cmd, void *arg);
82c643ff 332 IOEventHandler *chr_event;
e5b0bc44
PB
333 IOCanRWHandler *chr_can_read;
334 IOReadHandler *chr_read;
335 void *handler_opaque;
eb45f5fe 336 void (*chr_send_event)(struct CharDriverState *chr, int event);
f331110f 337 void (*chr_close)(struct CharDriverState *chr);
82c643ff 338 void *opaque;
20d8a3ed 339 int focus;
86e94dea 340 QEMUBH *bh;
82c643ff
FB
341} CharDriverState;
342
5856de80 343CharDriverState *qemu_chr_open(const char *filename);
82c643ff
FB
344void qemu_chr_printf(CharDriverState *s, const char *fmt, ...);
345int qemu_chr_write(CharDriverState *s, const uint8_t *buf, int len);
ea2384d3 346void qemu_chr_send_event(CharDriverState *s, int event);
5fafdf24
TS
347void qemu_chr_add_handlers(CharDriverState *s,
348 IOCanRWHandler *fd_can_read,
e5b0bc44
PB
349 IOReadHandler *fd_read,
350 IOEventHandler *fd_event,
351 void *opaque);
2122c51a 352int qemu_chr_ioctl(CharDriverState *s, int cmd, void *arg);
86e94dea 353void qemu_chr_reset(CharDriverState *s);
e5b0bc44
PB
354int qemu_chr_can_read(CharDriverState *s);
355void qemu_chr_read(CharDriverState *s, uint8_t *buf, int len);
f8d179e3 356
82c643ff
FB
357/* consoles */
358
359typedef struct DisplayState DisplayState;
360typedef struct TextConsole TextConsole;
361
95219897
PB
362typedef void (*vga_hw_update_ptr)(void *);
363typedef void (*vga_hw_invalidate_ptr)(void *);
364typedef void (*vga_hw_screen_dump_ptr)(void *, const char *);
365
366TextConsole *graphic_console_init(DisplayState *ds, vga_hw_update_ptr update,
367 vga_hw_invalidate_ptr invalidate,
368 vga_hw_screen_dump_ptr screen_dump,
369 void *opaque);
370void vga_hw_update(void);
371void vga_hw_invalidate(void);
372void vga_hw_screen_dump(const char *filename);
373
374int is_graphic_console(void);
af3a9031 375CharDriverState *text_console_init(DisplayState *ds, const char *p);
82c643ff
FB
376void console_select(unsigned int index);
377
8d11df9e
FB
378/* serial ports */
379
380#define MAX_SERIAL_PORTS 4
381
382extern CharDriverState *serial_hds[MAX_SERIAL_PORTS];
383
6508fe59
FB
384/* parallel ports */
385
386#define MAX_PARALLEL_PORTS 3
387
388extern CharDriverState *parallel_hds[MAX_PARALLEL_PORTS];
389
5867c88a
TS
390struct ParallelIOArg {
391 void *buffer;
392 int count;
393};
394
7c9d8e07
FB
395/* VLANs support */
396
397typedef struct VLANClientState VLANClientState;
398
399struct VLANClientState {
400 IOReadHandler *fd_read;
d861b05e
PB
401 /* Packets may still be sent if this returns zero. It's used to
402 rate-limit the slirp code. */
403 IOCanRWHandler *fd_can_read;
7c9d8e07
FB
404 void *opaque;
405 struct VLANClientState *next;
406 struct VLANState *vlan;
407 char info_str[256];
408};
409
410typedef struct VLANState {
411 int id;
412 VLANClientState *first_client;
413 struct VLANState *next;
833c7174 414 unsigned int nb_guest_devs, nb_host_devs;
7c9d8e07
FB
415} VLANState;
416
417VLANState *qemu_find_vlan(int id);
418VLANClientState *qemu_new_vlan_client(VLANState *vlan,
d861b05e
PB
419 IOReadHandler *fd_read,
420 IOCanRWHandler *fd_can_read,
421 void *opaque);
422int qemu_can_send_packet(VLANClientState *vc);
7c9d8e07 423void qemu_send_packet(VLANClientState *vc, const uint8_t *buf, int size);
d861b05e 424void qemu_handler_true(void *opaque);
7c9d8e07
FB
425
426void do_info_network(void);
427
7fb843f8
FB
428/* TAP win32 */
429int tap_win32_init(VLANState *vlan, const char *ifname);
7fb843f8 430
7c9d8e07 431/* NIC info */
c4b1fcc0
FB
432
433#define MAX_NICS 8
434
7c9d8e07 435typedef struct NICInfo {
c4b1fcc0 436 uint8_t macaddr[6];
a41b2ff2 437 const char *model;
7c9d8e07
FB
438 VLANState *vlan;
439} NICInfo;
c4b1fcc0
FB
440
441extern int nb_nics;
7c9d8e07 442extern NICInfo nd_table[MAX_NICS];
8a7ddc38 443
31a60e22
BS
444/* SLIRP */
445void do_info_slirp(void);
446
8a7ddc38
FB
447/* timers */
448
449typedef struct QEMUClock QEMUClock;
450typedef struct QEMUTimer QEMUTimer;
451typedef void QEMUTimerCB(void *opaque);
452
453/* The real time clock should be used only for stuff which does not
454 change the virtual machine state, as it is run even if the virtual
69b91039 455 machine is stopped. The real time clock has a frequency of 1000
8a7ddc38
FB
456 Hz. */
457extern QEMUClock *rt_clock;
458
e80cfcfc 459/* The virtual clock is only run during the emulation. It is stopped
8a7ddc38
FB
460 when the virtual machine is stopped. Virtual timers use a high
461 precision clock, usually cpu cycles (use ticks_per_sec). */
462extern QEMUClock *vm_clock;
463
464int64_t qemu_get_clock(QEMUClock *clock);
465
466QEMUTimer *qemu_new_timer(QEMUClock *clock, QEMUTimerCB *cb, void *opaque);
467void qemu_free_timer(QEMUTimer *ts);
468void qemu_del_timer(QEMUTimer *ts);
469void qemu_mod_timer(QEMUTimer *ts, int64_t expire_time);
470int qemu_timer_pending(QEMUTimer *ts);
471
472extern int64_t ticks_per_sec;
8a7ddc38 473
1dce7c3c 474int64_t cpu_get_ticks(void);
8a7ddc38
FB
475void cpu_enable_ticks(void);
476void cpu_disable_ticks(void);
477
478/* VM Load/Save */
479
faea38e7 480typedef struct QEMUFile QEMUFile;
8a7ddc38 481
faea38e7
FB
482QEMUFile *qemu_fopen(const char *filename, const char *mode);
483void qemu_fflush(QEMUFile *f);
484void qemu_fclose(QEMUFile *f);
8a7ddc38
FB
485void qemu_put_buffer(QEMUFile *f, const uint8_t *buf, int size);
486void qemu_put_byte(QEMUFile *f, int v);
487void qemu_put_be16(QEMUFile *f, unsigned int v);
488void qemu_put_be32(QEMUFile *f, unsigned int v);
489void qemu_put_be64(QEMUFile *f, uint64_t v);
490int qemu_get_buffer(QEMUFile *f, uint8_t *buf, int size);
491int qemu_get_byte(QEMUFile *f);
492unsigned int qemu_get_be16(QEMUFile *f);
493unsigned int qemu_get_be32(QEMUFile *f);
494uint64_t qemu_get_be64(QEMUFile *f);
495
496static inline void qemu_put_be64s(QEMUFile *f, const uint64_t *pv)
497{
498 qemu_put_be64(f, *pv);
499}
500
501static inline void qemu_put_be32s(QEMUFile *f, const uint32_t *pv)
502{
503 qemu_put_be32(f, *pv);
504}
505
506static inline void qemu_put_be16s(QEMUFile *f, const uint16_t *pv)
507{
508 qemu_put_be16(f, *pv);
509}
510
511static inline void qemu_put_8s(QEMUFile *f, const uint8_t *pv)
512{
513 qemu_put_byte(f, *pv);
514}
515
516static inline void qemu_get_be64s(QEMUFile *f, uint64_t *pv)
517{
518 *pv = qemu_get_be64(f);
519}
520
521static inline void qemu_get_be32s(QEMUFile *f, uint32_t *pv)
522{
523 *pv = qemu_get_be32(f);
524}
525
526static inline void qemu_get_be16s(QEMUFile *f, uint16_t *pv)
527{
528 *pv = qemu_get_be16(f);
529}
530
531static inline void qemu_get_8s(QEMUFile *f, uint8_t *pv)
532{
533 *pv = qemu_get_byte(f);
534}
535
c27004ec
FB
536#if TARGET_LONG_BITS == 64
537#define qemu_put_betl qemu_put_be64
538#define qemu_get_betl qemu_get_be64
539#define qemu_put_betls qemu_put_be64s
540#define qemu_get_betls qemu_get_be64s
541#else
542#define qemu_put_betl qemu_put_be32
543#define qemu_get_betl qemu_get_be32
544#define qemu_put_betls qemu_put_be32s
545#define qemu_get_betls qemu_get_be32s
546#endif
547
8a7ddc38
FB
548int64_t qemu_ftell(QEMUFile *f);
549int64_t qemu_fseek(QEMUFile *f, int64_t pos, int whence);
550
551typedef void SaveStateHandler(QEMUFile *f, void *opaque);
552typedef int LoadStateHandler(QEMUFile *f, void *opaque, int version_id);
553
5fafdf24
TS
554int register_savevm(const char *idstr,
555 int instance_id,
8a7ddc38
FB
556 int version_id,
557 SaveStateHandler *save_state,
558 LoadStateHandler *load_state,
559 void *opaque);
560void qemu_get_timer(QEMUFile *f, QEMUTimer *ts);
561void qemu_put_timer(QEMUFile *f, QEMUTimer *ts);
c4b1fcc0 562
6a00d601
FB
563void cpu_save(QEMUFile *f, void *opaque);
564int cpu_load(QEMUFile *f, void *opaque, int version_id);
565
faea38e7
FB
566void do_savevm(const char *name);
567void do_loadvm(const char *name);
568void do_delvm(const char *name);
569void do_info_snapshots(void);
570
83f64091 571/* bottom halves */
83f64091
FB
572typedef void QEMUBHFunc(void *opaque);
573
574QEMUBH *qemu_bh_new(QEMUBHFunc *cb, void *opaque);
575void qemu_bh_schedule(QEMUBH *bh);
576void qemu_bh_cancel(QEMUBH *bh);
577void qemu_bh_delete(QEMUBH *bh);
6eb5733a 578int qemu_bh_poll(void);
83f64091 579
fc01f7e7
FB
580/* block.c */
581typedef struct BlockDriverState BlockDriverState;
ea2384d3
FB
582typedef struct BlockDriver BlockDriver;
583
584extern BlockDriver bdrv_raw;
19cb3738 585extern BlockDriver bdrv_host_device;
ea2384d3
FB
586extern BlockDriver bdrv_cow;
587extern BlockDriver bdrv_qcow;
588extern BlockDriver bdrv_vmdk;
3c56521b 589extern BlockDriver bdrv_cloop;
585d0ed9 590extern BlockDriver bdrv_dmg;
a8753c34 591extern BlockDriver bdrv_bochs;
6a0f9e82 592extern BlockDriver bdrv_vpc;
de167e41 593extern BlockDriver bdrv_vvfat;
faea38e7 594extern BlockDriver bdrv_qcow2;
6ada7453 595extern BlockDriver bdrv_parallels;
faea38e7
FB
596
597typedef struct BlockDriverInfo {
598 /* in bytes, 0 if irrelevant */
5fafdf24 599 int cluster_size;
faea38e7 600 /* offset at which the VM state can be saved (0 if not possible) */
5fafdf24 601 int64_t vm_state_offset;
faea38e7
FB
602} BlockDriverInfo;
603
604typedef struct QEMUSnapshotInfo {
605 char id_str[128]; /* unique snapshot id */
606 /* the following fields are informative. They are not needed for
607 the consistency of the snapshot */
608 char name[256]; /* user choosen name */
609 uint32_t vm_state_size; /* VM state info size */
610 uint32_t date_sec; /* UTC date of the snapshot */
611 uint32_t date_nsec;
612 uint64_t vm_clock_nsec; /* VM clock relative to boot */
613} QEMUSnapshotInfo;
ea2384d3 614
83f64091
FB
615#define BDRV_O_RDONLY 0x0000
616#define BDRV_O_RDWR 0x0002
617#define BDRV_O_ACCESS 0x0003
618#define BDRV_O_CREAT 0x0004 /* create an empty file */
619#define BDRV_O_SNAPSHOT 0x0008 /* open the file read only and save writes in a snapshot */
620#define BDRV_O_FILE 0x0010 /* open as a raw file (do not try to
621 use a disk image format on top of
622 it (default for
623 bdrv_file_open()) */
624
ea2384d3
FB
625void bdrv_init(void);
626BlockDriver *bdrv_find_format(const char *format_name);
5fafdf24 627int bdrv_create(BlockDriver *drv,
ea2384d3
FB
628 const char *filename, int64_t size_in_sectors,
629 const char *backing_file, int flags);
c4b1fcc0
FB
630BlockDriverState *bdrv_new(const char *device_name);
631void bdrv_delete(BlockDriverState *bs);
83f64091
FB
632int bdrv_file_open(BlockDriverState **pbs, const char *filename, int flags);
633int bdrv_open(BlockDriverState *bs, const char *filename, int flags);
634int bdrv_open2(BlockDriverState *bs, const char *filename, int flags,
ea2384d3 635 BlockDriver *drv);
fc01f7e7 636void bdrv_close(BlockDriverState *bs);
5fafdf24 637int bdrv_read(BlockDriverState *bs, int64_t sector_num,
fc01f7e7 638 uint8_t *buf, int nb_sectors);
5fafdf24 639int bdrv_write(BlockDriverState *bs, int64_t sector_num,
fc01f7e7 640 const uint8_t *buf, int nb_sectors);
5fafdf24 641int bdrv_pread(BlockDriverState *bs, int64_t offset,
83f64091 642 void *buf, int count);
5fafdf24 643int bdrv_pwrite(BlockDriverState *bs, int64_t offset,
83f64091
FB
644 const void *buf, int count);
645int bdrv_truncate(BlockDriverState *bs, int64_t offset);
646int64_t bdrv_getlength(BlockDriverState *bs);
fc01f7e7 647void bdrv_get_geometry(BlockDriverState *bs, int64_t *nb_sectors_ptr);
33e3963e 648int bdrv_commit(BlockDriverState *bs);
77fef8c1 649void bdrv_set_boot_sector(BlockDriverState *bs, const uint8_t *data, int size);
83f64091
FB
650/* async block I/O */
651typedef struct BlockDriverAIOCB BlockDriverAIOCB;
652typedef void BlockDriverCompletionFunc(void *opaque, int ret);
653
ce1a14dc
PB
654BlockDriverAIOCB *bdrv_aio_read(BlockDriverState *bs, int64_t sector_num,
655 uint8_t *buf, int nb_sectors,
656 BlockDriverCompletionFunc *cb, void *opaque);
657BlockDriverAIOCB *bdrv_aio_write(BlockDriverState *bs, int64_t sector_num,
658 const uint8_t *buf, int nb_sectors,
659 BlockDriverCompletionFunc *cb, void *opaque);
83f64091 660void bdrv_aio_cancel(BlockDriverAIOCB *acb);
83f64091
FB
661
662void qemu_aio_init(void);
663void qemu_aio_poll(void);
6192bc37 664void qemu_aio_flush(void);
83f64091
FB
665void qemu_aio_wait_start(void);
666void qemu_aio_wait(void);
667void qemu_aio_wait_end(void);
668
2bac6019
AZ
669int qemu_key_check(BlockDriverState *bs, const char *name);
670
7a6cba61
PB
671/* Ensure contents are flushed to disk. */
672void bdrv_flush(BlockDriverState *bs);
33e3963e 673
c4b1fcc0
FB
674#define BDRV_TYPE_HD 0
675#define BDRV_TYPE_CDROM 1
676#define BDRV_TYPE_FLOPPY 2
4dbb0f50
TS
677#define BIOS_ATA_TRANSLATION_AUTO 0
678#define BIOS_ATA_TRANSLATION_NONE 1
679#define BIOS_ATA_TRANSLATION_LBA 2
680#define BIOS_ATA_TRANSLATION_LARGE 3
681#define BIOS_ATA_TRANSLATION_RECHS 4
c4b1fcc0 682
5fafdf24 683void bdrv_set_geometry_hint(BlockDriverState *bs,
c4b1fcc0
FB
684 int cyls, int heads, int secs);
685void bdrv_set_type_hint(BlockDriverState *bs, int type);
46d4767d 686void bdrv_set_translation_hint(BlockDriverState *bs, int translation);
5fafdf24 687void bdrv_get_geometry_hint(BlockDriverState *bs,
c4b1fcc0
FB
688 int *pcyls, int *pheads, int *psecs);
689int bdrv_get_type_hint(BlockDriverState *bs);
46d4767d 690int bdrv_get_translation_hint(BlockDriverState *bs);
c4b1fcc0
FB
691int bdrv_is_removable(BlockDriverState *bs);
692int bdrv_is_read_only(BlockDriverState *bs);
693int bdrv_is_inserted(BlockDriverState *bs);
19cb3738 694int bdrv_media_changed(BlockDriverState *bs);
c4b1fcc0
FB
695int bdrv_is_locked(BlockDriverState *bs);
696void bdrv_set_locked(BlockDriverState *bs, int locked);
19cb3738 697void bdrv_eject(BlockDriverState *bs, int eject_flag);
5fafdf24 698void bdrv_set_change_cb(BlockDriverState *bs,
c4b1fcc0 699 void (*change_cb)(void *opaque), void *opaque);
ea2384d3 700void bdrv_get_format(BlockDriverState *bs, char *buf, int buf_size);
c4b1fcc0
FB
701void bdrv_info(void);
702BlockDriverState *bdrv_find(const char *name);
82c643ff 703void bdrv_iterate(void (*it)(void *opaque, const char *name), void *opaque);
ea2384d3
FB
704int bdrv_is_encrypted(BlockDriverState *bs);
705int bdrv_set_key(BlockDriverState *bs, const char *key);
5fafdf24 706void bdrv_iterate_format(void (*it)(void *opaque, const char *name),
ea2384d3
FB
707 void *opaque);
708const char *bdrv_get_device_name(BlockDriverState *bs);
5fafdf24 709int bdrv_write_compressed(BlockDriverState *bs, int64_t sector_num,
faea38e7
FB
710 const uint8_t *buf, int nb_sectors);
711int bdrv_get_info(BlockDriverState *bs, BlockDriverInfo *bdi);
c4b1fcc0 712
5fafdf24 713void bdrv_get_backing_filename(BlockDriverState *bs,
83f64091 714 char *filename, int filename_size);
5fafdf24 715int bdrv_snapshot_create(BlockDriverState *bs,
faea38e7 716 QEMUSnapshotInfo *sn_info);
5fafdf24 717int bdrv_snapshot_goto(BlockDriverState *bs,
faea38e7
FB
718 const char *snapshot_id);
719int bdrv_snapshot_delete(BlockDriverState *bs, const char *snapshot_id);
5fafdf24 720int bdrv_snapshot_list(BlockDriverState *bs,
faea38e7
FB
721 QEMUSnapshotInfo **psn_info);
722char *bdrv_snapshot_dump(char *buf, int buf_size, QEMUSnapshotInfo *sn);
723
724char *get_human_readable_size(char *buf, int buf_size, int64_t size);
83f64091
FB
725int path_is_absolute(const char *path);
726void path_combine(char *dest, int dest_size,
727 const char *base_path,
728 const char *filename);
ea2384d3
FB
729
730#ifndef QEMU_TOOL
54fa5af5 731
5fafdf24 732typedef void QEMUMachineInitFunc(int ram_size, int vga_ram_size,
54fa5af5
FB
733 int boot_device,
734 DisplayState *ds, const char **fd_filename, int snapshot,
735 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 736 const char *initrd_filename, const char *cpu_model);
54fa5af5
FB
737
738typedef struct QEMUMachine {
739 const char *name;
740 const char *desc;
741 QEMUMachineInitFunc *init;
742 struct QEMUMachine *next;
743} QEMUMachine;
744
745int qemu_register_machine(QEMUMachine *m);
746
747typedef void SetIRQFunc(void *opaque, int irq_num, int level);
748
d537cf6c
PB
749#include "hw/irq.h"
750
26aa7d72
FB
751/* ISA bus */
752
753extern target_phys_addr_t isa_mem_base;
754
755typedef void (IOPortWriteFunc)(void *opaque, uint32_t address, uint32_t data);
756typedef uint32_t (IOPortReadFunc)(void *opaque, uint32_t address);
757
5fafdf24 758int register_ioport_read(int start, int length, int size,
26aa7d72 759 IOPortReadFunc *func, void *opaque);
5fafdf24 760int register_ioport_write(int start, int length, int size,
26aa7d72 761 IOPortWriteFunc *func, void *opaque);
69b91039
FB
762void isa_unassign_ioport(int start, int length);
763
aef445bd
PB
764void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size);
765
69b91039
FB
766/* PCI bus */
767
69b91039
FB
768extern target_phys_addr_t pci_mem_base;
769
46e50e9d 770typedef struct PCIBus PCIBus;
69b91039
FB
771typedef struct PCIDevice PCIDevice;
772
5fafdf24 773typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
69b91039 774 uint32_t address, uint32_t data, int len);
5fafdf24 775typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
69b91039 776 uint32_t address, int len);
5fafdf24 777typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
69b91039
FB
778 uint32_t addr, uint32_t size, int type);
779
780#define PCI_ADDRESS_SPACE_MEM 0x00
781#define PCI_ADDRESS_SPACE_IO 0x01
782#define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
783
784typedef struct PCIIORegion {
5768f5ac 785 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
69b91039
FB
786 uint32_t size;
787 uint8_t type;
788 PCIMapIORegionFunc *map_func;
789} PCIIORegion;
790
8a8696a3
FB
791#define PCI_ROM_SLOT 6
792#define PCI_NUM_REGIONS 7
502a5395
PB
793
794#define PCI_DEVICES_MAX 64
795
796#define PCI_VENDOR_ID 0x00 /* 16 bits */
797#define PCI_DEVICE_ID 0x02 /* 16 bits */
798#define PCI_COMMAND 0x04 /* 16 bits */
799#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
800#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
801#define PCI_CLASS_DEVICE 0x0a /* Device class */
802#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
803#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
804#define PCI_MIN_GNT 0x3e /* 8 bits */
805#define PCI_MAX_LAT 0x3f /* 8 bits */
806
69b91039
FB
807struct PCIDevice {
808 /* PCI config space */
809 uint8_t config[256];
810
811 /* the following fields are read only */
46e50e9d 812 PCIBus *bus;
69b91039
FB
813 int devfn;
814 char name[64];
8a8696a3 815 PCIIORegion io_regions[PCI_NUM_REGIONS];
3b46e624 816
69b91039
FB
817 /* do not access the following fields */
818 PCIConfigReadFunc *config_read;
819 PCIConfigWriteFunc *config_write;
502a5395 820 /* ??? This is a PC-specific hack, and should be removed. */
5768f5ac 821 int irq_index;
d2b59317 822
d537cf6c
PB
823 /* IRQ objects for the INTA-INTD pins. */
824 qemu_irq *irq;
825
d2b59317
PB
826 /* Current IRQ levels. Used internally by the generic PCI code. */
827 int irq_state[4];
69b91039
FB
828};
829
46e50e9d
FB
830PCIDevice *pci_register_device(PCIBus *bus, const char *name,
831 int instance_size, int devfn,
5fafdf24 832 PCIConfigReadFunc *config_read,
69b91039
FB
833 PCIConfigWriteFunc *config_write);
834
5fafdf24
TS
835void pci_register_io_region(PCIDevice *pci_dev, int region_num,
836 uint32_t size, int type,
69b91039
FB
837 PCIMapIORegionFunc *map_func);
838
5fafdf24 839uint32_t pci_default_read_config(PCIDevice *d,
5768f5ac 840 uint32_t address, int len);
5fafdf24 841void pci_default_write_config(PCIDevice *d,
5768f5ac 842 uint32_t address, uint32_t val, int len);
89b6b508
FB
843void pci_device_save(PCIDevice *s, QEMUFile *f);
844int pci_device_load(PCIDevice *s, QEMUFile *f);
5768f5ac 845
d537cf6c 846typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
d2b59317
PB
847typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
848PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
d537cf6c 849 qemu_irq *pic, int devfn_min, int nirq);
502a5395 850
abcebc7e 851void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn);
502a5395
PB
852void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
853uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
854int pci_bus_num(PCIBus *s);
80b3ada7 855void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
9995c51f 856
5768f5ac 857void pci_info(void);
80b3ada7
PB
858PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
859 pci_map_irq_fn map_irq, const char *name);
26aa7d72 860
502a5395 861/* prep_pci.c */
d537cf6c 862PCIBus *pci_prep_init(qemu_irq *pic);
77d4bc34 863
502a5395 864/* apb_pci.c */
5b9693dc 865PCIBus *pci_apb_init(target_phys_addr_t special_base, target_phys_addr_t mem_base,
d537cf6c 866 qemu_irq *pic);
502a5395 867
d537cf6c 868PCIBus *pci_vpb_init(qemu_irq *pic, int irq, int realview);
502a5395
PB
869
870/* piix_pci.c */
d537cf6c 871PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
f00fc47c 872void i440fx_set_smm(PCIDevice *d, int val);
8f1c91d8 873int piix3_init(PCIBus *bus, int devfn);
f00fc47c 874void i440fx_init_memory_mappings(PCIDevice *d);
a41b2ff2 875
5856de80
TS
876int piix4_init(PCIBus *bus, int devfn);
877
28b9b5af 878/* openpic.c */
e9df014c 879/* OpenPIC have 5 outputs per CPU connected and one IRQ out single output */
47103572 880enum {
e9df014c
JM
881 OPENPIC_OUTPUT_INT = 0, /* IRQ */
882 OPENPIC_OUTPUT_CINT, /* critical IRQ */
883 OPENPIC_OUTPUT_MCK, /* Machine check event */
884 OPENPIC_OUTPUT_DEBUG, /* Inconditional debug event */
885 OPENPIC_OUTPUT_RESET, /* Core reset event */
886 OPENPIC_OUTPUT_NB,
47103572 887};
e9df014c
JM
888qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
889 qemu_irq **irqs, qemu_irq irq_out);
28b9b5af 890
fde7d5bd 891/* gt64xxx.c */
d537cf6c 892PCIBus *pci_gt64120_init(qemu_irq *pic);
fde7d5bd 893
6a36d84e
FB
894#ifdef HAS_AUDIO
895struct soundhw {
896 const char *name;
897 const char *descr;
898 int enabled;
899 int isa;
900 union {
d537cf6c 901 int (*init_isa) (AudioState *s, qemu_irq *pic);
6a36d84e
FB
902 int (*init_pci) (PCIBus *bus, AudioState *s);
903 } init;
904};
905
906extern struct soundhw soundhw[];
907#endif
908
313aa567
FB
909/* vga.c */
910
eee0b836 911#ifndef TARGET_SPARC
74a14f22 912#define VGA_RAM_SIZE (8192 * 1024)
eee0b836
BS
913#else
914#define VGA_RAM_SIZE (9 * 1024 * 1024)
915#endif
313aa567 916
82c643ff 917struct DisplayState {
313aa567
FB
918 uint8_t *data;
919 int linesize;
920 int depth;
d3079cd2 921 int bgr; /* BGR color order instead of RGB. Only valid for depth == 32 */
82c643ff
FB
922 int width;
923 int height;
24236869 924 void *opaque;
740733bb 925 QEMUTimer *gui_timer;
24236869 926
313aa567
FB
927 void (*dpy_update)(struct DisplayState *s, int x, int y, int w, int h);
928 void (*dpy_resize)(struct DisplayState *s, int w, int h);
929 void (*dpy_refresh)(struct DisplayState *s);
d34cab9f
TS
930 void (*dpy_copy)(struct DisplayState *s, int src_x, int src_y,
931 int dst_x, int dst_y, int w, int h);
932 void (*dpy_fill)(struct DisplayState *s, int x, int y,
933 int w, int h, uint32_t c);
934 void (*mouse_set)(int x, int y, int on);
935 void (*cursor_define)(int width, int height, int bpp, int hot_x, int hot_y,
936 uint8_t *image, uint8_t *mask);
82c643ff 937};
313aa567
FB
938
939static inline void dpy_update(DisplayState *s, int x, int y, int w, int h)
940{
941 s->dpy_update(s, x, y, w, h);
942}
943
944static inline void dpy_resize(DisplayState *s, int w, int h)
945{
946 s->dpy_resize(s, w, h);
947}
948
5fafdf24 949int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
89b6b508 950 unsigned long vga_ram_offset, int vga_ram_size);
5fafdf24 951int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
89b6b508
FB
952 unsigned long vga_ram_offset, int vga_ram_size,
953 unsigned long vga_bios_offset, int vga_bios_size);
2abec30b
TS
954int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
955 unsigned long vga_ram_offset, int vga_ram_size,
956 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
957 int it_shift);
313aa567 958
d6bfa22f 959/* cirrus_vga.c */
5fafdf24 960void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f 961 unsigned long vga_ram_offset, int vga_ram_size);
5fafdf24 962void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f
FB
963 unsigned long vga_ram_offset, int vga_ram_size);
964
d34cab9f
TS
965/* vmware_vga.c */
966void pci_vmsvga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
967 unsigned long vga_ram_offset, int vga_ram_size);
968
313aa567 969/* sdl.c */
43523e93 970void sdl_display_init(DisplayState *ds, int full_screen, int no_frame);
313aa567 971
da4dbf74
FB
972/* cocoa.m */
973void cocoa_display_init(DisplayState *ds, int full_screen);
974
24236869 975/* vnc.c */
71cab5ca
TS
976void vnc_display_init(DisplayState *ds);
977void vnc_display_close(DisplayState *ds);
978int vnc_display_open(DisplayState *ds, const char *display);
70848515 979int vnc_display_password(DisplayState *ds, const char *password);
a9ce8590 980void do_info_vnc(void);
24236869 981
6070dd07
TS
982/* x_keymap.c */
983extern uint8_t _translate_keycode(const int key);
984
5391d806
FB
985/* ide.c */
986#define MAX_DISKS 4
987
faea38e7 988extern BlockDriverState *bs_table[MAX_DISKS + 1];
a1bb27b1 989extern BlockDriverState *sd_bdrv;
3e3d5815 990extern BlockDriverState *mtd_bdrv;
5391d806 991
d537cf6c 992void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
69b91039 993 BlockDriverState *hd0, BlockDriverState *hd1);
54fa5af5
FB
994void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
995 int secondary_ide_enabled);
d537cf6c
PB
996void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
997 qemu_irq *pic);
afcc3cdf
TS
998void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
999 qemu_irq *pic);
5391d806 1000
2e5d83bb
PB
1001/* cdrom.c */
1002int cdrom_read_toc(int nb_sectors, uint8_t *buf, int msf, int start_track);
1003int cdrom_read_toc_raw(int nb_sectors, uint8_t *buf, int msf, int session_num);
1004
9542611a
TS
1005/* ds1225y.c */
1006typedef struct ds1225y_t ds1225y_t;
71db710f 1007ds1225y_t *ds1225y_init(target_phys_addr_t mem_base, const char *filename);
9542611a 1008
1d14ffa9 1009/* es1370.c */
c0fe3827 1010int es1370_init (PCIBus *bus, AudioState *s);
1d14ffa9 1011
fb065187 1012/* sb16.c */
d537cf6c 1013int SB16_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1014
1015/* adlib.c */
d537cf6c 1016int Adlib_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1017
1018/* gus.c */
d537cf6c 1019int GUS_init (AudioState *s, qemu_irq *pic);
27503323
FB
1020
1021/* dma.c */
85571bc7 1022typedef int (*DMA_transfer_handler) (void *opaque, int nchan, int pos, int size);
27503323 1023int DMA_get_channel_mode (int nchan);
85571bc7
FB
1024int DMA_read_memory (int nchan, void *buf, int pos, int size);
1025int DMA_write_memory (int nchan, void *buf, int pos, int size);
27503323
FB
1026void DMA_hold_DREQ (int nchan);
1027void DMA_release_DREQ (int nchan);
16f62432 1028void DMA_schedule(int nchan);
27503323 1029void DMA_run (void);
28b9b5af 1030void DMA_init (int high_page_enable);
27503323 1031void DMA_register_channel (int nchan,
85571bc7
FB
1032 DMA_transfer_handler transfer_handler,
1033 void *opaque);
7138fcfb
FB
1034/* fdc.c */
1035#define MAX_FD 2
1036extern BlockDriverState *fd_table[MAX_FD];
1037
baca51fa
FB
1038typedef struct fdctrl_t fdctrl_t;
1039
5fafdf24 1040fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
5dcb6b91 1041 target_phys_addr_t io_base,
baca51fa
FB
1042 BlockDriverState **fds);
1043int fdctrl_get_drive_type(fdctrl_t *fdctrl, int drive_num);
7138fcfb 1044
663e8e51
TS
1045/* eepro100.c */
1046
1047void pci_i82551_init(PCIBus *bus, NICInfo *nd, int devfn);
1048void pci_i82557b_init(PCIBus *bus, NICInfo *nd, int devfn);
1049void pci_i82559er_init(PCIBus *bus, NICInfo *nd, int devfn);
1050
80cabfad
FB
1051/* ne2000.c */
1052
d537cf6c 1053void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
abcebc7e 1054void pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
80cabfad 1055
a41b2ff2
PB
1056/* rtl8139.c */
1057
abcebc7e 1058void pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
a41b2ff2 1059
e3c2613f
FB
1060/* pcnet.c */
1061
abcebc7e 1062void pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
70c0de96 1063void lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
2d069bab 1064 qemu_irq irq, qemu_irq *reset);
67e999be 1065
6bf5b4e8
TS
1066/* mipsnet.c */
1067void mipsnet_init(int base, qemu_irq irq, NICInfo *nd);
1068
548df2ac
TS
1069/* vmmouse.c */
1070void *vmmouse_init(void *m);
e3c2613f 1071
591a6d62
TS
1072/* vmport.c */
1073#ifdef TARGET_I386
1074void vmport_init(CPUState *env);
1075void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
1076#endif
1077
80cabfad
FB
1078/* pckbd.c */
1079
b92bb99b 1080void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
71db710f
BS
1081void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
1082 target_phys_addr_t base, int it_shift);
80cabfad
FB
1083
1084/* mc146818rtc.c */
1085
8a7ddc38 1086typedef struct RTCState RTCState;
80cabfad 1087
d537cf6c 1088RTCState *rtc_init(int base, qemu_irq irq);
18c6e2ff 1089RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
8a7ddc38
FB
1090void rtc_set_memory(RTCState *s, int addr, int val);
1091void rtc_set_date(RTCState *s, const struct tm *tm);
80cabfad
FB
1092
1093/* serial.c */
1094
c4b1fcc0 1095typedef struct SerialState SerialState;
d537cf6c 1096SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr);
71db710f 1097SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
d537cf6c 1098 qemu_irq irq, CharDriverState *chr,
a4bc3afc
TS
1099 int ioregister);
1100uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
1101void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
1102uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
1103void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
1104uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
1105void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
80cabfad 1106
6508fe59
FB
1107/* parallel.c */
1108
1109typedef struct ParallelState ParallelState;
d537cf6c 1110ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
d60532ca 1111ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
6508fe59 1112
80cabfad
FB
1113/* i8259.c */
1114
3de388f6
FB
1115typedef struct PicState2 PicState2;
1116extern PicState2 *isa_pic;
80cabfad 1117void pic_set_irq(int irq, int level);
54fa5af5 1118void pic_set_irq_new(void *opaque, int irq, int level);
d537cf6c 1119qemu_irq *i8259_init(qemu_irq parent_irq);
d592d303
FB
1120void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
1121 void *alt_irq_opaque);
3de388f6
FB
1122int pic_read_irq(PicState2 *s);
1123void pic_update_irq(PicState2 *s);
1124uint32_t pic_intack_read(PicState2 *s);
c20709aa 1125void pic_info(void);
4a0fb71e 1126void irq_info(void);
80cabfad 1127
c27004ec 1128/* APIC */
d592d303
FB
1129typedef struct IOAPICState IOAPICState;
1130
c27004ec 1131int apic_init(CPUState *env);
0e21e12b 1132int apic_accept_pic_intr(CPUState *env);
c27004ec 1133int apic_get_interrupt(CPUState *env);
d592d303
FB
1134IOAPICState *ioapic_init(void);
1135void ioapic_set_irq(void *opaque, int vector, int level);
c27004ec 1136
80cabfad
FB
1137/* i8254.c */
1138
1139#define PIT_FREQ 1193182
1140
ec844b96
FB
1141typedef struct PITState PITState;
1142
d537cf6c 1143PITState *pit_init(int base, qemu_irq irq);
ec844b96
FB
1144void pit_set_gate(PITState *pit, int channel, int val);
1145int pit_get_gate(PITState *pit, int channel);
fd06c375
FB
1146int pit_get_initial_count(PITState *pit, int channel);
1147int pit_get_mode(PITState *pit, int channel);
ec844b96 1148int pit_get_out(PITState *pit, int channel, int64_t current_time);
80cabfad 1149
31211df1
TS
1150/* jazz_led.c */
1151extern void jazz_led_init(DisplayState *ds, target_phys_addr_t base);
1152
fd06c375
FB
1153/* pcspk.c */
1154void pcspk_init(PITState *);
d537cf6c 1155int pcspk_audio_init(AudioState *, qemu_irq *pic);
fd06c375 1156
0ff596d0
PB
1157#include "hw/i2c.h"
1158
3fffc223
TS
1159#include "hw/smbus.h"
1160
6515b203
FB
1161/* acpi.c */
1162extern int acpi_enabled;
7b717336 1163i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base);
3fffc223 1164void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
6515b203
FB
1165void acpi_bios_init(void);
1166
f1ccf904
TS
1167/* Axis ETRAX. */
1168extern QEMUMachine bareetraxfs_machine;
1169
80cabfad 1170/* pc.c */
54fa5af5 1171extern QEMUMachine pc_machine;
3dbbdc25 1172extern QEMUMachine isapc_machine;
52ca8d6a 1173extern int fd_bootchk;
80cabfad 1174
6a00d601
FB
1175void ioport_set_a20(int enable);
1176int ioport_get_a20(void);
1177
26aa7d72 1178/* ppc.c */
54fa5af5
FB
1179extern QEMUMachine prep_machine;
1180extern QEMUMachine core99_machine;
1181extern QEMUMachine heathrow_machine;
1a6c0886
JM
1182extern QEMUMachine ref405ep_machine;
1183extern QEMUMachine taihu_machine;
54fa5af5 1184
6af0bf9c
FB
1185/* mips_r4k.c */
1186extern QEMUMachine mips_machine;
1187
5856de80
TS
1188/* mips_malta.c */
1189extern QEMUMachine mips_malta_machine;
1190
ad6fe1d2
TS
1191/* mips_pica61.c */
1192extern QEMUMachine mips_pica61_machine;
1193
6bf5b4e8
TS
1194/* mips_mipssim.c */
1195extern QEMUMachine mips_mipssim_machine;
1196
1197/* mips_int.c */
1198extern void cpu_mips_irq_init_cpu(CPUState *env);
1199
e16fe40c
TS
1200/* mips_timer.c */
1201extern void cpu_mips_clock_init(CPUState *);
1202extern void cpu_mips_irqctrl_init (void);
1203
27c7ca7e
FB
1204/* shix.c */
1205extern QEMUMachine shix_machine;
1206
0d78f544
TS
1207/* r2d.c */
1208extern QEMUMachine r2d_machine;
1209
8cc43fef 1210#ifdef TARGET_PPC
47103572 1211/* PowerPC hardware exceptions management helpers */
8ecc7913
JM
1212typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
1213typedef struct clk_setup_t clk_setup_t;
1214struct clk_setup_t {
1215 clk_setup_cb cb;
1216 void *opaque;
1217};
1218static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
1219{
1220 if (clk->cb != NULL)
1221 (*clk->cb)(clk->opaque, freq);
1222}
1223
1224clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq);
2e719ba3
JM
1225/* Embedded PowerPC DCR management */
1226typedef target_ulong (*dcr_read_cb)(void *opaque, int dcrn);
1227typedef void (*dcr_write_cb)(void *opaque, int dcrn, target_ulong val);
1228int ppc_dcr_init (CPUState *env, int (*dcr_read_error)(int dcrn),
1229 int (*dcr_write_error)(int dcrn));
1230int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
1231 dcr_read_cb drc_read, dcr_write_cb dcr_write);
8ecc7913 1232clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq);
4a057712
JM
1233/* Embedded PowerPC reset */
1234void ppc40x_core_reset (CPUState *env);
1235void ppc40x_chip_reset (CPUState *env);
1236void ppc40x_system_reset (CPUState *env);
64201201 1237void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
77d4bc34
FB
1238
1239extern CPUWriteMemoryFunc *PPC_io_write[];
1240extern CPUReadMemoryFunc *PPC_io_read[];
54fa5af5 1241void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
3cbee15b 1242#endif
26aa7d72 1243
e95c8d51 1244/* sun4m.c */
e0353fe2 1245extern QEMUMachine ss5_machine, ss10_machine;
e95c8d51
FB
1246
1247/* iommu.c */
5dcb6b91 1248void *iommu_init(target_phys_addr_t addr);
67e999be 1249void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
a917d384 1250 uint8_t *buf, int len, int is_write);
67e999be
FB
1251static inline void sparc_iommu_memory_read(void *opaque,
1252 target_phys_addr_t addr,
1253 uint8_t *buf, int len)
1254{
1255 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
1256}
e95c8d51 1257
67e999be
FB
1258static inline void sparc_iommu_memory_write(void *opaque,
1259 target_phys_addr_t addr,
1260 uint8_t *buf, int len)
1261{
1262 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
1263}
e95c8d51
FB
1264
1265/* tcx.c */
5dcb6b91
BS
1266void tcx_init(DisplayState *ds, target_phys_addr_t addr, uint8_t *vram_base,
1267 unsigned long vram_offset, int vram_size, int width, int height,
eee0b836 1268 int depth);
e80cfcfc
FB
1269
1270/* slavio_intctl.c */
5dcb6b91 1271void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
d537cf6c 1272 const uint32_t *intbit_to_level,
d7edfd27 1273 qemu_irq **irq, qemu_irq **cpu_irq,
b3a23197 1274 qemu_irq **parent_irq, unsigned int cputimer);
e80cfcfc
FB
1275void slavio_pic_info(void *opaque);
1276void slavio_irq_info(void *opaque);
e95c8d51 1277
5fe141fd
FB
1278/* loader.c */
1279int get_image_size(const char *filename);
1280int load_image(const char *filename, uint8_t *addr);
74287114
TS
1281int load_elf(const char *filename, int64_t virt_to_phys_addend,
1282 uint64_t *pentry, uint64_t *lowaddr, uint64_t *highaddr);
e80cfcfc 1283int load_aout(const char *filename, uint8_t *addr);
1c7b3754 1284int load_uboot(const char *filename, target_ulong *ep, int *is_linux);
e80cfcfc
FB
1285
1286/* slavio_timer.c */
81732d19
BS
1287void slavio_timer_init_all(target_phys_addr_t base, qemu_irq master_irq,
1288 qemu_irq *cpu_irqs);
8d5f07fa 1289
e80cfcfc 1290/* slavio_serial.c */
5dcb6b91
BS
1291SerialState *slavio_serial_init(target_phys_addr_t base, qemu_irq irq,
1292 CharDriverState *chr1, CharDriverState *chr2);
1293void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq);
e95c8d51 1294
3475187d 1295/* slavio_misc.c */
5dcb6b91
BS
1296void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
1297 qemu_irq irq);
3475187d
FB
1298void slavio_set_power_fail(void *opaque, int power_failing);
1299
6f7e9aec 1300/* esp.c */
fa1fb14c 1301void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
5dcb6b91 1302void *esp_init(BlockDriverState **bd, target_phys_addr_t espaddr,
2d069bab 1303 void *dma_opaque, qemu_irq irq, qemu_irq *reset);
67e999be
FB
1304
1305/* sparc32_dma.c */
70c0de96 1306void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
2d069bab 1307 void *iommu, qemu_irq **dev_irq, qemu_irq **reset);
5fafdf24 1308void ledma_memory_read(void *opaque, target_phys_addr_t addr,
9b94dc32 1309 uint8_t *buf, int len, int do_bswap);
5fafdf24 1310void ledma_memory_write(void *opaque, target_phys_addr_t addr,
9b94dc32 1311 uint8_t *buf, int len, int do_bswap);
67e999be
FB
1312void espdma_memory_read(void *opaque, uint8_t *buf, int len);
1313void espdma_memory_write(void *opaque, uint8_t *buf, int len);
6f7e9aec 1314
b8174937
FB
1315/* cs4231.c */
1316void cs_init(target_phys_addr_t base, int irq, void *intctl);
1317
3475187d
FB
1318/* sun4u.c */
1319extern QEMUMachine sun4u_machine;
1320
64201201 1321/* NVRAM helpers */
3cbee15b
JM
1322typedef uint32_t (*nvram_read_t)(void *private, uint32_t addr);
1323typedef void (*nvram_write_t)(void *private, uint32_t addr, uint32_t val);
1324typedef struct nvram_t {
1325 void *opaque;
1326 nvram_read_t read_fn;
1327 nvram_write_t write_fn;
1328} nvram_t;
1329
64201201
FB
1330#include "hw/m48t59.h"
1331
3cbee15b
JM
1332void NVRAM_set_byte (nvram_t *nvram, uint32_t addr, uint8_t value);
1333uint8_t NVRAM_get_byte (nvram_t *nvram, uint32_t addr);
1334void NVRAM_set_word (nvram_t *nvram, uint32_t addr, uint16_t value);
1335uint16_t NVRAM_get_word (nvram_t *nvram, uint32_t addr);
1336void NVRAM_set_lword (nvram_t *nvram, uint32_t addr, uint32_t value);
1337uint32_t NVRAM_get_lword (nvram_t *nvram, uint32_t addr);
1338void NVRAM_set_string (nvram_t *nvram, uint32_t addr,
64201201 1339 const unsigned char *str, uint32_t max);
3cbee15b
JM
1340int NVRAM_get_string (nvram_t *nvram, uint8_t *dst, uint16_t addr, int max);
1341void NVRAM_set_crc (nvram_t *nvram, uint32_t addr,
64201201 1342 uint32_t start, uint32_t count);
3cbee15b 1343int PPC_NVRAM_set_params (nvram_t *nvram, uint16_t NVRAM_size,
64201201
FB
1344 const unsigned char *arch,
1345 uint32_t RAM_size, int boot_device,
1346 uint32_t kernel_image, uint32_t kernel_size,
28b9b5af 1347 const char *cmdline,
64201201 1348 uint32_t initrd_image, uint32_t initrd_size,
28b9b5af
FB
1349 uint32_t NVRAM_image,
1350 int width, int height, int depth);
64201201 1351
63066f4f
FB
1352/* adb.c */
1353
1354#define MAX_ADB_DEVICES 16
1355
e2733d20 1356#define ADB_MAX_OUT_LEN 16
63066f4f 1357
e2733d20 1358typedef struct ADBDevice ADBDevice;
63066f4f 1359
e2733d20
FB
1360/* buf = NULL means polling */
1361typedef int ADBDeviceRequest(ADBDevice *d, uint8_t *buf_out,
1362 const uint8_t *buf, int len);
12c28fed
FB
1363typedef int ADBDeviceReset(ADBDevice *d);
1364
63066f4f
FB
1365struct ADBDevice {
1366 struct ADBBusState *bus;
1367 int devaddr;
1368 int handler;
e2733d20 1369 ADBDeviceRequest *devreq;
12c28fed 1370 ADBDeviceReset *devreset;
63066f4f
FB
1371 void *opaque;
1372};
1373
1374typedef struct ADBBusState {
1375 ADBDevice devices[MAX_ADB_DEVICES];
1376 int nb_devices;
e2733d20 1377 int poll_index;
63066f4f
FB
1378} ADBBusState;
1379
e2733d20
FB
1380int adb_request(ADBBusState *s, uint8_t *buf_out,
1381 const uint8_t *buf, int len);
1382int adb_poll(ADBBusState *s, uint8_t *buf_out);
63066f4f 1383
5fafdf24
TS
1384ADBDevice *adb_register_device(ADBBusState *s, int devaddr,
1385 ADBDeviceRequest *devreq,
1386 ADBDeviceReset *devreset,
63066f4f
FB
1387 void *opaque);
1388void adb_kbd_init(ADBBusState *bus);
1389void adb_mouse_init(ADBBusState *bus);
1390
63066f4f 1391extern ADBBusState adb_bus;
63066f4f 1392
bb36d470
FB
1393#include "hw/usb.h"
1394
a594cfbf
FB
1395/* usb ports of the VM */
1396
0d92ed30
PB
1397void qemu_register_usb_port(USBPort *port, void *opaque, int index,
1398 usb_attachfn attach);
a594cfbf 1399
0d92ed30 1400#define VM_USB_HUB_SIZE 8
a594cfbf
FB
1401
1402void do_usb_add(const char *devname);
1403void do_usb_del(const char *devname);
1404void usb_info(void);
1405
2e5d83bb 1406/* scsi-disk.c */
4d611c9a
PB
1407enum scsi_reason {
1408 SCSI_REASON_DONE, /* Command complete. */
1409 SCSI_REASON_DATA /* Transfer complete, more data required. */
1410};
1411
2e5d83bb 1412typedef struct SCSIDevice SCSIDevice;
a917d384
PB
1413typedef void (*scsi_completionfn)(void *opaque, int reason, uint32_t tag,
1414 uint32_t arg);
2e5d83bb
PB
1415
1416SCSIDevice *scsi_disk_init(BlockDriverState *bdrv,
a917d384 1417 int tcq,
2e5d83bb
PB
1418 scsi_completionfn completion,
1419 void *opaque);
1420void scsi_disk_destroy(SCSIDevice *s);
1421
0fc5c15a 1422int32_t scsi_send_command(SCSIDevice *s, uint32_t tag, uint8_t *buf, int lun);
4d611c9a
PB
1423/* SCSI data transfers are asynchrnonous. However, unlike the block IO
1424 layer the completion routine may be called directly by
1425 scsi_{read,write}_data. */
a917d384
PB
1426void scsi_read_data(SCSIDevice *s, uint32_t tag);
1427int scsi_write_data(SCSIDevice *s, uint32_t tag);
1428void scsi_cancel_io(SCSIDevice *s, uint32_t tag);
1429uint8_t *scsi_get_buf(SCSIDevice *s, uint32_t tag);
2e5d83bb 1430
7d8406be
PB
1431/* lsi53c895a.c */
1432void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
1433void *lsi_scsi_init(PCIBus *bus, int devfn);
1434
b5ff1b31 1435/* integratorcp.c */
3371d272 1436extern QEMUMachine integratorcp_machine;
b5ff1b31 1437
cdbdb648
PB
1438/* versatilepb.c */
1439extern QEMUMachine versatilepb_machine;
16406950 1440extern QEMUMachine versatileab_machine;
cdbdb648 1441
e69954b9
PB
1442/* realview.c */
1443extern QEMUMachine realview_machine;
1444
b00052e4
AZ
1445/* spitz.c */
1446extern QEMUMachine akitapda_machine;
1447extern QEMUMachine spitzpda_machine;
1448extern QEMUMachine borzoipda_machine;
1449extern QEMUMachine terrierpda_machine;
1450
c3d2689d
AZ
1451/* palm.c */
1452extern QEMUMachine palmte_machine;
1453
daa57963
FB
1454/* ps2.c */
1455void *ps2_kbd_init(void (*update_irq)(void *, int), void *update_arg);
1456void *ps2_mouse_init(void (*update_irq)(void *, int), void *update_arg);
1457void ps2_write_mouse(void *, int val);
1458void ps2_write_keyboard(void *, int val);
1459uint32_t ps2_read_data(void *);
1460void ps2_queue(void *, int b);
f94f5d71 1461void ps2_keyboard_set_translation(void *opaque, int mode);
548df2ac 1462void ps2_mouse_fake_event(void *opaque);
daa57963 1463
80337b66 1464/* smc91c111.c */
d537cf6c 1465void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
80337b66 1466
7e1543c2
PB
1467/* pl031.c */
1468void pl031_init(uint32_t base, qemu_irq irq);
1469
bdd5003a 1470/* pl110.c */
d537cf6c 1471void *pl110_init(DisplayState *ds, uint32_t base, qemu_irq irq, int);
bdd5003a 1472
cdbdb648 1473/* pl011.c */
d537cf6c 1474void pl011_init(uint32_t base, qemu_irq irq, CharDriverState *chr);
cdbdb648
PB
1475
1476/* pl050.c */
d537cf6c 1477void pl050_init(uint32_t base, qemu_irq irq, int is_mouse);
cdbdb648
PB
1478
1479/* pl080.c */
d537cf6c 1480void *pl080_init(uint32_t base, qemu_irq irq, int nchannels);
cdbdb648 1481
a1bb27b1
PB
1482/* pl181.c */
1483void pl181_init(uint32_t base, BlockDriverState *bd,
d537cf6c 1484 qemu_irq irq0, qemu_irq irq1);
a1bb27b1 1485
cdbdb648 1486/* pl190.c */
d537cf6c 1487qemu_irq *pl190_init(uint32_t base, qemu_irq irq, qemu_irq fiq);
cdbdb648
PB
1488
1489/* arm-timer.c */
d537cf6c
PB
1490void sp804_init(uint32_t base, qemu_irq irq);
1491void icp_pit_init(uint32_t base, qemu_irq *pic, int irq);
cdbdb648 1492
e69954b9
PB
1493/* arm_sysctl.c */
1494void arm_sysctl_init(uint32_t base, uint32_t sys_id);
1495
1496/* arm_gic.c */
d537cf6c 1497qemu_irq *arm_gic_init(uint32_t base, qemu_irq parent_irq);
e69954b9 1498
16406950
PB
1499/* arm_boot.c */
1500
daf90626 1501void arm_load_kernel(CPUState *env, int ram_size, const char *kernel_filename,
16406950 1502 const char *kernel_cmdline, const char *initrd_filename,
9d551997 1503 int board_id, target_phys_addr_t loader_start);
16406950 1504
27c7ca7e
FB
1505/* sh7750.c */
1506struct SH7750State;
1507
008a8818 1508struct SH7750State *sh7750_init(CPUState * cpu);
27c7ca7e
FB
1509
1510typedef struct {
1511 /* The callback will be triggered if any of the designated lines change */
1512 uint16_t portamask_trigger;
1513 uint16_t portbmask_trigger;
1514 /* Return 0 if no action was taken */
1515 int (*port_change_cb) (uint16_t porta, uint16_t portb,
1516 uint16_t * periph_pdtra,
1517 uint16_t * periph_portdira,
1518 uint16_t * periph_pdtrb,
1519 uint16_t * periph_portdirb);
1520} sh7750_io_device;
1521
1522int sh7750_register_io_device(struct SH7750State *s,
1523 sh7750_io_device * device);
cd1a3f68
TS
1524/* sh_timer.c */
1525#define TMU012_FEAT_TOCR (1 << 0)
1526#define TMU012_FEAT_3CHAN (1 << 1)
1527#define TMU012_FEAT_EXTCLK (1 << 2)
1528void tmu012_init(uint32_t base, int feat, uint32_t freq);
1529
2f062c72
TS
1530/* sh_serial.c */
1531#define SH_SERIAL_FEAT_SCIF (1 << 0)
1532void sh_serial_init (target_phys_addr_t base, int feat,
1533 uint32_t freq, CharDriverState *chr);
1534
27c7ca7e
FB
1535/* tc58128.c */
1536int tc58128_init(struct SH7750State *s, char *zone1, char *zone2);
1537
29133e9a 1538/* NOR flash devices */
86f55663
JM
1539#define MAX_PFLASH 4
1540extern BlockDriverState *pflash_table[MAX_PFLASH];
29133e9a
FB
1541typedef struct pflash_t pflash_t;
1542
71db710f 1543pflash_t *pflash_register (target_phys_addr_t base, ram_addr_t off,
29133e9a 1544 BlockDriverState *bs,
71db710f 1545 uint32_t sector_len, int nb_blocs, int width,
5fafdf24 1546 uint16_t id0, uint16_t id1,
29133e9a
FB
1547 uint16_t id2, uint16_t id3);
1548
3e3d5815
AZ
1549/* nand.c */
1550struct nand_flash_s;
1551struct nand_flash_s *nand_init(int manf_id, int chip_id);
1552void nand_done(struct nand_flash_s *s);
5fafdf24 1553void nand_setpins(struct nand_flash_s *s,
3e3d5815
AZ
1554 int cle, int ale, int ce, int wp, int gnd);
1555void nand_getpins(struct nand_flash_s *s, int *rb);
1556void nand_setio(struct nand_flash_s *s, uint8_t value);
1557uint8_t nand_getio(struct nand_flash_s *s);
1558
1559#define NAND_MFR_TOSHIBA 0x98
1560#define NAND_MFR_SAMSUNG 0xec
1561#define NAND_MFR_FUJITSU 0x04
1562#define NAND_MFR_NATIONAL 0x8f
1563#define NAND_MFR_RENESAS 0x07
1564#define NAND_MFR_STMICRO 0x20
1565#define NAND_MFR_HYNIX 0xad
1566#define NAND_MFR_MICRON 0x2c
1567
9ff6755b
AZ
1568/* ecc.c */
1569struct ecc_state_s {
1570 uint8_t cp; /* Column parity */
1571 uint16_t lp[2]; /* Line parity */
1572 uint16_t count;
1573};
1574
1575uint8_t ecc_digest(struct ecc_state_s *s, uint8_t sample);
1576void ecc_reset(struct ecc_state_s *s);
1577void ecc_put(QEMUFile *f, struct ecc_state_s *s);
1578void ecc_get(QEMUFile *f, struct ecc_state_s *s);
3e3d5815 1579
2a1d1880
AZ
1580/* GPIO */
1581typedef void (*gpio_handler_t)(int line, int level, void *opaque);
1582
fd5a3b33
AZ
1583/* ads7846.c */
1584struct ads7846_state_s;
1585uint32_t ads7846_read(void *opaque);
1586void ads7846_write(void *opaque, uint32_t value);
1587struct ads7846_state_s *ads7846_init(qemu_irq penirq);
1588
c824cacd
AZ
1589/* max111x.c */
1590struct max111x_s;
1591uint32_t max111x_read(void *opaque);
1592void max111x_write(void *opaque, uint32_t value);
1593struct max111x_s *max1110_init(qemu_irq cb);
1594struct max111x_s *max1111_init(qemu_irq cb);
1595void max111x_set_input(struct max111x_s *s, int line, uint8_t value);
1596
201a51fc
AZ
1597/* PCMCIA/Cardbus */
1598
1599struct pcmcia_socket_s {
1600 qemu_irq irq;
1601 int attached;
1602 const char *slot_string;
1603 const char *card_string;
1604};
1605
1606void pcmcia_socket_register(struct pcmcia_socket_s *socket);
1607void pcmcia_socket_unregister(struct pcmcia_socket_s *socket);
1608void pcmcia_info(void);
1609
1610struct pcmcia_card_s {
1611 void *state;
1612 struct pcmcia_socket_s *slot;
1613 int (*attach)(void *state);
1614 int (*detach)(void *state);
1615 const uint8_t *cis;
1616 int cis_len;
1617
1618 /* Only valid if attached */
9e315fa9
AZ
1619 uint8_t (*attr_read)(void *state, uint32_t address);
1620 void (*attr_write)(void *state, uint32_t address, uint8_t value);
1621 uint16_t (*common_read)(void *state, uint32_t address);
1622 void (*common_write)(void *state, uint32_t address, uint16_t value);
1623 uint16_t (*io_read)(void *state, uint32_t address);
1624 void (*io_write)(void *state, uint32_t address, uint16_t value);
201a51fc
AZ
1625};
1626
1627#define CISTPL_DEVICE 0x01 /* 5V Device Information Tuple */
1628#define CISTPL_NO_LINK 0x14 /* No Link Tuple */
1629#define CISTPL_VERS_1 0x15 /* Level 1 Version Tuple */
1630#define CISTPL_JEDEC_C 0x18 /* JEDEC ID Tuple */
1631#define CISTPL_JEDEC_A 0x19 /* JEDEC ID Tuple */
1632#define CISTPL_CONFIG 0x1a /* Configuration Tuple */
1633#define CISTPL_CFTABLE_ENTRY 0x1b /* 16-bit PCCard Configuration */
1634#define CISTPL_DEVICE_OC 0x1c /* Additional Device Information */
1635#define CISTPL_DEVICE_OA 0x1d /* Additional Device Information */
1636#define CISTPL_DEVICE_GEO 0x1e /* Additional Device Information */
1637#define CISTPL_DEVICE_GEO_A 0x1f /* Additional Device Information */
1638#define CISTPL_MANFID 0x20 /* Manufacture ID Tuple */
1639#define CISTPL_FUNCID 0x21 /* Function ID Tuple */
1640#define CISTPL_FUNCE 0x22 /* Function Extension Tuple */
1641#define CISTPL_END 0xff /* Tuple End */
1642#define CISTPL_ENDMARK 0xff
1643
1644/* dscm1xxxx.c */
1645struct pcmcia_card_s *dscm1xxxx_init(BlockDriverState *bdrv);
1646
6963d7af
PB
1647/* ptimer.c */
1648typedef struct ptimer_state ptimer_state;
1649typedef void (*ptimer_cb)(void *opaque);
1650
1651ptimer_state *ptimer_init(QEMUBH *bh);
1652void ptimer_set_period(ptimer_state *s, int64_t period);
1653void ptimer_set_freq(ptimer_state *s, uint32_t freq);
8d05ea8a
BS
1654void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload);
1655uint64_t ptimer_get_count(ptimer_state *s);
1656void ptimer_set_count(ptimer_state *s, uint64_t count);
6963d7af
PB
1657void ptimer_run(ptimer_state *s, int oneshot);
1658void ptimer_stop(ptimer_state *s);
8d05ea8a
BS
1659void qemu_put_ptimer(QEMUFile *f, ptimer_state *s);
1660void qemu_get_ptimer(QEMUFile *f, ptimer_state *s);
6963d7af 1661
c1713132
AZ
1662#include "hw/pxa.h"
1663
c3d2689d
AZ
1664#include "hw/omap.h"
1665
20dcee94
PB
1666/* mcf_uart.c */
1667uint32_t mcf_uart_read(void *opaque, target_phys_addr_t addr);
1668void mcf_uart_write(void *opaque, target_phys_addr_t addr, uint32_t val);
1669void *mcf_uart_init(qemu_irq irq, CharDriverState *chr);
1670void mcf_uart_mm_init(target_phys_addr_t base, qemu_irq irq,
1671 CharDriverState *chr);
1672
1673/* mcf_intc.c */
1674qemu_irq *mcf_intc_init(target_phys_addr_t base, CPUState *env);
1675
7e049b8a
PB
1676/* mcf_fec.c */
1677void mcf_fec_init(NICInfo *nd, target_phys_addr_t base, qemu_irq *irq);
1678
0633879f
PB
1679/* mcf5206.c */
1680qemu_irq *mcf5206_init(uint32_t base, CPUState *env);
1681
1682/* an5206.c */
1683extern QEMUMachine an5206_machine;
1684
20dcee94
PB
1685/* mcf5208.c */
1686extern QEMUMachine mcf5208evb_machine;
1687
4046d913
PB
1688#include "gdbstub.h"
1689
ea2384d3
FB
1690#endif /* defined(QEMU_TOOL) */
1691
c4b1fcc0 1692/* monitor.c */
82c643ff 1693void monitor_init(CharDriverState *hd, int show_banner);
ea2384d3
FB
1694void term_puts(const char *str);
1695void term_vprintf(const char *fmt, va_list ap);
40c3bac3 1696void term_printf(const char *fmt, ...) __attribute__ ((__format__ (__printf__, 1, 2)));
fef30743 1697void term_print_filename(const char *filename);
c4b1fcc0
FB
1698void term_flush(void);
1699void term_print_help(void);
ea2384d3
FB
1700void monitor_readline(const char *prompt, int is_password,
1701 char *buf, int buf_size);
1702
1703/* readline.c */
1704typedef void ReadLineFunc(void *opaque, const char *str);
1705
1706extern int completion_index;
1707void add_completion(const char *str);
1708void readline_handle_byte(int ch);
1709void readline_find_completion(const char *cmdline);
1710const char *readline_get_history(unsigned int index);
1711void readline_start(const char *prompt, int is_password,
1712 ReadLineFunc *readline_func, void *opaque);
c4b1fcc0 1713
5e6ad6f9
FB
1714void kqemu_record_dump(void);
1715
fc01f7e7 1716#endif /* VL_H */
This page took 0.456265 seconds and 4 git commands to generate.