]> Git Repo - qemu.git/blame - vl.h
Add periodic timer implementation.
[qemu.git] / vl.h
CommitLineData
fc01f7e7
FB
1/*
2 * QEMU System Emulator header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24#ifndef VL_H
25#define VL_H
26
67b915a5
FB
27/* we put basic includes here to avoid repeating them in device drivers */
28#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <inttypes.h>
85571bc7 33#include <limits.h>
8a7ddc38 34#include <time.h>
67b915a5
FB
35#include <ctype.h>
36#include <errno.h>
37#include <unistd.h>
38#include <fcntl.h>
7d3505c5 39#include <sys/stat.h>
67b915a5
FB
40
41#ifndef O_LARGEFILE
42#define O_LARGEFILE 0
43#endif
40c3bac3
FB
44#ifndef O_BINARY
45#define O_BINARY 0
46#endif
67b915a5 47
71c2fd5c
TS
48#ifndef ENOMEDIUM
49#define ENOMEDIUM ENODEV
50#endif
2e9671da 51
67b915a5 52#ifdef _WIN32
a18e524a 53#include <windows.h>
ac62f715 54#define fsync _commit
57d1a2b6
FB
55#define lseek _lseeki64
56#define ENOTSUP 4096
beac80cd
FB
57extern int qemu_ftruncate64(int, int64_t);
58#define ftruncate qemu_ftruncate64
59
57d1a2b6
FB
60
61static inline char *realpath(const char *path, char *resolved_path)
62{
63 _fullpath(resolved_path, path, _MAX_PATH);
64 return resolved_path;
65}
ec3757de
FB
66
67#define PRId64 "I64d"
26a76461
FB
68#define PRIx64 "I64x"
69#define PRIu64 "I64u"
70#define PRIo64 "I64o"
67b915a5 71#endif
8a7ddc38 72
ea2384d3
FB
73#ifdef QEMU_TOOL
74
75/* we use QEMU_TOOL in the command line tools which do not depend on
76 the target CPU type */
77#include "config-host.h"
78#include <setjmp.h>
79#include "osdep.h"
80#include "bswap.h"
81
82#else
83
4f209290 84#include "audio/audio.h"
16f62432
FB
85#include "cpu.h"
86
ea2384d3
FB
87#endif /* !defined(QEMU_TOOL) */
88
67b915a5
FB
89#ifndef glue
90#define xglue(x, y) x ## y
91#define glue(x, y) xglue(x, y)
92#define stringify(s) tostring(s)
93#define tostring(s) #s
94#endif
95
24236869
FB
96#ifndef MIN
97#define MIN(a, b) (((a) < (b)) ? (a) : (b))
98#endif
99#ifndef MAX
100#define MAX(a, b) (((a) > (b)) ? (a) : (b))
101#endif
102
18607dcb
FB
103/* cutils.c */
104void pstrcpy(char *buf, int buf_size, const char *str);
105char *pstrcat(char *buf, int buf_size, const char *s);
106int strstart(const char *str, const char *val, const char **ptr);
107int stristart(const char *str, const char *val, const char **ptr);
108
33e3963e 109/* vl.c */
80cabfad 110uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c);
313aa567 111
80cabfad
FB
112void hw_error(const char *fmt, ...);
113
80cabfad
FB
114extern const char *bios_dir;
115
8a7ddc38 116extern int vm_running;
c35734b2 117extern const char *qemu_name;
8a7ddc38 118
0bd48850
FB
119typedef struct vm_change_state_entry VMChangeStateEntry;
120typedef void VMChangeStateHandler(void *opaque, int running);
8a7ddc38
FB
121typedef void VMStopHandler(void *opaque, int reason);
122
0bd48850
FB
123VMChangeStateEntry *qemu_add_vm_change_state_handler(VMChangeStateHandler *cb,
124 void *opaque);
125void qemu_del_vm_change_state_handler(VMChangeStateEntry *e);
126
8a7ddc38
FB
127int qemu_add_vm_stop_handler(VMStopHandler *cb, void *opaque);
128void qemu_del_vm_stop_handler(VMStopHandler *cb, void *opaque);
129
130void vm_start(void);
131void vm_stop(int reason);
132
bb0c6722
FB
133typedef void QEMUResetHandler(void *opaque);
134
135void qemu_register_reset(QEMUResetHandler *func, void *opaque);
136void qemu_system_reset_request(void);
137void qemu_system_shutdown_request(void);
3475187d
FB
138void qemu_system_powerdown_request(void);
139#if !defined(TARGET_SPARC)
140// Please implement a power failure function to signal the OS
141#define qemu_system_powerdown() do{}while(0)
142#else
143void qemu_system_powerdown(void);
144#endif
bb0c6722 145
ea2384d3
FB
146void main_loop_wait(int timeout);
147
0ced6589
FB
148extern int ram_size;
149extern int bios_size;
ee22c2f7 150extern int rtc_utc;
1f04275e 151extern int cirrus_vga_enabled;
d34cab9f 152extern int vmsvga_enabled;
28b9b5af
FB
153extern int graphic_width;
154extern int graphic_height;
155extern int graphic_depth;
3d11d0eb 156extern const char *keyboard_layout;
d993e026 157extern int kqemu_allowed;
a09db21f 158extern int win2k_install_hack;
bb36d470 159extern int usb_enabled;
6a00d601 160extern int smp_cpus;
9467cd46 161extern int cursor_hide;
a171fe39 162extern int graphic_rotate;
667accab 163extern int no_quit;
8e71621f 164extern int semihosting_enabled;
3c07f8e8 165extern int autostart;
47d5d01a 166extern const char *bootp_filename;
0ced6589 167
9ae02555
TS
168#define MAX_OPTION_ROMS 16
169extern const char *option_rom[MAX_OPTION_ROMS];
170extern int nb_option_roms;
171
66508601
BS
172#ifdef TARGET_SPARC
173#define MAX_PROM_ENVS 128
174extern const char *prom_envs[MAX_PROM_ENVS];
175extern unsigned int nb_prom_envs;
176#endif
177
0ced6589 178/* XXX: make it dynamic */
970ac5a3 179#define MAX_BIOS_SIZE (4 * 1024 * 1024)
75956cf0 180#if defined (TARGET_PPC) || defined (TARGET_SPARC64)
d5295253 181#define BIOS_SIZE ((512 + 32) * 1024)
6af0bf9c 182#elif defined(TARGET_MIPS)
567daa49 183#define BIOS_SIZE (4 * 1024 * 1024)
0ced6589 184#endif
aaaa7df6 185
63066f4f
FB
186/* keyboard/mouse support */
187
188#define MOUSE_EVENT_LBUTTON 0x01
189#define MOUSE_EVENT_RBUTTON 0x02
190#define MOUSE_EVENT_MBUTTON 0x04
191
192typedef void QEMUPutKBDEvent(void *opaque, int keycode);
193typedef void QEMUPutMouseEvent(void *opaque, int dx, int dy, int dz, int buttons_state);
194
455204eb
TS
195typedef struct QEMUPutMouseEntry {
196 QEMUPutMouseEvent *qemu_put_mouse_event;
197 void *qemu_put_mouse_event_opaque;
198 int qemu_put_mouse_event_absolute;
199 char *qemu_put_mouse_event_name;
200
201 /* used internally by qemu for handling mice */
202 struct QEMUPutMouseEntry *next;
203} QEMUPutMouseEntry;
204
63066f4f 205void qemu_add_kbd_event_handler(QEMUPutKBDEvent *func, void *opaque);
455204eb
TS
206QEMUPutMouseEntry *qemu_add_mouse_event_handler(QEMUPutMouseEvent *func,
207 void *opaque, int absolute,
208 const char *name);
209void qemu_remove_mouse_event_handler(QEMUPutMouseEntry *entry);
63066f4f
FB
210
211void kbd_put_keycode(int keycode);
212void kbd_mouse_event(int dx, int dy, int dz, int buttons_state);
09b26c5e 213int kbd_mouse_is_absolute(void);
63066f4f 214
455204eb
TS
215void do_info_mice(void);
216void do_mouse_set(int index);
217
82c643ff
FB
218/* keysym is a unicode code except for special keys (see QEMU_KEY_xxx
219 constants) */
220#define QEMU_KEY_ESC1(c) ((c) | 0xe100)
221#define QEMU_KEY_BACKSPACE 0x007f
222#define QEMU_KEY_UP QEMU_KEY_ESC1('A')
223#define QEMU_KEY_DOWN QEMU_KEY_ESC1('B')
224#define QEMU_KEY_RIGHT QEMU_KEY_ESC1('C')
225#define QEMU_KEY_LEFT QEMU_KEY_ESC1('D')
226#define QEMU_KEY_HOME QEMU_KEY_ESC1(1)
227#define QEMU_KEY_END QEMU_KEY_ESC1(4)
228#define QEMU_KEY_PAGEUP QEMU_KEY_ESC1(5)
229#define QEMU_KEY_PAGEDOWN QEMU_KEY_ESC1(6)
230#define QEMU_KEY_DELETE QEMU_KEY_ESC1(3)
231
232#define QEMU_KEY_CTRL_UP 0xe400
233#define QEMU_KEY_CTRL_DOWN 0xe401
234#define QEMU_KEY_CTRL_LEFT 0xe402
235#define QEMU_KEY_CTRL_RIGHT 0xe403
236#define QEMU_KEY_CTRL_HOME 0xe404
237#define QEMU_KEY_CTRL_END 0xe405
238#define QEMU_KEY_CTRL_PAGEUP 0xe406
239#define QEMU_KEY_CTRL_PAGEDOWN 0xe407
240
241void kbd_put_keysym(int keysym);
242
c20709aa
FB
243/* async I/O support */
244
245typedef void IOReadHandler(void *opaque, const uint8_t *buf, int size);
246typedef int IOCanRWHandler(void *opaque);
7c9d8e07 247typedef void IOHandler(void *opaque);
c20709aa 248
7c9d8e07
FB
249int qemu_set_fd_handler2(int fd,
250 IOCanRWHandler *fd_read_poll,
251 IOHandler *fd_read,
252 IOHandler *fd_write,
253 void *opaque);
254int qemu_set_fd_handler(int fd,
255 IOHandler *fd_read,
256 IOHandler *fd_write,
257 void *opaque);
c20709aa 258
f331110f
FB
259/* Polling handling */
260
261/* return TRUE if no sleep should be done afterwards */
262typedef int PollingFunc(void *opaque);
263
264int qemu_add_polling_cb(PollingFunc *func, void *opaque);
265void qemu_del_polling_cb(PollingFunc *func, void *opaque);
266
a18e524a
FB
267#ifdef _WIN32
268/* Wait objects handling */
269typedef void WaitObjectFunc(void *opaque);
270
271int qemu_add_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
272void qemu_del_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
273#endif
274
86e94dea
TS
275typedef struct QEMUBH QEMUBH;
276
82c643ff
FB
277/* character device */
278
279#define CHR_EVENT_BREAK 0 /* serial break char */
ea2384d3 280#define CHR_EVENT_FOCUS 1 /* focus to this terminal (modal input needed) */
86e94dea 281#define CHR_EVENT_RESET 2 /* new connection established */
2122c51a
FB
282
283
284#define CHR_IOCTL_SERIAL_SET_PARAMS 1
285typedef struct {
286 int speed;
287 int parity;
288 int data_bits;
289 int stop_bits;
290} QEMUSerialSetParams;
291
292#define CHR_IOCTL_SERIAL_SET_BREAK 2
293
294#define CHR_IOCTL_PP_READ_DATA 3
295#define CHR_IOCTL_PP_WRITE_DATA 4
296#define CHR_IOCTL_PP_READ_CONTROL 5
297#define CHR_IOCTL_PP_WRITE_CONTROL 6
298#define CHR_IOCTL_PP_READ_STATUS 7
5867c88a
TS
299#define CHR_IOCTL_PP_EPP_READ_ADDR 8
300#define CHR_IOCTL_PP_EPP_READ 9
301#define CHR_IOCTL_PP_EPP_WRITE_ADDR 10
302#define CHR_IOCTL_PP_EPP_WRITE 11
2122c51a 303
82c643ff
FB
304typedef void IOEventHandler(void *opaque, int event);
305
306typedef struct CharDriverState {
307 int (*chr_write)(struct CharDriverState *s, const uint8_t *buf, int len);
e5b0bc44 308 void (*chr_update_read_handler)(struct CharDriverState *s);
2122c51a 309 int (*chr_ioctl)(struct CharDriverState *s, int cmd, void *arg);
82c643ff 310 IOEventHandler *chr_event;
e5b0bc44
PB
311 IOCanRWHandler *chr_can_read;
312 IOReadHandler *chr_read;
313 void *handler_opaque;
eb45f5fe 314 void (*chr_send_event)(struct CharDriverState *chr, int event);
f331110f 315 void (*chr_close)(struct CharDriverState *chr);
82c643ff 316 void *opaque;
20d8a3ed 317 int focus;
86e94dea 318 QEMUBH *bh;
82c643ff
FB
319} CharDriverState;
320
5856de80 321CharDriverState *qemu_chr_open(const char *filename);
82c643ff
FB
322void qemu_chr_printf(CharDriverState *s, const char *fmt, ...);
323int qemu_chr_write(CharDriverState *s, const uint8_t *buf, int len);
ea2384d3 324void qemu_chr_send_event(CharDriverState *s, int event);
e5b0bc44
PB
325void qemu_chr_add_handlers(CharDriverState *s,
326 IOCanRWHandler *fd_can_read,
327 IOReadHandler *fd_read,
328 IOEventHandler *fd_event,
329 void *opaque);
2122c51a 330int qemu_chr_ioctl(CharDriverState *s, int cmd, void *arg);
86e94dea 331void qemu_chr_reset(CharDriverState *s);
e5b0bc44
PB
332int qemu_chr_can_read(CharDriverState *s);
333void qemu_chr_read(CharDriverState *s, uint8_t *buf, int len);
f8d179e3 334
82c643ff
FB
335/* consoles */
336
337typedef struct DisplayState DisplayState;
338typedef struct TextConsole TextConsole;
339
95219897
PB
340typedef void (*vga_hw_update_ptr)(void *);
341typedef void (*vga_hw_invalidate_ptr)(void *);
342typedef void (*vga_hw_screen_dump_ptr)(void *, const char *);
343
344TextConsole *graphic_console_init(DisplayState *ds, vga_hw_update_ptr update,
345 vga_hw_invalidate_ptr invalidate,
346 vga_hw_screen_dump_ptr screen_dump,
347 void *opaque);
348void vga_hw_update(void);
349void vga_hw_invalidate(void);
350void vga_hw_screen_dump(const char *filename);
351
352int is_graphic_console(void);
82c643ff
FB
353CharDriverState *text_console_init(DisplayState *ds);
354void console_select(unsigned int index);
355
8d11df9e
FB
356/* serial ports */
357
358#define MAX_SERIAL_PORTS 4
359
360extern CharDriverState *serial_hds[MAX_SERIAL_PORTS];
361
6508fe59
FB
362/* parallel ports */
363
364#define MAX_PARALLEL_PORTS 3
365
366extern CharDriverState *parallel_hds[MAX_PARALLEL_PORTS];
367
5867c88a
TS
368struct ParallelIOArg {
369 void *buffer;
370 int count;
371};
372
7c9d8e07
FB
373/* VLANs support */
374
375typedef struct VLANClientState VLANClientState;
376
377struct VLANClientState {
378 IOReadHandler *fd_read;
d861b05e
PB
379 /* Packets may still be sent if this returns zero. It's used to
380 rate-limit the slirp code. */
381 IOCanRWHandler *fd_can_read;
7c9d8e07
FB
382 void *opaque;
383 struct VLANClientState *next;
384 struct VLANState *vlan;
385 char info_str[256];
386};
387
388typedef struct VLANState {
389 int id;
390 VLANClientState *first_client;
391 struct VLANState *next;
392} VLANState;
393
394VLANState *qemu_find_vlan(int id);
395VLANClientState *qemu_new_vlan_client(VLANState *vlan,
d861b05e
PB
396 IOReadHandler *fd_read,
397 IOCanRWHandler *fd_can_read,
398 void *opaque);
399int qemu_can_send_packet(VLANClientState *vc);
7c9d8e07 400void qemu_send_packet(VLANClientState *vc, const uint8_t *buf, int size);
d861b05e 401void qemu_handler_true(void *opaque);
7c9d8e07
FB
402
403void do_info_network(void);
404
7fb843f8
FB
405/* TAP win32 */
406int tap_win32_init(VLANState *vlan, const char *ifname);
7fb843f8 407
7c9d8e07 408/* NIC info */
c4b1fcc0
FB
409
410#define MAX_NICS 8
411
7c9d8e07 412typedef struct NICInfo {
c4b1fcc0 413 uint8_t macaddr[6];
a41b2ff2 414 const char *model;
7c9d8e07
FB
415 VLANState *vlan;
416} NICInfo;
c4b1fcc0
FB
417
418extern int nb_nics;
7c9d8e07 419extern NICInfo nd_table[MAX_NICS];
8a7ddc38
FB
420
421/* timers */
422
423typedef struct QEMUClock QEMUClock;
424typedef struct QEMUTimer QEMUTimer;
425typedef void QEMUTimerCB(void *opaque);
426
427/* The real time clock should be used only for stuff which does not
428 change the virtual machine state, as it is run even if the virtual
69b91039 429 machine is stopped. The real time clock has a frequency of 1000
8a7ddc38
FB
430 Hz. */
431extern QEMUClock *rt_clock;
432
e80cfcfc 433/* The virtual clock is only run during the emulation. It is stopped
8a7ddc38
FB
434 when the virtual machine is stopped. Virtual timers use a high
435 precision clock, usually cpu cycles (use ticks_per_sec). */
436extern QEMUClock *vm_clock;
437
438int64_t qemu_get_clock(QEMUClock *clock);
439
440QEMUTimer *qemu_new_timer(QEMUClock *clock, QEMUTimerCB *cb, void *opaque);
441void qemu_free_timer(QEMUTimer *ts);
442void qemu_del_timer(QEMUTimer *ts);
443void qemu_mod_timer(QEMUTimer *ts, int64_t expire_time);
444int qemu_timer_pending(QEMUTimer *ts);
445
446extern int64_t ticks_per_sec;
447extern int pit_min_timer_count;
448
1dce7c3c 449int64_t cpu_get_ticks(void);
8a7ddc38
FB
450void cpu_enable_ticks(void);
451void cpu_disable_ticks(void);
452
453/* VM Load/Save */
454
faea38e7 455typedef struct QEMUFile QEMUFile;
8a7ddc38 456
faea38e7
FB
457QEMUFile *qemu_fopen(const char *filename, const char *mode);
458void qemu_fflush(QEMUFile *f);
459void qemu_fclose(QEMUFile *f);
8a7ddc38
FB
460void qemu_put_buffer(QEMUFile *f, const uint8_t *buf, int size);
461void qemu_put_byte(QEMUFile *f, int v);
462void qemu_put_be16(QEMUFile *f, unsigned int v);
463void qemu_put_be32(QEMUFile *f, unsigned int v);
464void qemu_put_be64(QEMUFile *f, uint64_t v);
465int qemu_get_buffer(QEMUFile *f, uint8_t *buf, int size);
466int qemu_get_byte(QEMUFile *f);
467unsigned int qemu_get_be16(QEMUFile *f);
468unsigned int qemu_get_be32(QEMUFile *f);
469uint64_t qemu_get_be64(QEMUFile *f);
470
471static inline void qemu_put_be64s(QEMUFile *f, const uint64_t *pv)
472{
473 qemu_put_be64(f, *pv);
474}
475
476static inline void qemu_put_be32s(QEMUFile *f, const uint32_t *pv)
477{
478 qemu_put_be32(f, *pv);
479}
480
481static inline void qemu_put_be16s(QEMUFile *f, const uint16_t *pv)
482{
483 qemu_put_be16(f, *pv);
484}
485
486static inline void qemu_put_8s(QEMUFile *f, const uint8_t *pv)
487{
488 qemu_put_byte(f, *pv);
489}
490
491static inline void qemu_get_be64s(QEMUFile *f, uint64_t *pv)
492{
493 *pv = qemu_get_be64(f);
494}
495
496static inline void qemu_get_be32s(QEMUFile *f, uint32_t *pv)
497{
498 *pv = qemu_get_be32(f);
499}
500
501static inline void qemu_get_be16s(QEMUFile *f, uint16_t *pv)
502{
503 *pv = qemu_get_be16(f);
504}
505
506static inline void qemu_get_8s(QEMUFile *f, uint8_t *pv)
507{
508 *pv = qemu_get_byte(f);
509}
510
c27004ec
FB
511#if TARGET_LONG_BITS == 64
512#define qemu_put_betl qemu_put_be64
513#define qemu_get_betl qemu_get_be64
514#define qemu_put_betls qemu_put_be64s
515#define qemu_get_betls qemu_get_be64s
516#else
517#define qemu_put_betl qemu_put_be32
518#define qemu_get_betl qemu_get_be32
519#define qemu_put_betls qemu_put_be32s
520#define qemu_get_betls qemu_get_be32s
521#endif
522
8a7ddc38
FB
523int64_t qemu_ftell(QEMUFile *f);
524int64_t qemu_fseek(QEMUFile *f, int64_t pos, int whence);
525
526typedef void SaveStateHandler(QEMUFile *f, void *opaque);
527typedef int LoadStateHandler(QEMUFile *f, void *opaque, int version_id);
528
8a7ddc38
FB
529int register_savevm(const char *idstr,
530 int instance_id,
531 int version_id,
532 SaveStateHandler *save_state,
533 LoadStateHandler *load_state,
534 void *opaque);
535void qemu_get_timer(QEMUFile *f, QEMUTimer *ts);
536void qemu_put_timer(QEMUFile *f, QEMUTimer *ts);
c4b1fcc0 537
6a00d601
FB
538void cpu_save(QEMUFile *f, void *opaque);
539int cpu_load(QEMUFile *f, void *opaque, int version_id);
540
faea38e7
FB
541void do_savevm(const char *name);
542void do_loadvm(const char *name);
543void do_delvm(const char *name);
544void do_info_snapshots(void);
545
83f64091 546/* bottom halves */
83f64091
FB
547typedef void QEMUBHFunc(void *opaque);
548
549QEMUBH *qemu_bh_new(QEMUBHFunc *cb, void *opaque);
550void qemu_bh_schedule(QEMUBH *bh);
551void qemu_bh_cancel(QEMUBH *bh);
552void qemu_bh_delete(QEMUBH *bh);
6eb5733a 553int qemu_bh_poll(void);
83f64091 554
fc01f7e7
FB
555/* block.c */
556typedef struct BlockDriverState BlockDriverState;
ea2384d3
FB
557typedef struct BlockDriver BlockDriver;
558
559extern BlockDriver bdrv_raw;
19cb3738 560extern BlockDriver bdrv_host_device;
ea2384d3
FB
561extern BlockDriver bdrv_cow;
562extern BlockDriver bdrv_qcow;
563extern BlockDriver bdrv_vmdk;
3c56521b 564extern BlockDriver bdrv_cloop;
585d0ed9 565extern BlockDriver bdrv_dmg;
a8753c34 566extern BlockDriver bdrv_bochs;
6a0f9e82 567extern BlockDriver bdrv_vpc;
de167e41 568extern BlockDriver bdrv_vvfat;
faea38e7
FB
569extern BlockDriver bdrv_qcow2;
570
571typedef struct BlockDriverInfo {
572 /* in bytes, 0 if irrelevant */
573 int cluster_size;
574 /* offset at which the VM state can be saved (0 if not possible) */
575 int64_t vm_state_offset;
576} BlockDriverInfo;
577
578typedef struct QEMUSnapshotInfo {
579 char id_str[128]; /* unique snapshot id */
580 /* the following fields are informative. They are not needed for
581 the consistency of the snapshot */
582 char name[256]; /* user choosen name */
583 uint32_t vm_state_size; /* VM state info size */
584 uint32_t date_sec; /* UTC date of the snapshot */
585 uint32_t date_nsec;
586 uint64_t vm_clock_nsec; /* VM clock relative to boot */
587} QEMUSnapshotInfo;
ea2384d3 588
83f64091
FB
589#define BDRV_O_RDONLY 0x0000
590#define BDRV_O_RDWR 0x0002
591#define BDRV_O_ACCESS 0x0003
592#define BDRV_O_CREAT 0x0004 /* create an empty file */
593#define BDRV_O_SNAPSHOT 0x0008 /* open the file read only and save writes in a snapshot */
594#define BDRV_O_FILE 0x0010 /* open as a raw file (do not try to
595 use a disk image format on top of
596 it (default for
597 bdrv_file_open()) */
598
ea2384d3
FB
599void bdrv_init(void);
600BlockDriver *bdrv_find_format(const char *format_name);
601int bdrv_create(BlockDriver *drv,
602 const char *filename, int64_t size_in_sectors,
603 const char *backing_file, int flags);
c4b1fcc0
FB
604BlockDriverState *bdrv_new(const char *device_name);
605void bdrv_delete(BlockDriverState *bs);
83f64091
FB
606int bdrv_file_open(BlockDriverState **pbs, const char *filename, int flags);
607int bdrv_open(BlockDriverState *bs, const char *filename, int flags);
608int bdrv_open2(BlockDriverState *bs, const char *filename, int flags,
ea2384d3 609 BlockDriver *drv);
fc01f7e7
FB
610void bdrv_close(BlockDriverState *bs);
611int bdrv_read(BlockDriverState *bs, int64_t sector_num,
612 uint8_t *buf, int nb_sectors);
613int bdrv_write(BlockDriverState *bs, int64_t sector_num,
614 const uint8_t *buf, int nb_sectors);
83f64091
FB
615int bdrv_pread(BlockDriverState *bs, int64_t offset,
616 void *buf, int count);
617int bdrv_pwrite(BlockDriverState *bs, int64_t offset,
618 const void *buf, int count);
619int bdrv_truncate(BlockDriverState *bs, int64_t offset);
620int64_t bdrv_getlength(BlockDriverState *bs);
fc01f7e7 621void bdrv_get_geometry(BlockDriverState *bs, int64_t *nb_sectors_ptr);
33e3963e 622int bdrv_commit(BlockDriverState *bs);
77fef8c1 623void bdrv_set_boot_sector(BlockDriverState *bs, const uint8_t *data, int size);
83f64091
FB
624/* async block I/O */
625typedef struct BlockDriverAIOCB BlockDriverAIOCB;
626typedef void BlockDriverCompletionFunc(void *opaque, int ret);
627
ce1a14dc
PB
628BlockDriverAIOCB *bdrv_aio_read(BlockDriverState *bs, int64_t sector_num,
629 uint8_t *buf, int nb_sectors,
630 BlockDriverCompletionFunc *cb, void *opaque);
631BlockDriverAIOCB *bdrv_aio_write(BlockDriverState *bs, int64_t sector_num,
632 const uint8_t *buf, int nb_sectors,
633 BlockDriverCompletionFunc *cb, void *opaque);
83f64091 634void bdrv_aio_cancel(BlockDriverAIOCB *acb);
83f64091
FB
635
636void qemu_aio_init(void);
637void qemu_aio_poll(void);
6192bc37 638void qemu_aio_flush(void);
83f64091
FB
639void qemu_aio_wait_start(void);
640void qemu_aio_wait(void);
641void qemu_aio_wait_end(void);
642
2bac6019
AZ
643int qemu_key_check(BlockDriverState *bs, const char *name);
644
7a6cba61
PB
645/* Ensure contents are flushed to disk. */
646void bdrv_flush(BlockDriverState *bs);
33e3963e 647
c4b1fcc0
FB
648#define BDRV_TYPE_HD 0
649#define BDRV_TYPE_CDROM 1
650#define BDRV_TYPE_FLOPPY 2
4dbb0f50
TS
651#define BIOS_ATA_TRANSLATION_AUTO 0
652#define BIOS_ATA_TRANSLATION_NONE 1
653#define BIOS_ATA_TRANSLATION_LBA 2
654#define BIOS_ATA_TRANSLATION_LARGE 3
655#define BIOS_ATA_TRANSLATION_RECHS 4
c4b1fcc0
FB
656
657void bdrv_set_geometry_hint(BlockDriverState *bs,
658 int cyls, int heads, int secs);
659void bdrv_set_type_hint(BlockDriverState *bs, int type);
46d4767d 660void bdrv_set_translation_hint(BlockDriverState *bs, int translation);
c4b1fcc0
FB
661void bdrv_get_geometry_hint(BlockDriverState *bs,
662 int *pcyls, int *pheads, int *psecs);
663int bdrv_get_type_hint(BlockDriverState *bs);
46d4767d 664int bdrv_get_translation_hint(BlockDriverState *bs);
c4b1fcc0
FB
665int bdrv_is_removable(BlockDriverState *bs);
666int bdrv_is_read_only(BlockDriverState *bs);
667int bdrv_is_inserted(BlockDriverState *bs);
19cb3738 668int bdrv_media_changed(BlockDriverState *bs);
c4b1fcc0
FB
669int bdrv_is_locked(BlockDriverState *bs);
670void bdrv_set_locked(BlockDriverState *bs, int locked);
19cb3738 671void bdrv_eject(BlockDriverState *bs, int eject_flag);
c4b1fcc0
FB
672void bdrv_set_change_cb(BlockDriverState *bs,
673 void (*change_cb)(void *opaque), void *opaque);
ea2384d3 674void bdrv_get_format(BlockDriverState *bs, char *buf, int buf_size);
c4b1fcc0
FB
675void bdrv_info(void);
676BlockDriverState *bdrv_find(const char *name);
82c643ff 677void bdrv_iterate(void (*it)(void *opaque, const char *name), void *opaque);
ea2384d3
FB
678int bdrv_is_encrypted(BlockDriverState *bs);
679int bdrv_set_key(BlockDriverState *bs, const char *key);
680void bdrv_iterate_format(void (*it)(void *opaque, const char *name),
681 void *opaque);
682const char *bdrv_get_device_name(BlockDriverState *bs);
faea38e7
FB
683int bdrv_write_compressed(BlockDriverState *bs, int64_t sector_num,
684 const uint8_t *buf, int nb_sectors);
685int bdrv_get_info(BlockDriverState *bs, BlockDriverInfo *bdi);
c4b1fcc0 686
83f64091
FB
687void bdrv_get_backing_filename(BlockDriverState *bs,
688 char *filename, int filename_size);
faea38e7
FB
689int bdrv_snapshot_create(BlockDriverState *bs,
690 QEMUSnapshotInfo *sn_info);
691int bdrv_snapshot_goto(BlockDriverState *bs,
692 const char *snapshot_id);
693int bdrv_snapshot_delete(BlockDriverState *bs, const char *snapshot_id);
694int bdrv_snapshot_list(BlockDriverState *bs,
695 QEMUSnapshotInfo **psn_info);
696char *bdrv_snapshot_dump(char *buf, int buf_size, QEMUSnapshotInfo *sn);
697
698char *get_human_readable_size(char *buf, int buf_size, int64_t size);
83f64091
FB
699int path_is_absolute(const char *path);
700void path_combine(char *dest, int dest_size,
701 const char *base_path,
702 const char *filename);
ea2384d3
FB
703
704#ifndef QEMU_TOOL
54fa5af5
FB
705
706typedef void QEMUMachineInitFunc(int ram_size, int vga_ram_size,
707 int boot_device,
708 DisplayState *ds, const char **fd_filename, int snapshot,
709 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 710 const char *initrd_filename, const char *cpu_model);
54fa5af5
FB
711
712typedef struct QEMUMachine {
713 const char *name;
714 const char *desc;
715 QEMUMachineInitFunc *init;
716 struct QEMUMachine *next;
717} QEMUMachine;
718
719int qemu_register_machine(QEMUMachine *m);
720
721typedef void SetIRQFunc(void *opaque, int irq_num, int level);
722
94fc95cd
JM
723#if defined(TARGET_PPC)
724void ppc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
725#endif
726
33d68b5f
TS
727#if defined(TARGET_MIPS)
728void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
729#endif
730
d537cf6c
PB
731#include "hw/irq.h"
732
26aa7d72
FB
733/* ISA bus */
734
735extern target_phys_addr_t isa_mem_base;
736
737typedef void (IOPortWriteFunc)(void *opaque, uint32_t address, uint32_t data);
738typedef uint32_t (IOPortReadFunc)(void *opaque, uint32_t address);
739
740int register_ioport_read(int start, int length, int size,
741 IOPortReadFunc *func, void *opaque);
742int register_ioport_write(int start, int length, int size,
743 IOPortWriteFunc *func, void *opaque);
69b91039
FB
744void isa_unassign_ioport(int start, int length);
745
aef445bd
PB
746void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size);
747
69b91039
FB
748/* PCI bus */
749
69b91039
FB
750extern target_phys_addr_t pci_mem_base;
751
46e50e9d 752typedef struct PCIBus PCIBus;
69b91039
FB
753typedef struct PCIDevice PCIDevice;
754
755typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
756 uint32_t address, uint32_t data, int len);
757typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
758 uint32_t address, int len);
759typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
760 uint32_t addr, uint32_t size, int type);
761
762#define PCI_ADDRESS_SPACE_MEM 0x00
763#define PCI_ADDRESS_SPACE_IO 0x01
764#define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
765
766typedef struct PCIIORegion {
5768f5ac 767 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
69b91039
FB
768 uint32_t size;
769 uint8_t type;
770 PCIMapIORegionFunc *map_func;
771} PCIIORegion;
772
8a8696a3
FB
773#define PCI_ROM_SLOT 6
774#define PCI_NUM_REGIONS 7
502a5395
PB
775
776#define PCI_DEVICES_MAX 64
777
778#define PCI_VENDOR_ID 0x00 /* 16 bits */
779#define PCI_DEVICE_ID 0x02 /* 16 bits */
780#define PCI_COMMAND 0x04 /* 16 bits */
781#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
782#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
783#define PCI_CLASS_DEVICE 0x0a /* Device class */
784#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
785#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
786#define PCI_MIN_GNT 0x3e /* 8 bits */
787#define PCI_MAX_LAT 0x3f /* 8 bits */
788
69b91039
FB
789struct PCIDevice {
790 /* PCI config space */
791 uint8_t config[256];
792
793 /* the following fields are read only */
46e50e9d 794 PCIBus *bus;
69b91039
FB
795 int devfn;
796 char name[64];
8a8696a3 797 PCIIORegion io_regions[PCI_NUM_REGIONS];
69b91039
FB
798
799 /* do not access the following fields */
800 PCIConfigReadFunc *config_read;
801 PCIConfigWriteFunc *config_write;
502a5395 802 /* ??? This is a PC-specific hack, and should be removed. */
5768f5ac 803 int irq_index;
d2b59317 804
d537cf6c
PB
805 /* IRQ objects for the INTA-INTD pins. */
806 qemu_irq *irq;
807
d2b59317
PB
808 /* Current IRQ levels. Used internally by the generic PCI code. */
809 int irq_state[4];
69b91039
FB
810};
811
46e50e9d
FB
812PCIDevice *pci_register_device(PCIBus *bus, const char *name,
813 int instance_size, int devfn,
69b91039
FB
814 PCIConfigReadFunc *config_read,
815 PCIConfigWriteFunc *config_write);
816
817void pci_register_io_region(PCIDevice *pci_dev, int region_num,
818 uint32_t size, int type,
819 PCIMapIORegionFunc *map_func);
820
5768f5ac
FB
821uint32_t pci_default_read_config(PCIDevice *d,
822 uint32_t address, int len);
823void pci_default_write_config(PCIDevice *d,
824 uint32_t address, uint32_t val, int len);
89b6b508
FB
825void pci_device_save(PCIDevice *s, QEMUFile *f);
826int pci_device_load(PCIDevice *s, QEMUFile *f);
5768f5ac 827
d537cf6c 828typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
d2b59317
PB
829typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
830PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
d537cf6c 831 qemu_irq *pic, int devfn_min, int nirq);
502a5395 832
abcebc7e 833void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn);
502a5395
PB
834void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
835uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
836int pci_bus_num(PCIBus *s);
80b3ada7 837void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
9995c51f 838
5768f5ac 839void pci_info(void);
80b3ada7
PB
840PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
841 pci_map_irq_fn map_irq, const char *name);
26aa7d72 842
502a5395 843/* prep_pci.c */
d537cf6c 844PCIBus *pci_prep_init(qemu_irq *pic);
77d4bc34 845
502a5395 846/* grackle_pci.c */
d537cf6c 847PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic);
502a5395
PB
848
849/* unin_pci.c */
d537cf6c 850PCIBus *pci_pmac_init(qemu_irq *pic);
502a5395
PB
851
852/* apb_pci.c */
853PCIBus *pci_apb_init(target_ulong special_base, target_ulong mem_base,
d537cf6c 854 qemu_irq *pic);
502a5395 855
d537cf6c 856PCIBus *pci_vpb_init(qemu_irq *pic, int irq, int realview);
502a5395
PB
857
858/* piix_pci.c */
d537cf6c 859PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
f00fc47c 860void i440fx_set_smm(PCIDevice *d, int val);
8f1c91d8 861int piix3_init(PCIBus *bus, int devfn);
f00fc47c 862void i440fx_init_memory_mappings(PCIDevice *d);
a41b2ff2 863
5856de80
TS
864int piix4_init(PCIBus *bus, int devfn);
865
28b9b5af 866/* openpic.c */
e9df014c 867/* OpenPIC have 5 outputs per CPU connected and one IRQ out single output */
47103572 868enum {
e9df014c
JM
869 OPENPIC_OUTPUT_INT = 0, /* IRQ */
870 OPENPIC_OUTPUT_CINT, /* critical IRQ */
871 OPENPIC_OUTPUT_MCK, /* Machine check event */
872 OPENPIC_OUTPUT_DEBUG, /* Inconditional debug event */
873 OPENPIC_OUTPUT_RESET, /* Core reset event */
874 OPENPIC_OUTPUT_NB,
47103572 875};
e9df014c
JM
876qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
877 qemu_irq **irqs, qemu_irq irq_out);
28b9b5af 878
54fa5af5 879/* heathrow_pic.c */
d537cf6c 880qemu_irq *heathrow_pic_init(int *pmem_index);
54fa5af5 881
fde7d5bd 882/* gt64xxx.c */
d537cf6c 883PCIBus *pci_gt64120_init(qemu_irq *pic);
fde7d5bd 884
6a36d84e
FB
885#ifdef HAS_AUDIO
886struct soundhw {
887 const char *name;
888 const char *descr;
889 int enabled;
890 int isa;
891 union {
d537cf6c 892 int (*init_isa) (AudioState *s, qemu_irq *pic);
6a36d84e
FB
893 int (*init_pci) (PCIBus *bus, AudioState *s);
894 } init;
895};
896
897extern struct soundhw soundhw[];
898#endif
899
313aa567
FB
900/* vga.c */
901
eee0b836 902#ifndef TARGET_SPARC
74a14f22 903#define VGA_RAM_SIZE (8192 * 1024)
eee0b836
BS
904#else
905#define VGA_RAM_SIZE (9 * 1024 * 1024)
906#endif
313aa567 907
82c643ff 908struct DisplayState {
313aa567
FB
909 uint8_t *data;
910 int linesize;
911 int depth;
d3079cd2 912 int bgr; /* BGR color order instead of RGB. Only valid for depth == 32 */
82c643ff
FB
913 int width;
914 int height;
24236869
FB
915 void *opaque;
916
313aa567
FB
917 void (*dpy_update)(struct DisplayState *s, int x, int y, int w, int h);
918 void (*dpy_resize)(struct DisplayState *s, int w, int h);
919 void (*dpy_refresh)(struct DisplayState *s);
d34cab9f
TS
920 void (*dpy_copy)(struct DisplayState *s, int src_x, int src_y,
921 int dst_x, int dst_y, int w, int h);
922 void (*dpy_fill)(struct DisplayState *s, int x, int y,
923 int w, int h, uint32_t c);
924 void (*mouse_set)(int x, int y, int on);
925 void (*cursor_define)(int width, int height, int bpp, int hot_x, int hot_y,
926 uint8_t *image, uint8_t *mask);
82c643ff 927};
313aa567
FB
928
929static inline void dpy_update(DisplayState *s, int x, int y, int w, int h)
930{
931 s->dpy_update(s, x, y, w, h);
932}
933
934static inline void dpy_resize(DisplayState *s, int w, int h)
935{
936 s->dpy_resize(s, w, h);
937}
938
89b6b508
FB
939int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
940 unsigned long vga_ram_offset, int vga_ram_size);
941int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
942 unsigned long vga_ram_offset, int vga_ram_size,
943 unsigned long vga_bios_offset, int vga_bios_size);
2abec30b
TS
944int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
945 unsigned long vga_ram_offset, int vga_ram_size,
946 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
947 int it_shift);
313aa567 948
d6bfa22f 949/* cirrus_vga.c */
46e50e9d 950void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f 951 unsigned long vga_ram_offset, int vga_ram_size);
d6bfa22f
FB
952void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
953 unsigned long vga_ram_offset, int vga_ram_size);
954
d34cab9f
TS
955/* vmware_vga.c */
956void pci_vmsvga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
957 unsigned long vga_ram_offset, int vga_ram_size);
958
313aa567 959/* sdl.c */
43523e93 960void sdl_display_init(DisplayState *ds, int full_screen, int no_frame);
313aa567 961
da4dbf74
FB
962/* cocoa.m */
963void cocoa_display_init(DisplayState *ds, int full_screen);
964
24236869 965/* vnc.c */
73fc9742 966void vnc_display_init(DisplayState *ds, const char *display);
a9ce8590 967void do_info_vnc(void);
24236869 968
6070dd07
TS
969/* x_keymap.c */
970extern uint8_t _translate_keycode(const int key);
971
5391d806
FB
972/* ide.c */
973#define MAX_DISKS 4
974
faea38e7 975extern BlockDriverState *bs_table[MAX_DISKS + 1];
a1bb27b1 976extern BlockDriverState *sd_bdrv;
3e3d5815 977extern BlockDriverState *mtd_bdrv;
5391d806 978
d537cf6c 979void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
69b91039 980 BlockDriverState *hd0, BlockDriverState *hd1);
54fa5af5
FB
981void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
982 int secondary_ide_enabled);
d537cf6c
PB
983void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
984 qemu_irq *pic);
985int pmac_ide_init (BlockDriverState **hd_table, qemu_irq irq);
5391d806 986
2e5d83bb
PB
987/* cdrom.c */
988int cdrom_read_toc(int nb_sectors, uint8_t *buf, int msf, int start_track);
989int cdrom_read_toc_raw(int nb_sectors, uint8_t *buf, int msf, int session_num);
990
9542611a
TS
991/* ds1225y.c */
992typedef struct ds1225y_t ds1225y_t;
993ds1225y_t *ds1225y_init(target_ulong mem_base, const char *filename);
994
1d14ffa9 995/* es1370.c */
c0fe3827 996int es1370_init (PCIBus *bus, AudioState *s);
1d14ffa9 997
fb065187 998/* sb16.c */
d537cf6c 999int SB16_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1000
1001/* adlib.c */
d537cf6c 1002int Adlib_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1003
1004/* gus.c */
d537cf6c 1005int GUS_init (AudioState *s, qemu_irq *pic);
27503323
FB
1006
1007/* dma.c */
85571bc7 1008typedef int (*DMA_transfer_handler) (void *opaque, int nchan, int pos, int size);
27503323 1009int DMA_get_channel_mode (int nchan);
85571bc7
FB
1010int DMA_read_memory (int nchan, void *buf, int pos, int size);
1011int DMA_write_memory (int nchan, void *buf, int pos, int size);
27503323
FB
1012void DMA_hold_DREQ (int nchan);
1013void DMA_release_DREQ (int nchan);
16f62432 1014void DMA_schedule(int nchan);
27503323 1015void DMA_run (void);
28b9b5af 1016void DMA_init (int high_page_enable);
27503323 1017void DMA_register_channel (int nchan,
85571bc7
FB
1018 DMA_transfer_handler transfer_handler,
1019 void *opaque);
7138fcfb
FB
1020/* fdc.c */
1021#define MAX_FD 2
1022extern BlockDriverState *fd_table[MAX_FD];
1023
baca51fa
FB
1024typedef struct fdctrl_t fdctrl_t;
1025
d537cf6c 1026fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
5dcb6b91 1027 target_phys_addr_t io_base,
baca51fa
FB
1028 BlockDriverState **fds);
1029int fdctrl_get_drive_type(fdctrl_t *fdctrl, int drive_num);
7138fcfb 1030
663e8e51
TS
1031/* eepro100.c */
1032
1033void pci_i82551_init(PCIBus *bus, NICInfo *nd, int devfn);
1034void pci_i82557b_init(PCIBus *bus, NICInfo *nd, int devfn);
1035void pci_i82559er_init(PCIBus *bus, NICInfo *nd, int devfn);
1036
80cabfad
FB
1037/* ne2000.c */
1038
d537cf6c 1039void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
abcebc7e 1040void pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
80cabfad 1041
a41b2ff2
PB
1042/* rtl8139.c */
1043
abcebc7e 1044void pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
a41b2ff2 1045
e3c2613f
FB
1046/* pcnet.c */
1047
abcebc7e 1048void pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
67e999be 1049void pcnet_h_reset(void *opaque);
5dcb6b91
BS
1050void *lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
1051 qemu_irq irq);
67e999be 1052
548df2ac
TS
1053/* vmmouse.c */
1054void *vmmouse_init(void *m);
e3c2613f 1055
80cabfad
FB
1056/* pckbd.c */
1057
b92bb99b
TS
1058void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
1059void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq, target_ulong base, int it_shift);
80cabfad
FB
1060
1061/* mc146818rtc.c */
1062
8a7ddc38 1063typedef struct RTCState RTCState;
80cabfad 1064
d537cf6c 1065RTCState *rtc_init(int base, qemu_irq irq);
18c6e2ff 1066RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
8a7ddc38
FB
1067void rtc_set_memory(RTCState *s, int addr, int val);
1068void rtc_set_date(RTCState *s, const struct tm *tm);
80cabfad
FB
1069
1070/* serial.c */
1071
c4b1fcc0 1072typedef struct SerialState SerialState;
d537cf6c
PB
1073SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr);
1074SerialState *serial_mm_init (target_ulong base, int it_shift,
1075 qemu_irq irq, CharDriverState *chr,
a4bc3afc
TS
1076 int ioregister);
1077uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
1078void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
1079uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
1080void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
1081uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
1082void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
80cabfad 1083
6508fe59
FB
1084/* parallel.c */
1085
1086typedef struct ParallelState ParallelState;
d537cf6c 1087ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
6508fe59 1088
80cabfad
FB
1089/* i8259.c */
1090
3de388f6
FB
1091typedef struct PicState2 PicState2;
1092extern PicState2 *isa_pic;
80cabfad 1093void pic_set_irq(int irq, int level);
54fa5af5 1094void pic_set_irq_new(void *opaque, int irq, int level);
d537cf6c 1095qemu_irq *i8259_init(qemu_irq parent_irq);
d592d303
FB
1096void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
1097 void *alt_irq_opaque);
3de388f6
FB
1098int pic_read_irq(PicState2 *s);
1099void pic_update_irq(PicState2 *s);
1100uint32_t pic_intack_read(PicState2 *s);
c20709aa 1101void pic_info(void);
4a0fb71e 1102void irq_info(void);
80cabfad 1103
c27004ec 1104/* APIC */
d592d303
FB
1105typedef struct IOAPICState IOAPICState;
1106
c27004ec
FB
1107int apic_init(CPUState *env);
1108int apic_get_interrupt(CPUState *env);
d592d303
FB
1109IOAPICState *ioapic_init(void);
1110void ioapic_set_irq(void *opaque, int vector, int level);
c27004ec 1111
80cabfad
FB
1112/* i8254.c */
1113
1114#define PIT_FREQ 1193182
1115
ec844b96
FB
1116typedef struct PITState PITState;
1117
d537cf6c 1118PITState *pit_init(int base, qemu_irq irq);
ec844b96
FB
1119void pit_set_gate(PITState *pit, int channel, int val);
1120int pit_get_gate(PITState *pit, int channel);
fd06c375
FB
1121int pit_get_initial_count(PITState *pit, int channel);
1122int pit_get_mode(PITState *pit, int channel);
ec844b96 1123int pit_get_out(PITState *pit, int channel, int64_t current_time);
80cabfad 1124
fd06c375
FB
1125/* pcspk.c */
1126void pcspk_init(PITState *);
d537cf6c 1127int pcspk_audio_init(AudioState *, qemu_irq *pic);
fd06c375 1128
0ff596d0
PB
1129#include "hw/i2c.h"
1130
3fffc223
TS
1131#include "hw/smbus.h"
1132
6515b203
FB
1133/* acpi.c */
1134extern int acpi_enabled;
0ff596d0 1135i2c_bus *piix4_pm_init(PCIBus *bus, int devfn);
3fffc223 1136void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
6515b203
FB
1137void acpi_bios_init(void);
1138
80cabfad 1139/* pc.c */
54fa5af5 1140extern QEMUMachine pc_machine;
3dbbdc25 1141extern QEMUMachine isapc_machine;
52ca8d6a 1142extern int fd_bootchk;
80cabfad 1143
6a00d601
FB
1144void ioport_set_a20(int enable);
1145int ioport_get_a20(void);
1146
26aa7d72 1147/* ppc.c */
54fa5af5
FB
1148extern QEMUMachine prep_machine;
1149extern QEMUMachine core99_machine;
1150extern QEMUMachine heathrow_machine;
1a6c0886
JM
1151extern QEMUMachine ref405ep_machine;
1152extern QEMUMachine taihu_machine;
54fa5af5 1153
6af0bf9c
FB
1154/* mips_r4k.c */
1155extern QEMUMachine mips_machine;
1156
5856de80
TS
1157/* mips_malta.c */
1158extern QEMUMachine mips_malta_machine;
1159
ad6fe1d2 1160/* mips_int.c */
d537cf6c 1161extern void cpu_mips_irq_init_cpu(CPUState *env);
4de9b249 1162
ad6fe1d2
TS
1163/* mips_pica61.c */
1164extern QEMUMachine mips_pica61_machine;
1165
e16fe40c
TS
1166/* mips_timer.c */
1167extern void cpu_mips_clock_init(CPUState *);
1168extern void cpu_mips_irqctrl_init (void);
1169
27c7ca7e
FB
1170/* shix.c */
1171extern QEMUMachine shix_machine;
1172
8cc43fef 1173#ifdef TARGET_PPC
47103572 1174/* PowerPC hardware exceptions management helpers */
8ecc7913
JM
1175typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
1176typedef struct clk_setup_t clk_setup_t;
1177struct clk_setup_t {
1178 clk_setup_cb cb;
1179 void *opaque;
1180};
1181static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
1182{
1183 if (clk->cb != NULL)
1184 (*clk->cb)(clk->opaque, freq);
1185}
1186
1187clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq);
2e719ba3
JM
1188/* Embedded PowerPC DCR management */
1189typedef target_ulong (*dcr_read_cb)(void *opaque, int dcrn);
1190typedef void (*dcr_write_cb)(void *opaque, int dcrn, target_ulong val);
1191int ppc_dcr_init (CPUState *env, int (*dcr_read_error)(int dcrn),
1192 int (*dcr_write_error)(int dcrn));
1193int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
1194 dcr_read_cb drc_read, dcr_write_cb dcr_write);
8ecc7913 1195clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq);
4a057712
JM
1196/* Embedded PowerPC reset */
1197void ppc40x_core_reset (CPUState *env);
1198void ppc40x_chip_reset (CPUState *env);
1199void ppc40x_system_reset (CPUState *env);
8cc43fef 1200#endif
64201201 1201void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
77d4bc34
FB
1202
1203extern CPUWriteMemoryFunc *PPC_io_write[];
1204extern CPUReadMemoryFunc *PPC_io_read[];
54fa5af5 1205void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
26aa7d72 1206
e95c8d51 1207/* sun4m.c */
e0353fe2 1208extern QEMUMachine ss5_machine, ss10_machine;
e95c8d51
FB
1209
1210/* iommu.c */
5dcb6b91 1211void *iommu_init(target_phys_addr_t addr);
67e999be 1212void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
a917d384 1213 uint8_t *buf, int len, int is_write);
67e999be
FB
1214static inline void sparc_iommu_memory_read(void *opaque,
1215 target_phys_addr_t addr,
1216 uint8_t *buf, int len)
1217{
1218 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
1219}
e95c8d51 1220
67e999be
FB
1221static inline void sparc_iommu_memory_write(void *opaque,
1222 target_phys_addr_t addr,
1223 uint8_t *buf, int len)
1224{
1225 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
1226}
e95c8d51
FB
1227
1228/* tcx.c */
5dcb6b91
BS
1229void tcx_init(DisplayState *ds, target_phys_addr_t addr, uint8_t *vram_base,
1230 unsigned long vram_offset, int vram_size, int width, int height,
eee0b836 1231 int depth);
e80cfcfc
FB
1232
1233/* slavio_intctl.c */
52cc07d0 1234void pic_set_irq_cpu(void *opaque, int irq, int level, unsigned int cpu);
5dcb6b91 1235void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
d537cf6c
PB
1236 const uint32_t *intbit_to_level,
1237 qemu_irq **irq);
ba3c64fb 1238void slavio_intctl_set_cpu(void *opaque, unsigned int cpu, CPUState *env);
e80cfcfc
FB
1239void slavio_pic_info(void *opaque);
1240void slavio_irq_info(void *opaque);
e95c8d51 1241
5fe141fd
FB
1242/* loader.c */
1243int get_image_size(const char *filename);
1244int load_image(const char *filename, uint8_t *addr);
74287114
TS
1245int load_elf(const char *filename, int64_t virt_to_phys_addend,
1246 uint64_t *pentry, uint64_t *lowaddr, uint64_t *highaddr);
e80cfcfc 1247int load_aout(const char *filename, uint8_t *addr);
1c7b3754 1248int load_uboot(const char *filename, target_ulong *ep, int *is_linux);
e80cfcfc
FB
1249
1250/* slavio_timer.c */
5dcb6b91
BS
1251void slavio_timer_init(target_phys_addr_t addr, int irq, int mode,
1252 unsigned int cpu, void *intctl);
8d5f07fa 1253
e80cfcfc 1254/* slavio_serial.c */
5dcb6b91
BS
1255SerialState *slavio_serial_init(target_phys_addr_t base, qemu_irq irq,
1256 CharDriverState *chr1, CharDriverState *chr2);
1257void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq);
e95c8d51 1258
3475187d 1259/* slavio_misc.c */
5dcb6b91
BS
1260void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
1261 qemu_irq irq);
3475187d
FB
1262void slavio_set_power_fail(void *opaque, int power_failing);
1263
6f7e9aec 1264/* esp.c */
fa1fb14c 1265void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
5dcb6b91
BS
1266void *esp_init(BlockDriverState **bd, target_phys_addr_t espaddr,
1267 void *dma_opaque);
67e999be
FB
1268void esp_reset(void *opaque);
1269
1270/* sparc32_dma.c */
5dcb6b91
BS
1271void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq espirq,
1272 qemu_irq leirq, void *iommu);
67e999be 1273void ledma_set_irq(void *opaque, int isr);
9b94dc32
FB
1274void ledma_memory_read(void *opaque, target_phys_addr_t addr,
1275 uint8_t *buf, int len, int do_bswap);
1276void ledma_memory_write(void *opaque, target_phys_addr_t addr,
1277 uint8_t *buf, int len, int do_bswap);
67e999be
FB
1278void espdma_raise_irq(void *opaque);
1279void espdma_clear_irq(void *opaque);
1280void espdma_memory_read(void *opaque, uint8_t *buf, int len);
1281void espdma_memory_write(void *opaque, uint8_t *buf, int len);
1282void sparc32_dma_set_reset_data(void *opaque, void *esp_opaque,
1283 void *lance_opaque);
6f7e9aec 1284
b8174937
FB
1285/* cs4231.c */
1286void cs_init(target_phys_addr_t base, int irq, void *intctl);
1287
3475187d
FB
1288/* sun4u.c */
1289extern QEMUMachine sun4u_machine;
1290
64201201
FB
1291/* NVRAM helpers */
1292#include "hw/m48t59.h"
1293
1294void NVRAM_set_byte (m48t59_t *nvram, uint32_t addr, uint8_t value);
1295uint8_t NVRAM_get_byte (m48t59_t *nvram, uint32_t addr);
1296void NVRAM_set_word (m48t59_t *nvram, uint32_t addr, uint16_t value);
1297uint16_t NVRAM_get_word (m48t59_t *nvram, uint32_t addr);
1298void NVRAM_set_lword (m48t59_t *nvram, uint32_t addr, uint32_t value);
1299uint32_t NVRAM_get_lword (m48t59_t *nvram, uint32_t addr);
1300void NVRAM_set_string (m48t59_t *nvram, uint32_t addr,
1301 const unsigned char *str, uint32_t max);
1302int NVRAM_get_string (m48t59_t *nvram, uint8_t *dst, uint16_t addr, int max);
1303void NVRAM_set_crc (m48t59_t *nvram, uint32_t addr,
1304 uint32_t start, uint32_t count);
1305int PPC_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
1306 const unsigned char *arch,
1307 uint32_t RAM_size, int boot_device,
1308 uint32_t kernel_image, uint32_t kernel_size,
28b9b5af 1309 const char *cmdline,
64201201 1310 uint32_t initrd_image, uint32_t initrd_size,
28b9b5af
FB
1311 uint32_t NVRAM_image,
1312 int width, int height, int depth);
64201201 1313
63066f4f
FB
1314/* adb.c */
1315
1316#define MAX_ADB_DEVICES 16
1317
e2733d20 1318#define ADB_MAX_OUT_LEN 16
63066f4f 1319
e2733d20 1320typedef struct ADBDevice ADBDevice;
63066f4f 1321
e2733d20
FB
1322/* buf = NULL means polling */
1323typedef int ADBDeviceRequest(ADBDevice *d, uint8_t *buf_out,
1324 const uint8_t *buf, int len);
12c28fed
FB
1325typedef int ADBDeviceReset(ADBDevice *d);
1326
63066f4f
FB
1327struct ADBDevice {
1328 struct ADBBusState *bus;
1329 int devaddr;
1330 int handler;
e2733d20 1331 ADBDeviceRequest *devreq;
12c28fed 1332 ADBDeviceReset *devreset;
63066f4f
FB
1333 void *opaque;
1334};
1335
1336typedef struct ADBBusState {
1337 ADBDevice devices[MAX_ADB_DEVICES];
1338 int nb_devices;
e2733d20 1339 int poll_index;
63066f4f
FB
1340} ADBBusState;
1341
e2733d20
FB
1342int adb_request(ADBBusState *s, uint8_t *buf_out,
1343 const uint8_t *buf, int len);
1344int adb_poll(ADBBusState *s, uint8_t *buf_out);
63066f4f
FB
1345
1346ADBDevice *adb_register_device(ADBBusState *s, int devaddr,
e2733d20 1347 ADBDeviceRequest *devreq,
12c28fed 1348 ADBDeviceReset *devreset,
63066f4f
FB
1349 void *opaque);
1350void adb_kbd_init(ADBBusState *bus);
1351void adb_mouse_init(ADBBusState *bus);
1352
1353/* cuda.c */
1354
1355extern ADBBusState adb_bus;
d537cf6c 1356int cuda_init(qemu_irq irq);
63066f4f 1357
bb36d470
FB
1358#include "hw/usb.h"
1359
a594cfbf
FB
1360/* usb ports of the VM */
1361
0d92ed30
PB
1362void qemu_register_usb_port(USBPort *port, void *opaque, int index,
1363 usb_attachfn attach);
a594cfbf 1364
0d92ed30 1365#define VM_USB_HUB_SIZE 8
a594cfbf
FB
1366
1367void do_usb_add(const char *devname);
1368void do_usb_del(const char *devname);
1369void usb_info(void);
1370
2e5d83bb 1371/* scsi-disk.c */
4d611c9a
PB
1372enum scsi_reason {
1373 SCSI_REASON_DONE, /* Command complete. */
1374 SCSI_REASON_DATA /* Transfer complete, more data required. */
1375};
1376
2e5d83bb 1377typedef struct SCSIDevice SCSIDevice;
a917d384
PB
1378typedef void (*scsi_completionfn)(void *opaque, int reason, uint32_t tag,
1379 uint32_t arg);
2e5d83bb
PB
1380
1381SCSIDevice *scsi_disk_init(BlockDriverState *bdrv,
a917d384 1382 int tcq,
2e5d83bb
PB
1383 scsi_completionfn completion,
1384 void *opaque);
1385void scsi_disk_destroy(SCSIDevice *s);
1386
0fc5c15a 1387int32_t scsi_send_command(SCSIDevice *s, uint32_t tag, uint8_t *buf, int lun);
4d611c9a
PB
1388/* SCSI data transfers are asynchrnonous. However, unlike the block IO
1389 layer the completion routine may be called directly by
1390 scsi_{read,write}_data. */
a917d384
PB
1391void scsi_read_data(SCSIDevice *s, uint32_t tag);
1392int scsi_write_data(SCSIDevice *s, uint32_t tag);
1393void scsi_cancel_io(SCSIDevice *s, uint32_t tag);
1394uint8_t *scsi_get_buf(SCSIDevice *s, uint32_t tag);
2e5d83bb 1395
7d8406be
PB
1396/* lsi53c895a.c */
1397void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
1398void *lsi_scsi_init(PCIBus *bus, int devfn);
1399
b5ff1b31 1400/* integratorcp.c */
3371d272 1401extern QEMUMachine integratorcp_machine;
b5ff1b31 1402
cdbdb648
PB
1403/* versatilepb.c */
1404extern QEMUMachine versatilepb_machine;
16406950 1405extern QEMUMachine versatileab_machine;
cdbdb648 1406
e69954b9
PB
1407/* realview.c */
1408extern QEMUMachine realview_machine;
1409
b00052e4
AZ
1410/* spitz.c */
1411extern QEMUMachine akitapda_machine;
1412extern QEMUMachine spitzpda_machine;
1413extern QEMUMachine borzoipda_machine;
1414extern QEMUMachine terrierpda_machine;
1415
daa57963
FB
1416/* ps2.c */
1417void *ps2_kbd_init(void (*update_irq)(void *, int), void *update_arg);
1418void *ps2_mouse_init(void (*update_irq)(void *, int), void *update_arg);
1419void ps2_write_mouse(void *, int val);
1420void ps2_write_keyboard(void *, int val);
1421uint32_t ps2_read_data(void *);
1422void ps2_queue(void *, int b);
f94f5d71 1423void ps2_keyboard_set_translation(void *opaque, int mode);
548df2ac 1424void ps2_mouse_fake_event(void *opaque);
daa57963 1425
80337b66 1426/* smc91c111.c */
d537cf6c 1427void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
80337b66 1428
bdd5003a 1429/* pl110.c */
d537cf6c 1430void *pl110_init(DisplayState *ds, uint32_t base, qemu_irq irq, int);
bdd5003a 1431
cdbdb648 1432/* pl011.c */
d537cf6c 1433void pl011_init(uint32_t base, qemu_irq irq, CharDriverState *chr);
cdbdb648
PB
1434
1435/* pl050.c */
d537cf6c 1436void pl050_init(uint32_t base, qemu_irq irq, int is_mouse);
cdbdb648
PB
1437
1438/* pl080.c */
d537cf6c 1439void *pl080_init(uint32_t base, qemu_irq irq, int nchannels);
cdbdb648 1440
a1bb27b1
PB
1441/* pl181.c */
1442void pl181_init(uint32_t base, BlockDriverState *bd,
d537cf6c 1443 qemu_irq irq0, qemu_irq irq1);
a1bb27b1 1444
cdbdb648 1445/* pl190.c */
d537cf6c 1446qemu_irq *pl190_init(uint32_t base, qemu_irq irq, qemu_irq fiq);
cdbdb648
PB
1447
1448/* arm-timer.c */
d537cf6c
PB
1449void sp804_init(uint32_t base, qemu_irq irq);
1450void icp_pit_init(uint32_t base, qemu_irq *pic, int irq);
cdbdb648 1451
e69954b9
PB
1452/* arm_sysctl.c */
1453void arm_sysctl_init(uint32_t base, uint32_t sys_id);
1454
1455/* arm_gic.c */
d537cf6c 1456qemu_irq *arm_gic_init(uint32_t base, qemu_irq parent_irq);
e69954b9 1457
16406950
PB
1458/* arm_boot.c */
1459
daf90626 1460void arm_load_kernel(CPUState *env, int ram_size, const char *kernel_filename,
16406950 1461 const char *kernel_cmdline, const char *initrd_filename,
9d551997 1462 int board_id, target_phys_addr_t loader_start);
16406950 1463
27c7ca7e
FB
1464/* sh7750.c */
1465struct SH7750State;
1466
008a8818 1467struct SH7750State *sh7750_init(CPUState * cpu);
27c7ca7e
FB
1468
1469typedef struct {
1470 /* The callback will be triggered if any of the designated lines change */
1471 uint16_t portamask_trigger;
1472 uint16_t portbmask_trigger;
1473 /* Return 0 if no action was taken */
1474 int (*port_change_cb) (uint16_t porta, uint16_t portb,
1475 uint16_t * periph_pdtra,
1476 uint16_t * periph_portdira,
1477 uint16_t * periph_pdtrb,
1478 uint16_t * periph_portdirb);
1479} sh7750_io_device;
1480
1481int sh7750_register_io_device(struct SH7750State *s,
1482 sh7750_io_device * device);
1483/* tc58128.c */
1484int tc58128_init(struct SH7750State *s, char *zone1, char *zone2);
1485
29133e9a 1486/* NOR flash devices */
86f55663
JM
1487#define MAX_PFLASH 4
1488extern BlockDriverState *pflash_table[MAX_PFLASH];
29133e9a
FB
1489typedef struct pflash_t pflash_t;
1490
1491pflash_t *pflash_register (target_ulong base, ram_addr_t off,
1492 BlockDriverState *bs,
1493 target_ulong sector_len, int nb_blocs, int width,
1494 uint16_t id0, uint16_t id1,
1495 uint16_t id2, uint16_t id3);
1496
3e3d5815
AZ
1497/* nand.c */
1498struct nand_flash_s;
1499struct nand_flash_s *nand_init(int manf_id, int chip_id);
1500void nand_done(struct nand_flash_s *s);
1501void nand_setpins(struct nand_flash_s *s,
1502 int cle, int ale, int ce, int wp, int gnd);
1503void nand_getpins(struct nand_flash_s *s, int *rb);
1504void nand_setio(struct nand_flash_s *s, uint8_t value);
1505uint8_t nand_getio(struct nand_flash_s *s);
1506
1507#define NAND_MFR_TOSHIBA 0x98
1508#define NAND_MFR_SAMSUNG 0xec
1509#define NAND_MFR_FUJITSU 0x04
1510#define NAND_MFR_NATIONAL 0x8f
1511#define NAND_MFR_RENESAS 0x07
1512#define NAND_MFR_STMICRO 0x20
1513#define NAND_MFR_HYNIX 0xad
1514#define NAND_MFR_MICRON 0x2c
1515
1516#include "ecc.h"
1517
2a1d1880
AZ
1518/* GPIO */
1519typedef void (*gpio_handler_t)(int line, int level, void *opaque);
1520
fd5a3b33
AZ
1521/* ads7846.c */
1522struct ads7846_state_s;
1523uint32_t ads7846_read(void *opaque);
1524void ads7846_write(void *opaque, uint32_t value);
1525struct ads7846_state_s *ads7846_init(qemu_irq penirq);
1526
c824cacd
AZ
1527/* max111x.c */
1528struct max111x_s;
1529uint32_t max111x_read(void *opaque);
1530void max111x_write(void *opaque, uint32_t value);
1531struct max111x_s *max1110_init(qemu_irq cb);
1532struct max111x_s *max1111_init(qemu_irq cb);
1533void max111x_set_input(struct max111x_s *s, int line, uint8_t value);
1534
201a51fc
AZ
1535/* PCMCIA/Cardbus */
1536
1537struct pcmcia_socket_s {
1538 qemu_irq irq;
1539 int attached;
1540 const char *slot_string;
1541 const char *card_string;
1542};
1543
1544void pcmcia_socket_register(struct pcmcia_socket_s *socket);
1545void pcmcia_socket_unregister(struct pcmcia_socket_s *socket);
1546void pcmcia_info(void);
1547
1548struct pcmcia_card_s {
1549 void *state;
1550 struct pcmcia_socket_s *slot;
1551 int (*attach)(void *state);
1552 int (*detach)(void *state);
1553 const uint8_t *cis;
1554 int cis_len;
1555
1556 /* Only valid if attached */
9e315fa9
AZ
1557 uint8_t (*attr_read)(void *state, uint32_t address);
1558 void (*attr_write)(void *state, uint32_t address, uint8_t value);
1559 uint16_t (*common_read)(void *state, uint32_t address);
1560 void (*common_write)(void *state, uint32_t address, uint16_t value);
1561 uint16_t (*io_read)(void *state, uint32_t address);
1562 void (*io_write)(void *state, uint32_t address, uint16_t value);
201a51fc
AZ
1563};
1564
1565#define CISTPL_DEVICE 0x01 /* 5V Device Information Tuple */
1566#define CISTPL_NO_LINK 0x14 /* No Link Tuple */
1567#define CISTPL_VERS_1 0x15 /* Level 1 Version Tuple */
1568#define CISTPL_JEDEC_C 0x18 /* JEDEC ID Tuple */
1569#define CISTPL_JEDEC_A 0x19 /* JEDEC ID Tuple */
1570#define CISTPL_CONFIG 0x1a /* Configuration Tuple */
1571#define CISTPL_CFTABLE_ENTRY 0x1b /* 16-bit PCCard Configuration */
1572#define CISTPL_DEVICE_OC 0x1c /* Additional Device Information */
1573#define CISTPL_DEVICE_OA 0x1d /* Additional Device Information */
1574#define CISTPL_DEVICE_GEO 0x1e /* Additional Device Information */
1575#define CISTPL_DEVICE_GEO_A 0x1f /* Additional Device Information */
1576#define CISTPL_MANFID 0x20 /* Manufacture ID Tuple */
1577#define CISTPL_FUNCID 0x21 /* Function ID Tuple */
1578#define CISTPL_FUNCE 0x22 /* Function Extension Tuple */
1579#define CISTPL_END 0xff /* Tuple End */
1580#define CISTPL_ENDMARK 0xff
1581
1582/* dscm1xxxx.c */
1583struct pcmcia_card_s *dscm1xxxx_init(BlockDriverState *bdrv);
1584
c1713132
AZ
1585#include "hw/pxa.h"
1586
4046d913
PB
1587#include "gdbstub.h"
1588
ea2384d3
FB
1589#endif /* defined(QEMU_TOOL) */
1590
c4b1fcc0 1591/* monitor.c */
82c643ff 1592void monitor_init(CharDriverState *hd, int show_banner);
ea2384d3
FB
1593void term_puts(const char *str);
1594void term_vprintf(const char *fmt, va_list ap);
40c3bac3 1595void term_printf(const char *fmt, ...) __attribute__ ((__format__ (__printf__, 1, 2)));
fef30743 1596void term_print_filename(const char *filename);
c4b1fcc0
FB
1597void term_flush(void);
1598void term_print_help(void);
ea2384d3
FB
1599void monitor_readline(const char *prompt, int is_password,
1600 char *buf, int buf_size);
1601
1602/* readline.c */
1603typedef void ReadLineFunc(void *opaque, const char *str);
1604
1605extern int completion_index;
1606void add_completion(const char *str);
1607void readline_handle_byte(int ch);
1608void readline_find_completion(const char *cmdline);
1609const char *readline_get_history(unsigned int index);
1610void readline_start(const char *prompt, int is_password,
1611 ReadLineFunc *readline_func, void *opaque);
c4b1fcc0 1612
5e6ad6f9
FB
1613void kqemu_record_dump(void);
1614
fc01f7e7 1615#endif /* VL_H */
This page took 0.391486 seconds and 4 git commands to generate.