]> Git Repo - qemu.git/blame - hw/ppc/spapr.c
ppc/xics: allow ICSState to have an offset 0
[qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
0d75590d 27#include "qemu/osdep.h"
da34e65c 28#include "qapi/error.h"
fa98fbfc 29#include "qapi/visitor.h"
9c17d615 30#include "sysemu/sysemu.h"
e35704ba 31#include "sysemu/numa.h"
83c9f4ca 32#include "hw/hw.h"
03dd024f 33#include "qemu/log.h"
71461b0f 34#include "hw/fw-path-provider.h"
9fdf0c29 35#include "elf.h"
1422e32d 36#include "net/net.h"
ad440b4a 37#include "sysemu/device_tree.h"
9c17d615 38#include "sysemu/cpus.h"
b3946626 39#include "sysemu/hw_accel.h"
e97c3636 40#include "kvm_ppc.h"
c4b63b7c 41#include "migration/misc.h"
84a899de 42#include "migration/global_state.h"
f2a8f0a6 43#include "migration/register.h"
4be21d56 44#include "mmu-hash64.h"
b4db5413 45#include "mmu-book3s-v3.h"
7abd43ba 46#include "cpu-models.h"
3794d548 47#include "qom/cpu.h"
9fdf0c29
DG
48
49#include "hw/boards.h"
0d09e41a 50#include "hw/ppc/ppc.h"
9fdf0c29
DG
51#include "hw/loader.h"
52
7804c353 53#include "hw/ppc/fdt.h"
0d09e41a
PB
54#include "hw/ppc/spapr.h"
55#include "hw/ppc/spapr_vio.h"
56#include "hw/pci-host/spapr.h"
a2cb15b0 57#include "hw/pci/msi.h"
9fdf0c29 58
83c9f4ca 59#include "hw/pci/pci.h"
71461b0f
AK
60#include "hw/scsi/scsi.h"
61#include "hw/virtio/virtio-scsi.h"
c4e13492 62#include "hw/virtio/vhost-scsi-common.h"
f61b4bed 63
022c62cb 64#include "exec/address-spaces.h"
2309832a 65#include "exec/ram_addr.h"
35139a59 66#include "hw/usb.h"
1de7afc9 67#include "qemu/config-file.h"
135a129a 68#include "qemu/error-report.h"
2a6593cb 69#include "trace.h"
34316482 70#include "hw/nmi.h"
6449da45 71#include "hw/intc/intc.h"
890c2b77 72
f348b6d1 73#include "qemu/cutils.h"
94a94e4c 74#include "hw/ppc/spapr_cpu_core.h"
2cc0e2e8 75#include "hw/mem/memory-device.h"
68a27b20 76
9fdf0c29
DG
77#include <libfdt.h>
78
4d8d5467
BH
79/* SLOF memory layout:
80 *
81 * SLOF raw image loaded at 0, copies its romfs right below the flat
82 * device-tree, then position SLOF itself 31M below that
83 *
84 * So we set FW_OVERHEAD to 40MB which should account for all of that
85 * and more
86 *
87 * We load our kernel at 4M, leaving space for SLOF initial image
88 */
38b02bd8 89#define FDT_MAX_SIZE 0x100000
39ac8455 90#define RTAS_MAX_SIZE 0x10000
b7d1f77a 91#define RTAS_MAX_ADDR 0x80000000 /* RTAS must stay below that */
a9f8ad8f
DG
92#define FW_MAX_SIZE 0x400000
93#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
94#define FW_OVERHEAD 0x2800000
95#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 96
4d8d5467 97#define MIN_RMA_SLOF 128UL
9fdf0c29 98
0c103f8e
DG
99#define PHANDLE_XICP 0x00001111
100
5d0fb150
GK
101/* These two functions implement the VCPU id numbering: one to compute them
102 * all and one to identify thread 0 of a VCORE. Any change to the first one
103 * is likely to have an impact on the second one, so let's keep them close.
104 */
105static int spapr_vcpu_id(sPAPRMachineState *spapr, int cpu_index)
106{
1a5008fc 107 assert(spapr->vsmt);
5d0fb150
GK
108 return
109 (cpu_index / smp_threads) * spapr->vsmt + cpu_index % smp_threads;
110}
111static bool spapr_is_thread0_in_vcore(sPAPRMachineState *spapr,
112 PowerPCCPU *cpu)
113{
1a5008fc 114 assert(spapr->vsmt);
5d0fb150
GK
115 return spapr_get_vcpu_id(cpu) % spapr->vsmt == 0;
116}
117
46f7afa3
GK
118static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque)
119{
120 /* Dummy entries correspond to unused ICPState objects in older QEMUs,
121 * and newer QEMUs don't even have them. In both cases, we don't want
122 * to send anything on the wire.
123 */
124 return false;
125}
126
127static const VMStateDescription pre_2_10_vmstate_dummy_icp = {
128 .name = "icp/server",
129 .version_id = 1,
130 .minimum_version_id = 1,
131 .needed = pre_2_10_vmstate_dummy_icp_needed,
132 .fields = (VMStateField[]) {
133 VMSTATE_UNUSED(4), /* uint32_t xirr */
134 VMSTATE_UNUSED(1), /* uint8_t pending_priority */
135 VMSTATE_UNUSED(1), /* uint8_t mfrr */
136 VMSTATE_END_OF_LIST()
137 },
138};
139
140static void pre_2_10_vmstate_register_dummy_icp(int i)
141{
142 vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp,
143 (void *)(uintptr_t) i);
144}
145
146static void pre_2_10_vmstate_unregister_dummy_icp(int i)
147{
148 vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp,
149 (void *)(uintptr_t) i);
150}
151
1a518e76 152int spapr_max_server_number(sPAPRMachineState *spapr)
46f7afa3 153{
1a5008fc 154 assert(spapr->vsmt);
72194664 155 return DIV_ROUND_UP(max_cpus * spapr->vsmt, smp_threads);
46f7afa3
GK
156}
157
833d4668
AK
158static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
159 int smt_threads)
160{
161 int i, ret = 0;
162 uint32_t servers_prop[smt_threads];
163 uint32_t gservers_prop[smt_threads * 2];
14bb4486 164 int index = spapr_get_vcpu_id(cpu);
833d4668 165
d6e166c0
DG
166 if (cpu->compat_pvr) {
167 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr);
6d9412ea
AK
168 if (ret < 0) {
169 return ret;
170 }
171 }
172
833d4668
AK
173 /* Build interrupt servers and gservers properties */
174 for (i = 0; i < smt_threads; i++) {
175 servers_prop[i] = cpu_to_be32(index + i);
176 /* Hack, direct the group queues back to cpu 0 */
177 gservers_prop[i*2] = cpu_to_be32(index + i);
178 gservers_prop[i*2 + 1] = 0;
179 }
180 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
181 servers_prop, sizeof(servers_prop));
182 if (ret < 0) {
183 return ret;
184 }
185 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
186 gservers_prop, sizeof(gservers_prop));
187
188 return ret;
189}
190
99861ecb 191static int spapr_fixup_cpu_numa_dt(void *fdt, int offset, PowerPCCPU *cpu)
0da6f3fe 192{
14bb4486 193 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
194 uint32_t associativity[] = {cpu_to_be32(0x5),
195 cpu_to_be32(0x0),
196 cpu_to_be32(0x0),
197 cpu_to_be32(0x0),
15f8b142 198 cpu_to_be32(cpu->node_id),
0da6f3fe
BR
199 cpu_to_be32(index)};
200
201 /* Advertise NUMA via ibm,associativity */
99861ecb 202 return fdt_setprop(fdt, offset, "ibm,associativity", associativity,
0da6f3fe 203 sizeof(associativity));
0da6f3fe
BR
204}
205
86d5771a 206/* Populate the "ibm,pa-features" property */
ee76a09f
DG
207static void spapr_populate_pa_features(sPAPRMachineState *spapr,
208 PowerPCCPU *cpu,
209 void *fdt, int offset,
7abd43ba 210 bool legacy_guest)
86d5771a
SB
211{
212 uint8_t pa_features_206[] = { 6, 0,
213 0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
214 uint8_t pa_features_207[] = { 24, 0,
215 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
216 0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
217 0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
218 0x80, 0x00, 0x80, 0x00, 0x00, 0x00 };
9fb4541f
SB
219 uint8_t pa_features_300[] = { 66, 0,
220 /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */
221 /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */
222 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */
223 /* 6: DS207 */
224 0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */
225 /* 16: Vector */
86d5771a 226 0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */
9fb4541f 227 /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */
9bf502fe 228 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */
9fb4541f
SB
229 /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */
230 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */
231 /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */
232 0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */
233 /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */
234 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */
235 /* 42: PM, 44: PC RA, 46: SC vec'd */
236 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */
237 /* 48: SIMD, 50: QP BFP, 52: String */
238 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */
239 /* 54: DecFP, 56: DecI, 58: SHA */
240 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */
241 /* 60: NM atomic, 62: RNG */
242 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */
243 };
7abd43ba 244 uint8_t *pa_features = NULL;
86d5771a
SB
245 size_t pa_size;
246
7abd43ba 247 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) {
86d5771a
SB
248 pa_features = pa_features_206;
249 pa_size = sizeof(pa_features_206);
7abd43ba
SJS
250 }
251 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) {
86d5771a
SB
252 pa_features = pa_features_207;
253 pa_size = sizeof(pa_features_207);
7abd43ba
SJS
254 }
255 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) {
86d5771a
SB
256 pa_features = pa_features_300;
257 pa_size = sizeof(pa_features_300);
7abd43ba
SJS
258 }
259 if (!pa_features) {
86d5771a
SB
260 return;
261 }
262
26cd35b8 263 if (ppc_hash64_has(cpu, PPC_HASH64_CI_LARGEPAGE)) {
86d5771a
SB
264 /*
265 * Note: we keep CI large pages off by default because a 64K capable
266 * guest provisioned with large pages might otherwise try to map a qemu
267 * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
268 * even if that qemu runs on a 4k host.
269 * We dd this bit back here if we are confident this is not an issue
270 */
271 pa_features[3] |= 0x20;
272 }
4e5fe368 273 if ((spapr_get_cap(spapr, SPAPR_CAP_HTM) != 0) && pa_size > 24) {
86d5771a
SB
274 pa_features[24] |= 0x80; /* Transactional memory support */
275 }
e957f6a9
SB
276 if (legacy_guest && pa_size > 40) {
277 /* Workaround for broken kernels that attempt (guest) radix
278 * mode when they can't handle it, if they see the radix bit set
279 * in pa-features. So hide it from them. */
280 pa_features[40 + 2] &= ~0x80; /* Radix MMU */
281 }
86d5771a
SB
282
283 _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
284}
285
28e02042 286static int spapr_fixup_cpu_dt(void *fdt, sPAPRMachineState *spapr)
6e806cc3 287{
82677ed2
AK
288 int ret = 0, offset, cpus_offset;
289 CPUState *cs;
6e806cc3 290 char cpu_model[32];
7f763a5d 291 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
6e806cc3 292
82677ed2
AK
293 CPU_FOREACH(cs) {
294 PowerPCCPU *cpu = POWERPC_CPU(cs);
295 DeviceClass *dc = DEVICE_GET_CLASS(cs);
14bb4486 296 int index = spapr_get_vcpu_id(cpu);
abbc1247 297 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
6e806cc3 298
5d0fb150 299 if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
6e806cc3
BR
300 continue;
301 }
302
82677ed2 303 snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
6e806cc3 304
82677ed2
AK
305 cpus_offset = fdt_path_offset(fdt, "/cpus");
306 if (cpus_offset < 0) {
a4f3885c 307 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
82677ed2
AK
308 if (cpus_offset < 0) {
309 return cpus_offset;
310 }
311 }
312 offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
6e806cc3 313 if (offset < 0) {
82677ed2
AK
314 offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
315 if (offset < 0) {
316 return offset;
317 }
6e806cc3
BR
318 }
319
7f763a5d
DG
320 ret = fdt_setprop(fdt, offset, "ibm,pft-size",
321 pft_size_prop, sizeof(pft_size_prop));
6e806cc3
BR
322 if (ret < 0) {
323 return ret;
324 }
833d4668 325
99861ecb
IM
326 if (nb_numa_nodes > 1) {
327 ret = spapr_fixup_cpu_numa_dt(fdt, offset, cpu);
328 if (ret < 0) {
329 return ret;
330 }
0da6f3fe
BR
331 }
332
12dbeb16 333 ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt);
833d4668
AK
334 if (ret < 0) {
335 return ret;
336 }
e957f6a9 337
ee76a09f
DG
338 spapr_populate_pa_features(spapr, cpu, fdt, offset,
339 spapr->cas_legacy_guest_workaround);
6e806cc3
BR
340 }
341 return ret;
342}
343
c86c1aff 344static hwaddr spapr_node0_size(MachineState *machine)
b082d65a
AK
345{
346 if (nb_numa_nodes) {
347 int i;
348 for (i = 0; i < nb_numa_nodes; ++i) {
349 if (numa_info[i].node_mem) {
fb164994
DG
350 return MIN(pow2floor(numa_info[i].node_mem),
351 machine->ram_size);
b082d65a
AK
352 }
353 }
354 }
fb164994 355 return machine->ram_size;
b082d65a
AK
356}
357
a1d59c0f
AK
358static void add_str(GString *s, const gchar *s1)
359{
360 g_string_append_len(s, s1, strlen(s1) + 1);
361}
7f763a5d 362
03d196b7 363static int spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
26a8c353
AK
364 hwaddr size)
365{
366 uint32_t associativity[] = {
367 cpu_to_be32(0x4), /* length */
368 cpu_to_be32(0x0), cpu_to_be32(0x0),
c3b4f589 369 cpu_to_be32(0x0), cpu_to_be32(nodeid)
26a8c353
AK
370 };
371 char mem_name[32];
372 uint64_t mem_reg_property[2];
373 int off;
374
375 mem_reg_property[0] = cpu_to_be64(start);
376 mem_reg_property[1] = cpu_to_be64(size);
377
378 sprintf(mem_name, "memory@" TARGET_FMT_lx, start);
379 off = fdt_add_subnode(fdt, 0, mem_name);
380 _FDT(off);
381 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
382 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
383 sizeof(mem_reg_property))));
384 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
385 sizeof(associativity))));
03d196b7 386 return off;
26a8c353
AK
387}
388
28e02042 389static int spapr_populate_memory(sPAPRMachineState *spapr, void *fdt)
7f763a5d 390{
fb164994 391 MachineState *machine = MACHINE(spapr);
7db8a127
AK
392 hwaddr mem_start, node_size;
393 int i, nb_nodes = nb_numa_nodes;
394 NodeInfo *nodes = numa_info;
395 NodeInfo ramnode;
396
397 /* No NUMA nodes, assume there is just one node with whole RAM */
398 if (!nb_numa_nodes) {
399 nb_nodes = 1;
fb164994 400 ramnode.node_mem = machine->ram_size;
7db8a127 401 nodes = &ramnode;
5fe269b1 402 }
7f763a5d 403
7db8a127
AK
404 for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
405 if (!nodes[i].node_mem) {
406 continue;
407 }
fb164994 408 if (mem_start >= machine->ram_size) {
5fe269b1
PM
409 node_size = 0;
410 } else {
7db8a127 411 node_size = nodes[i].node_mem;
fb164994
DG
412 if (node_size > machine->ram_size - mem_start) {
413 node_size = machine->ram_size - mem_start;
5fe269b1
PM
414 }
415 }
7db8a127 416 if (!mem_start) {
b472b1a7
DHB
417 /* spapr_machine_init() checks for rma_size <= node0_size
418 * already */
e8f986fc 419 spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
7db8a127
AK
420 mem_start += spapr->rma_size;
421 node_size -= spapr->rma_size;
422 }
6010818c
AK
423 for ( ; node_size; ) {
424 hwaddr sizetmp = pow2floor(node_size);
425
426 /* mem_start != 0 here */
427 if (ctzl(mem_start) < ctzl(sizetmp)) {
428 sizetmp = 1ULL << ctzl(mem_start);
429 }
430
431 spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
432 node_size -= sizetmp;
433 mem_start += sizetmp;
434 }
7f763a5d
DG
435 }
436
437 return 0;
438}
439
0da6f3fe
BR
440static void spapr_populate_cpu_dt(CPUState *cs, void *fdt, int offset,
441 sPAPRMachineState *spapr)
442{
443 PowerPCCPU *cpu = POWERPC_CPU(cs);
444 CPUPPCState *env = &cpu->env;
445 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
14bb4486 446 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
447 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
448 0xffffffff, 0xffffffff};
afd10a0f
BR
449 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq()
450 : SPAPR_TIMEBASE_FREQ;
0da6f3fe
BR
451 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
452 uint32_t page_sizes_prop[64];
453 size_t page_sizes_prop_size;
22419c2a 454 uint32_t vcpus_per_socket = smp_threads * smp_cores;
0da6f3fe 455 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
abbc1247 456 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
af81cf32 457 sPAPRDRConnector *drc;
af81cf32 458 int drc_index;
c64abd1f
SB
459 uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ];
460 int i;
af81cf32 461
fbf55397 462 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index);
af81cf32 463 if (drc) {
0b55aa91 464 drc_index = spapr_drc_index(drc);
af81cf32
BR
465 _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index)));
466 }
0da6f3fe
BR
467
468 _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
469 _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
470
471 _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
472 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
473 env->dcache_line_size)));
474 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
475 env->dcache_line_size)));
476 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
477 env->icache_line_size)));
478 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
479 env->icache_line_size)));
480
481 if (pcc->l1_dcache_size) {
482 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
483 pcc->l1_dcache_size)));
484 } else {
3dc6f869 485 warn_report("Unknown L1 dcache size for cpu");
0da6f3fe
BR
486 }
487 if (pcc->l1_icache_size) {
488 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
489 pcc->l1_icache_size)));
490 } else {
3dc6f869 491 warn_report("Unknown L1 icache size for cpu");
0da6f3fe
BR
492 }
493
494 _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
495 _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
67d7d66f
DG
496 _FDT((fdt_setprop_cell(fdt, offset, "slb-size", cpu->hash64_opts->slb_size)));
497 _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", cpu->hash64_opts->slb_size)));
0da6f3fe
BR
498 _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
499 _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
500
501 if (env->spr_cb[SPR_PURR].oea_read) {
502 _FDT((fdt_setprop(fdt, offset, "ibm,purr", NULL, 0)));
503 }
504
58969eee 505 if (ppc_hash64_has(cpu, PPC_HASH64_1TSEG)) {
0da6f3fe
BR
506 _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
507 segs, sizeof(segs))));
508 }
509
29386642 510 /* Advertise VSX (vector extensions) if available
0da6f3fe 511 * 1 == VMX / Altivec available
29386642
DG
512 * 2 == VSX available
513 *
514 * Only CPUs for which we create core types in spapr_cpu_core.c
515 * are possible, and all of those have VMX */
4e5fe368 516 if (spapr_get_cap(spapr, SPAPR_CAP_VSX) != 0) {
29386642
DG
517 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 2)));
518 } else {
519 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 1)));
0da6f3fe
BR
520 }
521
522 /* Advertise DFP (Decimal Floating Point) if available
523 * 0 / no property == no DFP
524 * 1 == DFP available */
4e5fe368 525 if (spapr_get_cap(spapr, SPAPR_CAP_DFP) != 0) {
0da6f3fe
BR
526 _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
527 }
528
644a2c99
DG
529 page_sizes_prop_size = ppc_create_page_sizes_prop(cpu, page_sizes_prop,
530 sizeof(page_sizes_prop));
0da6f3fe
BR
531 if (page_sizes_prop_size) {
532 _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
533 page_sizes_prop, page_sizes_prop_size)));
534 }
535
ee76a09f 536 spapr_populate_pa_features(spapr, cpu, fdt, offset, false);
90da0d5a 537
0da6f3fe 538 _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
22419c2a 539 cs->cpu_index / vcpus_per_socket)));
0da6f3fe
BR
540
541 _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
542 pft_size_prop, sizeof(pft_size_prop))));
543
99861ecb
IM
544 if (nb_numa_nodes > 1) {
545 _FDT(spapr_fixup_cpu_numa_dt(fdt, offset, cpu));
546 }
0da6f3fe 547
12dbeb16 548 _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt));
c64abd1f
SB
549
550 if (pcc->radix_page_info) {
551 for (i = 0; i < pcc->radix_page_info->count; i++) {
552 radix_AP_encodings[i] =
553 cpu_to_be32(pcc->radix_page_info->entries[i]);
554 }
555 _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings",
556 radix_AP_encodings,
557 pcc->radix_page_info->count *
558 sizeof(radix_AP_encodings[0]))));
559 }
0da6f3fe
BR
560}
561
562static void spapr_populate_cpus_dt_node(void *fdt, sPAPRMachineState *spapr)
563{
04d595b3 564 CPUState **rev;
0da6f3fe 565 CPUState *cs;
04d595b3 566 int n_cpus;
0da6f3fe
BR
567 int cpus_offset;
568 char *nodename;
04d595b3 569 int i;
0da6f3fe
BR
570
571 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
572 _FDT(cpus_offset);
573 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
574 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
575
576 /*
577 * We walk the CPUs in reverse order to ensure that CPU DT nodes
578 * created by fdt_add_subnode() end up in the right order in FDT
579 * for the guest kernel the enumerate the CPUs correctly.
04d595b3
EC
580 *
581 * The CPU list cannot be traversed in reverse order, so we need
582 * to do extra work.
0da6f3fe 583 */
04d595b3
EC
584 n_cpus = 0;
585 rev = NULL;
586 CPU_FOREACH(cs) {
587 rev = g_renew(CPUState *, rev, n_cpus + 1);
588 rev[n_cpus++] = cs;
589 }
590
591 for (i = n_cpus - 1; i >= 0; i--) {
592 CPUState *cs = rev[i];
0da6f3fe 593 PowerPCCPU *cpu = POWERPC_CPU(cs);
14bb4486 594 int index = spapr_get_vcpu_id(cpu);
0da6f3fe
BR
595 DeviceClass *dc = DEVICE_GET_CLASS(cs);
596 int offset;
597
5d0fb150 598 if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
0da6f3fe
BR
599 continue;
600 }
601
602 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
603 offset = fdt_add_subnode(fdt, cpus_offset, nodename);
604 g_free(nodename);
605 _FDT(offset);
606 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
607 }
608
eceba347 609 g_free(rev);
0da6f3fe
BR
610}
611
0e947a89
TH
612static int spapr_rng_populate_dt(void *fdt)
613{
614 int node;
615 int ret;
616
617 node = qemu_fdt_add_subnode(fdt, "/ibm,platform-facilities");
618 if (node <= 0) {
619 return -1;
620 }
621 ret = fdt_setprop_string(fdt, node, "device_type",
622 "ibm,platform-facilities");
623 ret |= fdt_setprop_cell(fdt, node, "#address-cells", 0x1);
624 ret |= fdt_setprop_cell(fdt, node, "#size-cells", 0x0);
625
626 node = fdt_add_subnode(fdt, node, "ibm,random-v1");
627 if (node <= 0) {
628 return -1;
629 }
630 ret |= fdt_setprop_string(fdt, node, "compatible", "ibm,random");
631
632 return ret ? -1 : 0;
633}
634
f47bd1c8
IM
635static uint32_t spapr_pc_dimm_node(MemoryDeviceInfoList *list, ram_addr_t addr)
636{
637 MemoryDeviceInfoList *info;
638
639 for (info = list; info; info = info->next) {
640 MemoryDeviceInfo *value = info->value;
641
642 if (value && value->type == MEMORY_DEVICE_INFO_KIND_DIMM) {
643 PCDIMMDeviceInfo *pcdimm_info = value->u.dimm.data;
644
ccc2cef8 645 if (addr >= pcdimm_info->addr &&
f47bd1c8
IM
646 addr < (pcdimm_info->addr + pcdimm_info->size)) {
647 return pcdimm_info->node;
648 }
649 }
650 }
651
652 return -1;
653}
654
a324d6f1
BR
655struct sPAPRDrconfCellV2 {
656 uint32_t seq_lmbs;
657 uint64_t base_addr;
658 uint32_t drc_index;
659 uint32_t aa_index;
660 uint32_t flags;
661} QEMU_PACKED;
662
663typedef struct DrconfCellQueue {
664 struct sPAPRDrconfCellV2 cell;
665 QSIMPLEQ_ENTRY(DrconfCellQueue) entry;
666} DrconfCellQueue;
667
668static DrconfCellQueue *
669spapr_get_drconf_cell(uint32_t seq_lmbs, uint64_t base_addr,
670 uint32_t drc_index, uint32_t aa_index,
671 uint32_t flags)
03d196b7 672{
a324d6f1
BR
673 DrconfCellQueue *elem;
674
675 elem = g_malloc0(sizeof(*elem));
676 elem->cell.seq_lmbs = cpu_to_be32(seq_lmbs);
677 elem->cell.base_addr = cpu_to_be64(base_addr);
678 elem->cell.drc_index = cpu_to_be32(drc_index);
679 elem->cell.aa_index = cpu_to_be32(aa_index);
680 elem->cell.flags = cpu_to_be32(flags);
681
682 return elem;
683}
684
685/* ibm,dynamic-memory-v2 */
686static int spapr_populate_drmem_v2(sPAPRMachineState *spapr, void *fdt,
687 int offset, MemoryDeviceInfoList *dimms)
688{
b0c14ec4 689 MachineState *machine = MACHINE(spapr);
a324d6f1
BR
690 uint8_t *int_buf, *cur_index, buf_len;
691 int ret;
692 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
693 uint64_t addr, cur_addr, size;
b0c14ec4
DH
694 uint32_t nr_boot_lmbs = (machine->device_memory->base / lmb_size);
695 uint64_t mem_end = machine->device_memory->base +
696 memory_region_size(&machine->device_memory->mr);
a324d6f1
BR
697 uint32_t node, nr_entries = 0;
698 sPAPRDRConnector *drc;
699 DrconfCellQueue *elem, *next;
700 MemoryDeviceInfoList *info;
701 QSIMPLEQ_HEAD(, DrconfCellQueue) drconf_queue
702 = QSIMPLEQ_HEAD_INITIALIZER(drconf_queue);
703
704 /* Entry to cover RAM and the gap area */
705 elem = spapr_get_drconf_cell(nr_boot_lmbs, 0, 0, -1,
706 SPAPR_LMB_FLAGS_RESERVED |
707 SPAPR_LMB_FLAGS_DRC_INVALID);
708 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
709 nr_entries++;
710
b0c14ec4 711 cur_addr = machine->device_memory->base;
a324d6f1
BR
712 for (info = dimms; info; info = info->next) {
713 PCDIMMDeviceInfo *di = info->value->u.dimm.data;
714
715 addr = di->addr;
716 size = di->size;
717 node = di->node;
718
719 /* Entry for hot-pluggable area */
720 if (cur_addr < addr) {
721 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
722 g_assert(drc);
723 elem = spapr_get_drconf_cell((addr - cur_addr) / lmb_size,
724 cur_addr, spapr_drc_index(drc), -1, 0);
725 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
726 nr_entries++;
727 }
728
729 /* Entry for DIMM */
730 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, addr / lmb_size);
731 g_assert(drc);
732 elem = spapr_get_drconf_cell(size / lmb_size, addr,
733 spapr_drc_index(drc), node,
734 SPAPR_LMB_FLAGS_ASSIGNED);
735 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
736 nr_entries++;
737 cur_addr = addr + size;
738 }
739
740 /* Entry for remaining hotpluggable area */
741 if (cur_addr < mem_end) {
742 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
743 g_assert(drc);
744 elem = spapr_get_drconf_cell((mem_end - cur_addr) / lmb_size,
745 cur_addr, spapr_drc_index(drc), -1, 0);
746 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
747 nr_entries++;
748 }
749
750 buf_len = nr_entries * sizeof(struct sPAPRDrconfCellV2) + sizeof(uint32_t);
751 int_buf = cur_index = g_malloc0(buf_len);
752 *(uint32_t *)int_buf = cpu_to_be32(nr_entries);
753 cur_index += sizeof(nr_entries);
754
755 QSIMPLEQ_FOREACH_SAFE(elem, &drconf_queue, entry, next) {
756 memcpy(cur_index, &elem->cell, sizeof(elem->cell));
757 cur_index += sizeof(elem->cell);
758 QSIMPLEQ_REMOVE(&drconf_queue, elem, DrconfCellQueue, entry);
759 g_free(elem);
760 }
761
762 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory-v2", int_buf, buf_len);
763 g_free(int_buf);
764 if (ret < 0) {
765 return -1;
766 }
767 return 0;
768}
769
770/* ibm,dynamic-memory */
771static int spapr_populate_drmem_v1(sPAPRMachineState *spapr, void *fdt,
772 int offset, MemoryDeviceInfoList *dimms)
773{
b0c14ec4 774 MachineState *machine = MACHINE(spapr);
a324d6f1 775 int i, ret;
03d196b7 776 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
0c9269a5 777 uint32_t device_lmb_start = machine->device_memory->base / lmb_size;
b0c14ec4
DH
778 uint32_t nr_lmbs = (machine->device_memory->base +
779 memory_region_size(&machine->device_memory->mr)) /
d0e5a8f2 780 lmb_size;
03d196b7 781 uint32_t *int_buf, *cur_index, buf_len;
16c25aef 782
ef001f06
TH
783 /*
784 * Allocate enough buffer size to fit in ibm,dynamic-memory
ef001f06 785 */
a324d6f1 786 buf_len = (nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1) * sizeof(uint32_t);
03d196b7 787 cur_index = int_buf = g_malloc0(buf_len);
03d196b7
BR
788 int_buf[0] = cpu_to_be32(nr_lmbs);
789 cur_index++;
790 for (i = 0; i < nr_lmbs; i++) {
d0e5a8f2 791 uint64_t addr = i * lmb_size;
03d196b7
BR
792 uint32_t *dynamic_memory = cur_index;
793
0c9269a5 794 if (i >= device_lmb_start) {
d0e5a8f2 795 sPAPRDRConnector *drc;
d0e5a8f2 796
fbf55397 797 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i);
d0e5a8f2 798 g_assert(drc);
d0e5a8f2
BR
799
800 dynamic_memory[0] = cpu_to_be32(addr >> 32);
801 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
0b55aa91 802 dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc));
d0e5a8f2 803 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
f47bd1c8 804 dynamic_memory[4] = cpu_to_be32(spapr_pc_dimm_node(dimms, addr));
d0e5a8f2
BR
805 if (memory_region_present(get_system_memory(), addr)) {
806 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
807 } else {
808 dynamic_memory[5] = cpu_to_be32(0);
809 }
03d196b7 810 } else {
d0e5a8f2
BR
811 /*
812 * LMB information for RMA, boot time RAM and gap b/n RAM and
0c9269a5 813 * device memory region -- all these are marked as reserved
d0e5a8f2
BR
814 * and as having no valid DRC.
815 */
816 dynamic_memory[0] = cpu_to_be32(addr >> 32);
817 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
818 dynamic_memory[2] = cpu_to_be32(0);
819 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
820 dynamic_memory[4] = cpu_to_be32(-1);
821 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED |
822 SPAPR_LMB_FLAGS_DRC_INVALID);
03d196b7
BR
823 }
824
825 cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
826 }
827 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
a324d6f1 828 g_free(int_buf);
03d196b7 829 if (ret < 0) {
a324d6f1
BR
830 return -1;
831 }
832 return 0;
833}
834
835/*
836 * Adds ibm,dynamic-reconfiguration-memory node.
837 * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
838 * of this device tree node.
839 */
840static int spapr_populate_drconf_memory(sPAPRMachineState *spapr, void *fdt)
841{
842 MachineState *machine = MACHINE(spapr);
843 int ret, i, offset;
844 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
845 uint32_t prop_lmb_size[] = {0, cpu_to_be32(lmb_size)};
846 uint32_t *int_buf, *cur_index, buf_len;
847 int nr_nodes = nb_numa_nodes ? nb_numa_nodes : 1;
848 MemoryDeviceInfoList *dimms = NULL;
849
850 /*
0c9269a5 851 * Don't create the node if there is no device memory
a324d6f1
BR
852 */
853 if (machine->ram_size == machine->maxram_size) {
854 return 0;
855 }
856
857 offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");
858
859 ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
860 sizeof(prop_lmb_size));
861 if (ret < 0) {
862 return ret;
863 }
864
865 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
866 if (ret < 0) {
867 return ret;
868 }
869
870 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
871 if (ret < 0) {
872 return ret;
873 }
874
875 /* ibm,dynamic-memory or ibm,dynamic-memory-v2 */
2cc0e2e8 876 dimms = qmp_memory_device_list();
a324d6f1
BR
877 if (spapr_ovec_test(spapr->ov5_cas, OV5_DRMEM_V2)) {
878 ret = spapr_populate_drmem_v2(spapr, fdt, offset, dimms);
879 } else {
880 ret = spapr_populate_drmem_v1(spapr, fdt, offset, dimms);
881 }
882 qapi_free_MemoryDeviceInfoList(dimms);
883
884 if (ret < 0) {
885 return ret;
03d196b7
BR
886 }
887
888 /* ibm,associativity-lookup-arrays */
a324d6f1
BR
889 buf_len = (nr_nodes * 4 + 2) * sizeof(uint32_t);
890 cur_index = int_buf = g_malloc0(buf_len);
6663864e 891 int_buf[0] = cpu_to_be32(nr_nodes);
03d196b7
BR
892 int_buf[1] = cpu_to_be32(4); /* Number of entries per associativity list */
893 cur_index += 2;
6663864e 894 for (i = 0; i < nr_nodes; i++) {
03d196b7
BR
895 uint32_t associativity[] = {
896 cpu_to_be32(0x0),
897 cpu_to_be32(0x0),
898 cpu_to_be32(0x0),
899 cpu_to_be32(i)
900 };
901 memcpy(cur_index, associativity, sizeof(associativity));
902 cur_index += 4;
903 }
904 ret = fdt_setprop(fdt, offset, "ibm,associativity-lookup-arrays", int_buf,
905 (cur_index - int_buf) * sizeof(uint32_t));
03d196b7 906 g_free(int_buf);
a324d6f1 907
03d196b7
BR
908 return ret;
909}
910
6787d27b
MR
911static int spapr_dt_cas_updates(sPAPRMachineState *spapr, void *fdt,
912 sPAPROptionVector *ov5_updates)
913{
914 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
417ece33 915 int ret = 0, offset;
6787d27b
MR
916
917 /* Generate ibm,dynamic-reconfiguration-memory node if required */
918 if (spapr_ovec_test(ov5_updates, OV5_DRCONF_MEMORY)) {
919 g_assert(smc->dr_lmb_enabled);
920 ret = spapr_populate_drconf_memory(spapr, fdt);
417ece33
MR
921 if (ret) {
922 goto out;
923 }
6787d27b
MR
924 }
925
417ece33
MR
926 offset = fdt_path_offset(fdt, "/chosen");
927 if (offset < 0) {
928 offset = fdt_add_subnode(fdt, 0, "chosen");
929 if (offset < 0) {
930 return offset;
931 }
932 }
933 ret = spapr_ovec_populate_dt(fdt, offset, spapr->ov5_cas,
934 "ibm,architecture-vec-5");
935
936out:
6787d27b
MR
937 return ret;
938}
939
10f12e64
DHB
940static bool spapr_hotplugged_dev_before_cas(void)
941{
942 Object *drc_container, *obj;
943 ObjectProperty *prop;
944 ObjectPropertyIterator iter;
945
946 drc_container = container_get(object_get_root(), "/dr-connector");
947 object_property_iter_init(&iter, drc_container);
948 while ((prop = object_property_iter_next(&iter))) {
949 if (!strstart(prop->type, "link<", NULL)) {
950 continue;
951 }
952 obj = object_property_get_link(drc_container, prop->name, NULL);
953 if (spapr_drc_needed(obj)) {
954 return true;
955 }
956 }
957 return false;
958}
959
03d196b7
BR
960int spapr_h_cas_compose_response(sPAPRMachineState *spapr,
961 target_ulong addr, target_ulong size,
6787d27b 962 sPAPROptionVector *ov5_updates)
03d196b7
BR
963{
964 void *fdt, *fdt_skel;
965 sPAPRDeviceTreeUpdateHeader hdr = { .version_id = 1 };
03d196b7 966
10f12e64
DHB
967 if (spapr_hotplugged_dev_before_cas()) {
968 return 1;
969 }
970
827b17c4
GK
971 if (size < sizeof(hdr) || size > FW_MAX_SIZE) {
972 error_report("SLOF provided an unexpected CAS buffer size "
973 TARGET_FMT_lu " (min: %zu, max: %u)",
974 size, sizeof(hdr), FW_MAX_SIZE);
975 exit(EXIT_FAILURE);
976 }
977
03d196b7
BR
978 size -= sizeof(hdr);
979
10f12e64 980 /* Create skeleton */
03d196b7
BR
981 fdt_skel = g_malloc0(size);
982 _FDT((fdt_create(fdt_skel, size)));
127f03e4 983 _FDT((fdt_finish_reservemap(fdt_skel)));
03d196b7
BR
984 _FDT((fdt_begin_node(fdt_skel, "")));
985 _FDT((fdt_end_node(fdt_skel)));
986 _FDT((fdt_finish(fdt_skel)));
987 fdt = g_malloc0(size);
988 _FDT((fdt_open_into(fdt_skel, fdt, size)));
989 g_free(fdt_skel);
990
991 /* Fixup cpu nodes */
5b120785 992 _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
03d196b7 993
6787d27b
MR
994 if (spapr_dt_cas_updates(spapr, fdt, ov5_updates)) {
995 return -1;
03d196b7
BR
996 }
997
998 /* Pack resulting tree */
999 _FDT((fdt_pack(fdt)));
1000
1001 if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
1002 trace_spapr_cas_failed(size);
1003 return -1;
1004 }
1005
1006 cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
1007 cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
1008 trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
1009 g_free(fdt);
1010
1011 return 0;
1012}
1013
3f5dabce
DG
1014static void spapr_dt_rtas(sPAPRMachineState *spapr, void *fdt)
1015{
1016 int rtas;
1017 GString *hypertas = g_string_sized_new(256);
1018 GString *qemu_hypertas = g_string_sized_new(256);
1019 uint32_t refpoints[] = { cpu_to_be32(0x4), cpu_to_be32(0x4) };
0c9269a5 1020 uint64_t max_device_addr = MACHINE(spapr)->device_memory->base +
b0c14ec4 1021 memory_region_size(&MACHINE(spapr)->device_memory->mr);
3f5dabce 1022 uint32_t lrdr_capacity[] = {
0c9269a5
DH
1023 cpu_to_be32(max_device_addr >> 32),
1024 cpu_to_be32(max_device_addr & 0xffffffff),
3f5dabce
DG
1025 0, cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE),
1026 cpu_to_be32(max_cpus / smp_threads),
1027 };
da9f80fb
SP
1028 uint32_t maxdomains[] = {
1029 cpu_to_be32(4),
1030 cpu_to_be32(0),
1031 cpu_to_be32(0),
1032 cpu_to_be32(0),
3908a24f 1033 cpu_to_be32(nb_numa_nodes ? nb_numa_nodes : 1),
da9f80fb 1034 };
3f5dabce
DG
1035
1036 _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas"));
1037
1038 /* hypertas */
1039 add_str(hypertas, "hcall-pft");
1040 add_str(hypertas, "hcall-term");
1041 add_str(hypertas, "hcall-dabr");
1042 add_str(hypertas, "hcall-interrupt");
1043 add_str(hypertas, "hcall-tce");
1044 add_str(hypertas, "hcall-vio");
1045 add_str(hypertas, "hcall-splpar");
1046 add_str(hypertas, "hcall-bulk");
1047 add_str(hypertas, "hcall-set-mode");
1048 add_str(hypertas, "hcall-sprg0");
1049 add_str(hypertas, "hcall-copy");
1050 add_str(hypertas, "hcall-debug");
c24ba3d0 1051 add_str(hypertas, "hcall-vphn");
3f5dabce
DG
1052 add_str(qemu_hypertas, "hcall-memop1");
1053
1054 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
1055 add_str(hypertas, "hcall-multi-tce");
1056 }
30f4b05b
DG
1057
1058 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
1059 add_str(hypertas, "hcall-hpt-resize");
1060 }
1061
3f5dabce
DG
1062 _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions",
1063 hypertas->str, hypertas->len));
1064 g_string_free(hypertas, TRUE);
1065 _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions",
1066 qemu_hypertas->str, qemu_hypertas->len));
1067 g_string_free(qemu_hypertas, TRUE);
1068
1069 _FDT(fdt_setprop(fdt, rtas, "ibm,associativity-reference-points",
1070 refpoints, sizeof(refpoints)));
1071
da9f80fb
SP
1072 _FDT(fdt_setprop(fdt, rtas, "ibm,max-associativity-domains",
1073 maxdomains, sizeof(maxdomains)));
1074
3f5dabce
DG
1075 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max",
1076 RTAS_ERROR_LOG_MAX));
1077 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate",
1078 RTAS_EVENT_SCAN_RATE));
1079
4f441474
DG
1080 g_assert(msi_nonbroken);
1081 _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0));
3f5dabce
DG
1082
1083 /*
1084 * According to PAPR, rtas ibm,os-term does not guarantee a return
1085 * back to the guest cpu.
1086 *
1087 * While an additional ibm,extended-os-term property indicates
1088 * that rtas call return will always occur. Set this property.
1089 */
1090 _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0));
1091
1092 _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity",
1093 lrdr_capacity, sizeof(lrdr_capacity)));
1094
1095 spapr_dt_rtas_tokens(fdt, rtas);
1096}
1097
db592b5b
CLG
1098/*
1099 * Prepare ibm,arch-vec-5-platform-support, which indicates the MMU
1100 * and the XIVE features that the guest may request and thus the valid
1101 * values for bytes 23..26 of option vector 5:
1102 */
1103static void spapr_dt_ov5_platform_support(sPAPRMachineState *spapr, void *fdt,
1104 int chosen)
9fb4541f 1105{
545d6e2b
SJS
1106 PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu);
1107
f2b14e3a 1108 char val[2 * 4] = {
3ba3d0bc 1109 23, spapr->irq->ov5, /* Xive mode. */
9fb4541f
SB
1110 24, 0x00, /* Hash/Radix, filled in below. */
1111 25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */
1112 26, 0x40, /* Radix options: GTSE == yes. */
1113 };
1114
7abd43ba
SJS
1115 if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
1116 first_ppc_cpu->compat_pvr)) {
db592b5b
CLG
1117 /*
1118 * If we're in a pre POWER9 compat mode then the guest should
1119 * do hash and use the legacy interrupt mode
1120 */
1121 val[1] = 0x00; /* XICS */
7abd43ba
SJS
1122 val[3] = 0x00; /* Hash */
1123 } else if (kvm_enabled()) {
9fb4541f 1124 if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) {
f2b14e3a 1125 val[3] = 0x80; /* OV5_MMU_BOTH */
9fb4541f 1126 } else if (kvmppc_has_cap_mmu_radix()) {
f2b14e3a 1127 val[3] = 0x40; /* OV5_MMU_RADIX_300 */
9fb4541f 1128 } else {
f2b14e3a 1129 val[3] = 0x00; /* Hash */
9fb4541f
SB
1130 }
1131 } else {
7abd43ba
SJS
1132 /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */
1133 val[3] = 0xC0;
9fb4541f
SB
1134 }
1135 _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support",
1136 val, sizeof(val)));
1137}
1138
7c866c6a
DG
1139static void spapr_dt_chosen(sPAPRMachineState *spapr, void *fdt)
1140{
1141 MachineState *machine = MACHINE(spapr);
1142 int chosen;
1143 const char *boot_device = machine->boot_order;
1144 char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus);
1145 size_t cb = 0;
907aac2f 1146 char *bootlist = get_boot_devices_list(&cb);
7c866c6a
DG
1147
1148 _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen"));
1149
7c866c6a
DG
1150 _FDT(fdt_setprop_string(fdt, chosen, "bootargs", machine->kernel_cmdline));
1151 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start",
1152 spapr->initrd_base));
1153 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end",
1154 spapr->initrd_base + spapr->initrd_size));
1155
1156 if (spapr->kernel_size) {
1157 uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
1158 cpu_to_be64(spapr->kernel_size) };
1159
1160 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel",
1161 &kprop, sizeof(kprop)));
1162 if (spapr->kernel_le) {
1163 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0));
1164 }
1165 }
1166 if (boot_menu) {
1167 _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", boot_menu)));
1168 }
1169 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width));
1170 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height));
1171 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth));
1172
1173 if (cb && bootlist) {
1174 int i;
1175
1176 for (i = 0; i < cb; i++) {
1177 if (bootlist[i] == '\n') {
1178 bootlist[i] = ' ';
1179 }
1180 }
1181 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist));
1182 }
1183
1184 if (boot_device && strlen(boot_device)) {
1185 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device));
1186 }
1187
1188 if (!spapr->has_graphics && stdout_path) {
90ee4e01
ND
1189 /*
1190 * "linux,stdout-path" and "stdout" properties are deprecated by linux
1191 * kernel. New platforms should only use the "stdout-path" property. Set
1192 * the new property and continue using older property to remain
1193 * compatible with the existing firmware.
1194 */
7c866c6a 1195 _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path));
90ee4e01 1196 _FDT(fdt_setprop_string(fdt, chosen, "stdout-path", stdout_path));
7c866c6a
DG
1197 }
1198
db592b5b 1199 spapr_dt_ov5_platform_support(spapr, fdt, chosen);
9fb4541f 1200
7c866c6a
DG
1201 g_free(stdout_path);
1202 g_free(bootlist);
1203}
1204
fca5f2dc
DG
1205static void spapr_dt_hypervisor(sPAPRMachineState *spapr, void *fdt)
1206{
1207 /* The /hypervisor node isn't in PAPR - this is a hack to allow PR
1208 * KVM to work under pHyp with some guest co-operation */
1209 int hypervisor;
1210 uint8_t hypercall[16];
1211
1212 _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor"));
1213 /* indicate KVM hypercall interface */
1214 _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm"));
1215 if (kvmppc_has_cap_fixup_hcalls()) {
1216 /*
1217 * Older KVM versions with older guest kernels were broken
1218 * with the magic page, don't allow the guest to map it.
1219 */
1220 if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
1221 sizeof(hypercall))) {
1222 _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions",
1223 hypercall, sizeof(hypercall)));
1224 }
1225 }
1226}
1227
997b6cfc
DG
1228static void *spapr_build_fdt(sPAPRMachineState *spapr,
1229 hwaddr rtas_addr,
1230 hwaddr rtas_size)
a3467baa 1231{
c86c1aff 1232 MachineState *machine = MACHINE(spapr);
3c0c47e3 1233 MachineClass *mc = MACHINE_GET_CLASS(machine);
c20d332a 1234 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
7c866c6a 1235 int ret;
a3467baa 1236 void *fdt;
3384f95c 1237 sPAPRPHBState *phb;
398a0bd5 1238 char *buf;
a3467baa 1239
398a0bd5
DG
1240 fdt = g_malloc0(FDT_MAX_SIZE);
1241 _FDT((fdt_create_empty_tree(fdt, FDT_MAX_SIZE)));
a3467baa 1242
398a0bd5
DG
1243 /* Root node */
1244 _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp"));
1245 _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)"));
1246 _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries"));
1247
1248 /*
1249 * Add info to guest to indentify which host is it being run on
1250 * and what is the uuid of the guest
1251 */
1252 if (kvmppc_get_host_model(&buf)) {
1253 _FDT(fdt_setprop_string(fdt, 0, "host-model", buf));
1254 g_free(buf);
1255 }
1256 if (kvmppc_get_host_serial(&buf)) {
1257 _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf));
1258 g_free(buf);
1259 }
1260
1261 buf = qemu_uuid_unparse_strdup(&qemu_uuid);
1262
1263 _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf));
1264 if (qemu_uuid_set) {
1265 _FDT(fdt_setprop_string(fdt, 0, "system-id", buf));
1266 }
1267 g_free(buf);
1268
1269 if (qemu_get_vm_name()) {
1270 _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name",
1271 qemu_get_vm_name()));
1272 }
1273
1274 _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2));
1275 _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2));
4040ab72 1276
fc7e0765 1277 /* /interrupt controller */
3ba3d0bc 1278 spapr->irq->dt_populate(spapr, spapr_max_server_number(spapr), fdt,
6e21de4a 1279 PHANDLE_XICP);
fc7e0765 1280
e8f986fc
BR
1281 ret = spapr_populate_memory(spapr, fdt);
1282 if (ret < 0) {
ce9863b7 1283 error_report("couldn't setup memory nodes in fdt");
e8f986fc 1284 exit(1);
7f763a5d
DG
1285 }
1286
bf5a6696
DG
1287 /* /vdevice */
1288 spapr_dt_vdevice(spapr->vio_bus, fdt);
4040ab72 1289
4d9392be
TH
1290 if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
1291 ret = spapr_rng_populate_dt(fdt);
1292 if (ret < 0) {
ce9863b7 1293 error_report("could not set up rng device in the fdt");
4d9392be
TH
1294 exit(1);
1295 }
1296 }
1297
3384f95c 1298 QLIST_FOREACH(phb, &spapr->phbs, list) {
3ba3d0bc
CLG
1299 ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt,
1300 spapr->irq->nr_msis);
da34fed7
TH
1301 if (ret < 0) {
1302 error_report("couldn't setup PCI devices in fdt");
1303 exit(1);
1304 }
3384f95c
DG
1305 }
1306
0da6f3fe
BR
1307 /* cpus */
1308 spapr_populate_cpus_dt_node(fdt, spapr);
6e806cc3 1309
c20d332a
BR
1310 if (smc->dr_lmb_enabled) {
1311 _FDT(spapr_drc_populate_dt(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_LMB));
1312 }
1313
c5514d0e 1314 if (mc->has_hotpluggable_cpus) {
af81cf32
BR
1315 int offset = fdt_path_offset(fdt, "/cpus");
1316 ret = spapr_drc_populate_dt(fdt, offset, NULL,
1317 SPAPR_DR_CONNECTOR_TYPE_CPU);
1318 if (ret < 0) {
1319 error_report("Couldn't set up CPU DR device tree properties");
1320 exit(1);
1321 }
1322 }
1323
ffb1e275 1324 /* /event-sources */
ffbb1705 1325 spapr_dt_events(spapr, fdt);
ffb1e275 1326
3f5dabce
DG
1327 /* /rtas */
1328 spapr_dt_rtas(spapr, fdt);
1329
7c866c6a
DG
1330 /* /chosen */
1331 spapr_dt_chosen(spapr, fdt);
cf6e5223 1332
fca5f2dc
DG
1333 /* /hypervisor */
1334 if (kvm_enabled()) {
1335 spapr_dt_hypervisor(spapr, fdt);
1336 }
1337
cf6e5223
DG
1338 /* Build memory reserve map */
1339 if (spapr->kernel_size) {
1340 _FDT((fdt_add_mem_rsv(fdt, KERNEL_LOAD_ADDR, spapr->kernel_size)));
1341 }
1342 if (spapr->initrd_size) {
1343 _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base, spapr->initrd_size)));
1344 }
1345
6787d27b
MR
1346 /* ibm,client-architecture-support updates */
1347 ret = spapr_dt_cas_updates(spapr, fdt, spapr->ov5_cas);
1348 if (ret < 0) {
1349 error_report("couldn't setup CAS properties fdt");
1350 exit(1);
1351 }
1352
997b6cfc 1353 return fdt;
9fdf0c29
DG
1354}
1355
1356static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
1357{
1358 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
1359}
1360
1d1be34d
DG
1361static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp,
1362 PowerPCCPU *cpu)
9fdf0c29 1363{
1b14670a
AF
1364 CPUPPCState *env = &cpu->env;
1365
8d04fb55
JK
1366 /* The TCG path should also be holding the BQL at this point */
1367 g_assert(qemu_mutex_iothread_locked());
1368
efcb9383
DG
1369 if (msr_pr) {
1370 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
1371 env->gpr[3] = H_PRIVILEGE;
1372 } else {
aa100fa4 1373 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 1374 }
9fdf0c29
DG
1375}
1376
9861bb3e
SJS
1377static uint64_t spapr_get_patbe(PPCVirtualHypervisor *vhyp)
1378{
1379 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1380
1381 return spapr->patb_entry;
1382}
1383
e6b8fd24
SMJ
1384#define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
1385#define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
1386#define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
1387#define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
1388#define DIRTY_HPTE(_hpte) ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))
1389
715c5407
DG
1390/*
1391 * Get the fd to access the kernel htab, re-opening it if necessary
1392 */
1393static int get_htab_fd(sPAPRMachineState *spapr)
1394{
14b0d748
GK
1395 Error *local_err = NULL;
1396
715c5407
DG
1397 if (spapr->htab_fd >= 0) {
1398 return spapr->htab_fd;
1399 }
1400
14b0d748 1401 spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err);
715c5407 1402 if (spapr->htab_fd < 0) {
14b0d748 1403 error_report_err(local_err);
715c5407
DG
1404 }
1405
1406 return spapr->htab_fd;
1407}
1408
b4db5413 1409void close_htab_fd(sPAPRMachineState *spapr)
715c5407
DG
1410{
1411 if (spapr->htab_fd >= 0) {
1412 close(spapr->htab_fd);
1413 }
1414 spapr->htab_fd = -1;
1415}
1416
e57ca75c
DG
1417static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp)
1418{
1419 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1420
1421 return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1;
1422}
1423
1ec26c75
GK
1424static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp)
1425{
1426 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1427
1428 assert(kvm_enabled());
1429
1430 if (!spapr->htab) {
1431 return 0;
1432 }
1433
1434 return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18);
1435}
1436
e57ca75c
DG
1437static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp,
1438 hwaddr ptex, int n)
1439{
1440 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1441 hwaddr pte_offset = ptex * HASH_PTE_SIZE_64;
1442
1443 if (!spapr->htab) {
1444 /*
1445 * HTAB is controlled by KVM. Fetch into temporary buffer
1446 */
1447 ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64);
1448 kvmppc_read_hptes(hptes, ptex, n);
1449 return hptes;
1450 }
1451
1452 /*
1453 * HTAB is controlled by QEMU. Just point to the internally
1454 * accessible PTEG.
1455 */
1456 return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset);
1457}
1458
1459static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp,
1460 const ppc_hash_pte64_t *hptes,
1461 hwaddr ptex, int n)
1462{
1463 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1464
1465 if (!spapr->htab) {
1466 g_free((void *)hptes);
1467 }
1468
1469 /* Nothing to do for qemu managed HPT */
1470}
1471
1472static void spapr_store_hpte(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1473 uint64_t pte0, uint64_t pte1)
1474{
1475 sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
1476 hwaddr offset = ptex * HASH_PTE_SIZE_64;
1477
1478 if (!spapr->htab) {
1479 kvmppc_write_hpte(ptex, pte0, pte1);
1480 } else {
1481 stq_p(spapr->htab + offset, pte0);
1482 stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
1483 }
1484}
1485
0b0b8310 1486int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
8dfe8e7f
DG
1487{
1488 int shift;
1489
1490 /* We aim for a hash table of size 1/128 the size of RAM (rounded
1491 * up). The PAPR recommendation is actually 1/64 of RAM size, but
1492 * that's much more than is needed for Linux guests */
1493 shift = ctz64(pow2ceil(ramsize)) - 7;
1494 shift = MAX(shift, 18); /* Minimum architected size */
1495 shift = MIN(shift, 46); /* Maximum architected size */
1496 return shift;
1497}
1498
06ec79e8
BR
1499void spapr_free_hpt(sPAPRMachineState *spapr)
1500{
1501 g_free(spapr->htab);
1502 spapr->htab = NULL;
1503 spapr->htab_shift = 0;
1504 close_htab_fd(spapr);
1505}
1506
2772cf6b
DG
1507void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
1508 Error **errp)
7f763a5d 1509{
c5f54f3e
DG
1510 long rc;
1511
1512 /* Clean up any HPT info from a previous boot */
06ec79e8 1513 spapr_free_hpt(spapr);
c5f54f3e
DG
1514
1515 rc = kvmppc_reset_htab(shift);
1516 if (rc < 0) {
1517 /* kernel-side HPT needed, but couldn't allocate one */
1518 error_setg_errno(errp, errno,
1519 "Failed to allocate KVM HPT of order %d (try smaller maxmem?)",
1520 shift);
1521 /* This is almost certainly fatal, but if the caller really
1522 * wants to carry on with shift == 0, it's welcome to try */
1523 } else if (rc > 0) {
1524 /* kernel-side HPT allocated */
1525 if (rc != shift) {
1526 error_setg(errp,
1527 "Requested order %d HPT, but kernel allocated order %ld (try smaller maxmem?)",
1528 shift, rc);
7735feda
BR
1529 }
1530
7f763a5d 1531 spapr->htab_shift = shift;
c18ad9a5 1532 spapr->htab = NULL;
b817772a 1533 } else {
c5f54f3e
DG
1534 /* kernel-side HPT not needed, allocate in userspace instead */
1535 size_t size = 1ULL << shift;
1536 int i;
b817772a 1537
c5f54f3e
DG
1538 spapr->htab = qemu_memalign(size, size);
1539 if (!spapr->htab) {
1540 error_setg_errno(errp, errno,
1541 "Could not allocate HPT of order %d", shift);
1542 return;
7735feda
BR
1543 }
1544
c5f54f3e
DG
1545 memset(spapr->htab, 0, size);
1546 spapr->htab_shift = shift;
e6b8fd24 1547
c5f54f3e
DG
1548 for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
1549 DIRTY_HPTE(HPTE(spapr->htab, i));
e6b8fd24 1550 }
7f763a5d 1551 }
ee4d9ecc
SJS
1552 /* We're setting up a hash table, so that means we're not radix */
1553 spapr->patb_entry = 0;
9fdf0c29
DG
1554}
1555
b4db5413
SJS
1556void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr)
1557{
2772cf6b
DG
1558 int hpt_shift;
1559
1560 if ((spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED)
1561 || (spapr->cas_reboot
1562 && !spapr_ovec_test(spapr->ov5_cas, OV5_HPT_RESIZE))) {
1563 hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
1564 } else {
768a20f3
DG
1565 uint64_t current_ram_size;
1566
1567 current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
1568 hpt_shift = spapr_hpt_shift_for_ramsize(current_ram_size);
2772cf6b
DG
1569 }
1570 spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal);
1571
b4db5413 1572 if (spapr->vrma_adjust) {
c86c1aff 1573 spapr->rma_size = kvmppc_rma_size(spapr_node0_size(MACHINE(spapr)),
b4db5413
SJS
1574 spapr->htab_shift);
1575 }
b4db5413
SJS
1576}
1577
82512483
GK
1578static int spapr_reset_drcs(Object *child, void *opaque)
1579{
1580 sPAPRDRConnector *drc =
1581 (sPAPRDRConnector *) object_dynamic_cast(child,
1582 TYPE_SPAPR_DR_CONNECTOR);
1583
1584 if (drc) {
1585 spapr_drc_reset(drc);
1586 }
1587
1588 return 0;
1589}
1590
bcb5ce08 1591static void spapr_machine_reset(void)
a3467baa 1592{
c5f54f3e
DG
1593 MachineState *machine = MACHINE(qdev_get_machine());
1594 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
182735ef 1595 PowerPCCPU *first_ppc_cpu;
b7d1f77a 1596 uint32_t rtas_limit;
cae172ab 1597 hwaddr rtas_addr, fdt_addr;
997b6cfc
DG
1598 void *fdt;
1599 int rc;
259186a7 1600
9f6edd06 1601 spapr_caps_apply(spapr);
33face6b 1602
1481fe5f
LV
1603 first_ppc_cpu = POWERPC_CPU(first_cpu);
1604 if (kvm_enabled() && kvmppc_has_cap_mmu_radix() &&
ad99d04c
DG
1605 ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
1606 spapr->max_compat_pvr)) {
b4db5413
SJS
1607 /* If using KVM with radix mode available, VCPUs can be started
1608 * without a HPT because KVM will start them in radix mode.
1609 * Set the GR bit in PATB so that we know there is no HPT. */
1610 spapr->patb_entry = PATBE1_GR;
1611 } else {
b4db5413 1612 spapr_setup_hpt_and_vrma(spapr);
c5f54f3e 1613 }
a3467baa 1614
9012a53f
GK
1615 /* if this reset wasn't generated by CAS, we should reset our
1616 * negotiated options and start from scratch */
1617 if (!spapr->cas_reboot) {
1618 spapr_ovec_cleanup(spapr->ov5_cas);
1619 spapr->ov5_cas = spapr_ovec_new();
1620
1621 ppc_set_compat(first_ppc_cpu, spapr->max_compat_pvr, &error_fatal);
1622 }
1623
82cffa2e
CLG
1624 if (!SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) {
1625 spapr_irq_msi_reset(spapr);
1626 }
1627
c8787ad4 1628 qemu_devices_reset();
82512483 1629
b2e22477
CLG
1630 /*
1631 * This is fixing some of the default configuration of the XIVE
1632 * devices. To be called after the reset of the machine devices.
1633 */
1634 spapr_irq_reset(spapr, &error_fatal);
1635
82512483
GK
1636 /* DRC reset may cause a device to be unplugged. This will cause troubles
1637 * if this device is used by another device (eg, a running vhost backend
1638 * will crash QEMU if the DIMM holding the vring goes away). To avoid such
1639 * situations, we reset DRCs after all devices have been reset.
1640 */
1641 object_child_foreach_recursive(object_get_root(), spapr_reset_drcs, NULL);
1642
56258174 1643 spapr_clear_pending_events(spapr);
a3467baa 1644
b7d1f77a
BH
1645 /*
1646 * We place the device tree and RTAS just below either the top of the RMA,
1647 * or just below 2GB, whichever is lowere, so that it can be
1648 * processed with 32-bit real mode code if necessary
1649 */
1650 rtas_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR);
cae172ab
DG
1651 rtas_addr = rtas_limit - RTAS_MAX_SIZE;
1652 fdt_addr = rtas_addr - FDT_MAX_SIZE;
b7d1f77a 1653
cae172ab 1654 fdt = spapr_build_fdt(spapr, rtas_addr, spapr->rtas_size);
a3467baa 1655
2cac78c1 1656 spapr_load_rtas(spapr, fdt, rtas_addr);
b7d1f77a 1657
997b6cfc
DG
1658 rc = fdt_pack(fdt);
1659
1660 /* Should only fail if we've built a corrupted tree */
1661 assert(rc == 0);
1662
1663 if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
1664 error_report("FDT too big ! 0x%x bytes (max is 0x%x)",
1665 fdt_totalsize(fdt), FDT_MAX_SIZE);
1666 exit(1);
1667 }
1668
1669 /* Load the fdt */
1670 qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
cae172ab 1671 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
fea35ca4
AK
1672 g_free(spapr->fdt_blob);
1673 spapr->fdt_size = fdt_totalsize(fdt);
1674 spapr->fdt_initial_size = spapr->fdt_size;
1675 spapr->fdt_blob = fdt;
997b6cfc 1676
a3467baa 1677 /* Set up the entry state */
84369f63 1678 spapr_cpu_set_entry_state(first_ppc_cpu, SPAPR_ENTRY_POINT, fdt_addr);
182735ef 1679 first_ppc_cpu->env.gpr[5] = 0;
a3467baa 1680
6787d27b 1681 spapr->cas_reboot = false;
a3467baa
DG
1682}
1683
28e02042 1684static void spapr_create_nvram(sPAPRMachineState *spapr)
639e8102 1685{
2ff3de68 1686 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
3978b863 1687 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
639e8102 1688
3978b863 1689 if (dinfo) {
6231a6da
MA
1690 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
1691 &error_fatal);
639e8102
DG
1692 }
1693
1694 qdev_init_nofail(dev);
1695
1696 spapr->nvram = (struct sPAPRNVRAM *)dev;
1697}
1698
28e02042 1699static void spapr_rtc_create(sPAPRMachineState *spapr)
28df36a1 1700{
147ff807
CLG
1701 object_initialize(&spapr->rtc, sizeof(spapr->rtc), TYPE_SPAPR_RTC);
1702 object_property_add_child(OBJECT(spapr), "rtc", OBJECT(&spapr->rtc),
1703 &error_fatal);
1704 object_property_set_bool(OBJECT(&spapr->rtc), true, "realized",
1705 &error_fatal);
1706 object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc),
1707 "date", &error_fatal);
28df36a1
DG
1708}
1709
8c57b867 1710/* Returns whether we want to use VGA or not */
14c6a894 1711static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
f28359d8 1712{
8c57b867 1713 switch (vga_interface_type) {
8c57b867 1714 case VGA_NONE:
7effdaa3
MW
1715 return false;
1716 case VGA_DEVICE:
1717 return true;
1ddcae82 1718 case VGA_STD:
b798c190 1719 case VGA_VIRTIO:
1ddcae82 1720 return pci_vga_init(pci_bus) != NULL;
8c57b867 1721 default:
14c6a894
DG
1722 error_setg(errp,
1723 "Unsupported VGA mode, only -vga std or -vga virtio is supported");
1724 return false;
f28359d8 1725 }
f28359d8
LZ
1726}
1727
4e5fe368
SJS
1728static int spapr_pre_load(void *opaque)
1729{
1730 int rc;
1731
1732 rc = spapr_caps_pre_load(opaque);
1733 if (rc) {
1734 return rc;
1735 }
1736
1737 return 0;
1738}
1739
880ae7de
DG
1740static int spapr_post_load(void *opaque, int version_id)
1741{
28e02042 1742 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
880ae7de
DG
1743 int err = 0;
1744
be85537d
DG
1745 err = spapr_caps_post_migration(spapr);
1746 if (err) {
1747 return err;
1748 }
1749
e502202c
CLG
1750 /*
1751 * In earlier versions, there was no separate qdev for the PAPR
880ae7de
DG
1752 * RTC, so the RTC offset was stored directly in sPAPREnvironment.
1753 * So when migrating from those versions, poke the incoming offset
e502202c
CLG
1754 * value into the RTC device
1755 */
880ae7de 1756 if (version_id < 3) {
147ff807 1757 err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset);
e502202c
CLG
1758 if (err) {
1759 return err;
1760 }
880ae7de
DG
1761 }
1762
0c86b2df 1763 if (kvm_enabled() && spapr->patb_entry) {
d39c90f5
BR
1764 PowerPCCPU *cpu = POWERPC_CPU(first_cpu);
1765 bool radix = !!(spapr->patb_entry & PATBE1_GR);
1766 bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE);
1767
1768 err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry);
1769 if (err) {
1770 error_report("Process table config unsupported by the host");
1771 return -EINVAL;
1772 }
1773 }
1774
1c53b06c
CLG
1775 err = spapr_irq_post_load(spapr, version_id);
1776 if (err) {
1777 return err;
1778 }
1779
880ae7de
DG
1780 return err;
1781}
1782
4e5fe368
SJS
1783static int spapr_pre_save(void *opaque)
1784{
1785 int rc;
1786
1787 rc = spapr_caps_pre_save(opaque);
1788 if (rc) {
1789 return rc;
1790 }
1791
1792 return 0;
1793}
1794
880ae7de
DG
1795static bool version_before_3(void *opaque, int version_id)
1796{
1797 return version_id < 3;
1798}
1799
fd38804b
DHB
1800static bool spapr_pending_events_needed(void *opaque)
1801{
1802 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
1803 return !QTAILQ_EMPTY(&spapr->pending_events);
1804}
1805
1806static const VMStateDescription vmstate_spapr_event_entry = {
1807 .name = "spapr_event_log_entry",
1808 .version_id = 1,
1809 .minimum_version_id = 1,
1810 .fields = (VMStateField[]) {
5341258e
DG
1811 VMSTATE_UINT32(summary, sPAPREventLogEntry),
1812 VMSTATE_UINT32(extended_length, sPAPREventLogEntry),
fd38804b 1813 VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, sPAPREventLogEntry, 0,
5341258e 1814 NULL, extended_length),
fd38804b
DHB
1815 VMSTATE_END_OF_LIST()
1816 },
1817};
1818
1819static const VMStateDescription vmstate_spapr_pending_events = {
1820 .name = "spapr_pending_events",
1821 .version_id = 1,
1822 .minimum_version_id = 1,
1823 .needed = spapr_pending_events_needed,
1824 .fields = (VMStateField[]) {
1825 VMSTATE_QTAILQ_V(pending_events, sPAPRMachineState, 1,
1826 vmstate_spapr_event_entry, sPAPREventLogEntry, next),
1827 VMSTATE_END_OF_LIST()
1828 },
1829};
1830
62ef3760
MR
1831static bool spapr_ov5_cas_needed(void *opaque)
1832{
1833 sPAPRMachineState *spapr = opaque;
1834 sPAPROptionVector *ov5_mask = spapr_ovec_new();
1835 sPAPROptionVector *ov5_legacy = spapr_ovec_new();
1836 sPAPROptionVector *ov5_removed = spapr_ovec_new();
1837 bool cas_needed;
1838
1839 /* Prior to the introduction of sPAPROptionVector, we had two option
1840 * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY.
1841 * Both of these options encode machine topology into the device-tree
1842 * in such a way that the now-booted OS should still be able to interact
1843 * appropriately with QEMU regardless of what options were actually
1844 * negotiatied on the source side.
1845 *
1846 * As such, we can avoid migrating the CAS-negotiated options if these
1847 * are the only options available on the current machine/platform.
1848 * Since these are the only options available for pseries-2.7 and
1849 * earlier, this allows us to maintain old->new/new->old migration
1850 * compatibility.
1851 *
1852 * For QEMU 2.8+, there are additional CAS-negotiatable options available
1853 * via default pseries-2.8 machines and explicit command-line parameters.
1854 * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware
1855 * of the actual CAS-negotiated values to continue working properly. For
1856 * example, availability of memory unplug depends on knowing whether
1857 * OV5_HP_EVT was negotiated via CAS.
1858 *
1859 * Thus, for any cases where the set of available CAS-negotiatable
1860 * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we
aef19c04
GK
1861 * include the CAS-negotiated options in the migration stream, unless
1862 * if they affect boot time behaviour only.
62ef3760
MR
1863 */
1864 spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY);
1865 spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY);
aef19c04 1866 spapr_ovec_set(ov5_mask, OV5_DRMEM_V2);
62ef3760
MR
1867
1868 /* spapr_ovec_diff returns true if bits were removed. we avoid using
1869 * the mask itself since in the future it's possible "legacy" bits may be
1870 * removed via machine options, which could generate a false positive
1871 * that breaks migration.
1872 */
1873 spapr_ovec_intersect(ov5_legacy, spapr->ov5, ov5_mask);
1874 cas_needed = spapr_ovec_diff(ov5_removed, spapr->ov5, ov5_legacy);
1875
1876 spapr_ovec_cleanup(ov5_mask);
1877 spapr_ovec_cleanup(ov5_legacy);
1878 spapr_ovec_cleanup(ov5_removed);
1879
1880 return cas_needed;
1881}
1882
1883static const VMStateDescription vmstate_spapr_ov5_cas = {
1884 .name = "spapr_option_vector_ov5_cas",
1885 .version_id = 1,
1886 .minimum_version_id = 1,
1887 .needed = spapr_ov5_cas_needed,
1888 .fields = (VMStateField[]) {
1889 VMSTATE_STRUCT_POINTER_V(ov5_cas, sPAPRMachineState, 1,
1890 vmstate_spapr_ovec, sPAPROptionVector),
1891 VMSTATE_END_OF_LIST()
1892 },
1893};
1894
9861bb3e
SJS
1895static bool spapr_patb_entry_needed(void *opaque)
1896{
1897 sPAPRMachineState *spapr = opaque;
1898
1899 return !!spapr->patb_entry;
1900}
1901
1902static const VMStateDescription vmstate_spapr_patb_entry = {
1903 .name = "spapr_patb_entry",
1904 .version_id = 1,
1905 .minimum_version_id = 1,
1906 .needed = spapr_patb_entry_needed,
1907 .fields = (VMStateField[]) {
1908 VMSTATE_UINT64(patb_entry, sPAPRMachineState),
1909 VMSTATE_END_OF_LIST()
1910 },
1911};
1912
82cffa2e
CLG
1913static bool spapr_irq_map_needed(void *opaque)
1914{
1915 sPAPRMachineState *spapr = opaque;
1916
1917 return spapr->irq_map && !bitmap_empty(spapr->irq_map, spapr->irq_map_nr);
1918}
1919
1920static const VMStateDescription vmstate_spapr_irq_map = {
1921 .name = "spapr_irq_map",
1922 .version_id = 1,
1923 .minimum_version_id = 1,
1924 .needed = spapr_irq_map_needed,
1925 .fields = (VMStateField[]) {
1926 VMSTATE_BITMAP(irq_map, sPAPRMachineState, 0, irq_map_nr),
1927 VMSTATE_END_OF_LIST()
1928 },
1929};
1930
fea35ca4
AK
1931static bool spapr_dtb_needed(void *opaque)
1932{
1933 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(opaque);
1934
1935 return smc->update_dt_enabled;
1936}
1937
1938static int spapr_dtb_pre_load(void *opaque)
1939{
1940 sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
1941
1942 g_free(spapr->fdt_blob);
1943 spapr->fdt_blob = NULL;
1944 spapr->fdt_size = 0;
1945
1946 return 0;
1947}
1948
1949static const VMStateDescription vmstate_spapr_dtb = {
1950 .name = "spapr_dtb",
1951 .version_id = 1,
1952 .minimum_version_id = 1,
1953 .needed = spapr_dtb_needed,
1954 .pre_load = spapr_dtb_pre_load,
1955 .fields = (VMStateField[]) {
1956 VMSTATE_UINT32(fdt_initial_size, sPAPRMachineState),
1957 VMSTATE_UINT32(fdt_size, sPAPRMachineState),
1958 VMSTATE_VBUFFER_ALLOC_UINT32(fdt_blob, sPAPRMachineState, 0, NULL,
1959 fdt_size),
1960 VMSTATE_END_OF_LIST()
1961 },
1962};
1963
4be21d56
DG
1964static const VMStateDescription vmstate_spapr = {
1965 .name = "spapr",
880ae7de 1966 .version_id = 3,
4be21d56 1967 .minimum_version_id = 1,
4e5fe368 1968 .pre_load = spapr_pre_load,
880ae7de 1969 .post_load = spapr_post_load,
4e5fe368 1970 .pre_save = spapr_pre_save,
3aff6c2f 1971 .fields = (VMStateField[]) {
880ae7de
DG
1972 /* used to be @next_irq */
1973 VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
4be21d56
DG
1974
1975 /* RTC offset */
28e02042 1976 VMSTATE_UINT64_TEST(rtc_offset, sPAPRMachineState, version_before_3),
880ae7de 1977
28e02042 1978 VMSTATE_PPC_TIMEBASE_V(tb, sPAPRMachineState, 2),
4be21d56
DG
1979 VMSTATE_END_OF_LIST()
1980 },
62ef3760
MR
1981 .subsections = (const VMStateDescription*[]) {
1982 &vmstate_spapr_ov5_cas,
9861bb3e 1983 &vmstate_spapr_patb_entry,
fd38804b 1984 &vmstate_spapr_pending_events,
4e5fe368
SJS
1985 &vmstate_spapr_cap_htm,
1986 &vmstate_spapr_cap_vsx,
1987 &vmstate_spapr_cap_dfp,
8f38eaf8 1988 &vmstate_spapr_cap_cfpc,
09114fd8 1989 &vmstate_spapr_cap_sbbc,
4be8d4e7 1990 &vmstate_spapr_cap_ibs,
82cffa2e 1991 &vmstate_spapr_irq_map,
b9a477b7 1992 &vmstate_spapr_cap_nested_kvm_hv,
fea35ca4 1993 &vmstate_spapr_dtb,
62ef3760
MR
1994 NULL
1995 }
4be21d56
DG
1996};
1997
4be21d56
DG
1998static int htab_save_setup(QEMUFile *f, void *opaque)
1999{
28e02042 2000 sPAPRMachineState *spapr = opaque;
4be21d56 2001
4be21d56 2002 /* "Iteration" header */
3a384297
BR
2003 if (!spapr->htab_shift) {
2004 qemu_put_be32(f, -1);
2005 } else {
2006 qemu_put_be32(f, spapr->htab_shift);
2007 }
4be21d56 2008
e68cb8b4
AK
2009 if (spapr->htab) {
2010 spapr->htab_save_index = 0;
2011 spapr->htab_first_pass = true;
2012 } else {
3a384297
BR
2013 if (spapr->htab_shift) {
2014 assert(kvm_enabled());
2015 }
e68cb8b4
AK
2016 }
2017
2018
4be21d56
DG
2019 return 0;
2020}
2021
332f7721
GK
2022static void htab_save_chunk(QEMUFile *f, sPAPRMachineState *spapr,
2023 int chunkstart, int n_valid, int n_invalid)
2024{
2025 qemu_put_be32(f, chunkstart);
2026 qemu_put_be16(f, n_valid);
2027 qemu_put_be16(f, n_invalid);
2028 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
2029 HASH_PTE_SIZE_64 * n_valid);
2030}
2031
2032static void htab_save_end_marker(QEMUFile *f)
2033{
2034 qemu_put_be32(f, 0);
2035 qemu_put_be16(f, 0);
2036 qemu_put_be16(f, 0);
2037}
2038
28e02042 2039static void htab_save_first_pass(QEMUFile *f, sPAPRMachineState *spapr,
4be21d56
DG
2040 int64_t max_ns)
2041{
378bc217 2042 bool has_timeout = max_ns != -1;
4be21d56
DG
2043 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2044 int index = spapr->htab_save_index;
bc72ad67 2045 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
2046
2047 assert(spapr->htab_first_pass);
2048
2049 do {
2050 int chunkstart;
2051
2052 /* Consume invalid HPTEs */
2053 while ((index < htabslots)
2054 && !HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 2055 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 2056 index++;
4be21d56
DG
2057 }
2058
2059 /* Consume valid HPTEs */
2060 chunkstart = index;
338c25b6 2061 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56 2062 && HPTE_VALID(HPTE(spapr->htab, index))) {
4be21d56 2063 CLEAN_HPTE(HPTE(spapr->htab, index));
24ec2863 2064 index++;
4be21d56
DG
2065 }
2066
2067 if (index > chunkstart) {
2068 int n_valid = index - chunkstart;
2069
332f7721 2070 htab_save_chunk(f, spapr, chunkstart, n_valid, 0);
4be21d56 2071
378bc217
DG
2072 if (has_timeout &&
2073 (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
2074 break;
2075 }
2076 }
2077 } while ((index < htabslots) && !qemu_file_rate_limit(f));
2078
2079 if (index >= htabslots) {
2080 assert(index == htabslots);
2081 index = 0;
2082 spapr->htab_first_pass = false;
2083 }
2084 spapr->htab_save_index = index;
2085}
2086
28e02042 2087static int htab_save_later_pass(QEMUFile *f, sPAPRMachineState *spapr,
e68cb8b4 2088 int64_t max_ns)
4be21d56
DG
2089{
2090 bool final = max_ns < 0;
2091 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2092 int examined = 0, sent = 0;
2093 int index = spapr->htab_save_index;
bc72ad67 2094 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
2095
2096 assert(!spapr->htab_first_pass);
2097
2098 do {
2099 int chunkstart, invalidstart;
2100
2101 /* Consume non-dirty HPTEs */
2102 while ((index < htabslots)
2103 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
2104 index++;
2105 examined++;
2106 }
2107
2108 chunkstart = index;
2109 /* Consume valid dirty HPTEs */
338c25b6 2110 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
4be21d56
DG
2111 && HPTE_DIRTY(HPTE(spapr->htab, index))
2112 && HPTE_VALID(HPTE(spapr->htab, index))) {
2113 CLEAN_HPTE(HPTE(spapr->htab, index));
2114 index++;
2115 examined++;
2116 }
2117
2118 invalidstart = index;
2119 /* Consume invalid dirty HPTEs */
338c25b6 2120 while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
4be21d56
DG
2121 && HPTE_DIRTY(HPTE(spapr->htab, index))
2122 && !HPTE_VALID(HPTE(spapr->htab, index))) {
2123 CLEAN_HPTE(HPTE(spapr->htab, index));
2124 index++;
2125 examined++;
2126 }
2127
2128 if (index > chunkstart) {
2129 int n_valid = invalidstart - chunkstart;
2130 int n_invalid = index - invalidstart;
2131
332f7721 2132 htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid);
4be21d56
DG
2133 sent += index - chunkstart;
2134
bc72ad67 2135 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
2136 break;
2137 }
2138 }
2139
2140 if (examined >= htabslots) {
2141 break;
2142 }
2143
2144 if (index >= htabslots) {
2145 assert(index == htabslots);
2146 index = 0;
2147 }
2148 } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
2149
2150 if (index >= htabslots) {
2151 assert(index == htabslots);
2152 index = 0;
2153 }
2154
2155 spapr->htab_save_index = index;
2156
e68cb8b4 2157 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
4be21d56
DG
2158}
2159
e68cb8b4
AK
2160#define MAX_ITERATION_NS 5000000 /* 5 ms */
2161#define MAX_KVM_BUF_SIZE 2048
2162
4be21d56
DG
2163static int htab_save_iterate(QEMUFile *f, void *opaque)
2164{
28e02042 2165 sPAPRMachineState *spapr = opaque;
715c5407 2166 int fd;
e68cb8b4 2167 int rc = 0;
4be21d56
DG
2168
2169 /* Iteration header */
3a384297
BR
2170 if (!spapr->htab_shift) {
2171 qemu_put_be32(f, -1);
e8cd4247 2172 return 1;
3a384297
BR
2173 } else {
2174 qemu_put_be32(f, 0);
2175 }
4be21d56 2176
e68cb8b4
AK
2177 if (!spapr->htab) {
2178 assert(kvm_enabled());
2179
715c5407
DG
2180 fd = get_htab_fd(spapr);
2181 if (fd < 0) {
2182 return fd;
01a57972
SMJ
2183 }
2184
715c5407 2185 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
e68cb8b4
AK
2186 if (rc < 0) {
2187 return rc;
2188 }
2189 } else if (spapr->htab_first_pass) {
4be21d56
DG
2190 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
2191 } else {
e68cb8b4 2192 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
4be21d56
DG
2193 }
2194
332f7721 2195 htab_save_end_marker(f);
4be21d56 2196
e68cb8b4 2197 return rc;
4be21d56
DG
2198}
2199
2200static int htab_save_complete(QEMUFile *f, void *opaque)
2201{
28e02042 2202 sPAPRMachineState *spapr = opaque;
715c5407 2203 int fd;
4be21d56
DG
2204
2205 /* Iteration header */
3a384297
BR
2206 if (!spapr->htab_shift) {
2207 qemu_put_be32(f, -1);
2208 return 0;
2209 } else {
2210 qemu_put_be32(f, 0);
2211 }
4be21d56 2212
e68cb8b4
AK
2213 if (!spapr->htab) {
2214 int rc;
2215
2216 assert(kvm_enabled());
2217
715c5407
DG
2218 fd = get_htab_fd(spapr);
2219 if (fd < 0) {
2220 return fd;
01a57972
SMJ
2221 }
2222
715c5407 2223 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
e68cb8b4
AK
2224 if (rc < 0) {
2225 return rc;
2226 }
e68cb8b4 2227 } else {
378bc217
DG
2228 if (spapr->htab_first_pass) {
2229 htab_save_first_pass(f, spapr, -1);
2230 }
e68cb8b4
AK
2231 htab_save_later_pass(f, spapr, -1);
2232 }
4be21d56
DG
2233
2234 /* End marker */
332f7721 2235 htab_save_end_marker(f);
4be21d56
DG
2236
2237 return 0;
2238}
2239
2240static int htab_load(QEMUFile *f, void *opaque, int version_id)
2241{
28e02042 2242 sPAPRMachineState *spapr = opaque;
4be21d56 2243 uint32_t section_hdr;
e68cb8b4 2244 int fd = -1;
14b0d748 2245 Error *local_err = NULL;
4be21d56
DG
2246
2247 if (version_id < 1 || version_id > 1) {
98a5d100 2248 error_report("htab_load() bad version");
4be21d56
DG
2249 return -EINVAL;
2250 }
2251
2252 section_hdr = qemu_get_be32(f);
2253
3a384297
BR
2254 if (section_hdr == -1) {
2255 spapr_free_hpt(spapr);
2256 return 0;
2257 }
2258
4be21d56 2259 if (section_hdr) {
c5f54f3e
DG
2260 /* First section gives the htab size */
2261 spapr_reallocate_hpt(spapr, section_hdr, &local_err);
2262 if (local_err) {
2263 error_report_err(local_err);
4be21d56
DG
2264 return -EINVAL;
2265 }
2266 return 0;
2267 }
2268
e68cb8b4
AK
2269 if (!spapr->htab) {
2270 assert(kvm_enabled());
2271
14b0d748 2272 fd = kvmppc_get_htab_fd(true, 0, &local_err);
e68cb8b4 2273 if (fd < 0) {
14b0d748 2274 error_report_err(local_err);
82be8e73 2275 return fd;
e68cb8b4
AK
2276 }
2277 }
2278
4be21d56
DG
2279 while (true) {
2280 uint32_t index;
2281 uint16_t n_valid, n_invalid;
2282
2283 index = qemu_get_be32(f);
2284 n_valid = qemu_get_be16(f);
2285 n_invalid = qemu_get_be16(f);
2286
2287 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
2288 /* End of Stream */
2289 break;
2290 }
2291
e68cb8b4 2292 if ((index + n_valid + n_invalid) >
4be21d56
DG
2293 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
2294 /* Bad index in stream */
98a5d100
DG
2295 error_report(
2296 "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
2297 index, n_valid, n_invalid, spapr->htab_shift);
4be21d56
DG
2298 return -EINVAL;
2299 }
2300
e68cb8b4
AK
2301 if (spapr->htab) {
2302 if (n_valid) {
2303 qemu_get_buffer(f, HPTE(spapr->htab, index),
2304 HASH_PTE_SIZE_64 * n_valid);
2305 }
2306 if (n_invalid) {
2307 memset(HPTE(spapr->htab, index + n_valid), 0,
2308 HASH_PTE_SIZE_64 * n_invalid);
2309 }
2310 } else {
2311 int rc;
2312
2313 assert(fd >= 0);
2314
2315 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
2316 if (rc < 0) {
2317 return rc;
2318 }
4be21d56
DG
2319 }
2320 }
2321
e68cb8b4
AK
2322 if (!spapr->htab) {
2323 assert(fd >= 0);
2324 close(fd);
2325 }
2326
4be21d56
DG
2327 return 0;
2328}
2329
70f794fc 2330static void htab_save_cleanup(void *opaque)
c573fc03
TH
2331{
2332 sPAPRMachineState *spapr = opaque;
2333
2334 close_htab_fd(spapr);
2335}
2336
4be21d56 2337static SaveVMHandlers savevm_htab_handlers = {
9907e842 2338 .save_setup = htab_save_setup,
4be21d56 2339 .save_live_iterate = htab_save_iterate,
a3e06c3d 2340 .save_live_complete_precopy = htab_save_complete,
70f794fc 2341 .save_cleanup = htab_save_cleanup,
4be21d56
DG
2342 .load_state = htab_load,
2343};
2344
5b2128d2
AG
2345static void spapr_boot_set(void *opaque, const char *boot_device,
2346 Error **errp)
2347{
c86c1aff 2348 MachineState *machine = MACHINE(opaque);
5b2128d2
AG
2349 machine->boot_order = g_strdup(boot_device);
2350}
2351
224245bf
DG
2352static void spapr_create_lmb_dr_connectors(sPAPRMachineState *spapr)
2353{
2354 MachineState *machine = MACHINE(spapr);
2355 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
e8f986fc 2356 uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
224245bf
DG
2357 int i;
2358
2359 for (i = 0; i < nr_lmbs; i++) {
224245bf
DG
2360 uint64_t addr;
2361
b0c14ec4 2362 addr = i * lmb_size + machine->device_memory->base;
6caf3ac6
DG
2363 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB,
2364 addr / lmb_size);
224245bf
DG
2365 }
2366}
2367
2368/*
2369 * If RAM size, maxmem size and individual node mem sizes aren't aligned
2370 * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
2371 * since we can't support such unaligned sizes with DRCONF_MEMORY.
2372 */
7c150d6f 2373static void spapr_validate_node_memory(MachineState *machine, Error **errp)
224245bf
DG
2374{
2375 int i;
2376
7c150d6f
DG
2377 if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2378 error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
ab3dd749 2379 " is not aligned to %" PRIu64 " MiB",
7c150d6f 2380 machine->ram_size,
d23b6caa 2381 SPAPR_MEMORY_BLOCK_SIZE / MiB);
7c150d6f
DG
2382 return;
2383 }
2384
2385 if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2386 error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
ab3dd749 2387 " is not aligned to %" PRIu64 " MiB",
7c150d6f 2388 machine->ram_size,
d23b6caa 2389 SPAPR_MEMORY_BLOCK_SIZE / MiB);
7c150d6f 2390 return;
224245bf
DG
2391 }
2392
2393 for (i = 0; i < nb_numa_nodes; i++) {
2394 if (numa_info[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
7c150d6f
DG
2395 error_setg(errp,
2396 "Node %d memory size 0x%" PRIx64
ab3dd749 2397 " is not aligned to %" PRIu64 " MiB",
7c150d6f 2398 i, numa_info[i].node_mem,
d23b6caa 2399 SPAPR_MEMORY_BLOCK_SIZE / MiB);
7c150d6f 2400 return;
224245bf
DG
2401 }
2402 }
2403}
2404
535455fd
IM
2405/* find cpu slot in machine->possible_cpus by core_id */
2406static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
2407{
2408 int index = id / smp_threads;
2409
2410 if (index >= ms->possible_cpus->len) {
2411 return NULL;
2412 }
2413 if (idx) {
2414 *idx = index;
2415 }
2416 return &ms->possible_cpus->cpus[index];
2417}
2418
fa98fbfc
SB
2419static void spapr_set_vsmt_mode(sPAPRMachineState *spapr, Error **errp)
2420{
2421 Error *local_err = NULL;
2422 bool vsmt_user = !!spapr->vsmt;
2423 int kvm_smt = kvmppc_smt_threads();
2424 int ret;
2425
2426 if (!kvm_enabled() && (smp_threads > 1)) {
2427 error_setg(&local_err, "TCG cannot support more than 1 thread/core "
2428 "on a pseries machine");
2429 goto out;
2430 }
2431 if (!is_power_of_2(smp_threads)) {
2432 error_setg(&local_err, "Cannot support %d threads/core on a pseries "
2433 "machine because it must be a power of 2", smp_threads);
2434 goto out;
2435 }
2436
2437 /* Detemine the VSMT mode to use: */
2438 if (vsmt_user) {
2439 if (spapr->vsmt < smp_threads) {
2440 error_setg(&local_err, "Cannot support VSMT mode %d"
2441 " because it must be >= threads/core (%d)",
2442 spapr->vsmt, smp_threads);
2443 goto out;
2444 }
2445 /* In this case, spapr->vsmt has been set by the command line */
2446 } else {
8904e5a7
DG
2447 /*
2448 * Default VSMT value is tricky, because we need it to be as
2449 * consistent as possible (for migration), but this requires
2450 * changing it for at least some existing cases. We pick 8 as
2451 * the value that we'd get with KVM on POWER8, the
2452 * overwhelmingly common case in production systems.
2453 */
4ad64cbd 2454 spapr->vsmt = MAX(8, smp_threads);
fa98fbfc
SB
2455 }
2456
2457 /* KVM: If necessary, set the SMT mode: */
2458 if (kvm_enabled() && (spapr->vsmt != kvm_smt)) {
2459 ret = kvmppc_set_smt_threads(spapr->vsmt);
2460 if (ret) {
1f20f2e0 2461 /* Looks like KVM isn't able to change VSMT mode */
fa98fbfc
SB
2462 error_setg(&local_err,
2463 "Failed to set KVM's VSMT mode to %d (errno %d)",
2464 spapr->vsmt, ret);
1f20f2e0
DG
2465 /* We can live with that if the default one is big enough
2466 * for the number of threads, and a submultiple of the one
2467 * we want. In this case we'll waste some vcpu ids, but
2468 * behaviour will be correct */
2469 if ((kvm_smt >= smp_threads) && ((spapr->vsmt % kvm_smt) == 0)) {
2470 warn_report_err(local_err);
2471 local_err = NULL;
2472 goto out;
2473 } else {
2474 if (!vsmt_user) {
2475 error_append_hint(&local_err,
2476 "On PPC, a VM with %d threads/core"
2477 " on a host with %d threads/core"
2478 " requires the use of VSMT mode %d.\n",
2479 smp_threads, kvm_smt, spapr->vsmt);
2480 }
2481 kvmppc_hint_smt_possible(&local_err);
2482 goto out;
fa98fbfc 2483 }
fa98fbfc
SB
2484 }
2485 }
2486 /* else TCG: nothing to do currently */
2487out:
2488 error_propagate(errp, local_err);
2489}
2490
1a5008fc
GK
2491static void spapr_init_cpus(sPAPRMachineState *spapr)
2492{
2493 MachineState *machine = MACHINE(spapr);
2494 MachineClass *mc = MACHINE_GET_CLASS(machine);
2495 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
2496 const char *type = spapr_get_cpu_core_type(machine->cpu_type);
2497 const CPUArchIdList *possible_cpus;
2498 int boot_cores_nr = smp_cpus / smp_threads;
2499 int i;
2500
2501 possible_cpus = mc->possible_cpu_arch_ids(machine);
2502 if (mc->has_hotpluggable_cpus) {
2503 if (smp_cpus % smp_threads) {
2504 error_report("smp_cpus (%u) must be multiple of threads (%u)",
2505 smp_cpus, smp_threads);
2506 exit(1);
2507 }
2508 if (max_cpus % smp_threads) {
2509 error_report("max_cpus (%u) must be multiple of threads (%u)",
2510 max_cpus, smp_threads);
2511 exit(1);
2512 }
2513 } else {
2514 if (max_cpus != smp_cpus) {
2515 error_report("This machine version does not support CPU hotplug");
2516 exit(1);
2517 }
2518 boot_cores_nr = possible_cpus->len;
2519 }
2520
1a5008fc
GK
2521 if (smc->pre_2_10_has_unused_icps) {
2522 int i;
2523
1a518e76 2524 for (i = 0; i < spapr_max_server_number(spapr); i++) {
1a5008fc
GK
2525 /* Dummy entries get deregistered when real ICPState objects
2526 * are registered during CPU core hotplug.
2527 */
2528 pre_2_10_vmstate_register_dummy_icp(i);
2529 }
2530 }
2531
2532 for (i = 0; i < possible_cpus->len; i++) {
2533 int core_id = i * smp_threads;
2534
2535 if (mc->has_hotpluggable_cpus) {
2536 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU,
2537 spapr_vcpu_id(spapr, core_id));
2538 }
2539
2540 if (i < boot_cores_nr) {
2541 Object *core = object_new(type);
2542 int nr_threads = smp_threads;
2543
2544 /* Handle the partially filled core for older machine types */
2545 if ((i + 1) * smp_threads >= smp_cpus) {
2546 nr_threads = smp_cpus - i * smp_threads;
2547 }
2548
2549 object_property_set_int(core, nr_threads, "nr-threads",
2550 &error_fatal);
2551 object_property_set_int(core, core_id, CPU_CORE_PROP_CORE_ID,
2552 &error_fatal);
2553 object_property_set_bool(core, true, "realized", &error_fatal);
ecda255e
SB
2554
2555 object_unref(core);
1a5008fc
GK
2556 }
2557 }
2558}
2559
999c9caf
GK
2560static PCIHostState *spapr_create_default_phb(void)
2561{
2562 DeviceState *dev;
2563
2564 dev = qdev_create(NULL, TYPE_SPAPR_PCI_HOST_BRIDGE);
2565 qdev_prop_set_uint32(dev, "index", 0);
2566 qdev_init_nofail(dev);
2567
2568 return PCI_HOST_BRIDGE(dev);
2569}
2570
9fdf0c29 2571/* pSeries LPAR / sPAPR hardware init */
bcb5ce08 2572static void spapr_machine_init(MachineState *machine)
9fdf0c29 2573{
28e02042 2574 sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
224245bf 2575 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
3ef96221 2576 const char *kernel_filename = machine->kernel_filename;
3ef96221 2577 const char *initrd_filename = machine->initrd_filename;
8c9f64df 2578 PCIHostState *phb;
9fdf0c29 2579 int i;
890c2b77
AK
2580 MemoryRegion *sysmem = get_system_memory();
2581 MemoryRegion *ram = g_new(MemoryRegion, 1);
c86c1aff 2582 hwaddr node0_size = spapr_node0_size(machine);
b7d1f77a 2583 long load_limit, fw_size;
39ac8455 2584 char *filename;
30f4b05b 2585 Error *resize_hpt_err = NULL;
9fdf0c29 2586
226419d6 2587 msi_nonbroken = true;
0ee2c058 2588
d43b45e2 2589 QLIST_INIT(&spapr->phbs);
0cffce56 2590 QTAILQ_INIT(&spapr->pending_dimm_unplugs);
d43b45e2 2591
9f6edd06
DG
2592 /* Determine capabilities to run with */
2593 spapr_caps_init(spapr);
2594
30f4b05b
DG
2595 kvmppc_check_papr_resize_hpt(&resize_hpt_err);
2596 if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) {
2597 /*
2598 * If the user explicitly requested a mode we should either
2599 * supply it, or fail completely (which we do below). But if
2600 * it's not set explicitly, we reset our mode to something
2601 * that works
2602 */
2603 if (resize_hpt_err) {
2604 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2605 error_free(resize_hpt_err);
2606 resize_hpt_err = NULL;
2607 } else {
2608 spapr->resize_hpt = smc->resize_hpt_default;
2609 }
2610 }
2611
2612 assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT);
2613
2614 if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) {
2615 /*
2616 * User requested HPT resize, but this host can't supply it. Bail out
2617 */
2618 error_report_err(resize_hpt_err);
2619 exit(1);
2620 }
2621
090052aa 2622 spapr->rma_size = node0_size;
354ac20a 2623
090052aa
DG
2624 /* With KVM, we don't actually know whether KVM supports an
2625 * unbounded RMA (PR KVM) or is limited by the hash table size
2626 * (HV KVM using VRMA), so we always assume the latter
2627 *
2628 * In that case, we also limit the initial allocations for RTAS
2629 * etc... to 256M since we have no way to know what the VRMA size
2630 * is going to be as it depends on the size of the hash table
2631 * which isn't determined yet.
2632 */
2633 if (kvm_enabled()) {
2634 spapr->vrma_adjust = 1;
2635 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
354ac20a 2636 }
7f763a5d 2637
090052aa
DG
2638 /* Actually we don't support unbounded RMA anymore since we added
2639 * proper emulation of HV mode. The max we can get is 16G which
2640 * also happens to be what we configure for PAPR mode so make sure
2641 * we don't do anything bigger than that
2642 */
2643 spapr->rma_size = MIN(spapr->rma_size, 0x400000000ull);
354ac20a 2644
c4177479 2645 if (spapr->rma_size > node0_size) {
d54e4d76
DG
2646 error_report("Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")",
2647 spapr->rma_size);
c4177479
AK
2648 exit(1);
2649 }
2650
b7d1f77a
BH
2651 /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
2652 load_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FW_OVERHEAD;
9fdf0c29 2653
482969d6
CLG
2654 /*
2655 * VSMT must be set in order to be able to compute VCPU ids, ie to
1a518e76 2656 * call spapr_max_server_number() or spapr_vcpu_id().
482969d6
CLG
2657 */
2658 spapr_set_vsmt_mode(spapr, &error_fatal);
2659
7b565160 2660 /* Set up Interrupt Controller before we create the VCPUs */
fab397d8 2661 spapr_irq_init(spapr, &error_fatal);
7b565160 2662
dc1b5eee
GK
2663 /* Set up containers for ibm,client-architecture-support negotiated options
2664 */
facdb8b6
MR
2665 spapr->ov5 = spapr_ovec_new();
2666 spapr->ov5_cas = spapr_ovec_new();
2667
224245bf 2668 if (smc->dr_lmb_enabled) {
facdb8b6 2669 spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY);
7c150d6f 2670 spapr_validate_node_memory(machine, &error_fatal);
224245bf
DG
2671 }
2672
417ece33
MR
2673 spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY);
2674
ffbb1705
MR
2675 /* advertise support for dedicated HP event source to guests */
2676 if (spapr->use_hotplug_event_source) {
2677 spapr_ovec_set(spapr->ov5, OV5_HP_EVT);
2678 }
2679
2772cf6b
DG
2680 /* advertise support for HPT resizing */
2681 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
2682 spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE);
2683 }
2684
a324d6f1
BR
2685 /* advertise support for ibm,dyamic-memory-v2 */
2686 spapr_ovec_set(spapr->ov5, OV5_DRMEM_V2);
2687
db592b5b 2688 /* advertise XIVE on POWER9 machines */
3ba3d0bc 2689 if (spapr->irq->ov5 & SPAPR_OV5_XIVE_EXPLOIT) {
db592b5b
CLG
2690 if (ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00,
2691 0, spapr->max_compat_pvr)) {
2692 spapr_ovec_set(spapr->ov5, OV5_XIVE_EXPLOIT);
2693 } else {
2694 error_report("XIVE-only machines require a POWER9 CPU");
2695 exit(1);
2696 }
2697 }
2698
9fdf0c29 2699 /* init CPUs */
0c86d0fd 2700 spapr_init_cpus(spapr);
9fdf0c29 2701
0550b120 2702 if ((!kvm_enabled() || kvmppc_has_cap_mmu_radix()) &&
ad99d04c
DG
2703 ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
2704 spapr->max_compat_pvr)) {
0550b120
GK
2705 /* KVM and TCG always allow GTSE with radix... */
2706 spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE);
2707 }
2708 /* ... but not with hash (currently). */
2709
026bfd89
DG
2710 if (kvm_enabled()) {
2711 /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
2712 kvmppc_enable_logical_ci_hcalls();
ef9971dd 2713 kvmppc_enable_set_mode_hcall();
5145ad4f
NW
2714
2715 /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */
2716 kvmppc_enable_clear_ref_mod_hcalls();
026bfd89
DG
2717 }
2718
9fdf0c29 2719 /* allocate RAM */
f92f5da1 2720 memory_region_allocate_system_memory(ram, NULL, "ppc_spapr.ram",
fb164994 2721 machine->ram_size);
f92f5da1 2722 memory_region_add_subregion(sysmem, 0, ram);
9fdf0c29 2723
b0c14ec4
DH
2724 /* always allocate the device memory information */
2725 machine->device_memory = g_malloc0(sizeof(*machine->device_memory));
2726
4a1c9cf0
BR
2727 /* initialize hotplug memory address space */
2728 if (machine->ram_size < machine->maxram_size) {
0c9269a5 2729 ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
71c9a3dd
BR
2730 /*
2731 * Limit the number of hotpluggable memory slots to half the number
2732 * slots that KVM supports, leaving the other half for PCI and other
2733 * devices. However ensure that number of slots doesn't drop below 32.
2734 */
2735 int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 :
2736 SPAPR_MAX_RAM_SLOTS;
4a1c9cf0 2737
71c9a3dd
BR
2738 if (max_memslots < SPAPR_MAX_RAM_SLOTS) {
2739 max_memslots = SPAPR_MAX_RAM_SLOTS;
2740 }
2741 if (machine->ram_slots > max_memslots) {
d54e4d76
DG
2742 error_report("Specified number of memory slots %"
2743 PRIu64" exceeds max supported %d",
71c9a3dd 2744 machine->ram_slots, max_memslots);
d54e4d76 2745 exit(1);
4a1c9cf0
BR
2746 }
2747
b0c14ec4 2748 machine->device_memory->base = ROUND_UP(machine->ram_size,
0c9269a5 2749 SPAPR_DEVICE_MEM_ALIGN);
b0c14ec4 2750 memory_region_init(&machine->device_memory->mr, OBJECT(spapr),
0c9269a5 2751 "device-memory", device_mem_size);
b0c14ec4
DH
2752 memory_region_add_subregion(sysmem, machine->device_memory->base,
2753 &machine->device_memory->mr);
4a1c9cf0
BR
2754 }
2755
224245bf
DG
2756 if (smc->dr_lmb_enabled) {
2757 spapr_create_lmb_dr_connectors(spapr);
2758 }
2759
39ac8455 2760 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
4c56440d 2761 if (!filename) {
730fce59 2762 error_report("Could not find LPAR rtas '%s'", "spapr-rtas.bin");
4c56440d
SW
2763 exit(1);
2764 }
b7d1f77a 2765 spapr->rtas_size = get_image_size(filename);
8afc22a2
ZJ
2766 if (spapr->rtas_size < 0) {
2767 error_report("Could not get size of LPAR rtas '%s'", filename);
2768 exit(1);
2769 }
b7d1f77a
BH
2770 spapr->rtas_blob = g_malloc(spapr->rtas_size);
2771 if (load_image_size(filename, spapr->rtas_blob, spapr->rtas_size) < 0) {
730fce59 2772 error_report("Could not load LPAR rtas '%s'", filename);
39ac8455
DG
2773 exit(1);
2774 }
4d8d5467 2775 if (spapr->rtas_size > RTAS_MAX_SIZE) {
730fce59
TH
2776 error_report("RTAS too big ! 0x%zx bytes (max is 0x%x)",
2777 (size_t)spapr->rtas_size, RTAS_MAX_SIZE);
4d8d5467
BH
2778 exit(1);
2779 }
7267c094 2780 g_free(filename);
39ac8455 2781
ffbb1705 2782 /* Set up RTAS event infrastructure */
74d042e5
DG
2783 spapr_events_init(spapr);
2784
12f42174 2785 /* Set up the RTC RTAS interfaces */
28df36a1 2786 spapr_rtc_create(spapr);
12f42174 2787
b5cec4c5 2788 /* Set up VIO bus */
4040ab72
DG
2789 spapr->vio_bus = spapr_vio_bus_init();
2790
b8846a4d 2791 for (i = 0; i < serial_max_hds(); i++) {
9bca0edb
PM
2792 if (serial_hd(i)) {
2793 spapr_vty_create(spapr->vio_bus, serial_hd(i));
4040ab72
DG
2794 }
2795 }
9fdf0c29 2796
639e8102
DG
2797 /* We always have at least the nvram device on VIO */
2798 spapr_create_nvram(spapr);
2799
3384f95c 2800 /* Set up PCI */
fa28f71b
AK
2801 spapr_pci_rtas_init();
2802
999c9caf 2803 phb = spapr_create_default_phb();
3384f95c 2804
277f9acf 2805 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
2806 NICInfo *nd = &nd_table[i];
2807
2808 if (!nd->model) {
3c3a4e7a 2809 nd->model = g_strdup("spapr-vlan");
8d90ad90
DG
2810 }
2811
3c3a4e7a
TH
2812 if (g_str_equal(nd->model, "spapr-vlan") ||
2813 g_str_equal(nd->model, "ibmveth")) {
d601fac4 2814 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 2815 } else {
29b358f9 2816 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
2817 }
2818 }
2819
6e270446 2820 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 2821 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
2822 }
2823
f28359d8 2824 /* Graphics */
14c6a894 2825 if (spapr_vga_init(phb->bus, &error_fatal)) {
3fc5acde 2826 spapr->has_graphics = true;
c6e76503 2827 machine->usb |= defaults_enabled() && !machine->usb_disabled;
f28359d8
LZ
2828 }
2829
4ee9ced9 2830 if (machine->usb) {
57040d45
TH
2831 if (smc->use_ohci_by_default) {
2832 pci_create_simple(phb->bus, -1, "pci-ohci");
2833 } else {
2834 pci_create_simple(phb->bus, -1, "nec-usb-xhci");
2835 }
c86580b8 2836
35139a59 2837 if (spapr->has_graphics) {
c86580b8
MA
2838 USBBus *usb_bus = usb_bus_find(-1);
2839
2840 usb_create_simple(usb_bus, "usb-kbd");
2841 usb_create_simple(usb_bus, "usb-mouse");
35139a59
DG
2842 }
2843 }
2844
ab3dd749 2845 if (spapr->rma_size < (MIN_RMA_SLOF * MiB)) {
d54e4d76
DG
2846 error_report(
2847 "pSeries SLOF firmware requires >= %ldM guest RMA (Real Mode Area memory)",
2848 MIN_RMA_SLOF);
4d8d5467
BH
2849 exit(1);
2850 }
2851
9fdf0c29
DG
2852 if (kernel_filename) {
2853 uint64_t lowaddr = 0;
2854
a19f7fb0
DG
2855 spapr->kernel_size = load_elf(kernel_filename, translate_kernel_address,
2856 NULL, NULL, &lowaddr, NULL, 1,
2857 PPC_ELF_MACHINE, 0, 0);
2858 if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) {
2859 spapr->kernel_size = load_elf(kernel_filename,
2860 translate_kernel_address, NULL, NULL,
2861 &lowaddr, NULL, 0, PPC_ELF_MACHINE,
2862 0, 0);
2863 spapr->kernel_le = spapr->kernel_size > 0;
16457e7f 2864 }
a19f7fb0
DG
2865 if (spapr->kernel_size < 0) {
2866 error_report("error loading %s: %s", kernel_filename,
2867 load_elf_strerror(spapr->kernel_size));
9fdf0c29
DG
2868 exit(1);
2869 }
2870
2871 /* load initrd */
2872 if (initrd_filename) {
4d8d5467
BH
2873 /* Try to locate the initrd in the gap between the kernel
2874 * and the firmware. Add a bit of space just in case
2875 */
a19f7fb0
DG
2876 spapr->initrd_base = (KERNEL_LOAD_ADDR + spapr->kernel_size
2877 + 0x1ffff) & ~0xffff;
2878 spapr->initrd_size = load_image_targphys(initrd_filename,
2879 spapr->initrd_base,
2880 load_limit
2881 - spapr->initrd_base);
2882 if (spapr->initrd_size < 0) {
d54e4d76
DG
2883 error_report("could not load initial ram disk '%s'",
2884 initrd_filename);
9fdf0c29
DG
2885 exit(1);
2886 }
9fdf0c29 2887 }
4d8d5467 2888 }
a3467baa 2889
8e7ea787
AF
2890 if (bios_name == NULL) {
2891 bios_name = FW_FILE_NAME;
2892 }
2893 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4c56440d 2894 if (!filename) {
68fea5a0 2895 error_report("Could not find LPAR firmware '%s'", bios_name);
4c56440d
SW
2896 exit(1);
2897 }
4d8d5467 2898 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
68fea5a0
TH
2899 if (fw_size <= 0) {
2900 error_report("Could not load LPAR firmware '%s'", filename);
4d8d5467
BH
2901 exit(1);
2902 }
2903 g_free(filename);
4d8d5467 2904
28e02042
DG
2905 /* FIXME: Should register things through the MachineState's qdev
2906 * interface, this is a legacy from the sPAPREnvironment structure
2907 * which predated MachineState but had a similar function */
4be21d56
DG
2908 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
2909 register_savevm_live(NULL, "spapr/htab", -1, 1,
2910 &savevm_htab_handlers, spapr);
2911
5b2128d2 2912 qemu_register_boot_set(spapr_boot_set, spapr);
42043e4f 2913
42043e4f 2914 if (kvm_enabled()) {
3dc410ae 2915 /* to stop and start vmclock */
42043e4f
LV
2916 qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change,
2917 &spapr->tb);
3dc410ae
AK
2918
2919 kvmppc_spapr_enable_inkernel_multitce();
42043e4f 2920 }
9fdf0c29
DG
2921}
2922
135a129a
AK
2923static int spapr_kvm_type(const char *vm_type)
2924{
2925 if (!vm_type) {
2926 return 0;
2927 }
2928
2929 if (!strcmp(vm_type, "HV")) {
2930 return 1;
2931 }
2932
2933 if (!strcmp(vm_type, "PR")) {
2934 return 2;
2935 }
2936
2937 error_report("Unknown kvm-type specified '%s'", vm_type);
2938 exit(1);
2939}
2940
71461b0f 2941/*
627b84f4 2942 * Implementation of an interface to adjust firmware path
71461b0f
AK
2943 * for the bootindex property handling.
2944 */
2945static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
2946 DeviceState *dev)
2947{
2948#define CAST(type, obj, name) \
2949 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
2950 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
2951 sPAPRPHBState *phb = CAST(sPAPRPHBState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
c4e13492 2952 VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON);
71461b0f
AK
2953
2954 if (d) {
2955 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
2956 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
2957 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
2958
2959 if (spapr) {
2960 /*
2961 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
2962 * We use SRP luns of the form 8000 | (bus << 8) | (id << 5) | lun
2963 * in the top 16 bits of the 64-bit LUN
2964 */
2965 unsigned id = 0x8000 | (d->id << 8) | d->lun;
2966 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2967 (uint64_t)id << 48);
2968 } else if (virtio) {
2969 /*
2970 * We use SRP luns of the form 01000000 | (target << 8) | lun
2971 * in the top 32 bits of the 64-bit LUN
2972 * Note: the quote above is from SLOF and it is wrong,
2973 * the actual binding is:
2974 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
2975 */
2976 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
bac658d1
TH
2977 if (d->lun >= 256) {
2978 /* Use the LUN "flat space addressing method" */
2979 id |= 0x4000;
2980 }
71461b0f
AK
2981 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2982 (uint64_t)id << 32);
2983 } else if (usb) {
2984 /*
2985 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
2986 * in the top 32 bits of the 64-bit LUN
2987 */
2988 unsigned usb_port = atoi(usb->port->path);
2989 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
2990 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
2991 (uint64_t)id << 32);
2992 }
2993 }
2994
b99260eb
TH
2995 /*
2996 * SLOF probes the USB devices, and if it recognizes that the device is a
2997 * storage device, it changes its name to "storage" instead of "usb-host",
2998 * and additionally adds a child node for the SCSI LUN, so the correct
2999 * boot path in SLOF is something like .../storage@1/disk@xxx" instead.
3000 */
3001 if (strcmp("usb-host", qdev_fw_name(dev)) == 0) {
3002 USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE);
3003 if (usb_host_dev_is_scsi_storage(usbdev)) {
3004 return g_strdup_printf("storage@%s/disk", usbdev->port->path);
3005 }
3006 }
3007
71461b0f
AK
3008 if (phb) {
3009 /* Replace "pci" with "pci@800000020000000" */
3010 return g_strdup_printf("pci@%"PRIX64, phb->buid);
3011 }
3012
c4e13492
FF
3013 if (vsc) {
3014 /* Same logic as virtio above */
3015 unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun;
3016 return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32);
3017 }
3018
4871dd4c
TH
3019 if (g_str_equal("pci-bridge", qdev_fw_name(dev))) {
3020 /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */
3021 PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
3022 return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn));
3023 }
3024
71461b0f
AK
3025 return NULL;
3026}
3027
23825581
EH
3028static char *spapr_get_kvm_type(Object *obj, Error **errp)
3029{
28e02042 3030 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 3031
28e02042 3032 return g_strdup(spapr->kvm_type);
23825581
EH
3033}
3034
3035static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
3036{
28e02042 3037 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
23825581 3038
28e02042
DG
3039 g_free(spapr->kvm_type);
3040 spapr->kvm_type = g_strdup(value);
23825581
EH
3041}
3042
f6229214
MR
3043static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp)
3044{
3045 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3046
3047 return spapr->use_hotplug_event_source;
3048}
3049
3050static void spapr_set_modern_hotplug_events(Object *obj, bool value,
3051 Error **errp)
3052{
3053 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3054
3055 spapr->use_hotplug_event_source = value;
3056}
3057
fcad0d21
AK
3058static bool spapr_get_msix_emulation(Object *obj, Error **errp)
3059{
3060 return true;
3061}
3062
30f4b05b
DG
3063static char *spapr_get_resize_hpt(Object *obj, Error **errp)
3064{
3065 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3066
3067 switch (spapr->resize_hpt) {
3068 case SPAPR_RESIZE_HPT_DEFAULT:
3069 return g_strdup("default");
3070 case SPAPR_RESIZE_HPT_DISABLED:
3071 return g_strdup("disabled");
3072 case SPAPR_RESIZE_HPT_ENABLED:
3073 return g_strdup("enabled");
3074 case SPAPR_RESIZE_HPT_REQUIRED:
3075 return g_strdup("required");
3076 }
3077 g_assert_not_reached();
3078}
3079
3080static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp)
3081{
3082 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3083
3084 if (strcmp(value, "default") == 0) {
3085 spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT;
3086 } else if (strcmp(value, "disabled") == 0) {
3087 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
3088 } else if (strcmp(value, "enabled") == 0) {
3089 spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED;
3090 } else if (strcmp(value, "required") == 0) {
3091 spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED;
3092 } else {
3093 error_setg(errp, "Bad value for \"resize-hpt\" property");
3094 }
3095}
3096
fa98fbfc
SB
3097static void spapr_get_vsmt(Object *obj, Visitor *v, const char *name,
3098 void *opaque, Error **errp)
3099{
3100 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
3101}
3102
3103static void spapr_set_vsmt(Object *obj, Visitor *v, const char *name,
3104 void *opaque, Error **errp)
3105{
3106 visit_type_uint32(v, name, (uint32_t *)opaque, errp);
3107}
3108
3ba3d0bc
CLG
3109static char *spapr_get_ic_mode(Object *obj, Error **errp)
3110{
3111 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3112
3113 if (spapr->irq == &spapr_irq_xics_legacy) {
3114 return g_strdup("legacy");
3115 } else if (spapr->irq == &spapr_irq_xics) {
3116 return g_strdup("xics");
3117 } else if (spapr->irq == &spapr_irq_xive) {
3118 return g_strdup("xive");
3119 }
3120 g_assert_not_reached();
3121}
3122
3123static void spapr_set_ic_mode(Object *obj, const char *value, Error **errp)
3124{
3125 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3126
3127 /* The legacy IRQ backend can not be set */
3128 if (strcmp(value, "xics") == 0) {
3129 spapr->irq = &spapr_irq_xics;
3130 } else if (strcmp(value, "xive") == 0) {
3131 spapr->irq = &spapr_irq_xive;
3132 } else {
3133 error_setg(errp, "Bad value for \"ic-mode\" property");
3134 }
3135}
3136
bcb5ce08 3137static void spapr_instance_init(Object *obj)
23825581 3138{
715c5407 3139 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3ba3d0bc 3140 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
715c5407
DG
3141
3142 spapr->htab_fd = -1;
f6229214 3143 spapr->use_hotplug_event_source = true;
23825581
EH
3144 object_property_add_str(obj, "kvm-type",
3145 spapr_get_kvm_type, spapr_set_kvm_type, NULL);
49d2e648
MA
3146 object_property_set_description(obj, "kvm-type",
3147 "Specifies the KVM virtualization mode (HV, PR)",
3148 NULL);
f6229214
MR
3149 object_property_add_bool(obj, "modern-hotplug-events",
3150 spapr_get_modern_hotplug_events,
3151 spapr_set_modern_hotplug_events,
3152 NULL);
3153 object_property_set_description(obj, "modern-hotplug-events",
3154 "Use dedicated hotplug event mechanism in"
3155 " place of standard EPOW events when possible"
3156 " (required for memory hot-unplug support)",
3157 NULL);
7843c0d6
DG
3158 ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr,
3159 "Maximum permitted CPU compatibility mode",
3160 &error_fatal);
30f4b05b
DG
3161
3162 object_property_add_str(obj, "resize-hpt",
3163 spapr_get_resize_hpt, spapr_set_resize_hpt, NULL);
3164 object_property_set_description(obj, "resize-hpt",
3165 "Resizing of the Hash Page Table (enabled, disabled, required)",
3166 NULL);
fa98fbfc
SB
3167 object_property_add(obj, "vsmt", "uint32", spapr_get_vsmt,
3168 spapr_set_vsmt, NULL, &spapr->vsmt, &error_abort);
3169 object_property_set_description(obj, "vsmt",
3170 "Virtual SMT: KVM behaves as if this were"
3171 " the host's SMT mode", &error_abort);
fcad0d21
AK
3172 object_property_add_bool(obj, "vfio-no-msix-emulation",
3173 spapr_get_msix_emulation, NULL, NULL);
3ba3d0bc
CLG
3174
3175 /* The machine class defines the default interrupt controller mode */
3176 spapr->irq = smc->irq;
3177 object_property_add_str(obj, "ic-mode", spapr_get_ic_mode,
3178 spapr_set_ic_mode, NULL);
3179 object_property_set_description(obj, "ic-mode",
3180 "Specifies the interrupt controller mode (xics, xive)",
3181 NULL);
23825581
EH
3182}
3183
87bbdd9c
DG
3184static void spapr_machine_finalizefn(Object *obj)
3185{
3186 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3187
3188 g_free(spapr->kvm_type);
3189}
3190
1c7ad77e 3191void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg)
34316482 3192{
34316482
AK
3193 cpu_synchronize_state(cs);
3194 ppc_cpu_do_system_reset(cs);
3195}
3196
3197static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
3198{
3199 CPUState *cs;
3200
3201 CPU_FOREACH(cs) {
1c7ad77e 3202 async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
34316482
AK
3203 }
3204}
3205
79b78a6b
MR
3206static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size,
3207 uint32_t node, bool dedicated_hp_event_source,
3208 Error **errp)
c20d332a
BR
3209{
3210 sPAPRDRConnector *drc;
c20d332a
BR
3211 uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
3212 int i, fdt_offset, fdt_size;
3213 void *fdt;
79b78a6b 3214 uint64_t addr = addr_start;
94fd9cba 3215 bool hotplugged = spapr_drc_hotplugged(dev);
160bb678 3216 Error *local_err = NULL;
c20d332a 3217
c20d332a 3218 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3219 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3220 addr / SPAPR_MEMORY_BLOCK_SIZE);
c20d332a
BR
3221 g_assert(drc);
3222
3223 fdt = create_device_tree(&fdt_size);
3224 fdt_offset = spapr_populate_memory_node(fdt, node, addr,
3225 SPAPR_MEMORY_BLOCK_SIZE);
3226
160bb678
GK
3227 spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
3228 if (local_err) {
3229 while (addr > addr_start) {
3230 addr -= SPAPR_MEMORY_BLOCK_SIZE;
3231 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3232 addr / SPAPR_MEMORY_BLOCK_SIZE);
a8dc47fd 3233 spapr_drc_detach(drc);
160bb678
GK
3234 }
3235 g_free(fdt);
3236 error_propagate(errp, local_err);
3237 return;
3238 }
94fd9cba
LV
3239 if (!hotplugged) {
3240 spapr_drc_reset(drc);
3241 }
c20d332a
BR
3242 addr += SPAPR_MEMORY_BLOCK_SIZE;
3243 }
5dd5238c
JD
3244 /* send hotplug notification to the
3245 * guest only in case of hotplugged memory
3246 */
94fd9cba 3247 if (hotplugged) {
79b78a6b 3248 if (dedicated_hp_event_source) {
fbf55397
DG
3249 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3250 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
79b78a6b
MR
3251 spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
3252 nr_lmbs,
0b55aa91 3253 spapr_drc_index(drc));
79b78a6b
MR
3254 } else {
3255 spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB,
3256 nr_lmbs);
3257 }
5dd5238c 3258 }
c20d332a
BR
3259}
3260
3261static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
81985f3b 3262 Error **errp)
c20d332a
BR
3263{
3264 Error *local_err = NULL;
3265 sPAPRMachineState *ms = SPAPR_MACHINE(hotplug_dev);
3266 PCDIMMDevice *dimm = PC_DIMM(dev);
b0e62443 3267 uint64_t size, addr;
81985f3b 3268 uint32_t node;
04790978 3269
946d6154 3270 size = memory_device_get_region_size(MEMORY_DEVICE(dev), &error_abort);
df587133 3271
fd3416f5 3272 pc_dimm_plug(dimm, MACHINE(ms), &local_err);
c20d332a
BR
3273 if (local_err) {
3274 goto out;
3275 }
3276
9ed442b8
MAL
3277 addr = object_property_get_uint(OBJECT(dimm),
3278 PC_DIMM_ADDR_PROP, &local_err);
c20d332a 3279 if (local_err) {
160bb678 3280 goto out_unplug;
c20d332a
BR
3281 }
3282
81985f3b
DH
3283 node = object_property_get_uint(OBJECT(dev), PC_DIMM_NODE_PROP,
3284 &error_abort);
79b78a6b
MR
3285 spapr_add_lmbs(dev, addr, size, node,
3286 spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT),
160bb678
GK
3287 &local_err);
3288 if (local_err) {
3289 goto out_unplug;
3290 }
3291
3292 return;
c20d332a 3293
160bb678 3294out_unplug:
fd3416f5 3295 pc_dimm_unplug(dimm, MACHINE(ms));
c20d332a
BR
3296out:
3297 error_propagate(errp, local_err);
3298}
3299
c871bc70
LV
3300static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3301 Error **errp)
3302{
4e8a01bd 3303 const sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(hotplug_dev);
123eec65 3304 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
c871bc70 3305 PCDIMMDevice *dimm = PC_DIMM(dev);
8f1ffe5b 3306 Error *local_err = NULL;
04790978 3307 uint64_t size;
123eec65
DG
3308 Object *memdev;
3309 hwaddr pagesize;
c871bc70 3310
4e8a01bd
DH
3311 if (!smc->dr_lmb_enabled) {
3312 error_setg(errp, "Memory hotplug not supported for this machine");
3313 return;
3314 }
3315
946d6154
DH
3316 size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &local_err);
3317 if (local_err) {
3318 error_propagate(errp, local_err);
04790978
TH
3319 return;
3320 }
04790978 3321
c871bc70
LV
3322 if (size % SPAPR_MEMORY_BLOCK_SIZE) {
3323 error_setg(errp, "Hotplugged memory size must be a multiple of "
ab3dd749 3324 "%" PRIu64 " MB", SPAPR_MEMORY_BLOCK_SIZE / MiB);
c871bc70
LV
3325 return;
3326 }
3327
123eec65
DG
3328 memdev = object_property_get_link(OBJECT(dimm), PC_DIMM_MEMDEV_PROP,
3329 &error_abort);
3330 pagesize = host_memory_backend_pagesize(MEMORY_BACKEND(memdev));
8f1ffe5b
DH
3331 spapr_check_pagesize(spapr, pagesize, &local_err);
3332 if (local_err) {
3333 error_propagate(errp, local_err);
3334 return;
3335 }
3336
fd3416f5 3337 pc_dimm_pre_plug(dimm, MACHINE(hotplug_dev), NULL, errp);
c871bc70
LV
3338}
3339
0cffce56
DG
3340struct sPAPRDIMMState {
3341 PCDIMMDevice *dimm;
cf632463 3342 uint32_t nr_lmbs;
0cffce56
DG
3343 QTAILQ_ENTRY(sPAPRDIMMState) next;
3344};
3345
3346static sPAPRDIMMState *spapr_pending_dimm_unplugs_find(sPAPRMachineState *s,
3347 PCDIMMDevice *dimm)
3348{
3349 sPAPRDIMMState *dimm_state = NULL;
3350
3351 QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) {
3352 if (dimm_state->dimm == dimm) {
3353 break;
3354 }
3355 }
3356 return dimm_state;
3357}
3358
8d5981c4
BR
3359static sPAPRDIMMState *spapr_pending_dimm_unplugs_add(sPAPRMachineState *spapr,
3360 uint32_t nr_lmbs,
3361 PCDIMMDevice *dimm)
0cffce56 3362{
8d5981c4
BR
3363 sPAPRDIMMState *ds = NULL;
3364
3365 /*
3366 * If this request is for a DIMM whose removal had failed earlier
3367 * (due to guest's refusal to remove the LMBs), we would have this
3368 * dimm already in the pending_dimm_unplugs list. In that
3369 * case don't add again.
3370 */
3371 ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
3372 if (!ds) {
3373 ds = g_malloc0(sizeof(sPAPRDIMMState));
3374 ds->nr_lmbs = nr_lmbs;
3375 ds->dimm = dimm;
3376 QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next);
3377 }
3378 return ds;
0cffce56
DG
3379}
3380
3381static void spapr_pending_dimm_unplugs_remove(sPAPRMachineState *spapr,
3382 sPAPRDIMMState *dimm_state)
3383{
3384 QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next);
3385 g_free(dimm_state);
3386}
cf632463 3387
16ee9980
DHB
3388static sPAPRDIMMState *spapr_recover_pending_dimm_state(sPAPRMachineState *ms,
3389 PCDIMMDevice *dimm)
3390{
3391 sPAPRDRConnector *drc;
946d6154
DH
3392 uint64_t size = memory_device_get_region_size(MEMORY_DEVICE(dimm),
3393 &error_abort);
16ee9980
DHB
3394 uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3395 uint32_t avail_lmbs = 0;
3396 uint64_t addr_start, addr;
3397 int i;
16ee9980
DHB
3398
3399 addr_start = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3400 &error_abort);
3401
3402 addr = addr_start;
3403 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3404 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3405 addr / SPAPR_MEMORY_BLOCK_SIZE);
16ee9980 3406 g_assert(drc);
454b580a 3407 if (drc->dev) {
16ee9980
DHB
3408 avail_lmbs++;
3409 }
3410 addr += SPAPR_MEMORY_BLOCK_SIZE;
3411 }
3412
8d5981c4 3413 return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm);
16ee9980
DHB
3414}
3415
31834723
DHB
3416/* Callback to be called during DRC release. */
3417void spapr_lmb_release(DeviceState *dev)
cf632463 3418{
3ec71474
DH
3419 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
3420 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_ctrl);
0cffce56 3421 sPAPRDIMMState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
cf632463 3422
16ee9980
DHB
3423 /* This information will get lost if a migration occurs
3424 * during the unplug process. In this case recover it. */
3425 if (ds == NULL) {
3426 ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev));
8d5981c4 3427 g_assert(ds);
454b580a
DG
3428 /* The DRC being examined by the caller at least must be counted */
3429 g_assert(ds->nr_lmbs);
3430 }
3431
3432 if (--ds->nr_lmbs) {
cf632463
BR
3433 return;
3434 }
3435
cf632463
BR
3436 /*
3437 * Now that all the LMBs have been removed by the guest, call the
3ec71474 3438 * unplug handler chain. This can never fail.
cf632463 3439 */
3ec71474
DH
3440 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
3441}
3442
3443static void spapr_memory_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
3444{
3445 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
3446 sPAPRDIMMState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
3447
fd3416f5 3448 pc_dimm_unplug(PC_DIMM(dev), MACHINE(hotplug_dev));
cf632463 3449 object_unparent(OBJECT(dev));
2a129767 3450 spapr_pending_dimm_unplugs_remove(spapr, ds);
cf632463
BR
3451}
3452
3453static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev,
3454 DeviceState *dev, Error **errp)
3455{
0cffce56 3456 sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
cf632463
BR
3457 Error *local_err = NULL;
3458 PCDIMMDevice *dimm = PC_DIMM(dev);
04790978
TH
3459 uint32_t nr_lmbs;
3460 uint64_t size, addr_start, addr;
0cffce56
DG
3461 int i;
3462 sPAPRDRConnector *drc;
04790978 3463
946d6154 3464 size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &error_abort);
04790978
TH
3465 nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3466
9ed442b8 3467 addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
0cffce56 3468 &local_err);
cf632463
BR
3469 if (local_err) {
3470 goto out;
3471 }
3472
2a129767
DHB
3473 /*
3474 * An existing pending dimm state for this DIMM means that there is an
3475 * unplug operation in progress, waiting for the spapr_lmb_release
3476 * callback to complete the job (BQL can't cover that far). In this case,
3477 * bail out to avoid detaching DRCs that were already released.
3478 */
3479 if (spapr_pending_dimm_unplugs_find(spapr, dimm)) {
3480 error_setg(&local_err,
3481 "Memory unplug already in progress for device %s",
3482 dev->id);
3483 goto out;
3484 }
3485
8d5981c4 3486 spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm);
0cffce56
DG
3487
3488 addr = addr_start;
3489 for (i = 0; i < nr_lmbs; i++) {
fbf55397
DG
3490 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3491 addr / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56
DG
3492 g_assert(drc);
3493
a8dc47fd 3494 spapr_drc_detach(drc);
0cffce56
DG
3495 addr += SPAPR_MEMORY_BLOCK_SIZE;
3496 }
3497
fbf55397
DG
3498 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3499 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
0cffce56 3500 spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
0b55aa91 3501 nr_lmbs, spapr_drc_index(drc));
cf632463
BR
3502out:
3503 error_propagate(errp, local_err);
3504}
3505
04d0ffbd
GK
3506static void *spapr_populate_hotplug_cpu_dt(CPUState *cs, int *fdt_offset,
3507 sPAPRMachineState *spapr)
af81cf32
BR
3508{
3509 PowerPCCPU *cpu = POWERPC_CPU(cs);
3510 DeviceClass *dc = DEVICE_GET_CLASS(cs);
14bb4486 3511 int id = spapr_get_vcpu_id(cpu);
af81cf32
BR
3512 void *fdt;
3513 int offset, fdt_size;
3514 char *nodename;
3515
3516 fdt = create_device_tree(&fdt_size);
3517 nodename = g_strdup_printf("%s@%x", dc->fw_name, id);
3518 offset = fdt_add_subnode(fdt, 0, nodename);
3519
3520 spapr_populate_cpu_dt(cs, fdt, offset, spapr);
3521 g_free(nodename);
3522
3523 *fdt_offset = offset;
3524 return fdt;
3525}
3526
765d1bdd
DG
3527/* Callback to be called during DRC release. */
3528void spapr_core_release(DeviceState *dev)
ff9006dd 3529{
a4261be1
DH
3530 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
3531
3532 /* Call the unplug handler chain. This can never fail. */
3533 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
3534}
3535
3536static void spapr_core_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
3537{
3538 MachineState *ms = MACHINE(hotplug_dev);
46f7afa3 3539 sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
ff9006dd 3540 CPUCore *cc = CPU_CORE(dev);
535455fd 3541 CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL);
ff9006dd 3542
46f7afa3
GK
3543 if (smc->pre_2_10_has_unused_icps) {
3544 sPAPRCPUCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
46f7afa3
GK
3545 int i;
3546
3547 for (i = 0; i < cc->nr_threads; i++) {
94ad93bd 3548 CPUState *cs = CPU(sc->threads[i]);
46f7afa3
GK
3549
3550 pre_2_10_vmstate_register_dummy_icp(cs->cpu_index);
3551 }
3552 }
3553
07572c06 3554 assert(core_slot);
535455fd 3555 core_slot->cpu = NULL;
ff9006dd
IM
3556 object_unparent(OBJECT(dev));
3557}
3558
115debf2
IM
3559static
3560void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev,
3561 Error **errp)
ff9006dd 3562{
72194664 3563 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
535455fd
IM
3564 int index;
3565 sPAPRDRConnector *drc;
535455fd 3566 CPUCore *cc = CPU_CORE(dev);
ff9006dd 3567
535455fd
IM
3568 if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) {
3569 error_setg(errp, "Unable to find CPU core with core-id: %d",
3570 cc->core_id);
3571 return;
3572 }
ff9006dd
IM
3573 if (index == 0) {
3574 error_setg(errp, "Boot CPU core may not be unplugged");
3575 return;
3576 }
3577
5d0fb150
GK
3578 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3579 spapr_vcpu_id(spapr, cc->core_id));
ff9006dd
IM
3580 g_assert(drc);
3581
a8dc47fd 3582 spapr_drc_detach(drc);
ff9006dd
IM
3583
3584 spapr_hotplug_req_remove_by_index(drc);
3585}
3586
3587static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3588 Error **errp)
3589{
3590 sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3591 MachineClass *mc = MACHINE_GET_CLASS(spapr);
46f7afa3 3592 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
ff9006dd
IM
3593 sPAPRCPUCore *core = SPAPR_CPU_CORE(OBJECT(dev));
3594 CPUCore *cc = CPU_CORE(dev);
94ad93bd 3595 CPUState *cs = CPU(core->threads[0]);
ff9006dd
IM
3596 sPAPRDRConnector *drc;
3597 Error *local_err = NULL;
535455fd
IM
3598 CPUArchId *core_slot;
3599 int index;
94fd9cba 3600 bool hotplugged = spapr_drc_hotplugged(dev);
ff9006dd 3601
535455fd
IM
3602 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3603 if (!core_slot) {
3604 error_setg(errp, "Unable to find CPU core with core-id: %d",
3605 cc->core_id);
3606 return;
3607 }
5d0fb150
GK
3608 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3609 spapr_vcpu_id(spapr, cc->core_id));
ff9006dd 3610
c5514d0e 3611 g_assert(drc || !mc->has_hotpluggable_cpus);
ff9006dd 3612
ff9006dd 3613 if (drc) {
e49c63d5
GK
3614 void *fdt;
3615 int fdt_offset;
3616
3617 fdt = spapr_populate_hotplug_cpu_dt(cs, &fdt_offset, spapr);
3618
5c1da812 3619 spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
ff9006dd
IM
3620 if (local_err) {
3621 g_free(fdt);
ff9006dd
IM
3622 error_propagate(errp, local_err);
3623 return;
3624 }
ff9006dd 3625
94fd9cba
LV
3626 if (hotplugged) {
3627 /*
3628 * Send hotplug notification interrupt to the guest only
3629 * in case of hotplugged CPUs.
3630 */
3631 spapr_hotplug_req_add_by_index(drc);
3632 } else {
3633 spapr_drc_reset(drc);
3634 }
ff9006dd 3635 }
94fd9cba 3636
535455fd 3637 core_slot->cpu = OBJECT(dev);
46f7afa3
GK
3638
3639 if (smc->pre_2_10_has_unused_icps) {
46f7afa3
GK
3640 int i;
3641
3642 for (i = 0; i < cc->nr_threads; i++) {
bc877283 3643 cs = CPU(core->threads[i]);
46f7afa3
GK
3644 pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index);
3645 }
3646 }
ff9006dd
IM
3647}
3648
3649static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3650 Error **errp)
3651{
3652 MachineState *machine = MACHINE(OBJECT(hotplug_dev));
3653 MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev);
ff9006dd
IM
3654 Error *local_err = NULL;
3655 CPUCore *cc = CPU_CORE(dev);
2e9c10eb 3656 const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type);
ff9006dd 3657 const char *type = object_get_typename(OBJECT(dev));
535455fd
IM
3658 CPUArchId *core_slot;
3659 int index;
ff9006dd 3660
c5514d0e 3661 if (dev->hotplugged && !mc->has_hotpluggable_cpus) {
ff9006dd
IM
3662 error_setg(&local_err, "CPU hotplug not supported for this machine");
3663 goto out;
3664 }
3665
3666 if (strcmp(base_core_type, type)) {
3667 error_setg(&local_err, "CPU core type should be %s", base_core_type);
3668 goto out;
3669 }
3670
3671 if (cc->core_id % smp_threads) {
3672 error_setg(&local_err, "invalid core id %d", cc->core_id);
3673 goto out;
3674 }
3675
459264ef
DG
3676 /*
3677 * In general we should have homogeneous threads-per-core, but old
3678 * (pre hotplug support) machine types allow the last core to have
3679 * reduced threads as a compatibility hack for when we allowed
3680 * total vcpus not a multiple of threads-per-core.
3681 */
3682 if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) {
df8658de 3683 error_setg(&local_err, "invalid nr-threads %d, must be %d",
8149e299 3684 cc->nr_threads, smp_threads);
df8658de 3685 goto out;
8149e299
DG
3686 }
3687
535455fd
IM
3688 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3689 if (!core_slot) {
ff9006dd
IM
3690 error_setg(&local_err, "core id %d out of range", cc->core_id);
3691 goto out;
3692 }
3693
535455fd 3694 if (core_slot->cpu) {
ff9006dd
IM
3695 error_setg(&local_err, "core %d already populated", cc->core_id);
3696 goto out;
3697 }
3698
a0ceb640 3699 numa_cpu_pre_plug(core_slot, dev, &local_err);
0b8497f0 3700
ff9006dd 3701out:
ff9006dd
IM
3702 error_propagate(errp, local_err);
3703}
3704
c20d332a
BR
3705static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
3706 DeviceState *dev, Error **errp)
3707{
c20d332a 3708 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
81985f3b 3709 spapr_memory_plug(hotplug_dev, dev, errp);
af81cf32
BR
3710 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
3711 spapr_core_plug(hotplug_dev, dev, errp);
c20d332a
BR
3712 }
3713}
3714
88432f44
DH
3715static void spapr_machine_device_unplug(HotplugHandler *hotplug_dev,
3716 DeviceState *dev, Error **errp)
3717{
3ec71474
DH
3718 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3719 spapr_memory_unplug(hotplug_dev, dev);
a4261be1
DH
3720 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
3721 spapr_core_unplug(hotplug_dev, dev);
3ec71474 3722 }
88432f44
DH
3723}
3724
cf632463
BR
3725static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev,
3726 DeviceState *dev, Error **errp)
3727{
c86c1aff
DHB
3728 sPAPRMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev));
3729 MachineClass *mc = MACHINE_GET_CLASS(sms);
cf632463
BR
3730
3731 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3732 if (spapr_ovec_test(sms->ov5_cas, OV5_HP_EVT)) {
3733 spapr_memory_unplug_request(hotplug_dev, dev, errp);
3734 } else {
3735 /* NOTE: this means there is a window after guest reset, prior to
3736 * CAS negotiation, where unplug requests will fail due to the
3737 * capability not being detected yet. This is a bit different than
3738 * the case with PCI unplug, where the events will be queued and
3739 * eventually handled by the guest after boot
3740 */
3741 error_setg(errp, "Memory hot unplug not supported for this guest");
3742 }
6f4b5c3e 3743 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c5514d0e 3744 if (!mc->has_hotpluggable_cpus) {
6f4b5c3e
BR
3745 error_setg(errp, "CPU hot unplug not supported on this machine");
3746 return;
3747 }
115debf2 3748 spapr_core_unplug_request(hotplug_dev, dev, errp);
c20d332a
BR
3749 }
3750}
3751
94a94e4c
BR
3752static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev,
3753 DeviceState *dev, Error **errp)
3754{
c871bc70
LV
3755 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3756 spapr_memory_pre_plug(hotplug_dev, dev, errp);
3757 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
94a94e4c
BR
3758 spapr_core_pre_plug(hotplug_dev, dev, errp);
3759 }
3760}
3761
7ebaf795
BR
3762static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine,
3763 DeviceState *dev)
c20d332a 3764{
94a94e4c
BR
3765 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
3766 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
c20d332a
BR
3767 return HOTPLUG_HANDLER(machine);
3768 }
3769 return NULL;
3770}
3771
ea089eeb
IM
3772static CpuInstanceProperties
3773spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index)
20bb648d 3774{
ea089eeb
IM
3775 CPUArchId *core_slot;
3776 MachineClass *mc = MACHINE_GET_CLASS(machine);
3777
3778 /* make sure possible_cpu are intialized */
3779 mc->possible_cpu_arch_ids(machine);
3780 /* get CPU core slot containing thread that matches cpu_index */
3781 core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL);
3782 assert(core_slot);
3783 return core_slot->props;
20bb648d
DG
3784}
3785
79e07936
IM
3786static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx)
3787{
3788 return idx / smp_cores % nb_numa_nodes;
3789}
3790
535455fd
IM
3791static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine)
3792{
3793 int i;
d342eb76 3794 const char *core_type;
535455fd
IM
3795 int spapr_max_cores = max_cpus / smp_threads;
3796 MachineClass *mc = MACHINE_GET_CLASS(machine);
3797
c5514d0e 3798 if (!mc->has_hotpluggable_cpus) {
535455fd
IM
3799 spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads;
3800 }
3801 if (machine->possible_cpus) {
3802 assert(machine->possible_cpus->len == spapr_max_cores);
3803 return machine->possible_cpus;
3804 }
3805
d342eb76
IM
3806 core_type = spapr_get_cpu_core_type(machine->cpu_type);
3807 if (!core_type) {
3808 error_report("Unable to find sPAPR CPU Core definition");
3809 exit(1);
3810 }
3811
535455fd
IM
3812 machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
3813 sizeof(CPUArchId) * spapr_max_cores);
3814 machine->possible_cpus->len = spapr_max_cores;
3815 for (i = 0; i < machine->possible_cpus->len; i++) {
3816 int core_id = i * smp_threads;
3817
d342eb76 3818 machine->possible_cpus->cpus[i].type = core_type;
f2d672c2 3819 machine->possible_cpus->cpus[i].vcpus_count = smp_threads;
535455fd
IM
3820 machine->possible_cpus->cpus[i].arch_id = core_id;
3821 machine->possible_cpus->cpus[i].props.has_core_id = true;
3822 machine->possible_cpus->cpus[i].props.core_id = core_id;
535455fd
IM
3823 }
3824 return machine->possible_cpus;
3825}
3826
6737d9ad 3827static void spapr_phb_placement(sPAPRMachineState *spapr, uint32_t index,
daa23699
DG
3828 uint64_t *buid, hwaddr *pio,
3829 hwaddr *mmio32, hwaddr *mmio64,
6737d9ad
DG
3830 unsigned n_dma, uint32_t *liobns, Error **errp)
3831{
357d1e3b
DG
3832 /*
3833 * New-style PHB window placement.
3834 *
3835 * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window
3836 * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO
3837 * windows.
3838 *
3839 * Some guest kernels can't work with MMIO windows above 1<<46
3840 * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB
3841 *
3842 * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each
3843 * PHB stacked together. (32TiB+2GiB)..(32TiB+64GiB) contains the
3844 * 2GiB 32-bit MMIO windows for each PHB. Then 33..64TiB has the
3845 * 1TiB 64-bit MMIO windows for each PHB.
3846 */
6737d9ad 3847 const uint64_t base_buid = 0x800000020000000ULL;
6737d9ad
DG
3848 int i;
3849
357d1e3b
DG
3850 /* Sanity check natural alignments */
3851 QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3852 QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
3853 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0);
3854 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0);
3855 /* Sanity check bounds */
25e6a118
MT
3856 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) >
3857 SPAPR_PCI_MEM32_WIN_SIZE);
3858 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) >
3859 SPAPR_PCI_MEM64_WIN_SIZE);
3860
3861 if (index >= SPAPR_MAX_PHBS) {
3862 error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)",
3863 SPAPR_MAX_PHBS - 1);
6737d9ad
DG
3864 return;
3865 }
3866
3867 *buid = base_buid + index;
3868 for (i = 0; i < n_dma; ++i) {
3869 liobns[i] = SPAPR_PCI_LIOBN(index, i);
3870 }
3871
357d1e3b
DG
3872 *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE;
3873 *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE;
3874 *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE;
6737d9ad
DG
3875}
3876
7844e12b
CLG
3877static ICSState *spapr_ics_get(XICSFabric *dev, int irq)
3878{
3879 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
3880
3881 return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL;
3882}
3883
3884static void spapr_ics_resend(XICSFabric *dev)
3885{
3886 sPAPRMachineState *spapr = SPAPR_MACHINE(dev);
3887
3888 ics_resend(spapr->ics);
3889}
3890
81210c20 3891static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id)
b2fc59aa 3892{
2e886fb3 3893 PowerPCCPU *cpu = spapr_find_cpu(vcpu_id);
b2fc59aa 3894
3ff73aa2 3895 return cpu ? cpu->icp : NULL;
b2fc59aa
CLG
3896}
3897
6449da45
CLG
3898static void spapr_pic_print_info(InterruptStatsProvider *obj,
3899 Monitor *mon)
3900{
3901 sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
6449da45 3902
3ba3d0bc 3903 spapr->irq->print_info(spapr, mon);
6449da45
CLG
3904}
3905
14bb4486 3906int spapr_get_vcpu_id(PowerPCCPU *cpu)
2e886fb3 3907{
b1a568c1 3908 return cpu->vcpu_id;
2e886fb3
SB
3909}
3910
648edb64
GK
3911void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp)
3912{
3913 sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
3914 int vcpu_id;
3915
5d0fb150 3916 vcpu_id = spapr_vcpu_id(spapr, cpu_index);
648edb64
GK
3917
3918 if (kvm_enabled() && !kvm_vcpu_id_is_valid(vcpu_id)) {
3919 error_setg(errp, "Can't create CPU with id %d in KVM", vcpu_id);
3920 error_append_hint(errp, "Adjust the number of cpus to %d "
3921 "or try to raise the number of threads per core\n",
3922 vcpu_id * smp_threads / spapr->vsmt);
3923 return;
3924 }
3925
3926 cpu->vcpu_id = vcpu_id;
3927}
3928
2e886fb3
SB
3929PowerPCCPU *spapr_find_cpu(int vcpu_id)
3930{
3931 CPUState *cs;
3932
3933 CPU_FOREACH(cs) {
3934 PowerPCCPU *cpu = POWERPC_CPU(cs);
3935
14bb4486 3936 if (spapr_get_vcpu_id(cpu) == vcpu_id) {
2e886fb3
SB
3937 return cpu;
3938 }
3939 }
3940
3941 return NULL;
3942}
3943
29ee3247
AK
3944static void spapr_machine_class_init(ObjectClass *oc, void *data)
3945{
3946 MachineClass *mc = MACHINE_CLASS(oc);
224245bf 3947 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
71461b0f 3948 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
34316482 3949 NMIClass *nc = NMI_CLASS(oc);
c20d332a 3950 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1d1be34d 3951 PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc);
7844e12b 3952 XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
6449da45 3953 InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
958db90c 3954
0eb9054c 3955 mc->desc = "pSeries Logical Partition (PAPR compliant)";
907aac2f 3956 mc->ignore_boot_device_suffixes = true;
fc9f38c3
DG
3957
3958 /*
3959 * We set up the default / latest behaviour here. The class_init
3960 * functions for the specific versioned machine types can override
3961 * these details for backwards compatibility
3962 */
bcb5ce08
DG
3963 mc->init = spapr_machine_init;
3964 mc->reset = spapr_machine_reset;
958db90c 3965 mc->block_default_type = IF_SCSI;
6244bb7e 3966 mc->max_cpus = 1024;
958db90c 3967 mc->no_parallel = 1;
5b2128d2 3968 mc->default_boot_order = "";
d23b6caa 3969 mc->default_ram_size = 512 * MiB;
29f9cef3 3970 mc->default_display = "std";
958db90c 3971 mc->kvm_type = spapr_kvm_type;
7da79a16 3972 machine_class_allow_dynamic_sysbus_dev(mc, TYPE_SPAPR_PCI_HOST_BRIDGE);
e4024630 3973 mc->pci_allow_0_address = true;
debbdc00 3974 assert(!mc->get_hotplug_handler);
7ebaf795 3975 mc->get_hotplug_handler = spapr_get_hotplug_handler;
94a94e4c 3976 hc->pre_plug = spapr_machine_device_pre_plug;
c20d332a 3977 hc->plug = spapr_machine_device_plug;
ea089eeb 3978 mc->cpu_index_to_instance_props = spapr_cpu_index_to_props;
79e07936 3979 mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id;
535455fd 3980 mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids;
cf632463 3981 hc->unplug_request = spapr_machine_device_unplug_request;
88432f44 3982 hc->unplug = spapr_machine_device_unplug;
00b4fbe2 3983
fc9f38c3 3984 smc->dr_lmb_enabled = true;
fea35ca4 3985 smc->update_dt_enabled = true;
34a6b015 3986 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power9_v2.0");
c5514d0e 3987 mc->has_hotpluggable_cpus = true;
52b81ab5 3988 smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED;
71461b0f 3989 fwc->get_dev_path = spapr_get_fw_dev_path;
34316482 3990 nc->nmi_monitor_handler = spapr_nmi;
6737d9ad 3991 smc->phb_placement = spapr_phb_placement;
1d1be34d 3992 vhc->hypercall = emulate_spapr_hypercall;
e57ca75c
DG
3993 vhc->hpt_mask = spapr_hpt_mask;
3994 vhc->map_hptes = spapr_map_hptes;
3995 vhc->unmap_hptes = spapr_unmap_hptes;
3996 vhc->store_hpte = spapr_store_hpte;
9861bb3e 3997 vhc->get_patbe = spapr_get_patbe;
1ec26c75 3998 vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr;
7844e12b
CLG
3999 xic->ics_get = spapr_ics_get;
4000 xic->ics_resend = spapr_ics_resend;
b2fc59aa 4001 xic->icp_get = spapr_icp_get;
6449da45 4002 ispc->print_info = spapr_pic_print_info;
55641213
LV
4003 /* Force NUMA node memory size to be a multiple of
4004 * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity
4005 * in which LMBs are represented and hot-added
4006 */
4007 mc->numa_mem_align_shift = 28;
33face6b 4008
4e5fe368
SJS
4009 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_OFF;
4010 smc->default_caps.caps[SPAPR_CAP_VSX] = SPAPR_CAP_ON;
4011 smc->default_caps.caps[SPAPR_CAP_DFP] = SPAPR_CAP_ON;
8f38eaf8 4012 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_BROKEN;
09114fd8 4013 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_BROKEN;
4be8d4e7 4014 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_BROKEN;
2309832a 4015 smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 16; /* 64kiB */
b9a477b7 4016 smc->default_caps.caps[SPAPR_CAP_NESTED_KVM_HV] = SPAPR_CAP_OFF;
33face6b 4017 spapr_caps_add_properties(smc, &error_abort);
ef01ed9d 4018 smc->irq = &spapr_irq_xics;
29ee3247
AK
4019}
4020
4021static const TypeInfo spapr_machine_info = {
4022 .name = TYPE_SPAPR_MACHINE,
4023 .parent = TYPE_MACHINE,
4aee7362 4024 .abstract = true,
6ca1502e 4025 .instance_size = sizeof(sPAPRMachineState),
bcb5ce08 4026 .instance_init = spapr_instance_init,
87bbdd9c 4027 .instance_finalize = spapr_machine_finalizefn,
183930c0 4028 .class_size = sizeof(sPAPRMachineClass),
29ee3247 4029 .class_init = spapr_machine_class_init,
71461b0f
AK
4030 .interfaces = (InterfaceInfo[]) {
4031 { TYPE_FW_PATH_PROVIDER },
34316482 4032 { TYPE_NMI },
c20d332a 4033 { TYPE_HOTPLUG_HANDLER },
1d1be34d 4034 { TYPE_PPC_VIRTUAL_HYPERVISOR },
7844e12b 4035 { TYPE_XICS_FABRIC },
6449da45 4036 { TYPE_INTERRUPT_STATS_PROVIDER },
71461b0f
AK
4037 { }
4038 },
29ee3247
AK
4039};
4040
fccbc785 4041#define DEFINE_SPAPR_MACHINE(suffix, verstr, latest) \
5013c547
DG
4042 static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
4043 void *data) \
4044 { \
4045 MachineClass *mc = MACHINE_CLASS(oc); \
4046 spapr_machine_##suffix##_class_options(mc); \
fccbc785
DG
4047 if (latest) { \
4048 mc->alias = "pseries"; \
4049 mc->is_default = 1; \
4050 } \
5013c547 4051 } \
5013c547
DG
4052 static const TypeInfo spapr_machine_##suffix##_info = { \
4053 .name = MACHINE_TYPE_NAME("pseries-" verstr), \
4054 .parent = TYPE_SPAPR_MACHINE, \
4055 .class_init = spapr_machine_##suffix##_class_init, \
5013c547
DG
4056 }; \
4057 static void spapr_machine_register_##suffix(void) \
4058 { \
4059 type_register(&spapr_machine_##suffix##_info); \
4060 } \
0e6aac87 4061 type_init(spapr_machine_register_##suffix)
5013c547 4062
84e060bf
AW
4063/*
4064 * pseries-4.0
4065 */
84e060bf
AW
4066static void spapr_machine_4_0_class_options(MachineClass *mc)
4067{
4068 /* Defaults for the latest behaviour inherited from the base class */
4069}
4070
4071DEFINE_SPAPR_MACHINE(4_0, "4.0", true);
4072
4073/*
d45360d9
CLG
4074 * pseries-3.1
4075 */
d45360d9
CLG
4076static void spapr_machine_3_1_class_options(MachineClass *mc)
4077{
fea35ca4
AK
4078 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4079
84e060bf 4080 spapr_machine_4_0_class_options(mc);
abd93cc7 4081 compat_props_add(mc->compat_props, hw_compat_3_1, hw_compat_3_1_len);
34a6b015 4082 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
fea35ca4 4083 smc->update_dt_enabled = false;
d45360d9
CLG
4084}
4085
84e060bf 4086DEFINE_SPAPR_MACHINE(3_1, "3.1", false);
d45360d9 4087
8a4fd427 4088/*
d8c0c7af 4089 * pseries-3.0
8a4fd427 4090 */
d45360d9 4091
d8c0c7af 4092static void spapr_machine_3_0_class_options(MachineClass *mc)
8a4fd427 4093{
82cffa2e
CLG
4094 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4095
d45360d9 4096 spapr_machine_3_1_class_options(mc);
ddb3235d 4097 compat_props_add(mc->compat_props, hw_compat_3_0, hw_compat_3_0_len);
82cffa2e
CLG
4098
4099 smc->legacy_irq_allocation = true;
ae837402 4100 smc->irq = &spapr_irq_xics_legacy;
8a4fd427
DG
4101}
4102
d45360d9 4103DEFINE_SPAPR_MACHINE(3_0, "3.0", false);
8a4fd427 4104
2b615412
DG
4105/*
4106 * pseries-2.12
4107 */
2b615412
DG
4108static void spapr_machine_2_12_class_options(MachineClass *mc)
4109{
2309832a 4110 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4111 static GlobalProperty compat[] = {
88cbe073
MAL
4112 {
4113 .driver = TYPE_POWERPC_CPU,
4114 .property = "pre-3.0-migration",
4115 .value = "on",
4116 },
4117 {
4118 .driver = TYPE_SPAPR_CPU_CORE,
4119 .property = "pre-3.0-migration",
4120 .value = "on",
4121 },
4122 };
2309832a 4123
d8c0c7af 4124 spapr_machine_3_0_class_options(mc);
0d47310b 4125 compat_props_add(mc->compat_props, hw_compat_2_12, hw_compat_2_12_len);
88cbe073 4126 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
2309832a 4127
e8937295
GK
4128 /* We depend on kvm_enabled() to choose a default value for the
4129 * hpt-max-page-size capability. Of course we can't do it here
4130 * because this is too early and the HW accelerator isn't initialzed
4131 * yet. Postpone this to machine init (see default_caps_with_cpu()).
4132 */
4133 smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 0;
2b615412
DG
4134}
4135
8a4fd427 4136DEFINE_SPAPR_MACHINE(2_12, "2.12", false);
2b615412 4137
813f3cf6
SJS
4138static void spapr_machine_2_12_sxxm_class_options(MachineClass *mc)
4139{
4140 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4141
4142 spapr_machine_2_12_class_options(mc);
4143 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
4144 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
4145 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_FIXED_CCD;
4146}
4147
4148DEFINE_SPAPR_MACHINE(2_12_sxxm, "2.12-sxxm", false);
4149
e2676b16
GK
4150/*
4151 * pseries-2.11
4152 */
2b615412 4153
e2676b16
GK
4154static void spapr_machine_2_11_class_options(MachineClass *mc)
4155{
ee76a09f
DG
4156 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4157
2b615412 4158 spapr_machine_2_12_class_options(mc);
4e5fe368 4159 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_ON;
43df70a9 4160 compat_props_add(mc->compat_props, hw_compat_2_11, hw_compat_2_11_len);
e2676b16
GK
4161}
4162
2b615412 4163DEFINE_SPAPR_MACHINE(2_11, "2.11", false);
e2676b16 4164
3fa14fbe
DG
4165/*
4166 * pseries-2.10
4167 */
e2676b16 4168
3fa14fbe
DG
4169static void spapr_machine_2_10_class_options(MachineClass *mc)
4170{
e2676b16 4171 spapr_machine_2_11_class_options(mc);
503224f4 4172 compat_props_add(mc->compat_props, hw_compat_2_10, hw_compat_2_10_len);
3fa14fbe
DG
4173}
4174
e2676b16 4175DEFINE_SPAPR_MACHINE(2_10, "2.10", false);
3fa14fbe 4176
fa325e6c
DG
4177/*
4178 * pseries-2.9
4179 */
3fa14fbe 4180
fa325e6c
DG
4181static void spapr_machine_2_9_class_options(MachineClass *mc)
4182{
46f7afa3 4183 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4184 static GlobalProperty compat[] = {
88cbe073
MAL
4185 {
4186 .driver = TYPE_POWERPC_CPU,
4187 .property = "pre-2.10-migration",
4188 .value = "on",
4189 },
4190 };
46f7afa3 4191
3fa14fbe 4192 spapr_machine_2_10_class_options(mc);
3e803152 4193 compat_props_add(mc->compat_props, hw_compat_2_9, hw_compat_2_9_len);
88cbe073 4194 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
3bfe5716 4195 mc->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
46f7afa3 4196 smc->pre_2_10_has_unused_icps = true;
52b81ab5 4197 smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED;
fa325e6c
DG
4198}
4199
3fa14fbe 4200DEFINE_SPAPR_MACHINE(2_9, "2.9", false);
fa325e6c 4201
db800b21
DG
4202/*
4203 * pseries-2.8
4204 */
fa325e6c 4205
db800b21
DG
4206static void spapr_machine_2_8_class_options(MachineClass *mc)
4207{
88cbe073 4208 static GlobalProperty compat[] = {
88cbe073
MAL
4209 {
4210 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,
4211 .property = "pcie-extended-configuration-space",
4212 .value = "off",
4213 },
4214 };
4215
fa325e6c 4216 spapr_machine_2_9_class_options(mc);
edc24ccd 4217 compat_props_add(mc->compat_props, hw_compat_2_8, hw_compat_2_8_len);
88cbe073 4218 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
55641213 4219 mc->numa_mem_align_shift = 23;
db800b21
DG
4220}
4221
fa325e6c 4222DEFINE_SPAPR_MACHINE(2_8, "2.8", false);
db800b21 4223
1ea1eefc
BR
4224/*
4225 * pseries-2.7
4226 */
357d1e3b
DG
4227
4228static void phb_placement_2_7(sPAPRMachineState *spapr, uint32_t index,
4229 uint64_t *buid, hwaddr *pio,
4230 hwaddr *mmio32, hwaddr *mmio64,
4231 unsigned n_dma, uint32_t *liobns, Error **errp)
4232{
4233 /* Legacy PHB placement for pseries-2.7 and earlier machine types */
4234 const uint64_t base_buid = 0x800000020000000ULL;
4235 const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */
4236 const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */
4237 const hwaddr pio_offset = 0x80000000; /* 2 GiB */
4238 const uint32_t max_index = 255;
4239 const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */
4240
4241 uint64_t ram_top = MACHINE(spapr)->ram_size;
4242 hwaddr phb0_base, phb_base;
4243 int i;
4244
0c9269a5 4245 /* Do we have device memory? */
357d1e3b
DG
4246 if (MACHINE(spapr)->maxram_size > ram_top) {
4247 /* Can't just use maxram_size, because there may be an
0c9269a5
DH
4248 * alignment gap between normal and device memory regions
4249 */
b0c14ec4
DH
4250 ram_top = MACHINE(spapr)->device_memory->base +
4251 memory_region_size(&MACHINE(spapr)->device_memory->mr);
357d1e3b
DG
4252 }
4253
4254 phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment);
4255
4256 if (index > max_index) {
4257 error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
4258 max_index);
4259 return;
4260 }
4261
4262 *buid = base_buid + index;
4263 for (i = 0; i < n_dma; ++i) {
4264 liobns[i] = SPAPR_PCI_LIOBN(index, i);
4265 }
4266
4267 phb_base = phb0_base + index * phb_spacing;
4268 *pio = phb_base + pio_offset;
4269 *mmio32 = phb_base + mmio_offset;
4270 /*
4271 * We don't set the 64-bit MMIO window, relying on the PHB's
4272 * fallback behaviour of automatically splitting a large "32-bit"
4273 * window into contiguous 32-bit and 64-bit windows
4274 */
4275}
db800b21 4276
1ea1eefc
BR
4277static void spapr_machine_2_7_class_options(MachineClass *mc)
4278{
3daa4a9f 4279 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4280 static GlobalProperty compat[] = {
88cbe073
MAL
4281 {
4282 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,
4283 .property = "mem_win_size",
4284 .value = stringify(SPAPR_PCI_2_7_MMIO_WIN_SIZE),
4285 },
4286 {
4287 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,
4288 .property = "mem64_win_size",
4289 .value = "0",
4290 },
4291 {
4292 .driver = TYPE_POWERPC_CPU,
4293 .property = "pre-2.8-migration",
4294 .value = "on",
4295 },
4296 {
4297 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,
4298 .property = "pre-2.8-migration",
4299 .value = "on",
4300 },
4301 };
3daa4a9f 4302
db800b21 4303 spapr_machine_2_8_class_options(mc);
2e9c10eb 4304 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3");
a140c199 4305 mc->default_machine_opts = "modern-hotplug-events=off";
5a995064 4306 compat_props_add(mc->compat_props, hw_compat_2_7, hw_compat_2_7_len);
88cbe073 4307 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
357d1e3b 4308 smc->phb_placement = phb_placement_2_7;
1ea1eefc
BR
4309}
4310
db800b21 4311DEFINE_SPAPR_MACHINE(2_7, "2.7", false);
1ea1eefc 4312
4b23699c
DG
4313/*
4314 * pseries-2.6
4315 */
1ea1eefc 4316
4b23699c
DG
4317static void spapr_machine_2_6_class_options(MachineClass *mc)
4318{
88cbe073 4319 static GlobalProperty compat[] = {
88cbe073
MAL
4320 {
4321 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,
4322 .property = "ddw",
4323 .value = stringify(off),
4324 },
4325 };
4326
1ea1eefc 4327 spapr_machine_2_7_class_options(mc);
c5514d0e 4328 mc->has_hotpluggable_cpus = false;
ff8f261f 4329 compat_props_add(mc->compat_props, hw_compat_2_6, hw_compat_2_6_len);
88cbe073 4330 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4b23699c
DG
4331}
4332
1ea1eefc 4333DEFINE_SPAPR_MACHINE(2_6, "2.6", false);
4b23699c 4334
1c5f29bb
DG
4335/*
4336 * pseries-2.5
4337 */
4b23699c 4338
5013c547
DG
4339static void spapr_machine_2_5_class_options(MachineClass *mc)
4340{
57040d45 4341 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
88cbe073 4342 static GlobalProperty compat[] = {
88cbe073
MAL
4343 {
4344 .driver = "spapr-vlan",
4345 .property = "use-rx-buffer-pools",
4346 .value = "off",
4347 },
4348 };
57040d45 4349
4b23699c 4350 spapr_machine_2_6_class_options(mc);
57040d45 4351 smc->use_ohci_by_default = true;
fe759610 4352 compat_props_add(mc->compat_props, hw_compat_2_5, hw_compat_2_5_len);
88cbe073 4353 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
1c5f29bb
DG
4354}
4355
4b23699c 4356DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
1c5f29bb
DG
4357
4358/*
4359 * pseries-2.4
4360 */
80fd50f9 4361
5013c547
DG
4362static void spapr_machine_2_4_class_options(MachineClass *mc)
4363{
fc9f38c3
DG
4364 sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4365
4366 spapr_machine_2_5_class_options(mc);
fc9f38c3 4367 smc->dr_lmb_enabled = false;
2f99b9c2 4368 compat_props_add(mc->compat_props, hw_compat_2_4, hw_compat_2_4_len);
1c5f29bb
DG
4369}
4370
fccbc785 4371DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
1c5f29bb
DG
4372
4373/*
4374 * pseries-2.3
4375 */
38ff32c6 4376
5013c547 4377static void spapr_machine_2_3_class_options(MachineClass *mc)
6026db45 4378{
88cbe073 4379 static GlobalProperty compat[] = {
88cbe073
MAL
4380 {
4381 .driver = "spapr-pci-host-bridge",
4382 .property = "dynamic-reconfiguration",
4383 .value = "off",
4384 },
4385 };
fc9f38c3 4386 spapr_machine_2_4_class_options(mc);
8995dd90 4387 compat_props_add(mc->compat_props, hw_compat_2_3, hw_compat_2_3_len);
88cbe073 4388 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
6026db45 4389}
fccbc785 4390DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
6026db45 4391
1c5f29bb
DG
4392/*
4393 * pseries-2.2
4394 */
1c5f29bb 4395
5013c547 4396static void spapr_machine_2_2_class_options(MachineClass *mc)
4aee7362 4397{
88cbe073 4398 static GlobalProperty compat[] = {
88cbe073
MAL
4399 {
4400 .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,
4401 .property = "mem_win_size",
4402 .value = "0x20000000",
4403 },
4404 };
4405
fc9f38c3 4406 spapr_machine_2_3_class_options(mc);
1c30044e 4407 compat_props_add(mc->compat_props, hw_compat_2_2, hw_compat_2_2_len);
88cbe073 4408 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
f6d0656b 4409 mc->default_machine_opts = "modern-hotplug-events=off,suppress-vmdesc=on";
4aee7362 4410}
fccbc785 4411DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
4aee7362 4412
1c5f29bb
DG
4413/*
4414 * pseries-2.1
4415 */
3dab0244 4416
5013c547 4417static void spapr_machine_2_1_class_options(MachineClass *mc)
d25228e7 4418{
fc9f38c3 4419 spapr_machine_2_2_class_options(mc);
c4fc5695 4420 compat_props_add(mc->compat_props, hw_compat_2_1, hw_compat_2_1_len);
d25228e7 4421}
fccbc785 4422DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
fb0fc8f6 4423
29ee3247 4424static void spapr_machine_register_types(void)
9fdf0c29 4425{
29ee3247 4426 type_register_static(&spapr_machine_info);
9fdf0c29
DG
4427}
4428
29ee3247 4429type_init(spapr_machine_register_types)
This page took 1.601983 seconds and 4 git commands to generate.