]> Git Repo - qemu.git/blame - vl.h
Unify '-cpu ?' option.
[qemu.git] / vl.h
CommitLineData
fc01f7e7
FB
1/*
2 * QEMU System Emulator header
5fafdf24 3 *
fc01f7e7 4 * Copyright (c) 2003 Fabrice Bellard
5fafdf24 5 *
fc01f7e7
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24#ifndef VL_H
25#define VL_H
26
67b915a5
FB
27/* we put basic includes here to avoid repeating them in device drivers */
28#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <inttypes.h>
85571bc7 33#include <limits.h>
8a7ddc38 34#include <time.h>
67b915a5
FB
35#include <ctype.h>
36#include <errno.h>
37#include <unistd.h>
38#include <fcntl.h>
7d3505c5 39#include <sys/stat.h>
67b915a5
FB
40
41#ifndef O_LARGEFILE
42#define O_LARGEFILE 0
43#endif
40c3bac3
FB
44#ifndef O_BINARY
45#define O_BINARY 0
46#endif
67b915a5 47
71c2fd5c
TS
48#ifndef ENOMEDIUM
49#define ENOMEDIUM ENODEV
50#endif
2e9671da 51
67b915a5 52#ifdef _WIN32
a18e524a 53#include <windows.h>
ac62f715 54#define fsync _commit
57d1a2b6
FB
55#define lseek _lseeki64
56#define ENOTSUP 4096
beac80cd
FB
57extern int qemu_ftruncate64(int, int64_t);
58#define ftruncate qemu_ftruncate64
59
57d1a2b6
FB
60
61static inline char *realpath(const char *path, char *resolved_path)
62{
63 _fullpath(resolved_path, path, _MAX_PATH);
64 return resolved_path;
65}
ec3757de
FB
66
67#define PRId64 "I64d"
26a76461
FB
68#define PRIx64 "I64x"
69#define PRIu64 "I64u"
70#define PRIo64 "I64o"
67b915a5 71#endif
8a7ddc38 72
ea2384d3
FB
73#ifdef QEMU_TOOL
74
75/* we use QEMU_TOOL in the command line tools which do not depend on
76 the target CPU type */
77#include "config-host.h"
78#include <setjmp.h>
79#include "osdep.h"
80#include "bswap.h"
81
82#else
83
4f209290 84#include "audio/audio.h"
16f62432
FB
85#include "cpu.h"
86
ea2384d3
FB
87#endif /* !defined(QEMU_TOOL) */
88
67b915a5
FB
89#ifndef glue
90#define xglue(x, y) x ## y
91#define glue(x, y) xglue(x, y)
92#define stringify(s) tostring(s)
93#define tostring(s) #s
94#endif
95
2e03286b
AZ
96#ifndef likely
97#if __GNUC__ < 3
98#define __builtin_expect(x, n) (x)
99#endif
100
101#define likely(x) __builtin_expect(!!(x), 1)
102#define unlikely(x) __builtin_expect(!!(x), 0)
103#endif
104
24236869
FB
105#ifndef MIN
106#define MIN(a, b) (((a) < (b)) ? (a) : (b))
107#endif
108#ifndef MAX
109#define MAX(a, b) (((a) > (b)) ? (a) : (b))
110#endif
111
29f640e2 112#ifndef always_inline
8a84de23 113#if (__GNUC__ < 3) || defined(__APPLE__)
29f640e2
JM
114#define always_inline inline
115#else
116#define always_inline __attribute__ (( always_inline )) inline
117#endif
118#endif
119
18607dcb
FB
120/* cutils.c */
121void pstrcpy(char *buf, int buf_size, const char *str);
122char *pstrcat(char *buf, int buf_size, const char *s);
123int strstart(const char *str, const char *val, const char **ptr);
124int stristart(const char *str, const char *val, const char **ptr);
125
33e3963e 126/* vl.c */
80cabfad 127uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c);
313aa567 128
80cabfad
FB
129void hw_error(const char *fmt, ...);
130
80cabfad 131extern const char *bios_dir;
1192dad8 132extern const char *bios_name;
80cabfad 133
8a7ddc38 134extern int vm_running;
c35734b2 135extern const char *qemu_name;
8a7ddc38 136
0bd48850
FB
137typedef struct vm_change_state_entry VMChangeStateEntry;
138typedef void VMChangeStateHandler(void *opaque, int running);
8a7ddc38
FB
139typedef void VMStopHandler(void *opaque, int reason);
140
0bd48850
FB
141VMChangeStateEntry *qemu_add_vm_change_state_handler(VMChangeStateHandler *cb,
142 void *opaque);
143void qemu_del_vm_change_state_handler(VMChangeStateEntry *e);
144
8a7ddc38
FB
145int qemu_add_vm_stop_handler(VMStopHandler *cb, void *opaque);
146void qemu_del_vm_stop_handler(VMStopHandler *cb, void *opaque);
147
148void vm_start(void);
149void vm_stop(int reason);
150
bb0c6722
FB
151typedef void QEMUResetHandler(void *opaque);
152
153void qemu_register_reset(QEMUResetHandler *func, void *opaque);
154void qemu_system_reset_request(void);
155void qemu_system_shutdown_request(void);
3475187d
FB
156void qemu_system_powerdown_request(void);
157#if !defined(TARGET_SPARC)
158// Please implement a power failure function to signal the OS
159#define qemu_system_powerdown() do{}while(0)
160#else
161void qemu_system_powerdown(void);
162#endif
bb0c6722 163
ea2384d3
FB
164void main_loop_wait(int timeout);
165
0ced6589
FB
166extern int ram_size;
167extern int bios_size;
ee22c2f7 168extern int rtc_utc;
1f04275e 169extern int cirrus_vga_enabled;
d34cab9f 170extern int vmsvga_enabled;
28b9b5af
FB
171extern int graphic_width;
172extern int graphic_height;
173extern int graphic_depth;
3d11d0eb 174extern const char *keyboard_layout;
d993e026 175extern int kqemu_allowed;
a09db21f 176extern int win2k_install_hack;
3780e197 177extern int alt_grab;
bb36d470 178extern int usb_enabled;
6a00d601 179extern int smp_cpus;
9467cd46 180extern int cursor_hide;
a171fe39 181extern int graphic_rotate;
667accab 182extern int no_quit;
8e71621f 183extern int semihosting_enabled;
3c07f8e8 184extern int autostart;
2b8f2d41 185extern int old_param;
47d5d01a 186extern const char *bootp_filename;
0ced6589 187
9ae02555
TS
188#define MAX_OPTION_ROMS 16
189extern const char *option_rom[MAX_OPTION_ROMS];
190extern int nb_option_roms;
191
66508601
BS
192#ifdef TARGET_SPARC
193#define MAX_PROM_ENVS 128
194extern const char *prom_envs[MAX_PROM_ENVS];
195extern unsigned int nb_prom_envs;
196#endif
197
0ced6589 198/* XXX: make it dynamic */
970ac5a3 199#define MAX_BIOS_SIZE (4 * 1024 * 1024)
75956cf0 200#if defined (TARGET_PPC) || defined (TARGET_SPARC64)
d5295253 201#define BIOS_SIZE ((512 + 32) * 1024)
6af0bf9c 202#elif defined(TARGET_MIPS)
567daa49 203#define BIOS_SIZE (4 * 1024 * 1024)
0ced6589 204#endif
aaaa7df6 205
63066f4f
FB
206/* keyboard/mouse support */
207
208#define MOUSE_EVENT_LBUTTON 0x01
209#define MOUSE_EVENT_RBUTTON 0x02
210#define MOUSE_EVENT_MBUTTON 0x04
211
212typedef void QEMUPutKBDEvent(void *opaque, int keycode);
213typedef void QEMUPutMouseEvent(void *opaque, int dx, int dy, int dz, int buttons_state);
214
455204eb
TS
215typedef struct QEMUPutMouseEntry {
216 QEMUPutMouseEvent *qemu_put_mouse_event;
217 void *qemu_put_mouse_event_opaque;
218 int qemu_put_mouse_event_absolute;
219 char *qemu_put_mouse_event_name;
220
221 /* used internally by qemu for handling mice */
222 struct QEMUPutMouseEntry *next;
223} QEMUPutMouseEntry;
224
63066f4f 225void qemu_add_kbd_event_handler(QEMUPutKBDEvent *func, void *opaque);
455204eb
TS
226QEMUPutMouseEntry *qemu_add_mouse_event_handler(QEMUPutMouseEvent *func,
227 void *opaque, int absolute,
228 const char *name);
229void qemu_remove_mouse_event_handler(QEMUPutMouseEntry *entry);
63066f4f
FB
230
231void kbd_put_keycode(int keycode);
232void kbd_mouse_event(int dx, int dy, int dz, int buttons_state);
09b26c5e 233int kbd_mouse_is_absolute(void);
63066f4f 234
455204eb
TS
235void do_info_mice(void);
236void do_mouse_set(int index);
237
82c643ff
FB
238/* keysym is a unicode code except for special keys (see QEMU_KEY_xxx
239 constants) */
240#define QEMU_KEY_ESC1(c) ((c) | 0xe100)
241#define QEMU_KEY_BACKSPACE 0x007f
242#define QEMU_KEY_UP QEMU_KEY_ESC1('A')
243#define QEMU_KEY_DOWN QEMU_KEY_ESC1('B')
244#define QEMU_KEY_RIGHT QEMU_KEY_ESC1('C')
245#define QEMU_KEY_LEFT QEMU_KEY_ESC1('D')
246#define QEMU_KEY_HOME QEMU_KEY_ESC1(1)
247#define QEMU_KEY_END QEMU_KEY_ESC1(4)
248#define QEMU_KEY_PAGEUP QEMU_KEY_ESC1(5)
249#define QEMU_KEY_PAGEDOWN QEMU_KEY_ESC1(6)
250#define QEMU_KEY_DELETE QEMU_KEY_ESC1(3)
251
252#define QEMU_KEY_CTRL_UP 0xe400
253#define QEMU_KEY_CTRL_DOWN 0xe401
254#define QEMU_KEY_CTRL_LEFT 0xe402
255#define QEMU_KEY_CTRL_RIGHT 0xe403
256#define QEMU_KEY_CTRL_HOME 0xe404
257#define QEMU_KEY_CTRL_END 0xe405
258#define QEMU_KEY_CTRL_PAGEUP 0xe406
259#define QEMU_KEY_CTRL_PAGEDOWN 0xe407
260
261void kbd_put_keysym(int keysym);
262
c20709aa
FB
263/* async I/O support */
264
265typedef void IOReadHandler(void *opaque, const uint8_t *buf, int size);
266typedef int IOCanRWHandler(void *opaque);
7c9d8e07 267typedef void IOHandler(void *opaque);
c20709aa 268
5fafdf24
TS
269int qemu_set_fd_handler2(int fd,
270 IOCanRWHandler *fd_read_poll,
271 IOHandler *fd_read,
272 IOHandler *fd_write,
7c9d8e07
FB
273 void *opaque);
274int qemu_set_fd_handler(int fd,
5fafdf24 275 IOHandler *fd_read,
7c9d8e07
FB
276 IOHandler *fd_write,
277 void *opaque);
c20709aa 278
f331110f
FB
279/* Polling handling */
280
281/* return TRUE if no sleep should be done afterwards */
282typedef int PollingFunc(void *opaque);
283
284int qemu_add_polling_cb(PollingFunc *func, void *opaque);
285void qemu_del_polling_cb(PollingFunc *func, void *opaque);
286
a18e524a
FB
287#ifdef _WIN32
288/* Wait objects handling */
289typedef void WaitObjectFunc(void *opaque);
290
291int qemu_add_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
292void qemu_del_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
293#endif
294
86e94dea
TS
295typedef struct QEMUBH QEMUBH;
296
82c643ff
FB
297/* character device */
298
299#define CHR_EVENT_BREAK 0 /* serial break char */
ea2384d3 300#define CHR_EVENT_FOCUS 1 /* focus to this terminal (modal input needed) */
86e94dea 301#define CHR_EVENT_RESET 2 /* new connection established */
2122c51a
FB
302
303
304#define CHR_IOCTL_SERIAL_SET_PARAMS 1
305typedef struct {
306 int speed;
307 int parity;
308 int data_bits;
309 int stop_bits;
310} QEMUSerialSetParams;
311
312#define CHR_IOCTL_SERIAL_SET_BREAK 2
313
314#define CHR_IOCTL_PP_READ_DATA 3
315#define CHR_IOCTL_PP_WRITE_DATA 4
316#define CHR_IOCTL_PP_READ_CONTROL 5
317#define CHR_IOCTL_PP_WRITE_CONTROL 6
318#define CHR_IOCTL_PP_READ_STATUS 7
5867c88a
TS
319#define CHR_IOCTL_PP_EPP_READ_ADDR 8
320#define CHR_IOCTL_PP_EPP_READ 9
321#define CHR_IOCTL_PP_EPP_WRITE_ADDR 10
322#define CHR_IOCTL_PP_EPP_WRITE 11
2122c51a 323
82c643ff
FB
324typedef void IOEventHandler(void *opaque, int event);
325
326typedef struct CharDriverState {
327 int (*chr_write)(struct CharDriverState *s, const uint8_t *buf, int len);
e5b0bc44 328 void (*chr_update_read_handler)(struct CharDriverState *s);
2122c51a 329 int (*chr_ioctl)(struct CharDriverState *s, int cmd, void *arg);
82c643ff 330 IOEventHandler *chr_event;
e5b0bc44
PB
331 IOCanRWHandler *chr_can_read;
332 IOReadHandler *chr_read;
333 void *handler_opaque;
eb45f5fe 334 void (*chr_send_event)(struct CharDriverState *chr, int event);
f331110f 335 void (*chr_close)(struct CharDriverState *chr);
82c643ff 336 void *opaque;
20d8a3ed 337 int focus;
86e94dea 338 QEMUBH *bh;
82c643ff
FB
339} CharDriverState;
340
5856de80 341CharDriverState *qemu_chr_open(const char *filename);
82c643ff
FB
342void qemu_chr_printf(CharDriverState *s, const char *fmt, ...);
343int qemu_chr_write(CharDriverState *s, const uint8_t *buf, int len);
ea2384d3 344void qemu_chr_send_event(CharDriverState *s, int event);
5fafdf24
TS
345void qemu_chr_add_handlers(CharDriverState *s,
346 IOCanRWHandler *fd_can_read,
e5b0bc44
PB
347 IOReadHandler *fd_read,
348 IOEventHandler *fd_event,
349 void *opaque);
2122c51a 350int qemu_chr_ioctl(CharDriverState *s, int cmd, void *arg);
86e94dea 351void qemu_chr_reset(CharDriverState *s);
e5b0bc44
PB
352int qemu_chr_can_read(CharDriverState *s);
353void qemu_chr_read(CharDriverState *s, uint8_t *buf, int len);
f8d179e3 354
82c643ff
FB
355/* consoles */
356
357typedef struct DisplayState DisplayState;
358typedef struct TextConsole TextConsole;
359
95219897
PB
360typedef void (*vga_hw_update_ptr)(void *);
361typedef void (*vga_hw_invalidate_ptr)(void *);
362typedef void (*vga_hw_screen_dump_ptr)(void *, const char *);
363
364TextConsole *graphic_console_init(DisplayState *ds, vga_hw_update_ptr update,
365 vga_hw_invalidate_ptr invalidate,
366 vga_hw_screen_dump_ptr screen_dump,
367 void *opaque);
368void vga_hw_update(void);
369void vga_hw_invalidate(void);
370void vga_hw_screen_dump(const char *filename);
371
372int is_graphic_console(void);
af3a9031 373CharDriverState *text_console_init(DisplayState *ds, const char *p);
82c643ff
FB
374void console_select(unsigned int index);
375
8d11df9e
FB
376/* serial ports */
377
378#define MAX_SERIAL_PORTS 4
379
380extern CharDriverState *serial_hds[MAX_SERIAL_PORTS];
381
6508fe59
FB
382/* parallel ports */
383
384#define MAX_PARALLEL_PORTS 3
385
386extern CharDriverState *parallel_hds[MAX_PARALLEL_PORTS];
387
5867c88a
TS
388struct ParallelIOArg {
389 void *buffer;
390 int count;
391};
392
7c9d8e07
FB
393/* VLANs support */
394
395typedef struct VLANClientState VLANClientState;
396
397struct VLANClientState {
398 IOReadHandler *fd_read;
d861b05e
PB
399 /* Packets may still be sent if this returns zero. It's used to
400 rate-limit the slirp code. */
401 IOCanRWHandler *fd_can_read;
7c9d8e07
FB
402 void *opaque;
403 struct VLANClientState *next;
404 struct VLANState *vlan;
405 char info_str[256];
406};
407
408typedef struct VLANState {
409 int id;
410 VLANClientState *first_client;
411 struct VLANState *next;
833c7174 412 unsigned int nb_guest_devs, nb_host_devs;
7c9d8e07
FB
413} VLANState;
414
415VLANState *qemu_find_vlan(int id);
416VLANClientState *qemu_new_vlan_client(VLANState *vlan,
d861b05e
PB
417 IOReadHandler *fd_read,
418 IOCanRWHandler *fd_can_read,
419 void *opaque);
420int qemu_can_send_packet(VLANClientState *vc);
7c9d8e07 421void qemu_send_packet(VLANClientState *vc, const uint8_t *buf, int size);
d861b05e 422void qemu_handler_true(void *opaque);
7c9d8e07
FB
423
424void do_info_network(void);
425
7fb843f8
FB
426/* TAP win32 */
427int tap_win32_init(VLANState *vlan, const char *ifname);
7fb843f8 428
7c9d8e07 429/* NIC info */
c4b1fcc0
FB
430
431#define MAX_NICS 8
432
7c9d8e07 433typedef struct NICInfo {
c4b1fcc0 434 uint8_t macaddr[6];
a41b2ff2 435 const char *model;
7c9d8e07
FB
436 VLANState *vlan;
437} NICInfo;
c4b1fcc0
FB
438
439extern int nb_nics;
7c9d8e07 440extern NICInfo nd_table[MAX_NICS];
8a7ddc38
FB
441
442/* timers */
443
444typedef struct QEMUClock QEMUClock;
445typedef struct QEMUTimer QEMUTimer;
446typedef void QEMUTimerCB(void *opaque);
447
448/* The real time clock should be used only for stuff which does not
449 change the virtual machine state, as it is run even if the virtual
69b91039 450 machine is stopped. The real time clock has a frequency of 1000
8a7ddc38
FB
451 Hz. */
452extern QEMUClock *rt_clock;
453
e80cfcfc 454/* The virtual clock is only run during the emulation. It is stopped
8a7ddc38
FB
455 when the virtual machine is stopped. Virtual timers use a high
456 precision clock, usually cpu cycles (use ticks_per_sec). */
457extern QEMUClock *vm_clock;
458
459int64_t qemu_get_clock(QEMUClock *clock);
460
461QEMUTimer *qemu_new_timer(QEMUClock *clock, QEMUTimerCB *cb, void *opaque);
462void qemu_free_timer(QEMUTimer *ts);
463void qemu_del_timer(QEMUTimer *ts);
464void qemu_mod_timer(QEMUTimer *ts, int64_t expire_time);
465int qemu_timer_pending(QEMUTimer *ts);
466
467extern int64_t ticks_per_sec;
8a7ddc38 468
1dce7c3c 469int64_t cpu_get_ticks(void);
8a7ddc38
FB
470void cpu_enable_ticks(void);
471void cpu_disable_ticks(void);
472
473/* VM Load/Save */
474
faea38e7 475typedef struct QEMUFile QEMUFile;
8a7ddc38 476
faea38e7
FB
477QEMUFile *qemu_fopen(const char *filename, const char *mode);
478void qemu_fflush(QEMUFile *f);
479void qemu_fclose(QEMUFile *f);
8a7ddc38
FB
480void qemu_put_buffer(QEMUFile *f, const uint8_t *buf, int size);
481void qemu_put_byte(QEMUFile *f, int v);
482void qemu_put_be16(QEMUFile *f, unsigned int v);
483void qemu_put_be32(QEMUFile *f, unsigned int v);
484void qemu_put_be64(QEMUFile *f, uint64_t v);
485int qemu_get_buffer(QEMUFile *f, uint8_t *buf, int size);
486int qemu_get_byte(QEMUFile *f);
487unsigned int qemu_get_be16(QEMUFile *f);
488unsigned int qemu_get_be32(QEMUFile *f);
489uint64_t qemu_get_be64(QEMUFile *f);
490
491static inline void qemu_put_be64s(QEMUFile *f, const uint64_t *pv)
492{
493 qemu_put_be64(f, *pv);
494}
495
496static inline void qemu_put_be32s(QEMUFile *f, const uint32_t *pv)
497{
498 qemu_put_be32(f, *pv);
499}
500
501static inline void qemu_put_be16s(QEMUFile *f, const uint16_t *pv)
502{
503 qemu_put_be16(f, *pv);
504}
505
506static inline void qemu_put_8s(QEMUFile *f, const uint8_t *pv)
507{
508 qemu_put_byte(f, *pv);
509}
510
511static inline void qemu_get_be64s(QEMUFile *f, uint64_t *pv)
512{
513 *pv = qemu_get_be64(f);
514}
515
516static inline void qemu_get_be32s(QEMUFile *f, uint32_t *pv)
517{
518 *pv = qemu_get_be32(f);
519}
520
521static inline void qemu_get_be16s(QEMUFile *f, uint16_t *pv)
522{
523 *pv = qemu_get_be16(f);
524}
525
526static inline void qemu_get_8s(QEMUFile *f, uint8_t *pv)
527{
528 *pv = qemu_get_byte(f);
529}
530
c27004ec
FB
531#if TARGET_LONG_BITS == 64
532#define qemu_put_betl qemu_put_be64
533#define qemu_get_betl qemu_get_be64
534#define qemu_put_betls qemu_put_be64s
535#define qemu_get_betls qemu_get_be64s
536#else
537#define qemu_put_betl qemu_put_be32
538#define qemu_get_betl qemu_get_be32
539#define qemu_put_betls qemu_put_be32s
540#define qemu_get_betls qemu_get_be32s
541#endif
542
8a7ddc38
FB
543int64_t qemu_ftell(QEMUFile *f);
544int64_t qemu_fseek(QEMUFile *f, int64_t pos, int whence);
545
546typedef void SaveStateHandler(QEMUFile *f, void *opaque);
547typedef int LoadStateHandler(QEMUFile *f, void *opaque, int version_id);
548
5fafdf24
TS
549int register_savevm(const char *idstr,
550 int instance_id,
8a7ddc38
FB
551 int version_id,
552 SaveStateHandler *save_state,
553 LoadStateHandler *load_state,
554 void *opaque);
555void qemu_get_timer(QEMUFile *f, QEMUTimer *ts);
556void qemu_put_timer(QEMUFile *f, QEMUTimer *ts);
c4b1fcc0 557
6a00d601
FB
558void cpu_save(QEMUFile *f, void *opaque);
559int cpu_load(QEMUFile *f, void *opaque, int version_id);
560
faea38e7
FB
561void do_savevm(const char *name);
562void do_loadvm(const char *name);
563void do_delvm(const char *name);
564void do_info_snapshots(void);
565
83f64091 566/* bottom halves */
83f64091
FB
567typedef void QEMUBHFunc(void *opaque);
568
569QEMUBH *qemu_bh_new(QEMUBHFunc *cb, void *opaque);
570void qemu_bh_schedule(QEMUBH *bh);
571void qemu_bh_cancel(QEMUBH *bh);
572void qemu_bh_delete(QEMUBH *bh);
6eb5733a 573int qemu_bh_poll(void);
83f64091 574
fc01f7e7
FB
575/* block.c */
576typedef struct BlockDriverState BlockDriverState;
ea2384d3
FB
577typedef struct BlockDriver BlockDriver;
578
579extern BlockDriver bdrv_raw;
19cb3738 580extern BlockDriver bdrv_host_device;
ea2384d3
FB
581extern BlockDriver bdrv_cow;
582extern BlockDriver bdrv_qcow;
583extern BlockDriver bdrv_vmdk;
3c56521b 584extern BlockDriver bdrv_cloop;
585d0ed9 585extern BlockDriver bdrv_dmg;
a8753c34 586extern BlockDriver bdrv_bochs;
6a0f9e82 587extern BlockDriver bdrv_vpc;
de167e41 588extern BlockDriver bdrv_vvfat;
faea38e7 589extern BlockDriver bdrv_qcow2;
6ada7453 590extern BlockDriver bdrv_parallels;
faea38e7
FB
591
592typedef struct BlockDriverInfo {
593 /* in bytes, 0 if irrelevant */
5fafdf24 594 int cluster_size;
faea38e7 595 /* offset at which the VM state can be saved (0 if not possible) */
5fafdf24 596 int64_t vm_state_offset;
faea38e7
FB
597} BlockDriverInfo;
598
599typedef struct QEMUSnapshotInfo {
600 char id_str[128]; /* unique snapshot id */
601 /* the following fields are informative. They are not needed for
602 the consistency of the snapshot */
603 char name[256]; /* user choosen name */
604 uint32_t vm_state_size; /* VM state info size */
605 uint32_t date_sec; /* UTC date of the snapshot */
606 uint32_t date_nsec;
607 uint64_t vm_clock_nsec; /* VM clock relative to boot */
608} QEMUSnapshotInfo;
ea2384d3 609
83f64091
FB
610#define BDRV_O_RDONLY 0x0000
611#define BDRV_O_RDWR 0x0002
612#define BDRV_O_ACCESS 0x0003
613#define BDRV_O_CREAT 0x0004 /* create an empty file */
614#define BDRV_O_SNAPSHOT 0x0008 /* open the file read only and save writes in a snapshot */
615#define BDRV_O_FILE 0x0010 /* open as a raw file (do not try to
616 use a disk image format on top of
617 it (default for
618 bdrv_file_open()) */
619
ea2384d3
FB
620void bdrv_init(void);
621BlockDriver *bdrv_find_format(const char *format_name);
5fafdf24 622int bdrv_create(BlockDriver *drv,
ea2384d3
FB
623 const char *filename, int64_t size_in_sectors,
624 const char *backing_file, int flags);
c4b1fcc0
FB
625BlockDriverState *bdrv_new(const char *device_name);
626void bdrv_delete(BlockDriverState *bs);
83f64091
FB
627int bdrv_file_open(BlockDriverState **pbs, const char *filename, int flags);
628int bdrv_open(BlockDriverState *bs, const char *filename, int flags);
629int bdrv_open2(BlockDriverState *bs, const char *filename, int flags,
ea2384d3 630 BlockDriver *drv);
fc01f7e7 631void bdrv_close(BlockDriverState *bs);
5fafdf24 632int bdrv_read(BlockDriverState *bs, int64_t sector_num,
fc01f7e7 633 uint8_t *buf, int nb_sectors);
5fafdf24 634int bdrv_write(BlockDriverState *bs, int64_t sector_num,
fc01f7e7 635 const uint8_t *buf, int nb_sectors);
5fafdf24 636int bdrv_pread(BlockDriverState *bs, int64_t offset,
83f64091 637 void *buf, int count);
5fafdf24 638int bdrv_pwrite(BlockDriverState *bs, int64_t offset,
83f64091
FB
639 const void *buf, int count);
640int bdrv_truncate(BlockDriverState *bs, int64_t offset);
641int64_t bdrv_getlength(BlockDriverState *bs);
fc01f7e7 642void bdrv_get_geometry(BlockDriverState *bs, int64_t *nb_sectors_ptr);
33e3963e 643int bdrv_commit(BlockDriverState *bs);
77fef8c1 644void bdrv_set_boot_sector(BlockDriverState *bs, const uint8_t *data, int size);
83f64091
FB
645/* async block I/O */
646typedef struct BlockDriverAIOCB BlockDriverAIOCB;
647typedef void BlockDriverCompletionFunc(void *opaque, int ret);
648
ce1a14dc
PB
649BlockDriverAIOCB *bdrv_aio_read(BlockDriverState *bs, int64_t sector_num,
650 uint8_t *buf, int nb_sectors,
651 BlockDriverCompletionFunc *cb, void *opaque);
652BlockDriverAIOCB *bdrv_aio_write(BlockDriverState *bs, int64_t sector_num,
653 const uint8_t *buf, int nb_sectors,
654 BlockDriverCompletionFunc *cb, void *opaque);
83f64091 655void bdrv_aio_cancel(BlockDriverAIOCB *acb);
83f64091
FB
656
657void qemu_aio_init(void);
658void qemu_aio_poll(void);
6192bc37 659void qemu_aio_flush(void);
83f64091
FB
660void qemu_aio_wait_start(void);
661void qemu_aio_wait(void);
662void qemu_aio_wait_end(void);
663
2bac6019
AZ
664int qemu_key_check(BlockDriverState *bs, const char *name);
665
7a6cba61
PB
666/* Ensure contents are flushed to disk. */
667void bdrv_flush(BlockDriverState *bs);
33e3963e 668
c4b1fcc0
FB
669#define BDRV_TYPE_HD 0
670#define BDRV_TYPE_CDROM 1
671#define BDRV_TYPE_FLOPPY 2
4dbb0f50
TS
672#define BIOS_ATA_TRANSLATION_AUTO 0
673#define BIOS_ATA_TRANSLATION_NONE 1
674#define BIOS_ATA_TRANSLATION_LBA 2
675#define BIOS_ATA_TRANSLATION_LARGE 3
676#define BIOS_ATA_TRANSLATION_RECHS 4
c4b1fcc0 677
5fafdf24 678void bdrv_set_geometry_hint(BlockDriverState *bs,
c4b1fcc0
FB
679 int cyls, int heads, int secs);
680void bdrv_set_type_hint(BlockDriverState *bs, int type);
46d4767d 681void bdrv_set_translation_hint(BlockDriverState *bs, int translation);
5fafdf24 682void bdrv_get_geometry_hint(BlockDriverState *bs,
c4b1fcc0
FB
683 int *pcyls, int *pheads, int *psecs);
684int bdrv_get_type_hint(BlockDriverState *bs);
46d4767d 685int bdrv_get_translation_hint(BlockDriverState *bs);
c4b1fcc0
FB
686int bdrv_is_removable(BlockDriverState *bs);
687int bdrv_is_read_only(BlockDriverState *bs);
688int bdrv_is_inserted(BlockDriverState *bs);
19cb3738 689int bdrv_media_changed(BlockDriverState *bs);
c4b1fcc0
FB
690int bdrv_is_locked(BlockDriverState *bs);
691void bdrv_set_locked(BlockDriverState *bs, int locked);
19cb3738 692void bdrv_eject(BlockDriverState *bs, int eject_flag);
5fafdf24 693void bdrv_set_change_cb(BlockDriverState *bs,
c4b1fcc0 694 void (*change_cb)(void *opaque), void *opaque);
ea2384d3 695void bdrv_get_format(BlockDriverState *bs, char *buf, int buf_size);
c4b1fcc0
FB
696void bdrv_info(void);
697BlockDriverState *bdrv_find(const char *name);
82c643ff 698void bdrv_iterate(void (*it)(void *opaque, const char *name), void *opaque);
ea2384d3
FB
699int bdrv_is_encrypted(BlockDriverState *bs);
700int bdrv_set_key(BlockDriverState *bs, const char *key);
5fafdf24 701void bdrv_iterate_format(void (*it)(void *opaque, const char *name),
ea2384d3
FB
702 void *opaque);
703const char *bdrv_get_device_name(BlockDriverState *bs);
5fafdf24 704int bdrv_write_compressed(BlockDriverState *bs, int64_t sector_num,
faea38e7
FB
705 const uint8_t *buf, int nb_sectors);
706int bdrv_get_info(BlockDriverState *bs, BlockDriverInfo *bdi);
c4b1fcc0 707
5fafdf24 708void bdrv_get_backing_filename(BlockDriverState *bs,
83f64091 709 char *filename, int filename_size);
5fafdf24 710int bdrv_snapshot_create(BlockDriverState *bs,
faea38e7 711 QEMUSnapshotInfo *sn_info);
5fafdf24 712int bdrv_snapshot_goto(BlockDriverState *bs,
faea38e7
FB
713 const char *snapshot_id);
714int bdrv_snapshot_delete(BlockDriverState *bs, const char *snapshot_id);
5fafdf24 715int bdrv_snapshot_list(BlockDriverState *bs,
faea38e7
FB
716 QEMUSnapshotInfo **psn_info);
717char *bdrv_snapshot_dump(char *buf, int buf_size, QEMUSnapshotInfo *sn);
718
719char *get_human_readable_size(char *buf, int buf_size, int64_t size);
83f64091
FB
720int path_is_absolute(const char *path);
721void path_combine(char *dest, int dest_size,
722 const char *base_path,
723 const char *filename);
ea2384d3
FB
724
725#ifndef QEMU_TOOL
54fa5af5 726
5fafdf24 727typedef void QEMUMachineInitFunc(int ram_size, int vga_ram_size,
54fa5af5
FB
728 int boot_device,
729 DisplayState *ds, const char **fd_filename, int snapshot,
730 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 731 const char *initrd_filename, const char *cpu_model);
54fa5af5
FB
732
733typedef struct QEMUMachine {
734 const char *name;
735 const char *desc;
736 QEMUMachineInitFunc *init;
737 struct QEMUMachine *next;
738} QEMUMachine;
739
740int qemu_register_machine(QEMUMachine *m);
741
742typedef void SetIRQFunc(void *opaque, int irq_num, int level);
743
d537cf6c
PB
744#include "hw/irq.h"
745
26aa7d72
FB
746/* ISA bus */
747
748extern target_phys_addr_t isa_mem_base;
749
750typedef void (IOPortWriteFunc)(void *opaque, uint32_t address, uint32_t data);
751typedef uint32_t (IOPortReadFunc)(void *opaque, uint32_t address);
752
5fafdf24 753int register_ioport_read(int start, int length, int size,
26aa7d72 754 IOPortReadFunc *func, void *opaque);
5fafdf24 755int register_ioport_write(int start, int length, int size,
26aa7d72 756 IOPortWriteFunc *func, void *opaque);
69b91039
FB
757void isa_unassign_ioport(int start, int length);
758
aef445bd
PB
759void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size);
760
69b91039
FB
761/* PCI bus */
762
69b91039
FB
763extern target_phys_addr_t pci_mem_base;
764
46e50e9d 765typedef struct PCIBus PCIBus;
69b91039
FB
766typedef struct PCIDevice PCIDevice;
767
5fafdf24 768typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
69b91039 769 uint32_t address, uint32_t data, int len);
5fafdf24 770typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
69b91039 771 uint32_t address, int len);
5fafdf24 772typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
69b91039
FB
773 uint32_t addr, uint32_t size, int type);
774
775#define PCI_ADDRESS_SPACE_MEM 0x00
776#define PCI_ADDRESS_SPACE_IO 0x01
777#define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
778
779typedef struct PCIIORegion {
5768f5ac 780 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
69b91039
FB
781 uint32_t size;
782 uint8_t type;
783 PCIMapIORegionFunc *map_func;
784} PCIIORegion;
785
8a8696a3
FB
786#define PCI_ROM_SLOT 6
787#define PCI_NUM_REGIONS 7
502a5395
PB
788
789#define PCI_DEVICES_MAX 64
790
791#define PCI_VENDOR_ID 0x00 /* 16 bits */
792#define PCI_DEVICE_ID 0x02 /* 16 bits */
793#define PCI_COMMAND 0x04 /* 16 bits */
794#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
795#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
796#define PCI_CLASS_DEVICE 0x0a /* Device class */
797#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
798#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
799#define PCI_MIN_GNT 0x3e /* 8 bits */
800#define PCI_MAX_LAT 0x3f /* 8 bits */
801
69b91039
FB
802struct PCIDevice {
803 /* PCI config space */
804 uint8_t config[256];
805
806 /* the following fields are read only */
46e50e9d 807 PCIBus *bus;
69b91039
FB
808 int devfn;
809 char name[64];
8a8696a3 810 PCIIORegion io_regions[PCI_NUM_REGIONS];
3b46e624 811
69b91039
FB
812 /* do not access the following fields */
813 PCIConfigReadFunc *config_read;
814 PCIConfigWriteFunc *config_write;
502a5395 815 /* ??? This is a PC-specific hack, and should be removed. */
5768f5ac 816 int irq_index;
d2b59317 817
d537cf6c
PB
818 /* IRQ objects for the INTA-INTD pins. */
819 qemu_irq *irq;
820
d2b59317
PB
821 /* Current IRQ levels. Used internally by the generic PCI code. */
822 int irq_state[4];
69b91039
FB
823};
824
46e50e9d
FB
825PCIDevice *pci_register_device(PCIBus *bus, const char *name,
826 int instance_size, int devfn,
5fafdf24 827 PCIConfigReadFunc *config_read,
69b91039
FB
828 PCIConfigWriteFunc *config_write);
829
5fafdf24
TS
830void pci_register_io_region(PCIDevice *pci_dev, int region_num,
831 uint32_t size, int type,
69b91039
FB
832 PCIMapIORegionFunc *map_func);
833
5fafdf24 834uint32_t pci_default_read_config(PCIDevice *d,
5768f5ac 835 uint32_t address, int len);
5fafdf24 836void pci_default_write_config(PCIDevice *d,
5768f5ac 837 uint32_t address, uint32_t val, int len);
89b6b508
FB
838void pci_device_save(PCIDevice *s, QEMUFile *f);
839int pci_device_load(PCIDevice *s, QEMUFile *f);
5768f5ac 840
d537cf6c 841typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
d2b59317
PB
842typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
843PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
d537cf6c 844 qemu_irq *pic, int devfn_min, int nirq);
502a5395 845
abcebc7e 846void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn);
502a5395
PB
847void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
848uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
849int pci_bus_num(PCIBus *s);
80b3ada7 850void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
9995c51f 851
5768f5ac 852void pci_info(void);
80b3ada7
PB
853PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
854 pci_map_irq_fn map_irq, const char *name);
26aa7d72 855
502a5395 856/* prep_pci.c */
d537cf6c 857PCIBus *pci_prep_init(qemu_irq *pic);
77d4bc34 858
502a5395 859/* grackle_pci.c */
d537cf6c 860PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic);
502a5395
PB
861
862/* unin_pci.c */
d537cf6c 863PCIBus *pci_pmac_init(qemu_irq *pic);
502a5395
PB
864
865/* apb_pci.c */
5b9693dc 866PCIBus *pci_apb_init(target_phys_addr_t special_base, target_phys_addr_t mem_base,
d537cf6c 867 qemu_irq *pic);
502a5395 868
d537cf6c 869PCIBus *pci_vpb_init(qemu_irq *pic, int irq, int realview);
502a5395
PB
870
871/* piix_pci.c */
d537cf6c 872PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
f00fc47c 873void i440fx_set_smm(PCIDevice *d, int val);
8f1c91d8 874int piix3_init(PCIBus *bus, int devfn);
f00fc47c 875void i440fx_init_memory_mappings(PCIDevice *d);
a41b2ff2 876
5856de80
TS
877int piix4_init(PCIBus *bus, int devfn);
878
28b9b5af 879/* openpic.c */
e9df014c 880/* OpenPIC have 5 outputs per CPU connected and one IRQ out single output */
47103572 881enum {
e9df014c
JM
882 OPENPIC_OUTPUT_INT = 0, /* IRQ */
883 OPENPIC_OUTPUT_CINT, /* critical IRQ */
884 OPENPIC_OUTPUT_MCK, /* Machine check event */
885 OPENPIC_OUTPUT_DEBUG, /* Inconditional debug event */
886 OPENPIC_OUTPUT_RESET, /* Core reset event */
887 OPENPIC_OUTPUT_NB,
47103572 888};
e9df014c
JM
889qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
890 qemu_irq **irqs, qemu_irq irq_out);
28b9b5af 891
54fa5af5 892/* heathrow_pic.c */
d537cf6c 893qemu_irq *heathrow_pic_init(int *pmem_index);
54fa5af5 894
fde7d5bd 895/* gt64xxx.c */
d537cf6c 896PCIBus *pci_gt64120_init(qemu_irq *pic);
fde7d5bd 897
6a36d84e
FB
898#ifdef HAS_AUDIO
899struct soundhw {
900 const char *name;
901 const char *descr;
902 int enabled;
903 int isa;
904 union {
d537cf6c 905 int (*init_isa) (AudioState *s, qemu_irq *pic);
6a36d84e
FB
906 int (*init_pci) (PCIBus *bus, AudioState *s);
907 } init;
908};
909
910extern struct soundhw soundhw[];
911#endif
912
313aa567
FB
913/* vga.c */
914
eee0b836 915#ifndef TARGET_SPARC
74a14f22 916#define VGA_RAM_SIZE (8192 * 1024)
eee0b836
BS
917#else
918#define VGA_RAM_SIZE (9 * 1024 * 1024)
919#endif
313aa567 920
82c643ff 921struct DisplayState {
313aa567
FB
922 uint8_t *data;
923 int linesize;
924 int depth;
d3079cd2 925 int bgr; /* BGR color order instead of RGB. Only valid for depth == 32 */
82c643ff
FB
926 int width;
927 int height;
24236869 928 void *opaque;
740733bb 929 QEMUTimer *gui_timer;
24236869 930
313aa567
FB
931 void (*dpy_update)(struct DisplayState *s, int x, int y, int w, int h);
932 void (*dpy_resize)(struct DisplayState *s, int w, int h);
933 void (*dpy_refresh)(struct DisplayState *s);
d34cab9f
TS
934 void (*dpy_copy)(struct DisplayState *s, int src_x, int src_y,
935 int dst_x, int dst_y, int w, int h);
936 void (*dpy_fill)(struct DisplayState *s, int x, int y,
937 int w, int h, uint32_t c);
938 void (*mouse_set)(int x, int y, int on);
939 void (*cursor_define)(int width, int height, int bpp, int hot_x, int hot_y,
940 uint8_t *image, uint8_t *mask);
82c643ff 941};
313aa567
FB
942
943static inline void dpy_update(DisplayState *s, int x, int y, int w, int h)
944{
945 s->dpy_update(s, x, y, w, h);
946}
947
948static inline void dpy_resize(DisplayState *s, int w, int h)
949{
950 s->dpy_resize(s, w, h);
951}
952
5fafdf24 953int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
89b6b508 954 unsigned long vga_ram_offset, int vga_ram_size);
5fafdf24 955int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
89b6b508
FB
956 unsigned long vga_ram_offset, int vga_ram_size,
957 unsigned long vga_bios_offset, int vga_bios_size);
2abec30b
TS
958int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
959 unsigned long vga_ram_offset, int vga_ram_size,
960 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
961 int it_shift);
313aa567 962
d6bfa22f 963/* cirrus_vga.c */
5fafdf24 964void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f 965 unsigned long vga_ram_offset, int vga_ram_size);
5fafdf24 966void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f
FB
967 unsigned long vga_ram_offset, int vga_ram_size);
968
d34cab9f
TS
969/* vmware_vga.c */
970void pci_vmsvga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
971 unsigned long vga_ram_offset, int vga_ram_size);
972
313aa567 973/* sdl.c */
43523e93 974void sdl_display_init(DisplayState *ds, int full_screen, int no_frame);
313aa567 975
da4dbf74
FB
976/* cocoa.m */
977void cocoa_display_init(DisplayState *ds, int full_screen);
978
24236869 979/* vnc.c */
71cab5ca
TS
980void vnc_display_init(DisplayState *ds);
981void vnc_display_close(DisplayState *ds);
982int vnc_display_open(DisplayState *ds, const char *display);
70848515 983int vnc_display_password(DisplayState *ds, const char *password);
a9ce8590 984void do_info_vnc(void);
24236869 985
6070dd07
TS
986/* x_keymap.c */
987extern uint8_t _translate_keycode(const int key);
988
5391d806
FB
989/* ide.c */
990#define MAX_DISKS 4
991
faea38e7 992extern BlockDriverState *bs_table[MAX_DISKS + 1];
a1bb27b1 993extern BlockDriverState *sd_bdrv;
3e3d5815 994extern BlockDriverState *mtd_bdrv;
5391d806 995
d537cf6c 996void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
69b91039 997 BlockDriverState *hd0, BlockDriverState *hd1);
54fa5af5
FB
998void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
999 int secondary_ide_enabled);
d537cf6c
PB
1000void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
1001 qemu_irq *pic);
afcc3cdf
TS
1002void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
1003 qemu_irq *pic);
d537cf6c 1004int pmac_ide_init (BlockDriverState **hd_table, qemu_irq irq);
5391d806 1005
2e5d83bb
PB
1006/* cdrom.c */
1007int cdrom_read_toc(int nb_sectors, uint8_t *buf, int msf, int start_track);
1008int cdrom_read_toc_raw(int nb_sectors, uint8_t *buf, int msf, int session_num);
1009
9542611a
TS
1010/* ds1225y.c */
1011typedef struct ds1225y_t ds1225y_t;
71db710f 1012ds1225y_t *ds1225y_init(target_phys_addr_t mem_base, const char *filename);
9542611a 1013
1d14ffa9 1014/* es1370.c */
c0fe3827 1015int es1370_init (PCIBus *bus, AudioState *s);
1d14ffa9 1016
fb065187 1017/* sb16.c */
d537cf6c 1018int SB16_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1019
1020/* adlib.c */
d537cf6c 1021int Adlib_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1022
1023/* gus.c */
d537cf6c 1024int GUS_init (AudioState *s, qemu_irq *pic);
27503323
FB
1025
1026/* dma.c */
85571bc7 1027typedef int (*DMA_transfer_handler) (void *opaque, int nchan, int pos, int size);
27503323 1028int DMA_get_channel_mode (int nchan);
85571bc7
FB
1029int DMA_read_memory (int nchan, void *buf, int pos, int size);
1030int DMA_write_memory (int nchan, void *buf, int pos, int size);
27503323
FB
1031void DMA_hold_DREQ (int nchan);
1032void DMA_release_DREQ (int nchan);
16f62432 1033void DMA_schedule(int nchan);
27503323 1034void DMA_run (void);
28b9b5af 1035void DMA_init (int high_page_enable);
27503323 1036void DMA_register_channel (int nchan,
85571bc7
FB
1037 DMA_transfer_handler transfer_handler,
1038 void *opaque);
7138fcfb
FB
1039/* fdc.c */
1040#define MAX_FD 2
1041extern BlockDriverState *fd_table[MAX_FD];
1042
baca51fa
FB
1043typedef struct fdctrl_t fdctrl_t;
1044
5fafdf24 1045fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
5dcb6b91 1046 target_phys_addr_t io_base,
baca51fa
FB
1047 BlockDriverState **fds);
1048int fdctrl_get_drive_type(fdctrl_t *fdctrl, int drive_num);
7138fcfb 1049
663e8e51
TS
1050/* eepro100.c */
1051
1052void pci_i82551_init(PCIBus *bus, NICInfo *nd, int devfn);
1053void pci_i82557b_init(PCIBus *bus, NICInfo *nd, int devfn);
1054void pci_i82559er_init(PCIBus *bus, NICInfo *nd, int devfn);
1055
80cabfad
FB
1056/* ne2000.c */
1057
d537cf6c 1058void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
abcebc7e 1059void pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
80cabfad 1060
a41b2ff2
PB
1061/* rtl8139.c */
1062
abcebc7e 1063void pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
a41b2ff2 1064
e3c2613f
FB
1065/* pcnet.c */
1066
abcebc7e 1067void pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
70c0de96 1068void lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
2d069bab 1069 qemu_irq irq, qemu_irq *reset);
67e999be 1070
548df2ac
TS
1071/* vmmouse.c */
1072void *vmmouse_init(void *m);
e3c2613f 1073
591a6d62
TS
1074/* vmport.c */
1075#ifdef TARGET_I386
1076void vmport_init(CPUState *env);
1077void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
1078#endif
1079
80cabfad
FB
1080/* pckbd.c */
1081
b92bb99b 1082void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
71db710f
BS
1083void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
1084 target_phys_addr_t base, int it_shift);
80cabfad
FB
1085
1086/* mc146818rtc.c */
1087
8a7ddc38 1088typedef struct RTCState RTCState;
80cabfad 1089
d537cf6c 1090RTCState *rtc_init(int base, qemu_irq irq);
18c6e2ff 1091RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
8a7ddc38
FB
1092void rtc_set_memory(RTCState *s, int addr, int val);
1093void rtc_set_date(RTCState *s, const struct tm *tm);
80cabfad
FB
1094
1095/* serial.c */
1096
c4b1fcc0 1097typedef struct SerialState SerialState;
d537cf6c 1098SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr);
71db710f 1099SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
d537cf6c 1100 qemu_irq irq, CharDriverState *chr,
a4bc3afc
TS
1101 int ioregister);
1102uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
1103void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
1104uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
1105void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
1106uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
1107void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
80cabfad 1108
6508fe59
FB
1109/* parallel.c */
1110
1111typedef struct ParallelState ParallelState;
d537cf6c 1112ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
d60532ca 1113ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
6508fe59 1114
80cabfad
FB
1115/* i8259.c */
1116
3de388f6
FB
1117typedef struct PicState2 PicState2;
1118extern PicState2 *isa_pic;
80cabfad 1119void pic_set_irq(int irq, int level);
54fa5af5 1120void pic_set_irq_new(void *opaque, int irq, int level);
d537cf6c 1121qemu_irq *i8259_init(qemu_irq parent_irq);
d592d303
FB
1122void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
1123 void *alt_irq_opaque);
3de388f6
FB
1124int pic_read_irq(PicState2 *s);
1125void pic_update_irq(PicState2 *s);
1126uint32_t pic_intack_read(PicState2 *s);
c20709aa 1127void pic_info(void);
4a0fb71e 1128void irq_info(void);
80cabfad 1129
c27004ec 1130/* APIC */
d592d303
FB
1131typedef struct IOAPICState IOAPICState;
1132
c27004ec 1133int apic_init(CPUState *env);
0e21e12b 1134int apic_accept_pic_intr(CPUState *env);
c27004ec 1135int apic_get_interrupt(CPUState *env);
d592d303
FB
1136IOAPICState *ioapic_init(void);
1137void ioapic_set_irq(void *opaque, int vector, int level);
c27004ec 1138
80cabfad
FB
1139/* i8254.c */
1140
1141#define PIT_FREQ 1193182
1142
ec844b96
FB
1143typedef struct PITState PITState;
1144
d537cf6c 1145PITState *pit_init(int base, qemu_irq irq);
ec844b96
FB
1146void pit_set_gate(PITState *pit, int channel, int val);
1147int pit_get_gate(PITState *pit, int channel);
fd06c375
FB
1148int pit_get_initial_count(PITState *pit, int channel);
1149int pit_get_mode(PITState *pit, int channel);
ec844b96 1150int pit_get_out(PITState *pit, int channel, int64_t current_time);
80cabfad 1151
31211df1
TS
1152/* jazz_led.c */
1153extern void jazz_led_init(DisplayState *ds, target_phys_addr_t base);
1154
fd06c375
FB
1155/* pcspk.c */
1156void pcspk_init(PITState *);
d537cf6c 1157int pcspk_audio_init(AudioState *, qemu_irq *pic);
fd06c375 1158
0ff596d0
PB
1159#include "hw/i2c.h"
1160
3fffc223
TS
1161#include "hw/smbus.h"
1162
6515b203
FB
1163/* acpi.c */
1164extern int acpi_enabled;
7b717336 1165i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base);
3fffc223 1166void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
6515b203
FB
1167void acpi_bios_init(void);
1168
f1ccf904
TS
1169/* Axis ETRAX. */
1170extern QEMUMachine bareetraxfs_machine;
1171
80cabfad 1172/* pc.c */
54fa5af5 1173extern QEMUMachine pc_machine;
3dbbdc25 1174extern QEMUMachine isapc_machine;
52ca8d6a 1175extern int fd_bootchk;
80cabfad 1176
6a00d601
FB
1177void ioport_set_a20(int enable);
1178int ioport_get_a20(void);
1179
26aa7d72 1180/* ppc.c */
54fa5af5
FB
1181extern QEMUMachine prep_machine;
1182extern QEMUMachine core99_machine;
1183extern QEMUMachine heathrow_machine;
1a6c0886
JM
1184extern QEMUMachine ref405ep_machine;
1185extern QEMUMachine taihu_machine;
54fa5af5 1186
6af0bf9c
FB
1187/* mips_r4k.c */
1188extern QEMUMachine mips_machine;
1189
5856de80
TS
1190/* mips_malta.c */
1191extern QEMUMachine mips_malta_machine;
1192
ad6fe1d2 1193/* mips_int.c */
d537cf6c 1194extern void cpu_mips_irq_init_cpu(CPUState *env);
4de9b249 1195
ad6fe1d2
TS
1196/* mips_pica61.c */
1197extern QEMUMachine mips_pica61_machine;
1198
e16fe40c
TS
1199/* mips_timer.c */
1200extern void cpu_mips_clock_init(CPUState *);
1201extern void cpu_mips_irqctrl_init (void);
1202
27c7ca7e
FB
1203/* shix.c */
1204extern QEMUMachine shix_machine;
1205
0d78f544
TS
1206/* r2d.c */
1207extern QEMUMachine r2d_machine;
1208
8cc43fef 1209#ifdef TARGET_PPC
47103572 1210/* PowerPC hardware exceptions management helpers */
8ecc7913
JM
1211typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
1212typedef struct clk_setup_t clk_setup_t;
1213struct clk_setup_t {
1214 clk_setup_cb cb;
1215 void *opaque;
1216};
1217static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
1218{
1219 if (clk->cb != NULL)
1220 (*clk->cb)(clk->opaque, freq);
1221}
1222
1223clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq);
2e719ba3
JM
1224/* Embedded PowerPC DCR management */
1225typedef target_ulong (*dcr_read_cb)(void *opaque, int dcrn);
1226typedef void (*dcr_write_cb)(void *opaque, int dcrn, target_ulong val);
1227int ppc_dcr_init (CPUState *env, int (*dcr_read_error)(int dcrn),
1228 int (*dcr_write_error)(int dcrn));
1229int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
1230 dcr_read_cb drc_read, dcr_write_cb dcr_write);
8ecc7913 1231clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq);
4a057712
JM
1232/* Embedded PowerPC reset */
1233void ppc40x_core_reset (CPUState *env);
1234void ppc40x_chip_reset (CPUState *env);
1235void ppc40x_system_reset (CPUState *env);
8cc43fef 1236#endif
64201201 1237void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
77d4bc34
FB
1238
1239extern CPUWriteMemoryFunc *PPC_io_write[];
1240extern CPUReadMemoryFunc *PPC_io_read[];
54fa5af5 1241void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
26aa7d72 1242
e95c8d51 1243/* sun4m.c */
e0353fe2 1244extern QEMUMachine ss5_machine, ss10_machine;
e95c8d51
FB
1245
1246/* iommu.c */
5dcb6b91 1247void *iommu_init(target_phys_addr_t addr);
67e999be 1248void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
a917d384 1249 uint8_t *buf, int len, int is_write);
67e999be
FB
1250static inline void sparc_iommu_memory_read(void *opaque,
1251 target_phys_addr_t addr,
1252 uint8_t *buf, int len)
1253{
1254 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
1255}
e95c8d51 1256
67e999be
FB
1257static inline void sparc_iommu_memory_write(void *opaque,
1258 target_phys_addr_t addr,
1259 uint8_t *buf, int len)
1260{
1261 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
1262}
e95c8d51
FB
1263
1264/* tcx.c */
5dcb6b91
BS
1265void tcx_init(DisplayState *ds, target_phys_addr_t addr, uint8_t *vram_base,
1266 unsigned long vram_offset, int vram_size, int width, int height,
eee0b836 1267 int depth);
e80cfcfc
FB
1268
1269/* slavio_intctl.c */
5dcb6b91 1270void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
d537cf6c 1271 const uint32_t *intbit_to_level,
d7edfd27 1272 qemu_irq **irq, qemu_irq **cpu_irq,
b3a23197 1273 qemu_irq **parent_irq, unsigned int cputimer);
e80cfcfc
FB
1274void slavio_pic_info(void *opaque);
1275void slavio_irq_info(void *opaque);
e95c8d51 1276
5fe141fd
FB
1277/* loader.c */
1278int get_image_size(const char *filename);
1279int load_image(const char *filename, uint8_t *addr);
74287114
TS
1280int load_elf(const char *filename, int64_t virt_to_phys_addend,
1281 uint64_t *pentry, uint64_t *lowaddr, uint64_t *highaddr);
e80cfcfc 1282int load_aout(const char *filename, uint8_t *addr);
1c7b3754 1283int load_uboot(const char *filename, target_ulong *ep, int *is_linux);
e80cfcfc
FB
1284
1285/* slavio_timer.c */
81732d19
BS
1286void slavio_timer_init_all(target_phys_addr_t base, qemu_irq master_irq,
1287 qemu_irq *cpu_irqs);
8d5f07fa 1288
e80cfcfc 1289/* slavio_serial.c */
5dcb6b91
BS
1290SerialState *slavio_serial_init(target_phys_addr_t base, qemu_irq irq,
1291 CharDriverState *chr1, CharDriverState *chr2);
1292void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq);
e95c8d51 1293
3475187d 1294/* slavio_misc.c */
5dcb6b91
BS
1295void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
1296 qemu_irq irq);
3475187d
FB
1297void slavio_set_power_fail(void *opaque, int power_failing);
1298
6f7e9aec 1299/* esp.c */
fa1fb14c 1300void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
5dcb6b91 1301void *esp_init(BlockDriverState **bd, target_phys_addr_t espaddr,
2d069bab 1302 void *dma_opaque, qemu_irq irq, qemu_irq *reset);
67e999be
FB
1303
1304/* sparc32_dma.c */
70c0de96 1305void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
2d069bab 1306 void *iommu, qemu_irq **dev_irq, qemu_irq **reset);
5fafdf24 1307void ledma_memory_read(void *opaque, target_phys_addr_t addr,
9b94dc32 1308 uint8_t *buf, int len, int do_bswap);
5fafdf24 1309void ledma_memory_write(void *opaque, target_phys_addr_t addr,
9b94dc32 1310 uint8_t *buf, int len, int do_bswap);
67e999be
FB
1311void espdma_memory_read(void *opaque, uint8_t *buf, int len);
1312void espdma_memory_write(void *opaque, uint8_t *buf, int len);
6f7e9aec 1313
b8174937
FB
1314/* cs4231.c */
1315void cs_init(target_phys_addr_t base, int irq, void *intctl);
1316
3475187d
FB
1317/* sun4u.c */
1318extern QEMUMachine sun4u_machine;
1319
64201201
FB
1320/* NVRAM helpers */
1321#include "hw/m48t59.h"
1322
1323void NVRAM_set_byte (m48t59_t *nvram, uint32_t addr, uint8_t value);
1324uint8_t NVRAM_get_byte (m48t59_t *nvram, uint32_t addr);
1325void NVRAM_set_word (m48t59_t *nvram, uint32_t addr, uint16_t value);
1326uint16_t NVRAM_get_word (m48t59_t *nvram, uint32_t addr);
1327void NVRAM_set_lword (m48t59_t *nvram, uint32_t addr, uint32_t value);
1328uint32_t NVRAM_get_lword (m48t59_t *nvram, uint32_t addr);
1329void NVRAM_set_string (m48t59_t *nvram, uint32_t addr,
1330 const unsigned char *str, uint32_t max);
1331int NVRAM_get_string (m48t59_t *nvram, uint8_t *dst, uint16_t addr, int max);
1332void NVRAM_set_crc (m48t59_t *nvram, uint32_t addr,
1333 uint32_t start, uint32_t count);
1334int PPC_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
1335 const unsigned char *arch,
1336 uint32_t RAM_size, int boot_device,
1337 uint32_t kernel_image, uint32_t kernel_size,
28b9b5af 1338 const char *cmdline,
64201201 1339 uint32_t initrd_image, uint32_t initrd_size,
28b9b5af
FB
1340 uint32_t NVRAM_image,
1341 int width, int height, int depth);
64201201 1342
63066f4f
FB
1343/* adb.c */
1344
1345#define MAX_ADB_DEVICES 16
1346
e2733d20 1347#define ADB_MAX_OUT_LEN 16
63066f4f 1348
e2733d20 1349typedef struct ADBDevice ADBDevice;
63066f4f 1350
e2733d20
FB
1351/* buf = NULL means polling */
1352typedef int ADBDeviceRequest(ADBDevice *d, uint8_t *buf_out,
1353 const uint8_t *buf, int len);
12c28fed
FB
1354typedef int ADBDeviceReset(ADBDevice *d);
1355
63066f4f
FB
1356struct ADBDevice {
1357 struct ADBBusState *bus;
1358 int devaddr;
1359 int handler;
e2733d20 1360 ADBDeviceRequest *devreq;
12c28fed 1361 ADBDeviceReset *devreset;
63066f4f
FB
1362 void *opaque;
1363};
1364
1365typedef struct ADBBusState {
1366 ADBDevice devices[MAX_ADB_DEVICES];
1367 int nb_devices;
e2733d20 1368 int poll_index;
63066f4f
FB
1369} ADBBusState;
1370
e2733d20
FB
1371int adb_request(ADBBusState *s, uint8_t *buf_out,
1372 const uint8_t *buf, int len);
1373int adb_poll(ADBBusState *s, uint8_t *buf_out);
63066f4f 1374
5fafdf24
TS
1375ADBDevice *adb_register_device(ADBBusState *s, int devaddr,
1376 ADBDeviceRequest *devreq,
1377 ADBDeviceReset *devreset,
63066f4f
FB
1378 void *opaque);
1379void adb_kbd_init(ADBBusState *bus);
1380void adb_mouse_init(ADBBusState *bus);
1381
1382/* cuda.c */
1383
1384extern ADBBusState adb_bus;
d537cf6c 1385int cuda_init(qemu_irq irq);
63066f4f 1386
bb36d470
FB
1387#include "hw/usb.h"
1388
a594cfbf
FB
1389/* usb ports of the VM */
1390
0d92ed30
PB
1391void qemu_register_usb_port(USBPort *port, void *opaque, int index,
1392 usb_attachfn attach);
a594cfbf 1393
0d92ed30 1394#define VM_USB_HUB_SIZE 8
a594cfbf
FB
1395
1396void do_usb_add(const char *devname);
1397void do_usb_del(const char *devname);
1398void usb_info(void);
1399
2e5d83bb 1400/* scsi-disk.c */
4d611c9a
PB
1401enum scsi_reason {
1402 SCSI_REASON_DONE, /* Command complete. */
1403 SCSI_REASON_DATA /* Transfer complete, more data required. */
1404};
1405
2e5d83bb 1406typedef struct SCSIDevice SCSIDevice;
a917d384
PB
1407typedef void (*scsi_completionfn)(void *opaque, int reason, uint32_t tag,
1408 uint32_t arg);
2e5d83bb
PB
1409
1410SCSIDevice *scsi_disk_init(BlockDriverState *bdrv,
a917d384 1411 int tcq,
2e5d83bb
PB
1412 scsi_completionfn completion,
1413 void *opaque);
1414void scsi_disk_destroy(SCSIDevice *s);
1415
0fc5c15a 1416int32_t scsi_send_command(SCSIDevice *s, uint32_t tag, uint8_t *buf, int lun);
4d611c9a
PB
1417/* SCSI data transfers are asynchrnonous. However, unlike the block IO
1418 layer the completion routine may be called directly by
1419 scsi_{read,write}_data. */
a917d384
PB
1420void scsi_read_data(SCSIDevice *s, uint32_t tag);
1421int scsi_write_data(SCSIDevice *s, uint32_t tag);
1422void scsi_cancel_io(SCSIDevice *s, uint32_t tag);
1423uint8_t *scsi_get_buf(SCSIDevice *s, uint32_t tag);
2e5d83bb 1424
7d8406be
PB
1425/* lsi53c895a.c */
1426void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
1427void *lsi_scsi_init(PCIBus *bus, int devfn);
1428
b5ff1b31 1429/* integratorcp.c */
3371d272 1430extern QEMUMachine integratorcp_machine;
b5ff1b31 1431
cdbdb648
PB
1432/* versatilepb.c */
1433extern QEMUMachine versatilepb_machine;
16406950 1434extern QEMUMachine versatileab_machine;
cdbdb648 1435
e69954b9
PB
1436/* realview.c */
1437extern QEMUMachine realview_machine;
1438
b00052e4
AZ
1439/* spitz.c */
1440extern QEMUMachine akitapda_machine;
1441extern QEMUMachine spitzpda_machine;
1442extern QEMUMachine borzoipda_machine;
1443extern QEMUMachine terrierpda_machine;
1444
c3d2689d
AZ
1445/* palm.c */
1446extern QEMUMachine palmte_machine;
1447
daa57963
FB
1448/* ps2.c */
1449void *ps2_kbd_init(void (*update_irq)(void *, int), void *update_arg);
1450void *ps2_mouse_init(void (*update_irq)(void *, int), void *update_arg);
1451void ps2_write_mouse(void *, int val);
1452void ps2_write_keyboard(void *, int val);
1453uint32_t ps2_read_data(void *);
1454void ps2_queue(void *, int b);
f94f5d71 1455void ps2_keyboard_set_translation(void *opaque, int mode);
548df2ac 1456void ps2_mouse_fake_event(void *opaque);
daa57963 1457
80337b66 1458/* smc91c111.c */
d537cf6c 1459void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
80337b66 1460
7e1543c2
PB
1461/* pl031.c */
1462void pl031_init(uint32_t base, qemu_irq irq);
1463
bdd5003a 1464/* pl110.c */
d537cf6c 1465void *pl110_init(DisplayState *ds, uint32_t base, qemu_irq irq, int);
bdd5003a 1466
cdbdb648 1467/* pl011.c */
d537cf6c 1468void pl011_init(uint32_t base, qemu_irq irq, CharDriverState *chr);
cdbdb648
PB
1469
1470/* pl050.c */
d537cf6c 1471void pl050_init(uint32_t base, qemu_irq irq, int is_mouse);
cdbdb648
PB
1472
1473/* pl080.c */
d537cf6c 1474void *pl080_init(uint32_t base, qemu_irq irq, int nchannels);
cdbdb648 1475
a1bb27b1
PB
1476/* pl181.c */
1477void pl181_init(uint32_t base, BlockDriverState *bd,
d537cf6c 1478 qemu_irq irq0, qemu_irq irq1);
a1bb27b1 1479
cdbdb648 1480/* pl190.c */
d537cf6c 1481qemu_irq *pl190_init(uint32_t base, qemu_irq irq, qemu_irq fiq);
cdbdb648
PB
1482
1483/* arm-timer.c */
d537cf6c
PB
1484void sp804_init(uint32_t base, qemu_irq irq);
1485void icp_pit_init(uint32_t base, qemu_irq *pic, int irq);
cdbdb648 1486
e69954b9
PB
1487/* arm_sysctl.c */
1488void arm_sysctl_init(uint32_t base, uint32_t sys_id);
1489
1490/* arm_gic.c */
d537cf6c 1491qemu_irq *arm_gic_init(uint32_t base, qemu_irq parent_irq);
e69954b9 1492
16406950
PB
1493/* arm_boot.c */
1494
daf90626 1495void arm_load_kernel(CPUState *env, int ram_size, const char *kernel_filename,
16406950 1496 const char *kernel_cmdline, const char *initrd_filename,
9d551997 1497 int board_id, target_phys_addr_t loader_start);
16406950 1498
27c7ca7e
FB
1499/* sh7750.c */
1500struct SH7750State;
1501
008a8818 1502struct SH7750State *sh7750_init(CPUState * cpu);
27c7ca7e
FB
1503
1504typedef struct {
1505 /* The callback will be triggered if any of the designated lines change */
1506 uint16_t portamask_trigger;
1507 uint16_t portbmask_trigger;
1508 /* Return 0 if no action was taken */
1509 int (*port_change_cb) (uint16_t porta, uint16_t portb,
1510 uint16_t * periph_pdtra,
1511 uint16_t * periph_portdira,
1512 uint16_t * periph_pdtrb,
1513 uint16_t * periph_portdirb);
1514} sh7750_io_device;
1515
1516int sh7750_register_io_device(struct SH7750State *s,
1517 sh7750_io_device * device);
cd1a3f68
TS
1518/* sh_timer.c */
1519#define TMU012_FEAT_TOCR (1 << 0)
1520#define TMU012_FEAT_3CHAN (1 << 1)
1521#define TMU012_FEAT_EXTCLK (1 << 2)
1522void tmu012_init(uint32_t base, int feat, uint32_t freq);
1523
2f062c72
TS
1524/* sh_serial.c */
1525#define SH_SERIAL_FEAT_SCIF (1 << 0)
1526void sh_serial_init (target_phys_addr_t base, int feat,
1527 uint32_t freq, CharDriverState *chr);
1528
27c7ca7e
FB
1529/* tc58128.c */
1530int tc58128_init(struct SH7750State *s, char *zone1, char *zone2);
1531
29133e9a 1532/* NOR flash devices */
86f55663
JM
1533#define MAX_PFLASH 4
1534extern BlockDriverState *pflash_table[MAX_PFLASH];
29133e9a
FB
1535typedef struct pflash_t pflash_t;
1536
71db710f 1537pflash_t *pflash_register (target_phys_addr_t base, ram_addr_t off,
29133e9a 1538 BlockDriverState *bs,
71db710f 1539 uint32_t sector_len, int nb_blocs, int width,
5fafdf24 1540 uint16_t id0, uint16_t id1,
29133e9a
FB
1541 uint16_t id2, uint16_t id3);
1542
3e3d5815
AZ
1543/* nand.c */
1544struct nand_flash_s;
1545struct nand_flash_s *nand_init(int manf_id, int chip_id);
1546void nand_done(struct nand_flash_s *s);
5fafdf24 1547void nand_setpins(struct nand_flash_s *s,
3e3d5815
AZ
1548 int cle, int ale, int ce, int wp, int gnd);
1549void nand_getpins(struct nand_flash_s *s, int *rb);
1550void nand_setio(struct nand_flash_s *s, uint8_t value);
1551uint8_t nand_getio(struct nand_flash_s *s);
1552
1553#define NAND_MFR_TOSHIBA 0x98
1554#define NAND_MFR_SAMSUNG 0xec
1555#define NAND_MFR_FUJITSU 0x04
1556#define NAND_MFR_NATIONAL 0x8f
1557#define NAND_MFR_RENESAS 0x07
1558#define NAND_MFR_STMICRO 0x20
1559#define NAND_MFR_HYNIX 0xad
1560#define NAND_MFR_MICRON 0x2c
1561
9ff6755b
AZ
1562/* ecc.c */
1563struct ecc_state_s {
1564 uint8_t cp; /* Column parity */
1565 uint16_t lp[2]; /* Line parity */
1566 uint16_t count;
1567};
1568
1569uint8_t ecc_digest(struct ecc_state_s *s, uint8_t sample);
1570void ecc_reset(struct ecc_state_s *s);
1571void ecc_put(QEMUFile *f, struct ecc_state_s *s);
1572void ecc_get(QEMUFile *f, struct ecc_state_s *s);
3e3d5815 1573
2a1d1880
AZ
1574/* GPIO */
1575typedef void (*gpio_handler_t)(int line, int level, void *opaque);
1576
fd5a3b33
AZ
1577/* ads7846.c */
1578struct ads7846_state_s;
1579uint32_t ads7846_read(void *opaque);
1580void ads7846_write(void *opaque, uint32_t value);
1581struct ads7846_state_s *ads7846_init(qemu_irq penirq);
1582
c824cacd
AZ
1583/* max111x.c */
1584struct max111x_s;
1585uint32_t max111x_read(void *opaque);
1586void max111x_write(void *opaque, uint32_t value);
1587struct max111x_s *max1110_init(qemu_irq cb);
1588struct max111x_s *max1111_init(qemu_irq cb);
1589void max111x_set_input(struct max111x_s *s, int line, uint8_t value);
1590
201a51fc
AZ
1591/* PCMCIA/Cardbus */
1592
1593struct pcmcia_socket_s {
1594 qemu_irq irq;
1595 int attached;
1596 const char *slot_string;
1597 const char *card_string;
1598};
1599
1600void pcmcia_socket_register(struct pcmcia_socket_s *socket);
1601void pcmcia_socket_unregister(struct pcmcia_socket_s *socket);
1602void pcmcia_info(void);
1603
1604struct pcmcia_card_s {
1605 void *state;
1606 struct pcmcia_socket_s *slot;
1607 int (*attach)(void *state);
1608 int (*detach)(void *state);
1609 const uint8_t *cis;
1610 int cis_len;
1611
1612 /* Only valid if attached */
9e315fa9
AZ
1613 uint8_t (*attr_read)(void *state, uint32_t address);
1614 void (*attr_write)(void *state, uint32_t address, uint8_t value);
1615 uint16_t (*common_read)(void *state, uint32_t address);
1616 void (*common_write)(void *state, uint32_t address, uint16_t value);
1617 uint16_t (*io_read)(void *state, uint32_t address);
1618 void (*io_write)(void *state, uint32_t address, uint16_t value);
201a51fc
AZ
1619};
1620
1621#define CISTPL_DEVICE 0x01 /* 5V Device Information Tuple */
1622#define CISTPL_NO_LINK 0x14 /* No Link Tuple */
1623#define CISTPL_VERS_1 0x15 /* Level 1 Version Tuple */
1624#define CISTPL_JEDEC_C 0x18 /* JEDEC ID Tuple */
1625#define CISTPL_JEDEC_A 0x19 /* JEDEC ID Tuple */
1626#define CISTPL_CONFIG 0x1a /* Configuration Tuple */
1627#define CISTPL_CFTABLE_ENTRY 0x1b /* 16-bit PCCard Configuration */
1628#define CISTPL_DEVICE_OC 0x1c /* Additional Device Information */
1629#define CISTPL_DEVICE_OA 0x1d /* Additional Device Information */
1630#define CISTPL_DEVICE_GEO 0x1e /* Additional Device Information */
1631#define CISTPL_DEVICE_GEO_A 0x1f /* Additional Device Information */
1632#define CISTPL_MANFID 0x20 /* Manufacture ID Tuple */
1633#define CISTPL_FUNCID 0x21 /* Function ID Tuple */
1634#define CISTPL_FUNCE 0x22 /* Function Extension Tuple */
1635#define CISTPL_END 0xff /* Tuple End */
1636#define CISTPL_ENDMARK 0xff
1637
1638/* dscm1xxxx.c */
1639struct pcmcia_card_s *dscm1xxxx_init(BlockDriverState *bdrv);
1640
6963d7af
PB
1641/* ptimer.c */
1642typedef struct ptimer_state ptimer_state;
1643typedef void (*ptimer_cb)(void *opaque);
1644
1645ptimer_state *ptimer_init(QEMUBH *bh);
1646void ptimer_set_period(ptimer_state *s, int64_t period);
1647void ptimer_set_freq(ptimer_state *s, uint32_t freq);
8d05ea8a
BS
1648void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload);
1649uint64_t ptimer_get_count(ptimer_state *s);
1650void ptimer_set_count(ptimer_state *s, uint64_t count);
6963d7af
PB
1651void ptimer_run(ptimer_state *s, int oneshot);
1652void ptimer_stop(ptimer_state *s);
8d05ea8a
BS
1653void qemu_put_ptimer(QEMUFile *f, ptimer_state *s);
1654void qemu_get_ptimer(QEMUFile *f, ptimer_state *s);
6963d7af 1655
c1713132
AZ
1656#include "hw/pxa.h"
1657
c3d2689d
AZ
1658#include "hw/omap.h"
1659
20dcee94
PB
1660/* mcf_uart.c */
1661uint32_t mcf_uart_read(void *opaque, target_phys_addr_t addr);
1662void mcf_uart_write(void *opaque, target_phys_addr_t addr, uint32_t val);
1663void *mcf_uart_init(qemu_irq irq, CharDriverState *chr);
1664void mcf_uart_mm_init(target_phys_addr_t base, qemu_irq irq,
1665 CharDriverState *chr);
1666
1667/* mcf_intc.c */
1668qemu_irq *mcf_intc_init(target_phys_addr_t base, CPUState *env);
1669
7e049b8a
PB
1670/* mcf_fec.c */
1671void mcf_fec_init(NICInfo *nd, target_phys_addr_t base, qemu_irq *irq);
1672
0633879f
PB
1673/* mcf5206.c */
1674qemu_irq *mcf5206_init(uint32_t base, CPUState *env);
1675
1676/* an5206.c */
1677extern QEMUMachine an5206_machine;
1678
20dcee94
PB
1679/* mcf5208.c */
1680extern QEMUMachine mcf5208evb_machine;
1681
4046d913
PB
1682#include "gdbstub.h"
1683
ea2384d3
FB
1684#endif /* defined(QEMU_TOOL) */
1685
c4b1fcc0 1686/* monitor.c */
82c643ff 1687void monitor_init(CharDriverState *hd, int show_banner);
ea2384d3
FB
1688void term_puts(const char *str);
1689void term_vprintf(const char *fmt, va_list ap);
40c3bac3 1690void term_printf(const char *fmt, ...) __attribute__ ((__format__ (__printf__, 1, 2)));
fef30743 1691void term_print_filename(const char *filename);
c4b1fcc0
FB
1692void term_flush(void);
1693void term_print_help(void);
ea2384d3
FB
1694void monitor_readline(const char *prompt, int is_password,
1695 char *buf, int buf_size);
1696
1697/* readline.c */
1698typedef void ReadLineFunc(void *opaque, const char *str);
1699
1700extern int completion_index;
1701void add_completion(const char *str);
1702void readline_handle_byte(int ch);
1703void readline_find_completion(const char *cmdline);
1704const char *readline_get_history(unsigned int index);
1705void readline_start(const char *prompt, int is_password,
1706 ReadLineFunc *readline_func, void *opaque);
c4b1fcc0 1707
5e6ad6f9
FB
1708void kqemu_record_dump(void);
1709
fc01f7e7 1710#endif /* VL_H */
This page took 0.43818 seconds and 4 git commands to generate.