]> Git Repo - qemu.git/blame - vl.h
Re-add clearing of the APP_CMD flag that somehow got lost.
[qemu.git] / vl.h
CommitLineData
fc01f7e7
FB
1/*
2 * QEMU System Emulator header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24#ifndef VL_H
25#define VL_H
26
67b915a5
FB
27/* we put basic includes here to avoid repeating them in device drivers */
28#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <inttypes.h>
85571bc7 33#include <limits.h>
8a7ddc38 34#include <time.h>
67b915a5
FB
35#include <ctype.h>
36#include <errno.h>
37#include <unistd.h>
38#include <fcntl.h>
7d3505c5 39#include <sys/stat.h>
67b915a5
FB
40
41#ifndef O_LARGEFILE
42#define O_LARGEFILE 0
43#endif
40c3bac3
FB
44#ifndef O_BINARY
45#define O_BINARY 0
46#endif
67b915a5 47
71c2fd5c
TS
48#ifndef ENOMEDIUM
49#define ENOMEDIUM ENODEV
50#endif
2e9671da 51
67b915a5 52#ifdef _WIN32
a18e524a 53#include <windows.h>
ac62f715 54#define fsync _commit
57d1a2b6
FB
55#define lseek _lseeki64
56#define ENOTSUP 4096
beac80cd
FB
57extern int qemu_ftruncate64(int, int64_t);
58#define ftruncate qemu_ftruncate64
59
57d1a2b6
FB
60
61static inline char *realpath(const char *path, char *resolved_path)
62{
63 _fullpath(resolved_path, path, _MAX_PATH);
64 return resolved_path;
65}
ec3757de
FB
66
67#define PRId64 "I64d"
26a76461
FB
68#define PRIx64 "I64x"
69#define PRIu64 "I64u"
70#define PRIo64 "I64o"
67b915a5 71#endif
8a7ddc38 72
ea2384d3
FB
73#ifdef QEMU_TOOL
74
75/* we use QEMU_TOOL in the command line tools which do not depend on
76 the target CPU type */
77#include "config-host.h"
78#include <setjmp.h>
79#include "osdep.h"
80#include "bswap.h"
81
82#else
83
4f209290 84#include "audio/audio.h"
16f62432
FB
85#include "cpu.h"
86
ea2384d3
FB
87#endif /* !defined(QEMU_TOOL) */
88
67b915a5
FB
89#ifndef glue
90#define xglue(x, y) x ## y
91#define glue(x, y) xglue(x, y)
92#define stringify(s) tostring(s)
93#define tostring(s) #s
94#endif
95
24236869
FB
96#ifndef MIN
97#define MIN(a, b) (((a) < (b)) ? (a) : (b))
98#endif
99#ifndef MAX
100#define MAX(a, b) (((a) > (b)) ? (a) : (b))
101#endif
102
18607dcb
FB
103/* cutils.c */
104void pstrcpy(char *buf, int buf_size, const char *str);
105char *pstrcat(char *buf, int buf_size, const char *s);
106int strstart(const char *str, const char *val, const char **ptr);
107int stristart(const char *str, const char *val, const char **ptr);
108
33e3963e 109/* vl.c */
80cabfad 110uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c);
313aa567 111
80cabfad
FB
112void hw_error(const char *fmt, ...);
113
80cabfad
FB
114extern const char *bios_dir;
115
8a7ddc38 116extern int vm_running;
c35734b2 117extern const char *qemu_name;
8a7ddc38 118
0bd48850
FB
119typedef struct vm_change_state_entry VMChangeStateEntry;
120typedef void VMChangeStateHandler(void *opaque, int running);
8a7ddc38
FB
121typedef void VMStopHandler(void *opaque, int reason);
122
0bd48850
FB
123VMChangeStateEntry *qemu_add_vm_change_state_handler(VMChangeStateHandler *cb,
124 void *opaque);
125void qemu_del_vm_change_state_handler(VMChangeStateEntry *e);
126
8a7ddc38
FB
127int qemu_add_vm_stop_handler(VMStopHandler *cb, void *opaque);
128void qemu_del_vm_stop_handler(VMStopHandler *cb, void *opaque);
129
130void vm_start(void);
131void vm_stop(int reason);
132
bb0c6722
FB
133typedef void QEMUResetHandler(void *opaque);
134
135void qemu_register_reset(QEMUResetHandler *func, void *opaque);
136void qemu_system_reset_request(void);
137void qemu_system_shutdown_request(void);
3475187d
FB
138void qemu_system_powerdown_request(void);
139#if !defined(TARGET_SPARC)
140// Please implement a power failure function to signal the OS
141#define qemu_system_powerdown() do{}while(0)
142#else
143void qemu_system_powerdown(void);
144#endif
bb0c6722 145
ea2384d3
FB
146void main_loop_wait(int timeout);
147
0ced6589
FB
148extern int ram_size;
149extern int bios_size;
ee22c2f7 150extern int rtc_utc;
1f04275e 151extern int cirrus_vga_enabled;
d34cab9f 152extern int vmsvga_enabled;
28b9b5af
FB
153extern int graphic_width;
154extern int graphic_height;
155extern int graphic_depth;
3d11d0eb 156extern const char *keyboard_layout;
d993e026 157extern int kqemu_allowed;
a09db21f 158extern int win2k_install_hack;
3780e197 159extern int alt_grab;
bb36d470 160extern int usb_enabled;
6a00d601 161extern int smp_cpus;
9467cd46 162extern int cursor_hide;
a171fe39 163extern int graphic_rotate;
667accab 164extern int no_quit;
8e71621f 165extern int semihosting_enabled;
3c07f8e8 166extern int autostart;
2b8f2d41 167extern int old_param;
47d5d01a 168extern const char *bootp_filename;
0ced6589 169
9ae02555
TS
170#define MAX_OPTION_ROMS 16
171extern const char *option_rom[MAX_OPTION_ROMS];
172extern int nb_option_roms;
173
66508601
BS
174#ifdef TARGET_SPARC
175#define MAX_PROM_ENVS 128
176extern const char *prom_envs[MAX_PROM_ENVS];
177extern unsigned int nb_prom_envs;
178#endif
179
0ced6589 180/* XXX: make it dynamic */
970ac5a3 181#define MAX_BIOS_SIZE (4 * 1024 * 1024)
75956cf0 182#if defined (TARGET_PPC) || defined (TARGET_SPARC64)
d5295253 183#define BIOS_SIZE ((512 + 32) * 1024)
6af0bf9c 184#elif defined(TARGET_MIPS)
567daa49 185#define BIOS_SIZE (4 * 1024 * 1024)
0ced6589 186#endif
aaaa7df6 187
63066f4f
FB
188/* keyboard/mouse support */
189
190#define MOUSE_EVENT_LBUTTON 0x01
191#define MOUSE_EVENT_RBUTTON 0x02
192#define MOUSE_EVENT_MBUTTON 0x04
193
194typedef void QEMUPutKBDEvent(void *opaque, int keycode);
195typedef void QEMUPutMouseEvent(void *opaque, int dx, int dy, int dz, int buttons_state);
196
455204eb
TS
197typedef struct QEMUPutMouseEntry {
198 QEMUPutMouseEvent *qemu_put_mouse_event;
199 void *qemu_put_mouse_event_opaque;
200 int qemu_put_mouse_event_absolute;
201 char *qemu_put_mouse_event_name;
202
203 /* used internally by qemu for handling mice */
204 struct QEMUPutMouseEntry *next;
205} QEMUPutMouseEntry;
206
63066f4f 207void qemu_add_kbd_event_handler(QEMUPutKBDEvent *func, void *opaque);
455204eb
TS
208QEMUPutMouseEntry *qemu_add_mouse_event_handler(QEMUPutMouseEvent *func,
209 void *opaque, int absolute,
210 const char *name);
211void qemu_remove_mouse_event_handler(QEMUPutMouseEntry *entry);
63066f4f
FB
212
213void kbd_put_keycode(int keycode);
214void kbd_mouse_event(int dx, int dy, int dz, int buttons_state);
09b26c5e 215int kbd_mouse_is_absolute(void);
63066f4f 216
455204eb
TS
217void do_info_mice(void);
218void do_mouse_set(int index);
219
82c643ff
FB
220/* keysym is a unicode code except for special keys (see QEMU_KEY_xxx
221 constants) */
222#define QEMU_KEY_ESC1(c) ((c) | 0xe100)
223#define QEMU_KEY_BACKSPACE 0x007f
224#define QEMU_KEY_UP QEMU_KEY_ESC1('A')
225#define QEMU_KEY_DOWN QEMU_KEY_ESC1('B')
226#define QEMU_KEY_RIGHT QEMU_KEY_ESC1('C')
227#define QEMU_KEY_LEFT QEMU_KEY_ESC1('D')
228#define QEMU_KEY_HOME QEMU_KEY_ESC1(1)
229#define QEMU_KEY_END QEMU_KEY_ESC1(4)
230#define QEMU_KEY_PAGEUP QEMU_KEY_ESC1(5)
231#define QEMU_KEY_PAGEDOWN QEMU_KEY_ESC1(6)
232#define QEMU_KEY_DELETE QEMU_KEY_ESC1(3)
233
234#define QEMU_KEY_CTRL_UP 0xe400
235#define QEMU_KEY_CTRL_DOWN 0xe401
236#define QEMU_KEY_CTRL_LEFT 0xe402
237#define QEMU_KEY_CTRL_RIGHT 0xe403
238#define QEMU_KEY_CTRL_HOME 0xe404
239#define QEMU_KEY_CTRL_END 0xe405
240#define QEMU_KEY_CTRL_PAGEUP 0xe406
241#define QEMU_KEY_CTRL_PAGEDOWN 0xe407
242
243void kbd_put_keysym(int keysym);
244
c20709aa
FB
245/* async I/O support */
246
247typedef void IOReadHandler(void *opaque, const uint8_t *buf, int size);
248typedef int IOCanRWHandler(void *opaque);
7c9d8e07 249typedef void IOHandler(void *opaque);
c20709aa 250
7c9d8e07
FB
251int qemu_set_fd_handler2(int fd,
252 IOCanRWHandler *fd_read_poll,
253 IOHandler *fd_read,
254 IOHandler *fd_write,
255 void *opaque);
256int qemu_set_fd_handler(int fd,
257 IOHandler *fd_read,
258 IOHandler *fd_write,
259 void *opaque);
c20709aa 260
f331110f
FB
261/* Polling handling */
262
263/* return TRUE if no sleep should be done afterwards */
264typedef int PollingFunc(void *opaque);
265
266int qemu_add_polling_cb(PollingFunc *func, void *opaque);
267void qemu_del_polling_cb(PollingFunc *func, void *opaque);
268
a18e524a
FB
269#ifdef _WIN32
270/* Wait objects handling */
271typedef void WaitObjectFunc(void *opaque);
272
273int qemu_add_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
274void qemu_del_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
275#endif
276
86e94dea
TS
277typedef struct QEMUBH QEMUBH;
278
82c643ff
FB
279/* character device */
280
281#define CHR_EVENT_BREAK 0 /* serial break char */
ea2384d3 282#define CHR_EVENT_FOCUS 1 /* focus to this terminal (modal input needed) */
86e94dea 283#define CHR_EVENT_RESET 2 /* new connection established */
2122c51a
FB
284
285
286#define CHR_IOCTL_SERIAL_SET_PARAMS 1
287typedef struct {
288 int speed;
289 int parity;
290 int data_bits;
291 int stop_bits;
292} QEMUSerialSetParams;
293
294#define CHR_IOCTL_SERIAL_SET_BREAK 2
295
296#define CHR_IOCTL_PP_READ_DATA 3
297#define CHR_IOCTL_PP_WRITE_DATA 4
298#define CHR_IOCTL_PP_READ_CONTROL 5
299#define CHR_IOCTL_PP_WRITE_CONTROL 6
300#define CHR_IOCTL_PP_READ_STATUS 7
5867c88a
TS
301#define CHR_IOCTL_PP_EPP_READ_ADDR 8
302#define CHR_IOCTL_PP_EPP_READ 9
303#define CHR_IOCTL_PP_EPP_WRITE_ADDR 10
304#define CHR_IOCTL_PP_EPP_WRITE 11
2122c51a 305
82c643ff
FB
306typedef void IOEventHandler(void *opaque, int event);
307
308typedef struct CharDriverState {
309 int (*chr_write)(struct CharDriverState *s, const uint8_t *buf, int len);
e5b0bc44 310 void (*chr_update_read_handler)(struct CharDriverState *s);
2122c51a 311 int (*chr_ioctl)(struct CharDriverState *s, int cmd, void *arg);
82c643ff 312 IOEventHandler *chr_event;
e5b0bc44
PB
313 IOCanRWHandler *chr_can_read;
314 IOReadHandler *chr_read;
315 void *handler_opaque;
eb45f5fe 316 void (*chr_send_event)(struct CharDriverState *chr, int event);
f331110f 317 void (*chr_close)(struct CharDriverState *chr);
82c643ff 318 void *opaque;
20d8a3ed 319 int focus;
86e94dea 320 QEMUBH *bh;
82c643ff
FB
321} CharDriverState;
322
5856de80 323CharDriverState *qemu_chr_open(const char *filename);
82c643ff
FB
324void qemu_chr_printf(CharDriverState *s, const char *fmt, ...);
325int qemu_chr_write(CharDriverState *s, const uint8_t *buf, int len);
ea2384d3 326void qemu_chr_send_event(CharDriverState *s, int event);
e5b0bc44
PB
327void qemu_chr_add_handlers(CharDriverState *s,
328 IOCanRWHandler *fd_can_read,
329 IOReadHandler *fd_read,
330 IOEventHandler *fd_event,
331 void *opaque);
2122c51a 332int qemu_chr_ioctl(CharDriverState *s, int cmd, void *arg);
86e94dea 333void qemu_chr_reset(CharDriverState *s);
e5b0bc44
PB
334int qemu_chr_can_read(CharDriverState *s);
335void qemu_chr_read(CharDriverState *s, uint8_t *buf, int len);
f8d179e3 336
82c643ff
FB
337/* consoles */
338
339typedef struct DisplayState DisplayState;
340typedef struct TextConsole TextConsole;
341
95219897
PB
342typedef void (*vga_hw_update_ptr)(void *);
343typedef void (*vga_hw_invalidate_ptr)(void *);
344typedef void (*vga_hw_screen_dump_ptr)(void *, const char *);
345
346TextConsole *graphic_console_init(DisplayState *ds, vga_hw_update_ptr update,
347 vga_hw_invalidate_ptr invalidate,
348 vga_hw_screen_dump_ptr screen_dump,
349 void *opaque);
350void vga_hw_update(void);
351void vga_hw_invalidate(void);
352void vga_hw_screen_dump(const char *filename);
353
354int is_graphic_console(void);
af3a9031 355CharDriverState *text_console_init(DisplayState *ds, const char *p);
82c643ff
FB
356void console_select(unsigned int index);
357
8d11df9e
FB
358/* serial ports */
359
360#define MAX_SERIAL_PORTS 4
361
362extern CharDriverState *serial_hds[MAX_SERIAL_PORTS];
363
6508fe59
FB
364/* parallel ports */
365
366#define MAX_PARALLEL_PORTS 3
367
368extern CharDriverState *parallel_hds[MAX_PARALLEL_PORTS];
369
5867c88a
TS
370struct ParallelIOArg {
371 void *buffer;
372 int count;
373};
374
7c9d8e07
FB
375/* VLANs support */
376
377typedef struct VLANClientState VLANClientState;
378
379struct VLANClientState {
380 IOReadHandler *fd_read;
d861b05e
PB
381 /* Packets may still be sent if this returns zero. It's used to
382 rate-limit the slirp code. */
383 IOCanRWHandler *fd_can_read;
7c9d8e07
FB
384 void *opaque;
385 struct VLANClientState *next;
386 struct VLANState *vlan;
387 char info_str[256];
388};
389
390typedef struct VLANState {
391 int id;
392 VLANClientState *first_client;
393 struct VLANState *next;
833c7174 394 unsigned int nb_guest_devs, nb_host_devs;
7c9d8e07
FB
395} VLANState;
396
397VLANState *qemu_find_vlan(int id);
398VLANClientState *qemu_new_vlan_client(VLANState *vlan,
d861b05e
PB
399 IOReadHandler *fd_read,
400 IOCanRWHandler *fd_can_read,
401 void *opaque);
402int qemu_can_send_packet(VLANClientState *vc);
7c9d8e07 403void qemu_send_packet(VLANClientState *vc, const uint8_t *buf, int size);
d861b05e 404void qemu_handler_true(void *opaque);
7c9d8e07
FB
405
406void do_info_network(void);
407
7fb843f8
FB
408/* TAP win32 */
409int tap_win32_init(VLANState *vlan, const char *ifname);
7fb843f8 410
7c9d8e07 411/* NIC info */
c4b1fcc0
FB
412
413#define MAX_NICS 8
414
7c9d8e07 415typedef struct NICInfo {
c4b1fcc0 416 uint8_t macaddr[6];
a41b2ff2 417 const char *model;
7c9d8e07
FB
418 VLANState *vlan;
419} NICInfo;
c4b1fcc0
FB
420
421extern int nb_nics;
7c9d8e07 422extern NICInfo nd_table[MAX_NICS];
8a7ddc38
FB
423
424/* timers */
425
426typedef struct QEMUClock QEMUClock;
427typedef struct QEMUTimer QEMUTimer;
428typedef void QEMUTimerCB(void *opaque);
429
430/* The real time clock should be used only for stuff which does not
431 change the virtual machine state, as it is run even if the virtual
69b91039 432 machine is stopped. The real time clock has a frequency of 1000
8a7ddc38
FB
433 Hz. */
434extern QEMUClock *rt_clock;
435
e80cfcfc 436/* The virtual clock is only run during the emulation. It is stopped
8a7ddc38
FB
437 when the virtual machine is stopped. Virtual timers use a high
438 precision clock, usually cpu cycles (use ticks_per_sec). */
439extern QEMUClock *vm_clock;
440
441int64_t qemu_get_clock(QEMUClock *clock);
442
443QEMUTimer *qemu_new_timer(QEMUClock *clock, QEMUTimerCB *cb, void *opaque);
444void qemu_free_timer(QEMUTimer *ts);
445void qemu_del_timer(QEMUTimer *ts);
446void qemu_mod_timer(QEMUTimer *ts, int64_t expire_time);
447int qemu_timer_pending(QEMUTimer *ts);
448
449extern int64_t ticks_per_sec;
450extern int pit_min_timer_count;
451
1dce7c3c 452int64_t cpu_get_ticks(void);
8a7ddc38
FB
453void cpu_enable_ticks(void);
454void cpu_disable_ticks(void);
455
456/* VM Load/Save */
457
faea38e7 458typedef struct QEMUFile QEMUFile;
8a7ddc38 459
faea38e7
FB
460QEMUFile *qemu_fopen(const char *filename, const char *mode);
461void qemu_fflush(QEMUFile *f);
462void qemu_fclose(QEMUFile *f);
8a7ddc38
FB
463void qemu_put_buffer(QEMUFile *f, const uint8_t *buf, int size);
464void qemu_put_byte(QEMUFile *f, int v);
465void qemu_put_be16(QEMUFile *f, unsigned int v);
466void qemu_put_be32(QEMUFile *f, unsigned int v);
467void qemu_put_be64(QEMUFile *f, uint64_t v);
468int qemu_get_buffer(QEMUFile *f, uint8_t *buf, int size);
469int qemu_get_byte(QEMUFile *f);
470unsigned int qemu_get_be16(QEMUFile *f);
471unsigned int qemu_get_be32(QEMUFile *f);
472uint64_t qemu_get_be64(QEMUFile *f);
473
474static inline void qemu_put_be64s(QEMUFile *f, const uint64_t *pv)
475{
476 qemu_put_be64(f, *pv);
477}
478
479static inline void qemu_put_be32s(QEMUFile *f, const uint32_t *pv)
480{
481 qemu_put_be32(f, *pv);
482}
483
484static inline void qemu_put_be16s(QEMUFile *f, const uint16_t *pv)
485{
486 qemu_put_be16(f, *pv);
487}
488
489static inline void qemu_put_8s(QEMUFile *f, const uint8_t *pv)
490{
491 qemu_put_byte(f, *pv);
492}
493
494static inline void qemu_get_be64s(QEMUFile *f, uint64_t *pv)
495{
496 *pv = qemu_get_be64(f);
497}
498
499static inline void qemu_get_be32s(QEMUFile *f, uint32_t *pv)
500{
501 *pv = qemu_get_be32(f);
502}
503
504static inline void qemu_get_be16s(QEMUFile *f, uint16_t *pv)
505{
506 *pv = qemu_get_be16(f);
507}
508
509static inline void qemu_get_8s(QEMUFile *f, uint8_t *pv)
510{
511 *pv = qemu_get_byte(f);
512}
513
c27004ec
FB
514#if TARGET_LONG_BITS == 64
515#define qemu_put_betl qemu_put_be64
516#define qemu_get_betl qemu_get_be64
517#define qemu_put_betls qemu_put_be64s
518#define qemu_get_betls qemu_get_be64s
519#else
520#define qemu_put_betl qemu_put_be32
521#define qemu_get_betl qemu_get_be32
522#define qemu_put_betls qemu_put_be32s
523#define qemu_get_betls qemu_get_be32s
524#endif
525
8a7ddc38
FB
526int64_t qemu_ftell(QEMUFile *f);
527int64_t qemu_fseek(QEMUFile *f, int64_t pos, int whence);
528
529typedef void SaveStateHandler(QEMUFile *f, void *opaque);
530typedef int LoadStateHandler(QEMUFile *f, void *opaque, int version_id);
531
8a7ddc38
FB
532int register_savevm(const char *idstr,
533 int instance_id,
534 int version_id,
535 SaveStateHandler *save_state,
536 LoadStateHandler *load_state,
537 void *opaque);
538void qemu_get_timer(QEMUFile *f, QEMUTimer *ts);
539void qemu_put_timer(QEMUFile *f, QEMUTimer *ts);
c4b1fcc0 540
6a00d601
FB
541void cpu_save(QEMUFile *f, void *opaque);
542int cpu_load(QEMUFile *f, void *opaque, int version_id);
543
faea38e7
FB
544void do_savevm(const char *name);
545void do_loadvm(const char *name);
546void do_delvm(const char *name);
547void do_info_snapshots(void);
548
83f64091 549/* bottom halves */
83f64091
FB
550typedef void QEMUBHFunc(void *opaque);
551
552QEMUBH *qemu_bh_new(QEMUBHFunc *cb, void *opaque);
553void qemu_bh_schedule(QEMUBH *bh);
554void qemu_bh_cancel(QEMUBH *bh);
555void qemu_bh_delete(QEMUBH *bh);
6eb5733a 556int qemu_bh_poll(void);
83f64091 557
fc01f7e7
FB
558/* block.c */
559typedef struct BlockDriverState BlockDriverState;
ea2384d3
FB
560typedef struct BlockDriver BlockDriver;
561
562extern BlockDriver bdrv_raw;
19cb3738 563extern BlockDriver bdrv_host_device;
ea2384d3
FB
564extern BlockDriver bdrv_cow;
565extern BlockDriver bdrv_qcow;
566extern BlockDriver bdrv_vmdk;
3c56521b 567extern BlockDriver bdrv_cloop;
585d0ed9 568extern BlockDriver bdrv_dmg;
a8753c34 569extern BlockDriver bdrv_bochs;
6a0f9e82 570extern BlockDriver bdrv_vpc;
de167e41 571extern BlockDriver bdrv_vvfat;
faea38e7
FB
572extern BlockDriver bdrv_qcow2;
573
574typedef struct BlockDriverInfo {
575 /* in bytes, 0 if irrelevant */
576 int cluster_size;
577 /* offset at which the VM state can be saved (0 if not possible) */
578 int64_t vm_state_offset;
579} BlockDriverInfo;
580
581typedef struct QEMUSnapshotInfo {
582 char id_str[128]; /* unique snapshot id */
583 /* the following fields are informative. They are not needed for
584 the consistency of the snapshot */
585 char name[256]; /* user choosen name */
586 uint32_t vm_state_size; /* VM state info size */
587 uint32_t date_sec; /* UTC date of the snapshot */
588 uint32_t date_nsec;
589 uint64_t vm_clock_nsec; /* VM clock relative to boot */
590} QEMUSnapshotInfo;
ea2384d3 591
83f64091
FB
592#define BDRV_O_RDONLY 0x0000
593#define BDRV_O_RDWR 0x0002
594#define BDRV_O_ACCESS 0x0003
595#define BDRV_O_CREAT 0x0004 /* create an empty file */
596#define BDRV_O_SNAPSHOT 0x0008 /* open the file read only and save writes in a snapshot */
597#define BDRV_O_FILE 0x0010 /* open as a raw file (do not try to
598 use a disk image format on top of
599 it (default for
600 bdrv_file_open()) */
601
ea2384d3
FB
602void bdrv_init(void);
603BlockDriver *bdrv_find_format(const char *format_name);
604int bdrv_create(BlockDriver *drv,
605 const char *filename, int64_t size_in_sectors,
606 const char *backing_file, int flags);
c4b1fcc0
FB
607BlockDriverState *bdrv_new(const char *device_name);
608void bdrv_delete(BlockDriverState *bs);
83f64091
FB
609int bdrv_file_open(BlockDriverState **pbs, const char *filename, int flags);
610int bdrv_open(BlockDriverState *bs, const char *filename, int flags);
611int bdrv_open2(BlockDriverState *bs, const char *filename, int flags,
ea2384d3 612 BlockDriver *drv);
fc01f7e7
FB
613void bdrv_close(BlockDriverState *bs);
614int bdrv_read(BlockDriverState *bs, int64_t sector_num,
615 uint8_t *buf, int nb_sectors);
616int bdrv_write(BlockDriverState *bs, int64_t sector_num,
617 const uint8_t *buf, int nb_sectors);
83f64091
FB
618int bdrv_pread(BlockDriverState *bs, int64_t offset,
619 void *buf, int count);
620int bdrv_pwrite(BlockDriverState *bs, int64_t offset,
621 const void *buf, int count);
622int bdrv_truncate(BlockDriverState *bs, int64_t offset);
623int64_t bdrv_getlength(BlockDriverState *bs);
fc01f7e7 624void bdrv_get_geometry(BlockDriverState *bs, int64_t *nb_sectors_ptr);
33e3963e 625int bdrv_commit(BlockDriverState *bs);
77fef8c1 626void bdrv_set_boot_sector(BlockDriverState *bs, const uint8_t *data, int size);
83f64091
FB
627/* async block I/O */
628typedef struct BlockDriverAIOCB BlockDriverAIOCB;
629typedef void BlockDriverCompletionFunc(void *opaque, int ret);
630
ce1a14dc
PB
631BlockDriverAIOCB *bdrv_aio_read(BlockDriverState *bs, int64_t sector_num,
632 uint8_t *buf, int nb_sectors,
633 BlockDriverCompletionFunc *cb, void *opaque);
634BlockDriverAIOCB *bdrv_aio_write(BlockDriverState *bs, int64_t sector_num,
635 const uint8_t *buf, int nb_sectors,
636 BlockDriverCompletionFunc *cb, void *opaque);
83f64091 637void bdrv_aio_cancel(BlockDriverAIOCB *acb);
83f64091
FB
638
639void qemu_aio_init(void);
640void qemu_aio_poll(void);
6192bc37 641void qemu_aio_flush(void);
83f64091
FB
642void qemu_aio_wait_start(void);
643void qemu_aio_wait(void);
644void qemu_aio_wait_end(void);
645
2bac6019
AZ
646int qemu_key_check(BlockDriverState *bs, const char *name);
647
7a6cba61
PB
648/* Ensure contents are flushed to disk. */
649void bdrv_flush(BlockDriverState *bs);
33e3963e 650
c4b1fcc0
FB
651#define BDRV_TYPE_HD 0
652#define BDRV_TYPE_CDROM 1
653#define BDRV_TYPE_FLOPPY 2
4dbb0f50
TS
654#define BIOS_ATA_TRANSLATION_AUTO 0
655#define BIOS_ATA_TRANSLATION_NONE 1
656#define BIOS_ATA_TRANSLATION_LBA 2
657#define BIOS_ATA_TRANSLATION_LARGE 3
658#define BIOS_ATA_TRANSLATION_RECHS 4
c4b1fcc0
FB
659
660void bdrv_set_geometry_hint(BlockDriverState *bs,
661 int cyls, int heads, int secs);
662void bdrv_set_type_hint(BlockDriverState *bs, int type);
46d4767d 663void bdrv_set_translation_hint(BlockDriverState *bs, int translation);
c4b1fcc0
FB
664void bdrv_get_geometry_hint(BlockDriverState *bs,
665 int *pcyls, int *pheads, int *psecs);
666int bdrv_get_type_hint(BlockDriverState *bs);
46d4767d 667int bdrv_get_translation_hint(BlockDriverState *bs);
c4b1fcc0
FB
668int bdrv_is_removable(BlockDriverState *bs);
669int bdrv_is_read_only(BlockDriverState *bs);
670int bdrv_is_inserted(BlockDriverState *bs);
19cb3738 671int bdrv_media_changed(BlockDriverState *bs);
c4b1fcc0
FB
672int bdrv_is_locked(BlockDriverState *bs);
673void bdrv_set_locked(BlockDriverState *bs, int locked);
19cb3738 674void bdrv_eject(BlockDriverState *bs, int eject_flag);
c4b1fcc0
FB
675void bdrv_set_change_cb(BlockDriverState *bs,
676 void (*change_cb)(void *opaque), void *opaque);
ea2384d3 677void bdrv_get_format(BlockDriverState *bs, char *buf, int buf_size);
c4b1fcc0
FB
678void bdrv_info(void);
679BlockDriverState *bdrv_find(const char *name);
82c643ff 680void bdrv_iterate(void (*it)(void *opaque, const char *name), void *opaque);
ea2384d3
FB
681int bdrv_is_encrypted(BlockDriverState *bs);
682int bdrv_set_key(BlockDriverState *bs, const char *key);
683void bdrv_iterate_format(void (*it)(void *opaque, const char *name),
684 void *opaque);
685const char *bdrv_get_device_name(BlockDriverState *bs);
faea38e7
FB
686int bdrv_write_compressed(BlockDriverState *bs, int64_t sector_num,
687 const uint8_t *buf, int nb_sectors);
688int bdrv_get_info(BlockDriverState *bs, BlockDriverInfo *bdi);
c4b1fcc0 689
83f64091
FB
690void bdrv_get_backing_filename(BlockDriverState *bs,
691 char *filename, int filename_size);
faea38e7
FB
692int bdrv_snapshot_create(BlockDriverState *bs,
693 QEMUSnapshotInfo *sn_info);
694int bdrv_snapshot_goto(BlockDriverState *bs,
695 const char *snapshot_id);
696int bdrv_snapshot_delete(BlockDriverState *bs, const char *snapshot_id);
697int bdrv_snapshot_list(BlockDriverState *bs,
698 QEMUSnapshotInfo **psn_info);
699char *bdrv_snapshot_dump(char *buf, int buf_size, QEMUSnapshotInfo *sn);
700
701char *get_human_readable_size(char *buf, int buf_size, int64_t size);
83f64091
FB
702int path_is_absolute(const char *path);
703void path_combine(char *dest, int dest_size,
704 const char *base_path,
705 const char *filename);
ea2384d3
FB
706
707#ifndef QEMU_TOOL
54fa5af5
FB
708
709typedef void QEMUMachineInitFunc(int ram_size, int vga_ram_size,
710 int boot_device,
711 DisplayState *ds, const char **fd_filename, int snapshot,
712 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 713 const char *initrd_filename, const char *cpu_model);
54fa5af5
FB
714
715typedef struct QEMUMachine {
716 const char *name;
717 const char *desc;
718 QEMUMachineInitFunc *init;
719 struct QEMUMachine *next;
720} QEMUMachine;
721
722int qemu_register_machine(QEMUMachine *m);
723
724typedef void SetIRQFunc(void *opaque, int irq_num, int level);
725
94fc95cd
JM
726#if defined(TARGET_PPC)
727void ppc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
728#endif
729
33d68b5f
TS
730#if defined(TARGET_MIPS)
731void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
732#endif
733
d537cf6c
PB
734#include "hw/irq.h"
735
26aa7d72
FB
736/* ISA bus */
737
738extern target_phys_addr_t isa_mem_base;
739
740typedef void (IOPortWriteFunc)(void *opaque, uint32_t address, uint32_t data);
741typedef uint32_t (IOPortReadFunc)(void *opaque, uint32_t address);
742
743int register_ioport_read(int start, int length, int size,
744 IOPortReadFunc *func, void *opaque);
745int register_ioport_write(int start, int length, int size,
746 IOPortWriteFunc *func, void *opaque);
69b91039
FB
747void isa_unassign_ioport(int start, int length);
748
aef445bd
PB
749void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size);
750
69b91039
FB
751/* PCI bus */
752
69b91039
FB
753extern target_phys_addr_t pci_mem_base;
754
46e50e9d 755typedef struct PCIBus PCIBus;
69b91039
FB
756typedef struct PCIDevice PCIDevice;
757
758typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
759 uint32_t address, uint32_t data, int len);
760typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
761 uint32_t address, int len);
762typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
763 uint32_t addr, uint32_t size, int type);
764
765#define PCI_ADDRESS_SPACE_MEM 0x00
766#define PCI_ADDRESS_SPACE_IO 0x01
767#define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
768
769typedef struct PCIIORegion {
5768f5ac 770 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
69b91039
FB
771 uint32_t size;
772 uint8_t type;
773 PCIMapIORegionFunc *map_func;
774} PCIIORegion;
775
8a8696a3
FB
776#define PCI_ROM_SLOT 6
777#define PCI_NUM_REGIONS 7
502a5395
PB
778
779#define PCI_DEVICES_MAX 64
780
781#define PCI_VENDOR_ID 0x00 /* 16 bits */
782#define PCI_DEVICE_ID 0x02 /* 16 bits */
783#define PCI_COMMAND 0x04 /* 16 bits */
784#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
785#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
786#define PCI_CLASS_DEVICE 0x0a /* Device class */
787#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
788#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
789#define PCI_MIN_GNT 0x3e /* 8 bits */
790#define PCI_MAX_LAT 0x3f /* 8 bits */
791
69b91039
FB
792struct PCIDevice {
793 /* PCI config space */
794 uint8_t config[256];
795
796 /* the following fields are read only */
46e50e9d 797 PCIBus *bus;
69b91039
FB
798 int devfn;
799 char name[64];
8a8696a3 800 PCIIORegion io_regions[PCI_NUM_REGIONS];
69b91039
FB
801
802 /* do not access the following fields */
803 PCIConfigReadFunc *config_read;
804 PCIConfigWriteFunc *config_write;
502a5395 805 /* ??? This is a PC-specific hack, and should be removed. */
5768f5ac 806 int irq_index;
d2b59317 807
d537cf6c
PB
808 /* IRQ objects for the INTA-INTD pins. */
809 qemu_irq *irq;
810
d2b59317
PB
811 /* Current IRQ levels. Used internally by the generic PCI code. */
812 int irq_state[4];
69b91039
FB
813};
814
46e50e9d
FB
815PCIDevice *pci_register_device(PCIBus *bus, const char *name,
816 int instance_size, int devfn,
69b91039
FB
817 PCIConfigReadFunc *config_read,
818 PCIConfigWriteFunc *config_write);
819
820void pci_register_io_region(PCIDevice *pci_dev, int region_num,
821 uint32_t size, int type,
822 PCIMapIORegionFunc *map_func);
823
5768f5ac
FB
824uint32_t pci_default_read_config(PCIDevice *d,
825 uint32_t address, int len);
826void pci_default_write_config(PCIDevice *d,
827 uint32_t address, uint32_t val, int len);
89b6b508
FB
828void pci_device_save(PCIDevice *s, QEMUFile *f);
829int pci_device_load(PCIDevice *s, QEMUFile *f);
5768f5ac 830
d537cf6c 831typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
d2b59317
PB
832typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
833PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
d537cf6c 834 qemu_irq *pic, int devfn_min, int nirq);
502a5395 835
abcebc7e 836void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn);
502a5395
PB
837void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
838uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
839int pci_bus_num(PCIBus *s);
80b3ada7 840void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
9995c51f 841
5768f5ac 842void pci_info(void);
80b3ada7
PB
843PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
844 pci_map_irq_fn map_irq, const char *name);
26aa7d72 845
502a5395 846/* prep_pci.c */
d537cf6c 847PCIBus *pci_prep_init(qemu_irq *pic);
77d4bc34 848
502a5395 849/* grackle_pci.c */
d537cf6c 850PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic);
502a5395
PB
851
852/* unin_pci.c */
d537cf6c 853PCIBus *pci_pmac_init(qemu_irq *pic);
502a5395
PB
854
855/* apb_pci.c */
5b9693dc 856PCIBus *pci_apb_init(target_phys_addr_t special_base, target_phys_addr_t mem_base,
d537cf6c 857 qemu_irq *pic);
502a5395 858
d537cf6c 859PCIBus *pci_vpb_init(qemu_irq *pic, int irq, int realview);
502a5395
PB
860
861/* piix_pci.c */
d537cf6c 862PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
f00fc47c 863void i440fx_set_smm(PCIDevice *d, int val);
8f1c91d8 864int piix3_init(PCIBus *bus, int devfn);
f00fc47c 865void i440fx_init_memory_mappings(PCIDevice *d);
a41b2ff2 866
5856de80
TS
867int piix4_init(PCIBus *bus, int devfn);
868
28b9b5af 869/* openpic.c */
e9df014c 870/* OpenPIC have 5 outputs per CPU connected and one IRQ out single output */
47103572 871enum {
e9df014c
JM
872 OPENPIC_OUTPUT_INT = 0, /* IRQ */
873 OPENPIC_OUTPUT_CINT, /* critical IRQ */
874 OPENPIC_OUTPUT_MCK, /* Machine check event */
875 OPENPIC_OUTPUT_DEBUG, /* Inconditional debug event */
876 OPENPIC_OUTPUT_RESET, /* Core reset event */
877 OPENPIC_OUTPUT_NB,
47103572 878};
e9df014c
JM
879qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
880 qemu_irq **irqs, qemu_irq irq_out);
28b9b5af 881
54fa5af5 882/* heathrow_pic.c */
d537cf6c 883qemu_irq *heathrow_pic_init(int *pmem_index);
54fa5af5 884
fde7d5bd 885/* gt64xxx.c */
d537cf6c 886PCIBus *pci_gt64120_init(qemu_irq *pic);
fde7d5bd 887
6a36d84e
FB
888#ifdef HAS_AUDIO
889struct soundhw {
890 const char *name;
891 const char *descr;
892 int enabled;
893 int isa;
894 union {
d537cf6c 895 int (*init_isa) (AudioState *s, qemu_irq *pic);
6a36d84e
FB
896 int (*init_pci) (PCIBus *bus, AudioState *s);
897 } init;
898};
899
900extern struct soundhw soundhw[];
901#endif
902
313aa567
FB
903/* vga.c */
904
eee0b836 905#ifndef TARGET_SPARC
74a14f22 906#define VGA_RAM_SIZE (8192 * 1024)
eee0b836
BS
907#else
908#define VGA_RAM_SIZE (9 * 1024 * 1024)
909#endif
313aa567 910
82c643ff 911struct DisplayState {
313aa567
FB
912 uint8_t *data;
913 int linesize;
914 int depth;
d3079cd2 915 int bgr; /* BGR color order instead of RGB. Only valid for depth == 32 */
82c643ff
FB
916 int width;
917 int height;
24236869 918 void *opaque;
740733bb 919 QEMUTimer *gui_timer;
24236869 920
313aa567
FB
921 void (*dpy_update)(struct DisplayState *s, int x, int y, int w, int h);
922 void (*dpy_resize)(struct DisplayState *s, int w, int h);
923 void (*dpy_refresh)(struct DisplayState *s);
d34cab9f
TS
924 void (*dpy_copy)(struct DisplayState *s, int src_x, int src_y,
925 int dst_x, int dst_y, int w, int h);
926 void (*dpy_fill)(struct DisplayState *s, int x, int y,
927 int w, int h, uint32_t c);
928 void (*mouse_set)(int x, int y, int on);
929 void (*cursor_define)(int width, int height, int bpp, int hot_x, int hot_y,
930 uint8_t *image, uint8_t *mask);
82c643ff 931};
313aa567
FB
932
933static inline void dpy_update(DisplayState *s, int x, int y, int w, int h)
934{
935 s->dpy_update(s, x, y, w, h);
936}
937
938static inline void dpy_resize(DisplayState *s, int w, int h)
939{
940 s->dpy_resize(s, w, h);
941}
942
89b6b508
FB
943int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
944 unsigned long vga_ram_offset, int vga_ram_size);
945int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
946 unsigned long vga_ram_offset, int vga_ram_size,
947 unsigned long vga_bios_offset, int vga_bios_size);
2abec30b
TS
948int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
949 unsigned long vga_ram_offset, int vga_ram_size,
950 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
951 int it_shift);
313aa567 952
d6bfa22f 953/* cirrus_vga.c */
46e50e9d 954void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f 955 unsigned long vga_ram_offset, int vga_ram_size);
d6bfa22f
FB
956void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
957 unsigned long vga_ram_offset, int vga_ram_size);
958
d34cab9f
TS
959/* vmware_vga.c */
960void pci_vmsvga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
961 unsigned long vga_ram_offset, int vga_ram_size);
962
313aa567 963/* sdl.c */
43523e93 964void sdl_display_init(DisplayState *ds, int full_screen, int no_frame);
313aa567 965
da4dbf74
FB
966/* cocoa.m */
967void cocoa_display_init(DisplayState *ds, int full_screen);
968
24236869 969/* vnc.c */
73fc9742 970void vnc_display_init(DisplayState *ds, const char *display);
a9ce8590 971void do_info_vnc(void);
24236869 972
6070dd07
TS
973/* x_keymap.c */
974extern uint8_t _translate_keycode(const int key);
975
5391d806
FB
976/* ide.c */
977#define MAX_DISKS 4
978
faea38e7 979extern BlockDriverState *bs_table[MAX_DISKS + 1];
a1bb27b1 980extern BlockDriverState *sd_bdrv;
3e3d5815 981extern BlockDriverState *mtd_bdrv;
5391d806 982
d537cf6c 983void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
69b91039 984 BlockDriverState *hd0, BlockDriverState *hd1);
54fa5af5
FB
985void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
986 int secondary_ide_enabled);
d537cf6c
PB
987void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
988 qemu_irq *pic);
afcc3cdf
TS
989void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
990 qemu_irq *pic);
d537cf6c 991int pmac_ide_init (BlockDriverState **hd_table, qemu_irq irq);
5391d806 992
2e5d83bb
PB
993/* cdrom.c */
994int cdrom_read_toc(int nb_sectors, uint8_t *buf, int msf, int start_track);
995int cdrom_read_toc_raw(int nb_sectors, uint8_t *buf, int msf, int session_num);
996
9542611a
TS
997/* ds1225y.c */
998typedef struct ds1225y_t ds1225y_t;
71db710f 999ds1225y_t *ds1225y_init(target_phys_addr_t mem_base, const char *filename);
9542611a 1000
1d14ffa9 1001/* es1370.c */
c0fe3827 1002int es1370_init (PCIBus *bus, AudioState *s);
1d14ffa9 1003
fb065187 1004/* sb16.c */
d537cf6c 1005int SB16_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1006
1007/* adlib.c */
d537cf6c 1008int Adlib_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1009
1010/* gus.c */
d537cf6c 1011int GUS_init (AudioState *s, qemu_irq *pic);
27503323
FB
1012
1013/* dma.c */
85571bc7 1014typedef int (*DMA_transfer_handler) (void *opaque, int nchan, int pos, int size);
27503323 1015int DMA_get_channel_mode (int nchan);
85571bc7
FB
1016int DMA_read_memory (int nchan, void *buf, int pos, int size);
1017int DMA_write_memory (int nchan, void *buf, int pos, int size);
27503323
FB
1018void DMA_hold_DREQ (int nchan);
1019void DMA_release_DREQ (int nchan);
16f62432 1020void DMA_schedule(int nchan);
27503323 1021void DMA_run (void);
28b9b5af 1022void DMA_init (int high_page_enable);
27503323 1023void DMA_register_channel (int nchan,
85571bc7
FB
1024 DMA_transfer_handler transfer_handler,
1025 void *opaque);
7138fcfb
FB
1026/* fdc.c */
1027#define MAX_FD 2
1028extern BlockDriverState *fd_table[MAX_FD];
1029
baca51fa
FB
1030typedef struct fdctrl_t fdctrl_t;
1031
d537cf6c 1032fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
5dcb6b91 1033 target_phys_addr_t io_base,
baca51fa
FB
1034 BlockDriverState **fds);
1035int fdctrl_get_drive_type(fdctrl_t *fdctrl, int drive_num);
7138fcfb 1036
663e8e51
TS
1037/* eepro100.c */
1038
1039void pci_i82551_init(PCIBus *bus, NICInfo *nd, int devfn);
1040void pci_i82557b_init(PCIBus *bus, NICInfo *nd, int devfn);
1041void pci_i82559er_init(PCIBus *bus, NICInfo *nd, int devfn);
1042
80cabfad
FB
1043/* ne2000.c */
1044
d537cf6c 1045void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
abcebc7e 1046void pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
80cabfad 1047
a41b2ff2
PB
1048/* rtl8139.c */
1049
abcebc7e 1050void pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
a41b2ff2 1051
e3c2613f
FB
1052/* pcnet.c */
1053
abcebc7e 1054void pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
70c0de96 1055void lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
5dcb6b91 1056 qemu_irq irq);
67e999be 1057
548df2ac
TS
1058/* vmmouse.c */
1059void *vmmouse_init(void *m);
e3c2613f 1060
80cabfad
FB
1061/* pckbd.c */
1062
b92bb99b 1063void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
71db710f
BS
1064void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
1065 target_phys_addr_t base, int it_shift);
80cabfad
FB
1066
1067/* mc146818rtc.c */
1068
8a7ddc38 1069typedef struct RTCState RTCState;
80cabfad 1070
d537cf6c 1071RTCState *rtc_init(int base, qemu_irq irq);
18c6e2ff 1072RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
8a7ddc38
FB
1073void rtc_set_memory(RTCState *s, int addr, int val);
1074void rtc_set_date(RTCState *s, const struct tm *tm);
80cabfad
FB
1075
1076/* serial.c */
1077
c4b1fcc0 1078typedef struct SerialState SerialState;
d537cf6c 1079SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr);
71db710f 1080SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
d537cf6c 1081 qemu_irq irq, CharDriverState *chr,
a4bc3afc
TS
1082 int ioregister);
1083uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
1084void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
1085uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
1086void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
1087uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
1088void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
80cabfad 1089
6508fe59
FB
1090/* parallel.c */
1091
1092typedef struct ParallelState ParallelState;
d537cf6c 1093ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
d60532ca 1094ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
6508fe59 1095
80cabfad
FB
1096/* i8259.c */
1097
3de388f6
FB
1098typedef struct PicState2 PicState2;
1099extern PicState2 *isa_pic;
80cabfad 1100void pic_set_irq(int irq, int level);
54fa5af5 1101void pic_set_irq_new(void *opaque, int irq, int level);
d537cf6c 1102qemu_irq *i8259_init(qemu_irq parent_irq);
d592d303
FB
1103void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
1104 void *alt_irq_opaque);
3de388f6
FB
1105int pic_read_irq(PicState2 *s);
1106void pic_update_irq(PicState2 *s);
1107uint32_t pic_intack_read(PicState2 *s);
c20709aa 1108void pic_info(void);
4a0fb71e 1109void irq_info(void);
80cabfad 1110
c27004ec 1111/* APIC */
d592d303
FB
1112typedef struct IOAPICState IOAPICState;
1113
c27004ec
FB
1114int apic_init(CPUState *env);
1115int apic_get_interrupt(CPUState *env);
d592d303
FB
1116IOAPICState *ioapic_init(void);
1117void ioapic_set_irq(void *opaque, int vector, int level);
c27004ec 1118
80cabfad
FB
1119/* i8254.c */
1120
1121#define PIT_FREQ 1193182
1122
ec844b96
FB
1123typedef struct PITState PITState;
1124
d537cf6c 1125PITState *pit_init(int base, qemu_irq irq);
ec844b96
FB
1126void pit_set_gate(PITState *pit, int channel, int val);
1127int pit_get_gate(PITState *pit, int channel);
fd06c375
FB
1128int pit_get_initial_count(PITState *pit, int channel);
1129int pit_get_mode(PITState *pit, int channel);
ec844b96 1130int pit_get_out(PITState *pit, int channel, int64_t current_time);
80cabfad 1131
31211df1
TS
1132/* jazz_led.c */
1133extern void jazz_led_init(DisplayState *ds, target_phys_addr_t base);
1134
fd06c375
FB
1135/* pcspk.c */
1136void pcspk_init(PITState *);
d537cf6c 1137int pcspk_audio_init(AudioState *, qemu_irq *pic);
fd06c375 1138
0ff596d0
PB
1139#include "hw/i2c.h"
1140
3fffc223
TS
1141#include "hw/smbus.h"
1142
6515b203
FB
1143/* acpi.c */
1144extern int acpi_enabled;
7b717336 1145i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base);
3fffc223 1146void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
6515b203
FB
1147void acpi_bios_init(void);
1148
80cabfad 1149/* pc.c */
54fa5af5 1150extern QEMUMachine pc_machine;
3dbbdc25 1151extern QEMUMachine isapc_machine;
52ca8d6a 1152extern int fd_bootchk;
80cabfad 1153
6a00d601
FB
1154void ioport_set_a20(int enable);
1155int ioport_get_a20(void);
1156
26aa7d72 1157/* ppc.c */
54fa5af5
FB
1158extern QEMUMachine prep_machine;
1159extern QEMUMachine core99_machine;
1160extern QEMUMachine heathrow_machine;
1a6c0886
JM
1161extern QEMUMachine ref405ep_machine;
1162extern QEMUMachine taihu_machine;
54fa5af5 1163
6af0bf9c
FB
1164/* mips_r4k.c */
1165extern QEMUMachine mips_machine;
1166
5856de80
TS
1167/* mips_malta.c */
1168extern QEMUMachine mips_malta_machine;
1169
ad6fe1d2 1170/* mips_int.c */
d537cf6c 1171extern void cpu_mips_irq_init_cpu(CPUState *env);
4de9b249 1172
ad6fe1d2
TS
1173/* mips_pica61.c */
1174extern QEMUMachine mips_pica61_machine;
1175
e16fe40c
TS
1176/* mips_timer.c */
1177extern void cpu_mips_clock_init(CPUState *);
1178extern void cpu_mips_irqctrl_init (void);
1179
27c7ca7e
FB
1180/* shix.c */
1181extern QEMUMachine shix_machine;
1182
8cc43fef 1183#ifdef TARGET_PPC
47103572 1184/* PowerPC hardware exceptions management helpers */
8ecc7913
JM
1185typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
1186typedef struct clk_setup_t clk_setup_t;
1187struct clk_setup_t {
1188 clk_setup_cb cb;
1189 void *opaque;
1190};
1191static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
1192{
1193 if (clk->cb != NULL)
1194 (*clk->cb)(clk->opaque, freq);
1195}
1196
1197clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq);
2e719ba3
JM
1198/* Embedded PowerPC DCR management */
1199typedef target_ulong (*dcr_read_cb)(void *opaque, int dcrn);
1200typedef void (*dcr_write_cb)(void *opaque, int dcrn, target_ulong val);
1201int ppc_dcr_init (CPUState *env, int (*dcr_read_error)(int dcrn),
1202 int (*dcr_write_error)(int dcrn));
1203int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
1204 dcr_read_cb drc_read, dcr_write_cb dcr_write);
8ecc7913 1205clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq);
4a057712
JM
1206/* Embedded PowerPC reset */
1207void ppc40x_core_reset (CPUState *env);
1208void ppc40x_chip_reset (CPUState *env);
1209void ppc40x_system_reset (CPUState *env);
8cc43fef 1210#endif
64201201 1211void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
77d4bc34
FB
1212
1213extern CPUWriteMemoryFunc *PPC_io_write[];
1214extern CPUReadMemoryFunc *PPC_io_read[];
54fa5af5 1215void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
26aa7d72 1216
e95c8d51 1217/* sun4m.c */
e0353fe2 1218extern QEMUMachine ss5_machine, ss10_machine;
e95c8d51
FB
1219
1220/* iommu.c */
5dcb6b91 1221void *iommu_init(target_phys_addr_t addr);
67e999be 1222void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
a917d384 1223 uint8_t *buf, int len, int is_write);
67e999be
FB
1224static inline void sparc_iommu_memory_read(void *opaque,
1225 target_phys_addr_t addr,
1226 uint8_t *buf, int len)
1227{
1228 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
1229}
e95c8d51 1230
67e999be
FB
1231static inline void sparc_iommu_memory_write(void *opaque,
1232 target_phys_addr_t addr,
1233 uint8_t *buf, int len)
1234{
1235 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
1236}
e95c8d51
FB
1237
1238/* tcx.c */
5dcb6b91
BS
1239void tcx_init(DisplayState *ds, target_phys_addr_t addr, uint8_t *vram_base,
1240 unsigned long vram_offset, int vram_size, int width, int height,
eee0b836 1241 int depth);
e80cfcfc
FB
1242
1243/* slavio_intctl.c */
5dcb6b91 1244void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
d537cf6c 1245 const uint32_t *intbit_to_level,
d7edfd27 1246 qemu_irq **irq, qemu_irq **cpu_irq,
b3a23197 1247 qemu_irq **parent_irq, unsigned int cputimer);
e80cfcfc
FB
1248void slavio_pic_info(void *opaque);
1249void slavio_irq_info(void *opaque);
e95c8d51 1250
5fe141fd
FB
1251/* loader.c */
1252int get_image_size(const char *filename);
1253int load_image(const char *filename, uint8_t *addr);
74287114
TS
1254int load_elf(const char *filename, int64_t virt_to_phys_addend,
1255 uint64_t *pentry, uint64_t *lowaddr, uint64_t *highaddr);
e80cfcfc 1256int load_aout(const char *filename, uint8_t *addr);
1c7b3754 1257int load_uboot(const char *filename, target_ulong *ep, int *is_linux);
e80cfcfc
FB
1258
1259/* slavio_timer.c */
d7edfd27 1260void slavio_timer_init(target_phys_addr_t addr, qemu_irq irq, int mode);
8d5f07fa 1261
e80cfcfc 1262/* slavio_serial.c */
5dcb6b91
BS
1263SerialState *slavio_serial_init(target_phys_addr_t base, qemu_irq irq,
1264 CharDriverState *chr1, CharDriverState *chr2);
1265void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq);
e95c8d51 1266
3475187d 1267/* slavio_misc.c */
5dcb6b91
BS
1268void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
1269 qemu_irq irq);
3475187d
FB
1270void slavio_set_power_fail(void *opaque, int power_failing);
1271
6f7e9aec 1272/* esp.c */
fa1fb14c 1273void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
5dcb6b91 1274void *esp_init(BlockDriverState **bd, target_phys_addr_t espaddr,
70c0de96 1275 void *dma_opaque, qemu_irq irq);
67e999be
FB
1276
1277/* sparc32_dma.c */
70c0de96
BS
1278void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
1279 void *iommu, qemu_irq **dev_irq);
9b94dc32
FB
1280void ledma_memory_read(void *opaque, target_phys_addr_t addr,
1281 uint8_t *buf, int len, int do_bswap);
1282void ledma_memory_write(void *opaque, target_phys_addr_t addr,
1283 uint8_t *buf, int len, int do_bswap);
67e999be
FB
1284void espdma_memory_read(void *opaque, uint8_t *buf, int len);
1285void espdma_memory_write(void *opaque, uint8_t *buf, int len);
5aca8c3b
BS
1286void sparc32_dma_set_reset_data(void *opaque, void (*dev_reset)(void *opaque),
1287 void *dev_opaque);
6f7e9aec 1288
b8174937
FB
1289/* cs4231.c */
1290void cs_init(target_phys_addr_t base, int irq, void *intctl);
1291
3475187d
FB
1292/* sun4u.c */
1293extern QEMUMachine sun4u_machine;
1294
64201201
FB
1295/* NVRAM helpers */
1296#include "hw/m48t59.h"
1297
1298void NVRAM_set_byte (m48t59_t *nvram, uint32_t addr, uint8_t value);
1299uint8_t NVRAM_get_byte (m48t59_t *nvram, uint32_t addr);
1300void NVRAM_set_word (m48t59_t *nvram, uint32_t addr, uint16_t value);
1301uint16_t NVRAM_get_word (m48t59_t *nvram, uint32_t addr);
1302void NVRAM_set_lword (m48t59_t *nvram, uint32_t addr, uint32_t value);
1303uint32_t NVRAM_get_lword (m48t59_t *nvram, uint32_t addr);
1304void NVRAM_set_string (m48t59_t *nvram, uint32_t addr,
1305 const unsigned char *str, uint32_t max);
1306int NVRAM_get_string (m48t59_t *nvram, uint8_t *dst, uint16_t addr, int max);
1307void NVRAM_set_crc (m48t59_t *nvram, uint32_t addr,
1308 uint32_t start, uint32_t count);
1309int PPC_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
1310 const unsigned char *arch,
1311 uint32_t RAM_size, int boot_device,
1312 uint32_t kernel_image, uint32_t kernel_size,
28b9b5af 1313 const char *cmdline,
64201201 1314 uint32_t initrd_image, uint32_t initrd_size,
28b9b5af
FB
1315 uint32_t NVRAM_image,
1316 int width, int height, int depth);
64201201 1317
63066f4f
FB
1318/* adb.c */
1319
1320#define MAX_ADB_DEVICES 16
1321
e2733d20 1322#define ADB_MAX_OUT_LEN 16
63066f4f 1323
e2733d20 1324typedef struct ADBDevice ADBDevice;
63066f4f 1325
e2733d20
FB
1326/* buf = NULL means polling */
1327typedef int ADBDeviceRequest(ADBDevice *d, uint8_t *buf_out,
1328 const uint8_t *buf, int len);
12c28fed
FB
1329typedef int ADBDeviceReset(ADBDevice *d);
1330
63066f4f
FB
1331struct ADBDevice {
1332 struct ADBBusState *bus;
1333 int devaddr;
1334 int handler;
e2733d20 1335 ADBDeviceRequest *devreq;
12c28fed 1336 ADBDeviceReset *devreset;
63066f4f
FB
1337 void *opaque;
1338};
1339
1340typedef struct ADBBusState {
1341 ADBDevice devices[MAX_ADB_DEVICES];
1342 int nb_devices;
e2733d20 1343 int poll_index;
63066f4f
FB
1344} ADBBusState;
1345
e2733d20
FB
1346int adb_request(ADBBusState *s, uint8_t *buf_out,
1347 const uint8_t *buf, int len);
1348int adb_poll(ADBBusState *s, uint8_t *buf_out);
63066f4f
FB
1349
1350ADBDevice *adb_register_device(ADBBusState *s, int devaddr,
e2733d20 1351 ADBDeviceRequest *devreq,
12c28fed 1352 ADBDeviceReset *devreset,
63066f4f
FB
1353 void *opaque);
1354void adb_kbd_init(ADBBusState *bus);
1355void adb_mouse_init(ADBBusState *bus);
1356
1357/* cuda.c */
1358
1359extern ADBBusState adb_bus;
d537cf6c 1360int cuda_init(qemu_irq irq);
63066f4f 1361
bb36d470
FB
1362#include "hw/usb.h"
1363
a594cfbf
FB
1364/* usb ports of the VM */
1365
0d92ed30
PB
1366void qemu_register_usb_port(USBPort *port, void *opaque, int index,
1367 usb_attachfn attach);
a594cfbf 1368
0d92ed30 1369#define VM_USB_HUB_SIZE 8
a594cfbf
FB
1370
1371void do_usb_add(const char *devname);
1372void do_usb_del(const char *devname);
1373void usb_info(void);
1374
2e5d83bb 1375/* scsi-disk.c */
4d611c9a
PB
1376enum scsi_reason {
1377 SCSI_REASON_DONE, /* Command complete. */
1378 SCSI_REASON_DATA /* Transfer complete, more data required. */
1379};
1380
2e5d83bb 1381typedef struct SCSIDevice SCSIDevice;
a917d384
PB
1382typedef void (*scsi_completionfn)(void *opaque, int reason, uint32_t tag,
1383 uint32_t arg);
2e5d83bb
PB
1384
1385SCSIDevice *scsi_disk_init(BlockDriverState *bdrv,
a917d384 1386 int tcq,
2e5d83bb
PB
1387 scsi_completionfn completion,
1388 void *opaque);
1389void scsi_disk_destroy(SCSIDevice *s);
1390
0fc5c15a 1391int32_t scsi_send_command(SCSIDevice *s, uint32_t tag, uint8_t *buf, int lun);
4d611c9a
PB
1392/* SCSI data transfers are asynchrnonous. However, unlike the block IO
1393 layer the completion routine may be called directly by
1394 scsi_{read,write}_data. */
a917d384
PB
1395void scsi_read_data(SCSIDevice *s, uint32_t tag);
1396int scsi_write_data(SCSIDevice *s, uint32_t tag);
1397void scsi_cancel_io(SCSIDevice *s, uint32_t tag);
1398uint8_t *scsi_get_buf(SCSIDevice *s, uint32_t tag);
2e5d83bb 1399
7d8406be
PB
1400/* lsi53c895a.c */
1401void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
1402void *lsi_scsi_init(PCIBus *bus, int devfn);
1403
b5ff1b31 1404/* integratorcp.c */
3371d272 1405extern QEMUMachine integratorcp_machine;
b5ff1b31 1406
cdbdb648
PB
1407/* versatilepb.c */
1408extern QEMUMachine versatilepb_machine;
16406950 1409extern QEMUMachine versatileab_machine;
cdbdb648 1410
e69954b9
PB
1411/* realview.c */
1412extern QEMUMachine realview_machine;
1413
b00052e4
AZ
1414/* spitz.c */
1415extern QEMUMachine akitapda_machine;
1416extern QEMUMachine spitzpda_machine;
1417extern QEMUMachine borzoipda_machine;
1418extern QEMUMachine terrierpda_machine;
1419
c3d2689d
AZ
1420/* palm.c */
1421extern QEMUMachine palmte_machine;
1422
daa57963
FB
1423/* ps2.c */
1424void *ps2_kbd_init(void (*update_irq)(void *, int), void *update_arg);
1425void *ps2_mouse_init(void (*update_irq)(void *, int), void *update_arg);
1426void ps2_write_mouse(void *, int val);
1427void ps2_write_keyboard(void *, int val);
1428uint32_t ps2_read_data(void *);
1429void ps2_queue(void *, int b);
f94f5d71 1430void ps2_keyboard_set_translation(void *opaque, int mode);
548df2ac 1431void ps2_mouse_fake_event(void *opaque);
daa57963 1432
80337b66 1433/* smc91c111.c */
d537cf6c 1434void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
80337b66 1435
7e1543c2
PB
1436/* pl031.c */
1437void pl031_init(uint32_t base, qemu_irq irq);
1438
bdd5003a 1439/* pl110.c */
d537cf6c 1440void *pl110_init(DisplayState *ds, uint32_t base, qemu_irq irq, int);
bdd5003a 1441
cdbdb648 1442/* pl011.c */
d537cf6c 1443void pl011_init(uint32_t base, qemu_irq irq, CharDriverState *chr);
cdbdb648
PB
1444
1445/* pl050.c */
d537cf6c 1446void pl050_init(uint32_t base, qemu_irq irq, int is_mouse);
cdbdb648
PB
1447
1448/* pl080.c */
d537cf6c 1449void *pl080_init(uint32_t base, qemu_irq irq, int nchannels);
cdbdb648 1450
a1bb27b1
PB
1451/* pl181.c */
1452void pl181_init(uint32_t base, BlockDriverState *bd,
d537cf6c 1453 qemu_irq irq0, qemu_irq irq1);
a1bb27b1 1454
cdbdb648 1455/* pl190.c */
d537cf6c 1456qemu_irq *pl190_init(uint32_t base, qemu_irq irq, qemu_irq fiq);
cdbdb648
PB
1457
1458/* arm-timer.c */
d537cf6c
PB
1459void sp804_init(uint32_t base, qemu_irq irq);
1460void icp_pit_init(uint32_t base, qemu_irq *pic, int irq);
cdbdb648 1461
e69954b9
PB
1462/* arm_sysctl.c */
1463void arm_sysctl_init(uint32_t base, uint32_t sys_id);
1464
1465/* arm_gic.c */
d537cf6c 1466qemu_irq *arm_gic_init(uint32_t base, qemu_irq parent_irq);
e69954b9 1467
16406950
PB
1468/* arm_boot.c */
1469
daf90626 1470void arm_load_kernel(CPUState *env, int ram_size, const char *kernel_filename,
16406950 1471 const char *kernel_cmdline, const char *initrd_filename,
9d551997 1472 int board_id, target_phys_addr_t loader_start);
16406950 1473
27c7ca7e
FB
1474/* sh7750.c */
1475struct SH7750State;
1476
008a8818 1477struct SH7750State *sh7750_init(CPUState * cpu);
27c7ca7e
FB
1478
1479typedef struct {
1480 /* The callback will be triggered if any of the designated lines change */
1481 uint16_t portamask_trigger;
1482 uint16_t portbmask_trigger;
1483 /* Return 0 if no action was taken */
1484 int (*port_change_cb) (uint16_t porta, uint16_t portb,
1485 uint16_t * periph_pdtra,
1486 uint16_t * periph_portdira,
1487 uint16_t * periph_pdtrb,
1488 uint16_t * periph_portdirb);
1489} sh7750_io_device;
1490
1491int sh7750_register_io_device(struct SH7750State *s,
1492 sh7750_io_device * device);
1493/* tc58128.c */
1494int tc58128_init(struct SH7750State *s, char *zone1, char *zone2);
1495
29133e9a 1496/* NOR flash devices */
86f55663
JM
1497#define MAX_PFLASH 4
1498extern BlockDriverState *pflash_table[MAX_PFLASH];
29133e9a
FB
1499typedef struct pflash_t pflash_t;
1500
71db710f 1501pflash_t *pflash_register (target_phys_addr_t base, ram_addr_t off,
29133e9a 1502 BlockDriverState *bs,
71db710f 1503 uint32_t sector_len, int nb_blocs, int width,
29133e9a
FB
1504 uint16_t id0, uint16_t id1,
1505 uint16_t id2, uint16_t id3);
1506
3e3d5815
AZ
1507/* nand.c */
1508struct nand_flash_s;
1509struct nand_flash_s *nand_init(int manf_id, int chip_id);
1510void nand_done(struct nand_flash_s *s);
1511void nand_setpins(struct nand_flash_s *s,
1512 int cle, int ale, int ce, int wp, int gnd);
1513void nand_getpins(struct nand_flash_s *s, int *rb);
1514void nand_setio(struct nand_flash_s *s, uint8_t value);
1515uint8_t nand_getio(struct nand_flash_s *s);
1516
1517#define NAND_MFR_TOSHIBA 0x98
1518#define NAND_MFR_SAMSUNG 0xec
1519#define NAND_MFR_FUJITSU 0x04
1520#define NAND_MFR_NATIONAL 0x8f
1521#define NAND_MFR_RENESAS 0x07
1522#define NAND_MFR_STMICRO 0x20
1523#define NAND_MFR_HYNIX 0xad
1524#define NAND_MFR_MICRON 0x2c
1525
1526#include "ecc.h"
1527
2a1d1880
AZ
1528/* GPIO */
1529typedef void (*gpio_handler_t)(int line, int level, void *opaque);
1530
fd5a3b33
AZ
1531/* ads7846.c */
1532struct ads7846_state_s;
1533uint32_t ads7846_read(void *opaque);
1534void ads7846_write(void *opaque, uint32_t value);
1535struct ads7846_state_s *ads7846_init(qemu_irq penirq);
1536
c824cacd
AZ
1537/* max111x.c */
1538struct max111x_s;
1539uint32_t max111x_read(void *opaque);
1540void max111x_write(void *opaque, uint32_t value);
1541struct max111x_s *max1110_init(qemu_irq cb);
1542struct max111x_s *max1111_init(qemu_irq cb);
1543void max111x_set_input(struct max111x_s *s, int line, uint8_t value);
1544
201a51fc
AZ
1545/* PCMCIA/Cardbus */
1546
1547struct pcmcia_socket_s {
1548 qemu_irq irq;
1549 int attached;
1550 const char *slot_string;
1551 const char *card_string;
1552};
1553
1554void pcmcia_socket_register(struct pcmcia_socket_s *socket);
1555void pcmcia_socket_unregister(struct pcmcia_socket_s *socket);
1556void pcmcia_info(void);
1557
1558struct pcmcia_card_s {
1559 void *state;
1560 struct pcmcia_socket_s *slot;
1561 int (*attach)(void *state);
1562 int (*detach)(void *state);
1563 const uint8_t *cis;
1564 int cis_len;
1565
1566 /* Only valid if attached */
9e315fa9
AZ
1567 uint8_t (*attr_read)(void *state, uint32_t address);
1568 void (*attr_write)(void *state, uint32_t address, uint8_t value);
1569 uint16_t (*common_read)(void *state, uint32_t address);
1570 void (*common_write)(void *state, uint32_t address, uint16_t value);
1571 uint16_t (*io_read)(void *state, uint32_t address);
1572 void (*io_write)(void *state, uint32_t address, uint16_t value);
201a51fc
AZ
1573};
1574
1575#define CISTPL_DEVICE 0x01 /* 5V Device Information Tuple */
1576#define CISTPL_NO_LINK 0x14 /* No Link Tuple */
1577#define CISTPL_VERS_1 0x15 /* Level 1 Version Tuple */
1578#define CISTPL_JEDEC_C 0x18 /* JEDEC ID Tuple */
1579#define CISTPL_JEDEC_A 0x19 /* JEDEC ID Tuple */
1580#define CISTPL_CONFIG 0x1a /* Configuration Tuple */
1581#define CISTPL_CFTABLE_ENTRY 0x1b /* 16-bit PCCard Configuration */
1582#define CISTPL_DEVICE_OC 0x1c /* Additional Device Information */
1583#define CISTPL_DEVICE_OA 0x1d /* Additional Device Information */
1584#define CISTPL_DEVICE_GEO 0x1e /* Additional Device Information */
1585#define CISTPL_DEVICE_GEO_A 0x1f /* Additional Device Information */
1586#define CISTPL_MANFID 0x20 /* Manufacture ID Tuple */
1587#define CISTPL_FUNCID 0x21 /* Function ID Tuple */
1588#define CISTPL_FUNCE 0x22 /* Function Extension Tuple */
1589#define CISTPL_END 0xff /* Tuple End */
1590#define CISTPL_ENDMARK 0xff
1591
1592/* dscm1xxxx.c */
1593struct pcmcia_card_s *dscm1xxxx_init(BlockDriverState *bdrv);
1594
6963d7af
PB
1595/* ptimer.c */
1596typedef struct ptimer_state ptimer_state;
1597typedef void (*ptimer_cb)(void *opaque);
1598
1599ptimer_state *ptimer_init(QEMUBH *bh);
1600void ptimer_set_period(ptimer_state *s, int64_t period);
1601void ptimer_set_freq(ptimer_state *s, uint32_t freq);
8d05ea8a
BS
1602void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload);
1603uint64_t ptimer_get_count(ptimer_state *s);
1604void ptimer_set_count(ptimer_state *s, uint64_t count);
6963d7af
PB
1605void ptimer_run(ptimer_state *s, int oneshot);
1606void ptimer_stop(ptimer_state *s);
8d05ea8a
BS
1607void qemu_put_ptimer(QEMUFile *f, ptimer_state *s);
1608void qemu_get_ptimer(QEMUFile *f, ptimer_state *s);
6963d7af 1609
c1713132
AZ
1610#include "hw/pxa.h"
1611
c3d2689d
AZ
1612#include "hw/omap.h"
1613
20dcee94
PB
1614/* mcf_uart.c */
1615uint32_t mcf_uart_read(void *opaque, target_phys_addr_t addr);
1616void mcf_uart_write(void *opaque, target_phys_addr_t addr, uint32_t val);
1617void *mcf_uart_init(qemu_irq irq, CharDriverState *chr);
1618void mcf_uart_mm_init(target_phys_addr_t base, qemu_irq irq,
1619 CharDriverState *chr);
1620
1621/* mcf_intc.c */
1622qemu_irq *mcf_intc_init(target_phys_addr_t base, CPUState *env);
1623
7e049b8a
PB
1624/* mcf_fec.c */
1625void mcf_fec_init(NICInfo *nd, target_phys_addr_t base, qemu_irq *irq);
1626
0633879f
PB
1627/* mcf5206.c */
1628qemu_irq *mcf5206_init(uint32_t base, CPUState *env);
1629
1630/* an5206.c */
1631extern QEMUMachine an5206_machine;
1632
20dcee94
PB
1633/* mcf5208.c */
1634extern QEMUMachine mcf5208evb_machine;
1635
4046d913
PB
1636#include "gdbstub.h"
1637
ea2384d3
FB
1638#endif /* defined(QEMU_TOOL) */
1639
c4b1fcc0 1640/* monitor.c */
82c643ff 1641void monitor_init(CharDriverState *hd, int show_banner);
ea2384d3
FB
1642void term_puts(const char *str);
1643void term_vprintf(const char *fmt, va_list ap);
40c3bac3 1644void term_printf(const char *fmt, ...) __attribute__ ((__format__ (__printf__, 1, 2)));
fef30743 1645void term_print_filename(const char *filename);
c4b1fcc0
FB
1646void term_flush(void);
1647void term_print_help(void);
ea2384d3
FB
1648void monitor_readline(const char *prompt, int is_password,
1649 char *buf, int buf_size);
1650
1651/* readline.c */
1652typedef void ReadLineFunc(void *opaque, const char *str);
1653
1654extern int completion_index;
1655void add_completion(const char *str);
1656void readline_handle_byte(int ch);
1657void readline_find_completion(const char *cmdline);
1658const char *readline_get_history(unsigned int index);
1659void readline_start(const char *prompt, int is_password,
1660 ReadLineFunc *readline_func, void *opaque);
c4b1fcc0 1661
5e6ad6f9
FB
1662void kqemu_record_dump(void);
1663
fc01f7e7 1664#endif /* VL_H */
This page took 0.425121 seconds and 4 git commands to generate.