]> Git Repo - qemu.git/blame - vl.h
MCF5208 emulation.
[qemu.git] / vl.h
CommitLineData
fc01f7e7
FB
1/*
2 * QEMU System Emulator header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24#ifndef VL_H
25#define VL_H
26
67b915a5
FB
27/* we put basic includes here to avoid repeating them in device drivers */
28#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <inttypes.h>
85571bc7 33#include <limits.h>
8a7ddc38 34#include <time.h>
67b915a5
FB
35#include <ctype.h>
36#include <errno.h>
37#include <unistd.h>
38#include <fcntl.h>
7d3505c5 39#include <sys/stat.h>
67b915a5
FB
40
41#ifndef O_LARGEFILE
42#define O_LARGEFILE 0
43#endif
40c3bac3
FB
44#ifndef O_BINARY
45#define O_BINARY 0
46#endif
67b915a5 47
71c2fd5c
TS
48#ifndef ENOMEDIUM
49#define ENOMEDIUM ENODEV
50#endif
2e9671da 51
67b915a5 52#ifdef _WIN32
a18e524a 53#include <windows.h>
ac62f715 54#define fsync _commit
57d1a2b6
FB
55#define lseek _lseeki64
56#define ENOTSUP 4096
beac80cd
FB
57extern int qemu_ftruncate64(int, int64_t);
58#define ftruncate qemu_ftruncate64
59
57d1a2b6
FB
60
61static inline char *realpath(const char *path, char *resolved_path)
62{
63 _fullpath(resolved_path, path, _MAX_PATH);
64 return resolved_path;
65}
ec3757de
FB
66
67#define PRId64 "I64d"
26a76461
FB
68#define PRIx64 "I64x"
69#define PRIu64 "I64u"
70#define PRIo64 "I64o"
67b915a5 71#endif
8a7ddc38 72
ea2384d3
FB
73#ifdef QEMU_TOOL
74
75/* we use QEMU_TOOL in the command line tools which do not depend on
76 the target CPU type */
77#include "config-host.h"
78#include <setjmp.h>
79#include "osdep.h"
80#include "bswap.h"
81
82#else
83
4f209290 84#include "audio/audio.h"
16f62432
FB
85#include "cpu.h"
86
ea2384d3
FB
87#endif /* !defined(QEMU_TOOL) */
88
67b915a5
FB
89#ifndef glue
90#define xglue(x, y) x ## y
91#define glue(x, y) xglue(x, y)
92#define stringify(s) tostring(s)
93#define tostring(s) #s
94#endif
95
24236869
FB
96#ifndef MIN
97#define MIN(a, b) (((a) < (b)) ? (a) : (b))
98#endif
99#ifndef MAX
100#define MAX(a, b) (((a) > (b)) ? (a) : (b))
101#endif
102
18607dcb
FB
103/* cutils.c */
104void pstrcpy(char *buf, int buf_size, const char *str);
105char *pstrcat(char *buf, int buf_size, const char *s);
106int strstart(const char *str, const char *val, const char **ptr);
107int stristart(const char *str, const char *val, const char **ptr);
108
33e3963e 109/* vl.c */
80cabfad 110uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c);
313aa567 111
80cabfad
FB
112void hw_error(const char *fmt, ...);
113
80cabfad
FB
114extern const char *bios_dir;
115
8a7ddc38 116extern int vm_running;
c35734b2 117extern const char *qemu_name;
8a7ddc38 118
0bd48850
FB
119typedef struct vm_change_state_entry VMChangeStateEntry;
120typedef void VMChangeStateHandler(void *opaque, int running);
8a7ddc38
FB
121typedef void VMStopHandler(void *opaque, int reason);
122
0bd48850
FB
123VMChangeStateEntry *qemu_add_vm_change_state_handler(VMChangeStateHandler *cb,
124 void *opaque);
125void qemu_del_vm_change_state_handler(VMChangeStateEntry *e);
126
8a7ddc38
FB
127int qemu_add_vm_stop_handler(VMStopHandler *cb, void *opaque);
128void qemu_del_vm_stop_handler(VMStopHandler *cb, void *opaque);
129
130void vm_start(void);
131void vm_stop(int reason);
132
bb0c6722
FB
133typedef void QEMUResetHandler(void *opaque);
134
135void qemu_register_reset(QEMUResetHandler *func, void *opaque);
136void qemu_system_reset_request(void);
137void qemu_system_shutdown_request(void);
3475187d
FB
138void qemu_system_powerdown_request(void);
139#if !defined(TARGET_SPARC)
140// Please implement a power failure function to signal the OS
141#define qemu_system_powerdown() do{}while(0)
142#else
143void qemu_system_powerdown(void);
144#endif
bb0c6722 145
ea2384d3
FB
146void main_loop_wait(int timeout);
147
0ced6589
FB
148extern int ram_size;
149extern int bios_size;
ee22c2f7 150extern int rtc_utc;
1f04275e 151extern int cirrus_vga_enabled;
d34cab9f 152extern int vmsvga_enabled;
28b9b5af
FB
153extern int graphic_width;
154extern int graphic_height;
155extern int graphic_depth;
3d11d0eb 156extern const char *keyboard_layout;
d993e026 157extern int kqemu_allowed;
a09db21f 158extern int win2k_install_hack;
bb36d470 159extern int usb_enabled;
6a00d601 160extern int smp_cpus;
9467cd46 161extern int cursor_hide;
a171fe39 162extern int graphic_rotate;
667accab 163extern int no_quit;
8e71621f 164extern int semihosting_enabled;
3c07f8e8 165extern int autostart;
47d5d01a 166extern const char *bootp_filename;
0ced6589 167
9ae02555
TS
168#define MAX_OPTION_ROMS 16
169extern const char *option_rom[MAX_OPTION_ROMS];
170extern int nb_option_roms;
171
66508601
BS
172#ifdef TARGET_SPARC
173#define MAX_PROM_ENVS 128
174extern const char *prom_envs[MAX_PROM_ENVS];
175extern unsigned int nb_prom_envs;
176#endif
177
0ced6589 178/* XXX: make it dynamic */
970ac5a3 179#define MAX_BIOS_SIZE (4 * 1024 * 1024)
75956cf0 180#if defined (TARGET_PPC) || defined (TARGET_SPARC64)
d5295253 181#define BIOS_SIZE ((512 + 32) * 1024)
6af0bf9c 182#elif defined(TARGET_MIPS)
567daa49 183#define BIOS_SIZE (4 * 1024 * 1024)
0ced6589 184#endif
aaaa7df6 185
63066f4f
FB
186/* keyboard/mouse support */
187
188#define MOUSE_EVENT_LBUTTON 0x01
189#define MOUSE_EVENT_RBUTTON 0x02
190#define MOUSE_EVENT_MBUTTON 0x04
191
192typedef void QEMUPutKBDEvent(void *opaque, int keycode);
193typedef void QEMUPutMouseEvent(void *opaque, int dx, int dy, int dz, int buttons_state);
194
455204eb
TS
195typedef struct QEMUPutMouseEntry {
196 QEMUPutMouseEvent *qemu_put_mouse_event;
197 void *qemu_put_mouse_event_opaque;
198 int qemu_put_mouse_event_absolute;
199 char *qemu_put_mouse_event_name;
200
201 /* used internally by qemu for handling mice */
202 struct QEMUPutMouseEntry *next;
203} QEMUPutMouseEntry;
204
63066f4f 205void qemu_add_kbd_event_handler(QEMUPutKBDEvent *func, void *opaque);
455204eb
TS
206QEMUPutMouseEntry *qemu_add_mouse_event_handler(QEMUPutMouseEvent *func,
207 void *opaque, int absolute,
208 const char *name);
209void qemu_remove_mouse_event_handler(QEMUPutMouseEntry *entry);
63066f4f
FB
210
211void kbd_put_keycode(int keycode);
212void kbd_mouse_event(int dx, int dy, int dz, int buttons_state);
09b26c5e 213int kbd_mouse_is_absolute(void);
63066f4f 214
455204eb
TS
215void do_info_mice(void);
216void do_mouse_set(int index);
217
82c643ff
FB
218/* keysym is a unicode code except for special keys (see QEMU_KEY_xxx
219 constants) */
220#define QEMU_KEY_ESC1(c) ((c) | 0xe100)
221#define QEMU_KEY_BACKSPACE 0x007f
222#define QEMU_KEY_UP QEMU_KEY_ESC1('A')
223#define QEMU_KEY_DOWN QEMU_KEY_ESC1('B')
224#define QEMU_KEY_RIGHT QEMU_KEY_ESC1('C')
225#define QEMU_KEY_LEFT QEMU_KEY_ESC1('D')
226#define QEMU_KEY_HOME QEMU_KEY_ESC1(1)
227#define QEMU_KEY_END QEMU_KEY_ESC1(4)
228#define QEMU_KEY_PAGEUP QEMU_KEY_ESC1(5)
229#define QEMU_KEY_PAGEDOWN QEMU_KEY_ESC1(6)
230#define QEMU_KEY_DELETE QEMU_KEY_ESC1(3)
231
232#define QEMU_KEY_CTRL_UP 0xe400
233#define QEMU_KEY_CTRL_DOWN 0xe401
234#define QEMU_KEY_CTRL_LEFT 0xe402
235#define QEMU_KEY_CTRL_RIGHT 0xe403
236#define QEMU_KEY_CTRL_HOME 0xe404
237#define QEMU_KEY_CTRL_END 0xe405
238#define QEMU_KEY_CTRL_PAGEUP 0xe406
239#define QEMU_KEY_CTRL_PAGEDOWN 0xe407
240
241void kbd_put_keysym(int keysym);
242
c20709aa
FB
243/* async I/O support */
244
245typedef void IOReadHandler(void *opaque, const uint8_t *buf, int size);
246typedef int IOCanRWHandler(void *opaque);
7c9d8e07 247typedef void IOHandler(void *opaque);
c20709aa 248
7c9d8e07
FB
249int qemu_set_fd_handler2(int fd,
250 IOCanRWHandler *fd_read_poll,
251 IOHandler *fd_read,
252 IOHandler *fd_write,
253 void *opaque);
254int qemu_set_fd_handler(int fd,
255 IOHandler *fd_read,
256 IOHandler *fd_write,
257 void *opaque);
c20709aa 258
f331110f
FB
259/* Polling handling */
260
261/* return TRUE if no sleep should be done afterwards */
262typedef int PollingFunc(void *opaque);
263
264int qemu_add_polling_cb(PollingFunc *func, void *opaque);
265void qemu_del_polling_cb(PollingFunc *func, void *opaque);
266
a18e524a
FB
267#ifdef _WIN32
268/* Wait objects handling */
269typedef void WaitObjectFunc(void *opaque);
270
271int qemu_add_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
272void qemu_del_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
273#endif
274
86e94dea
TS
275typedef struct QEMUBH QEMUBH;
276
82c643ff
FB
277/* character device */
278
279#define CHR_EVENT_BREAK 0 /* serial break char */
ea2384d3 280#define CHR_EVENT_FOCUS 1 /* focus to this terminal (modal input needed) */
86e94dea 281#define CHR_EVENT_RESET 2 /* new connection established */
2122c51a
FB
282
283
284#define CHR_IOCTL_SERIAL_SET_PARAMS 1
285typedef struct {
286 int speed;
287 int parity;
288 int data_bits;
289 int stop_bits;
290} QEMUSerialSetParams;
291
292#define CHR_IOCTL_SERIAL_SET_BREAK 2
293
294#define CHR_IOCTL_PP_READ_DATA 3
295#define CHR_IOCTL_PP_WRITE_DATA 4
296#define CHR_IOCTL_PP_READ_CONTROL 5
297#define CHR_IOCTL_PP_WRITE_CONTROL 6
298#define CHR_IOCTL_PP_READ_STATUS 7
5867c88a
TS
299#define CHR_IOCTL_PP_EPP_READ_ADDR 8
300#define CHR_IOCTL_PP_EPP_READ 9
301#define CHR_IOCTL_PP_EPP_WRITE_ADDR 10
302#define CHR_IOCTL_PP_EPP_WRITE 11
2122c51a 303
82c643ff
FB
304typedef void IOEventHandler(void *opaque, int event);
305
306typedef struct CharDriverState {
307 int (*chr_write)(struct CharDriverState *s, const uint8_t *buf, int len);
e5b0bc44 308 void (*chr_update_read_handler)(struct CharDriverState *s);
2122c51a 309 int (*chr_ioctl)(struct CharDriverState *s, int cmd, void *arg);
82c643ff 310 IOEventHandler *chr_event;
e5b0bc44
PB
311 IOCanRWHandler *chr_can_read;
312 IOReadHandler *chr_read;
313 void *handler_opaque;
eb45f5fe 314 void (*chr_send_event)(struct CharDriverState *chr, int event);
f331110f 315 void (*chr_close)(struct CharDriverState *chr);
82c643ff 316 void *opaque;
20d8a3ed 317 int focus;
86e94dea 318 QEMUBH *bh;
82c643ff
FB
319} CharDriverState;
320
5856de80 321CharDriverState *qemu_chr_open(const char *filename);
82c643ff
FB
322void qemu_chr_printf(CharDriverState *s, const char *fmt, ...);
323int qemu_chr_write(CharDriverState *s, const uint8_t *buf, int len);
ea2384d3 324void qemu_chr_send_event(CharDriverState *s, int event);
e5b0bc44
PB
325void qemu_chr_add_handlers(CharDriverState *s,
326 IOCanRWHandler *fd_can_read,
327 IOReadHandler *fd_read,
328 IOEventHandler *fd_event,
329 void *opaque);
2122c51a 330int qemu_chr_ioctl(CharDriverState *s, int cmd, void *arg);
86e94dea 331void qemu_chr_reset(CharDriverState *s);
e5b0bc44
PB
332int qemu_chr_can_read(CharDriverState *s);
333void qemu_chr_read(CharDriverState *s, uint8_t *buf, int len);
f8d179e3 334
82c643ff
FB
335/* consoles */
336
337typedef struct DisplayState DisplayState;
338typedef struct TextConsole TextConsole;
339
95219897
PB
340typedef void (*vga_hw_update_ptr)(void *);
341typedef void (*vga_hw_invalidate_ptr)(void *);
342typedef void (*vga_hw_screen_dump_ptr)(void *, const char *);
343
344TextConsole *graphic_console_init(DisplayState *ds, vga_hw_update_ptr update,
345 vga_hw_invalidate_ptr invalidate,
346 vga_hw_screen_dump_ptr screen_dump,
347 void *opaque);
348void vga_hw_update(void);
349void vga_hw_invalidate(void);
350void vga_hw_screen_dump(const char *filename);
351
352int is_graphic_console(void);
82c643ff
FB
353CharDriverState *text_console_init(DisplayState *ds);
354void console_select(unsigned int index);
355
8d11df9e
FB
356/* serial ports */
357
358#define MAX_SERIAL_PORTS 4
359
360extern CharDriverState *serial_hds[MAX_SERIAL_PORTS];
361
6508fe59
FB
362/* parallel ports */
363
364#define MAX_PARALLEL_PORTS 3
365
366extern CharDriverState *parallel_hds[MAX_PARALLEL_PORTS];
367
5867c88a
TS
368struct ParallelIOArg {
369 void *buffer;
370 int count;
371};
372
7c9d8e07
FB
373/* VLANs support */
374
375typedef struct VLANClientState VLANClientState;
376
377struct VLANClientState {
378 IOReadHandler *fd_read;
d861b05e
PB
379 /* Packets may still be sent if this returns zero. It's used to
380 rate-limit the slirp code. */
381 IOCanRWHandler *fd_can_read;
7c9d8e07
FB
382 void *opaque;
383 struct VLANClientState *next;
384 struct VLANState *vlan;
385 char info_str[256];
386};
387
388typedef struct VLANState {
389 int id;
390 VLANClientState *first_client;
391 struct VLANState *next;
833c7174 392 unsigned int nb_guest_devs, nb_host_devs;
7c9d8e07
FB
393} VLANState;
394
395VLANState *qemu_find_vlan(int id);
396VLANClientState *qemu_new_vlan_client(VLANState *vlan,
d861b05e
PB
397 IOReadHandler *fd_read,
398 IOCanRWHandler *fd_can_read,
399 void *opaque);
400int qemu_can_send_packet(VLANClientState *vc);
7c9d8e07 401void qemu_send_packet(VLANClientState *vc, const uint8_t *buf, int size);
d861b05e 402void qemu_handler_true(void *opaque);
7c9d8e07
FB
403
404void do_info_network(void);
405
7fb843f8
FB
406/* TAP win32 */
407int tap_win32_init(VLANState *vlan, const char *ifname);
7fb843f8 408
7c9d8e07 409/* NIC info */
c4b1fcc0
FB
410
411#define MAX_NICS 8
412
7c9d8e07 413typedef struct NICInfo {
c4b1fcc0 414 uint8_t macaddr[6];
a41b2ff2 415 const char *model;
7c9d8e07
FB
416 VLANState *vlan;
417} NICInfo;
c4b1fcc0
FB
418
419extern int nb_nics;
7c9d8e07 420extern NICInfo nd_table[MAX_NICS];
8a7ddc38
FB
421
422/* timers */
423
424typedef struct QEMUClock QEMUClock;
425typedef struct QEMUTimer QEMUTimer;
426typedef void QEMUTimerCB(void *opaque);
427
428/* The real time clock should be used only for stuff which does not
429 change the virtual machine state, as it is run even if the virtual
69b91039 430 machine is stopped. The real time clock has a frequency of 1000
8a7ddc38
FB
431 Hz. */
432extern QEMUClock *rt_clock;
433
e80cfcfc 434/* The virtual clock is only run during the emulation. It is stopped
8a7ddc38
FB
435 when the virtual machine is stopped. Virtual timers use a high
436 precision clock, usually cpu cycles (use ticks_per_sec). */
437extern QEMUClock *vm_clock;
438
439int64_t qemu_get_clock(QEMUClock *clock);
440
441QEMUTimer *qemu_new_timer(QEMUClock *clock, QEMUTimerCB *cb, void *opaque);
442void qemu_free_timer(QEMUTimer *ts);
443void qemu_del_timer(QEMUTimer *ts);
444void qemu_mod_timer(QEMUTimer *ts, int64_t expire_time);
445int qemu_timer_pending(QEMUTimer *ts);
446
447extern int64_t ticks_per_sec;
448extern int pit_min_timer_count;
449
1dce7c3c 450int64_t cpu_get_ticks(void);
8a7ddc38
FB
451void cpu_enable_ticks(void);
452void cpu_disable_ticks(void);
453
454/* VM Load/Save */
455
faea38e7 456typedef struct QEMUFile QEMUFile;
8a7ddc38 457
faea38e7
FB
458QEMUFile *qemu_fopen(const char *filename, const char *mode);
459void qemu_fflush(QEMUFile *f);
460void qemu_fclose(QEMUFile *f);
8a7ddc38
FB
461void qemu_put_buffer(QEMUFile *f, const uint8_t *buf, int size);
462void qemu_put_byte(QEMUFile *f, int v);
463void qemu_put_be16(QEMUFile *f, unsigned int v);
464void qemu_put_be32(QEMUFile *f, unsigned int v);
465void qemu_put_be64(QEMUFile *f, uint64_t v);
466int qemu_get_buffer(QEMUFile *f, uint8_t *buf, int size);
467int qemu_get_byte(QEMUFile *f);
468unsigned int qemu_get_be16(QEMUFile *f);
469unsigned int qemu_get_be32(QEMUFile *f);
470uint64_t qemu_get_be64(QEMUFile *f);
471
472static inline void qemu_put_be64s(QEMUFile *f, const uint64_t *pv)
473{
474 qemu_put_be64(f, *pv);
475}
476
477static inline void qemu_put_be32s(QEMUFile *f, const uint32_t *pv)
478{
479 qemu_put_be32(f, *pv);
480}
481
482static inline void qemu_put_be16s(QEMUFile *f, const uint16_t *pv)
483{
484 qemu_put_be16(f, *pv);
485}
486
487static inline void qemu_put_8s(QEMUFile *f, const uint8_t *pv)
488{
489 qemu_put_byte(f, *pv);
490}
491
492static inline void qemu_get_be64s(QEMUFile *f, uint64_t *pv)
493{
494 *pv = qemu_get_be64(f);
495}
496
497static inline void qemu_get_be32s(QEMUFile *f, uint32_t *pv)
498{
499 *pv = qemu_get_be32(f);
500}
501
502static inline void qemu_get_be16s(QEMUFile *f, uint16_t *pv)
503{
504 *pv = qemu_get_be16(f);
505}
506
507static inline void qemu_get_8s(QEMUFile *f, uint8_t *pv)
508{
509 *pv = qemu_get_byte(f);
510}
511
c27004ec
FB
512#if TARGET_LONG_BITS == 64
513#define qemu_put_betl qemu_put_be64
514#define qemu_get_betl qemu_get_be64
515#define qemu_put_betls qemu_put_be64s
516#define qemu_get_betls qemu_get_be64s
517#else
518#define qemu_put_betl qemu_put_be32
519#define qemu_get_betl qemu_get_be32
520#define qemu_put_betls qemu_put_be32s
521#define qemu_get_betls qemu_get_be32s
522#endif
523
8a7ddc38
FB
524int64_t qemu_ftell(QEMUFile *f);
525int64_t qemu_fseek(QEMUFile *f, int64_t pos, int whence);
526
527typedef void SaveStateHandler(QEMUFile *f, void *opaque);
528typedef int LoadStateHandler(QEMUFile *f, void *opaque, int version_id);
529
8a7ddc38
FB
530int register_savevm(const char *idstr,
531 int instance_id,
532 int version_id,
533 SaveStateHandler *save_state,
534 LoadStateHandler *load_state,
535 void *opaque);
536void qemu_get_timer(QEMUFile *f, QEMUTimer *ts);
537void qemu_put_timer(QEMUFile *f, QEMUTimer *ts);
c4b1fcc0 538
6a00d601
FB
539void cpu_save(QEMUFile *f, void *opaque);
540int cpu_load(QEMUFile *f, void *opaque, int version_id);
541
faea38e7
FB
542void do_savevm(const char *name);
543void do_loadvm(const char *name);
544void do_delvm(const char *name);
545void do_info_snapshots(void);
546
83f64091 547/* bottom halves */
83f64091
FB
548typedef void QEMUBHFunc(void *opaque);
549
550QEMUBH *qemu_bh_new(QEMUBHFunc *cb, void *opaque);
551void qemu_bh_schedule(QEMUBH *bh);
552void qemu_bh_cancel(QEMUBH *bh);
553void qemu_bh_delete(QEMUBH *bh);
6eb5733a 554int qemu_bh_poll(void);
83f64091 555
fc01f7e7
FB
556/* block.c */
557typedef struct BlockDriverState BlockDriverState;
ea2384d3
FB
558typedef struct BlockDriver BlockDriver;
559
560extern BlockDriver bdrv_raw;
19cb3738 561extern BlockDriver bdrv_host_device;
ea2384d3
FB
562extern BlockDriver bdrv_cow;
563extern BlockDriver bdrv_qcow;
564extern BlockDriver bdrv_vmdk;
3c56521b 565extern BlockDriver bdrv_cloop;
585d0ed9 566extern BlockDriver bdrv_dmg;
a8753c34 567extern BlockDriver bdrv_bochs;
6a0f9e82 568extern BlockDriver bdrv_vpc;
de167e41 569extern BlockDriver bdrv_vvfat;
faea38e7
FB
570extern BlockDriver bdrv_qcow2;
571
572typedef struct BlockDriverInfo {
573 /* in bytes, 0 if irrelevant */
574 int cluster_size;
575 /* offset at which the VM state can be saved (0 if not possible) */
576 int64_t vm_state_offset;
577} BlockDriverInfo;
578
579typedef struct QEMUSnapshotInfo {
580 char id_str[128]; /* unique snapshot id */
581 /* the following fields are informative. They are not needed for
582 the consistency of the snapshot */
583 char name[256]; /* user choosen name */
584 uint32_t vm_state_size; /* VM state info size */
585 uint32_t date_sec; /* UTC date of the snapshot */
586 uint32_t date_nsec;
587 uint64_t vm_clock_nsec; /* VM clock relative to boot */
588} QEMUSnapshotInfo;
ea2384d3 589
83f64091
FB
590#define BDRV_O_RDONLY 0x0000
591#define BDRV_O_RDWR 0x0002
592#define BDRV_O_ACCESS 0x0003
593#define BDRV_O_CREAT 0x0004 /* create an empty file */
594#define BDRV_O_SNAPSHOT 0x0008 /* open the file read only and save writes in a snapshot */
595#define BDRV_O_FILE 0x0010 /* open as a raw file (do not try to
596 use a disk image format on top of
597 it (default for
598 bdrv_file_open()) */
599
ea2384d3
FB
600void bdrv_init(void);
601BlockDriver *bdrv_find_format(const char *format_name);
602int bdrv_create(BlockDriver *drv,
603 const char *filename, int64_t size_in_sectors,
604 const char *backing_file, int flags);
c4b1fcc0
FB
605BlockDriverState *bdrv_new(const char *device_name);
606void bdrv_delete(BlockDriverState *bs);
83f64091
FB
607int bdrv_file_open(BlockDriverState **pbs, const char *filename, int flags);
608int bdrv_open(BlockDriverState *bs, const char *filename, int flags);
609int bdrv_open2(BlockDriverState *bs, const char *filename, int flags,
ea2384d3 610 BlockDriver *drv);
fc01f7e7
FB
611void bdrv_close(BlockDriverState *bs);
612int bdrv_read(BlockDriverState *bs, int64_t sector_num,
613 uint8_t *buf, int nb_sectors);
614int bdrv_write(BlockDriverState *bs, int64_t sector_num,
615 const uint8_t *buf, int nb_sectors);
83f64091
FB
616int bdrv_pread(BlockDriverState *bs, int64_t offset,
617 void *buf, int count);
618int bdrv_pwrite(BlockDriverState *bs, int64_t offset,
619 const void *buf, int count);
620int bdrv_truncate(BlockDriverState *bs, int64_t offset);
621int64_t bdrv_getlength(BlockDriverState *bs);
fc01f7e7 622void bdrv_get_geometry(BlockDriverState *bs, int64_t *nb_sectors_ptr);
33e3963e 623int bdrv_commit(BlockDriverState *bs);
77fef8c1 624void bdrv_set_boot_sector(BlockDriverState *bs, const uint8_t *data, int size);
83f64091
FB
625/* async block I/O */
626typedef struct BlockDriverAIOCB BlockDriverAIOCB;
627typedef void BlockDriverCompletionFunc(void *opaque, int ret);
628
ce1a14dc
PB
629BlockDriverAIOCB *bdrv_aio_read(BlockDriverState *bs, int64_t sector_num,
630 uint8_t *buf, int nb_sectors,
631 BlockDriverCompletionFunc *cb, void *opaque);
632BlockDriverAIOCB *bdrv_aio_write(BlockDriverState *bs, int64_t sector_num,
633 const uint8_t *buf, int nb_sectors,
634 BlockDriverCompletionFunc *cb, void *opaque);
83f64091 635void bdrv_aio_cancel(BlockDriverAIOCB *acb);
83f64091
FB
636
637void qemu_aio_init(void);
638void qemu_aio_poll(void);
6192bc37 639void qemu_aio_flush(void);
83f64091
FB
640void qemu_aio_wait_start(void);
641void qemu_aio_wait(void);
642void qemu_aio_wait_end(void);
643
2bac6019
AZ
644int qemu_key_check(BlockDriverState *bs, const char *name);
645
7a6cba61
PB
646/* Ensure contents are flushed to disk. */
647void bdrv_flush(BlockDriverState *bs);
33e3963e 648
c4b1fcc0
FB
649#define BDRV_TYPE_HD 0
650#define BDRV_TYPE_CDROM 1
651#define BDRV_TYPE_FLOPPY 2
4dbb0f50
TS
652#define BIOS_ATA_TRANSLATION_AUTO 0
653#define BIOS_ATA_TRANSLATION_NONE 1
654#define BIOS_ATA_TRANSLATION_LBA 2
655#define BIOS_ATA_TRANSLATION_LARGE 3
656#define BIOS_ATA_TRANSLATION_RECHS 4
c4b1fcc0
FB
657
658void bdrv_set_geometry_hint(BlockDriverState *bs,
659 int cyls, int heads, int secs);
660void bdrv_set_type_hint(BlockDriverState *bs, int type);
46d4767d 661void bdrv_set_translation_hint(BlockDriverState *bs, int translation);
c4b1fcc0
FB
662void bdrv_get_geometry_hint(BlockDriverState *bs,
663 int *pcyls, int *pheads, int *psecs);
664int bdrv_get_type_hint(BlockDriverState *bs);
46d4767d 665int bdrv_get_translation_hint(BlockDriverState *bs);
c4b1fcc0
FB
666int bdrv_is_removable(BlockDriverState *bs);
667int bdrv_is_read_only(BlockDriverState *bs);
668int bdrv_is_inserted(BlockDriverState *bs);
19cb3738 669int bdrv_media_changed(BlockDriverState *bs);
c4b1fcc0
FB
670int bdrv_is_locked(BlockDriverState *bs);
671void bdrv_set_locked(BlockDriverState *bs, int locked);
19cb3738 672void bdrv_eject(BlockDriverState *bs, int eject_flag);
c4b1fcc0
FB
673void bdrv_set_change_cb(BlockDriverState *bs,
674 void (*change_cb)(void *opaque), void *opaque);
ea2384d3 675void bdrv_get_format(BlockDriverState *bs, char *buf, int buf_size);
c4b1fcc0
FB
676void bdrv_info(void);
677BlockDriverState *bdrv_find(const char *name);
82c643ff 678void bdrv_iterate(void (*it)(void *opaque, const char *name), void *opaque);
ea2384d3
FB
679int bdrv_is_encrypted(BlockDriverState *bs);
680int bdrv_set_key(BlockDriverState *bs, const char *key);
681void bdrv_iterate_format(void (*it)(void *opaque, const char *name),
682 void *opaque);
683const char *bdrv_get_device_name(BlockDriverState *bs);
faea38e7
FB
684int bdrv_write_compressed(BlockDriverState *bs, int64_t sector_num,
685 const uint8_t *buf, int nb_sectors);
686int bdrv_get_info(BlockDriverState *bs, BlockDriverInfo *bdi);
c4b1fcc0 687
83f64091
FB
688void bdrv_get_backing_filename(BlockDriverState *bs,
689 char *filename, int filename_size);
faea38e7
FB
690int bdrv_snapshot_create(BlockDriverState *bs,
691 QEMUSnapshotInfo *sn_info);
692int bdrv_snapshot_goto(BlockDriverState *bs,
693 const char *snapshot_id);
694int bdrv_snapshot_delete(BlockDriverState *bs, const char *snapshot_id);
695int bdrv_snapshot_list(BlockDriverState *bs,
696 QEMUSnapshotInfo **psn_info);
697char *bdrv_snapshot_dump(char *buf, int buf_size, QEMUSnapshotInfo *sn);
698
699char *get_human_readable_size(char *buf, int buf_size, int64_t size);
83f64091
FB
700int path_is_absolute(const char *path);
701void path_combine(char *dest, int dest_size,
702 const char *base_path,
703 const char *filename);
ea2384d3
FB
704
705#ifndef QEMU_TOOL
54fa5af5
FB
706
707typedef void QEMUMachineInitFunc(int ram_size, int vga_ram_size,
708 int boot_device,
709 DisplayState *ds, const char **fd_filename, int snapshot,
710 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 711 const char *initrd_filename, const char *cpu_model);
54fa5af5
FB
712
713typedef struct QEMUMachine {
714 const char *name;
715 const char *desc;
716 QEMUMachineInitFunc *init;
717 struct QEMUMachine *next;
718} QEMUMachine;
719
720int qemu_register_machine(QEMUMachine *m);
721
722typedef void SetIRQFunc(void *opaque, int irq_num, int level);
723
94fc95cd
JM
724#if defined(TARGET_PPC)
725void ppc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
726#endif
727
33d68b5f
TS
728#if defined(TARGET_MIPS)
729void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
730#endif
731
d537cf6c
PB
732#include "hw/irq.h"
733
26aa7d72
FB
734/* ISA bus */
735
736extern target_phys_addr_t isa_mem_base;
737
738typedef void (IOPortWriteFunc)(void *opaque, uint32_t address, uint32_t data);
739typedef uint32_t (IOPortReadFunc)(void *opaque, uint32_t address);
740
741int register_ioport_read(int start, int length, int size,
742 IOPortReadFunc *func, void *opaque);
743int register_ioport_write(int start, int length, int size,
744 IOPortWriteFunc *func, void *opaque);
69b91039
FB
745void isa_unassign_ioport(int start, int length);
746
aef445bd
PB
747void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size);
748
69b91039
FB
749/* PCI bus */
750
69b91039
FB
751extern target_phys_addr_t pci_mem_base;
752
46e50e9d 753typedef struct PCIBus PCIBus;
69b91039
FB
754typedef struct PCIDevice PCIDevice;
755
756typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
757 uint32_t address, uint32_t data, int len);
758typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
759 uint32_t address, int len);
760typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
761 uint32_t addr, uint32_t size, int type);
762
763#define PCI_ADDRESS_SPACE_MEM 0x00
764#define PCI_ADDRESS_SPACE_IO 0x01
765#define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
766
767typedef struct PCIIORegion {
5768f5ac 768 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
69b91039
FB
769 uint32_t size;
770 uint8_t type;
771 PCIMapIORegionFunc *map_func;
772} PCIIORegion;
773
8a8696a3
FB
774#define PCI_ROM_SLOT 6
775#define PCI_NUM_REGIONS 7
502a5395
PB
776
777#define PCI_DEVICES_MAX 64
778
779#define PCI_VENDOR_ID 0x00 /* 16 bits */
780#define PCI_DEVICE_ID 0x02 /* 16 bits */
781#define PCI_COMMAND 0x04 /* 16 bits */
782#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
783#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
784#define PCI_CLASS_DEVICE 0x0a /* Device class */
785#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
786#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
787#define PCI_MIN_GNT 0x3e /* 8 bits */
788#define PCI_MAX_LAT 0x3f /* 8 bits */
789
69b91039
FB
790struct PCIDevice {
791 /* PCI config space */
792 uint8_t config[256];
793
794 /* the following fields are read only */
46e50e9d 795 PCIBus *bus;
69b91039
FB
796 int devfn;
797 char name[64];
8a8696a3 798 PCIIORegion io_regions[PCI_NUM_REGIONS];
69b91039
FB
799
800 /* do not access the following fields */
801 PCIConfigReadFunc *config_read;
802 PCIConfigWriteFunc *config_write;
502a5395 803 /* ??? This is a PC-specific hack, and should be removed. */
5768f5ac 804 int irq_index;
d2b59317 805
d537cf6c
PB
806 /* IRQ objects for the INTA-INTD pins. */
807 qemu_irq *irq;
808
d2b59317
PB
809 /* Current IRQ levels. Used internally by the generic PCI code. */
810 int irq_state[4];
69b91039
FB
811};
812
46e50e9d
FB
813PCIDevice *pci_register_device(PCIBus *bus, const char *name,
814 int instance_size, int devfn,
69b91039
FB
815 PCIConfigReadFunc *config_read,
816 PCIConfigWriteFunc *config_write);
817
818void pci_register_io_region(PCIDevice *pci_dev, int region_num,
819 uint32_t size, int type,
820 PCIMapIORegionFunc *map_func);
821
5768f5ac
FB
822uint32_t pci_default_read_config(PCIDevice *d,
823 uint32_t address, int len);
824void pci_default_write_config(PCIDevice *d,
825 uint32_t address, uint32_t val, int len);
89b6b508
FB
826void pci_device_save(PCIDevice *s, QEMUFile *f);
827int pci_device_load(PCIDevice *s, QEMUFile *f);
5768f5ac 828
d537cf6c 829typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
d2b59317
PB
830typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
831PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
d537cf6c 832 qemu_irq *pic, int devfn_min, int nirq);
502a5395 833
abcebc7e 834void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn);
502a5395
PB
835void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
836uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
837int pci_bus_num(PCIBus *s);
80b3ada7 838void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
9995c51f 839
5768f5ac 840void pci_info(void);
80b3ada7
PB
841PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
842 pci_map_irq_fn map_irq, const char *name);
26aa7d72 843
502a5395 844/* prep_pci.c */
d537cf6c 845PCIBus *pci_prep_init(qemu_irq *pic);
77d4bc34 846
502a5395 847/* grackle_pci.c */
d537cf6c 848PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic);
502a5395
PB
849
850/* unin_pci.c */
d537cf6c 851PCIBus *pci_pmac_init(qemu_irq *pic);
502a5395
PB
852
853/* apb_pci.c */
5b9693dc 854PCIBus *pci_apb_init(target_phys_addr_t special_base, target_phys_addr_t mem_base,
d537cf6c 855 qemu_irq *pic);
502a5395 856
d537cf6c 857PCIBus *pci_vpb_init(qemu_irq *pic, int irq, int realview);
502a5395
PB
858
859/* piix_pci.c */
d537cf6c 860PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
f00fc47c 861void i440fx_set_smm(PCIDevice *d, int val);
8f1c91d8 862int piix3_init(PCIBus *bus, int devfn);
f00fc47c 863void i440fx_init_memory_mappings(PCIDevice *d);
a41b2ff2 864
5856de80
TS
865int piix4_init(PCIBus *bus, int devfn);
866
28b9b5af 867/* openpic.c */
e9df014c 868/* OpenPIC have 5 outputs per CPU connected and one IRQ out single output */
47103572 869enum {
e9df014c
JM
870 OPENPIC_OUTPUT_INT = 0, /* IRQ */
871 OPENPIC_OUTPUT_CINT, /* critical IRQ */
872 OPENPIC_OUTPUT_MCK, /* Machine check event */
873 OPENPIC_OUTPUT_DEBUG, /* Inconditional debug event */
874 OPENPIC_OUTPUT_RESET, /* Core reset event */
875 OPENPIC_OUTPUT_NB,
47103572 876};
e9df014c
JM
877qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
878 qemu_irq **irqs, qemu_irq irq_out);
28b9b5af 879
54fa5af5 880/* heathrow_pic.c */
d537cf6c 881qemu_irq *heathrow_pic_init(int *pmem_index);
54fa5af5 882
fde7d5bd 883/* gt64xxx.c */
d537cf6c 884PCIBus *pci_gt64120_init(qemu_irq *pic);
fde7d5bd 885
6a36d84e
FB
886#ifdef HAS_AUDIO
887struct soundhw {
888 const char *name;
889 const char *descr;
890 int enabled;
891 int isa;
892 union {
d537cf6c 893 int (*init_isa) (AudioState *s, qemu_irq *pic);
6a36d84e
FB
894 int (*init_pci) (PCIBus *bus, AudioState *s);
895 } init;
896};
897
898extern struct soundhw soundhw[];
899#endif
900
313aa567
FB
901/* vga.c */
902
eee0b836 903#ifndef TARGET_SPARC
74a14f22 904#define VGA_RAM_SIZE (8192 * 1024)
eee0b836
BS
905#else
906#define VGA_RAM_SIZE (9 * 1024 * 1024)
907#endif
313aa567 908
82c643ff 909struct DisplayState {
313aa567
FB
910 uint8_t *data;
911 int linesize;
912 int depth;
d3079cd2 913 int bgr; /* BGR color order instead of RGB. Only valid for depth == 32 */
82c643ff
FB
914 int width;
915 int height;
24236869
FB
916 void *opaque;
917
313aa567
FB
918 void (*dpy_update)(struct DisplayState *s, int x, int y, int w, int h);
919 void (*dpy_resize)(struct DisplayState *s, int w, int h);
920 void (*dpy_refresh)(struct DisplayState *s);
d34cab9f
TS
921 void (*dpy_copy)(struct DisplayState *s, int src_x, int src_y,
922 int dst_x, int dst_y, int w, int h);
923 void (*dpy_fill)(struct DisplayState *s, int x, int y,
924 int w, int h, uint32_t c);
925 void (*mouse_set)(int x, int y, int on);
926 void (*cursor_define)(int width, int height, int bpp, int hot_x, int hot_y,
927 uint8_t *image, uint8_t *mask);
82c643ff 928};
313aa567
FB
929
930static inline void dpy_update(DisplayState *s, int x, int y, int w, int h)
931{
932 s->dpy_update(s, x, y, w, h);
933}
934
935static inline void dpy_resize(DisplayState *s, int w, int h)
936{
937 s->dpy_resize(s, w, h);
938}
939
89b6b508
FB
940int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
941 unsigned long vga_ram_offset, int vga_ram_size);
942int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
943 unsigned long vga_ram_offset, int vga_ram_size,
944 unsigned long vga_bios_offset, int vga_bios_size);
2abec30b
TS
945int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
946 unsigned long vga_ram_offset, int vga_ram_size,
947 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
948 int it_shift);
313aa567 949
d6bfa22f 950/* cirrus_vga.c */
46e50e9d 951void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
d6bfa22f 952 unsigned long vga_ram_offset, int vga_ram_size);
d6bfa22f
FB
953void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
954 unsigned long vga_ram_offset, int vga_ram_size);
955
d34cab9f
TS
956/* vmware_vga.c */
957void pci_vmsvga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
958 unsigned long vga_ram_offset, int vga_ram_size);
959
313aa567 960/* sdl.c */
43523e93 961void sdl_display_init(DisplayState *ds, int full_screen, int no_frame);
313aa567 962
da4dbf74
FB
963/* cocoa.m */
964void cocoa_display_init(DisplayState *ds, int full_screen);
965
24236869 966/* vnc.c */
73fc9742 967void vnc_display_init(DisplayState *ds, const char *display);
a9ce8590 968void do_info_vnc(void);
24236869 969
6070dd07
TS
970/* x_keymap.c */
971extern uint8_t _translate_keycode(const int key);
972
5391d806
FB
973/* ide.c */
974#define MAX_DISKS 4
975
faea38e7 976extern BlockDriverState *bs_table[MAX_DISKS + 1];
a1bb27b1 977extern BlockDriverState *sd_bdrv;
3e3d5815 978extern BlockDriverState *mtd_bdrv;
5391d806 979
d537cf6c 980void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
69b91039 981 BlockDriverState *hd0, BlockDriverState *hd1);
54fa5af5
FB
982void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
983 int secondary_ide_enabled);
d537cf6c
PB
984void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
985 qemu_irq *pic);
986int pmac_ide_init (BlockDriverState **hd_table, qemu_irq irq);
5391d806 987
2e5d83bb
PB
988/* cdrom.c */
989int cdrom_read_toc(int nb_sectors, uint8_t *buf, int msf, int start_track);
990int cdrom_read_toc_raw(int nb_sectors, uint8_t *buf, int msf, int session_num);
991
9542611a
TS
992/* ds1225y.c */
993typedef struct ds1225y_t ds1225y_t;
994ds1225y_t *ds1225y_init(target_ulong mem_base, const char *filename);
995
1d14ffa9 996/* es1370.c */
c0fe3827 997int es1370_init (PCIBus *bus, AudioState *s);
1d14ffa9 998
fb065187 999/* sb16.c */
d537cf6c 1000int SB16_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1001
1002/* adlib.c */
d537cf6c 1003int Adlib_init (AudioState *s, qemu_irq *pic);
fb065187
FB
1004
1005/* gus.c */
d537cf6c 1006int GUS_init (AudioState *s, qemu_irq *pic);
27503323
FB
1007
1008/* dma.c */
85571bc7 1009typedef int (*DMA_transfer_handler) (void *opaque, int nchan, int pos, int size);
27503323 1010int DMA_get_channel_mode (int nchan);
85571bc7
FB
1011int DMA_read_memory (int nchan, void *buf, int pos, int size);
1012int DMA_write_memory (int nchan, void *buf, int pos, int size);
27503323
FB
1013void DMA_hold_DREQ (int nchan);
1014void DMA_release_DREQ (int nchan);
16f62432 1015void DMA_schedule(int nchan);
27503323 1016void DMA_run (void);
28b9b5af 1017void DMA_init (int high_page_enable);
27503323 1018void DMA_register_channel (int nchan,
85571bc7
FB
1019 DMA_transfer_handler transfer_handler,
1020 void *opaque);
7138fcfb
FB
1021/* fdc.c */
1022#define MAX_FD 2
1023extern BlockDriverState *fd_table[MAX_FD];
1024
baca51fa
FB
1025typedef struct fdctrl_t fdctrl_t;
1026
d537cf6c 1027fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
5dcb6b91 1028 target_phys_addr_t io_base,
baca51fa
FB
1029 BlockDriverState **fds);
1030int fdctrl_get_drive_type(fdctrl_t *fdctrl, int drive_num);
7138fcfb 1031
663e8e51
TS
1032/* eepro100.c */
1033
1034void pci_i82551_init(PCIBus *bus, NICInfo *nd, int devfn);
1035void pci_i82557b_init(PCIBus *bus, NICInfo *nd, int devfn);
1036void pci_i82559er_init(PCIBus *bus, NICInfo *nd, int devfn);
1037
80cabfad
FB
1038/* ne2000.c */
1039
d537cf6c 1040void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
abcebc7e 1041void pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
80cabfad 1042
a41b2ff2
PB
1043/* rtl8139.c */
1044
abcebc7e 1045void pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
a41b2ff2 1046
e3c2613f
FB
1047/* pcnet.c */
1048
abcebc7e 1049void pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
70c0de96 1050void lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
5dcb6b91 1051 qemu_irq irq);
67e999be 1052
548df2ac
TS
1053/* vmmouse.c */
1054void *vmmouse_init(void *m);
e3c2613f 1055
80cabfad
FB
1056/* pckbd.c */
1057
b92bb99b
TS
1058void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
1059void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq, target_ulong base, int it_shift);
80cabfad
FB
1060
1061/* mc146818rtc.c */
1062
8a7ddc38 1063typedef struct RTCState RTCState;
80cabfad 1064
d537cf6c 1065RTCState *rtc_init(int base, qemu_irq irq);
18c6e2ff 1066RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
8a7ddc38
FB
1067void rtc_set_memory(RTCState *s, int addr, int val);
1068void rtc_set_date(RTCState *s, const struct tm *tm);
80cabfad
FB
1069
1070/* serial.c */
1071
c4b1fcc0 1072typedef struct SerialState SerialState;
d537cf6c
PB
1073SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr);
1074SerialState *serial_mm_init (target_ulong base, int it_shift,
1075 qemu_irq irq, CharDriverState *chr,
a4bc3afc
TS
1076 int ioregister);
1077uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
1078void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
1079uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
1080void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
1081uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
1082void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
80cabfad 1083
6508fe59
FB
1084/* parallel.c */
1085
1086typedef struct ParallelState ParallelState;
d537cf6c 1087ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
6508fe59 1088
80cabfad
FB
1089/* i8259.c */
1090
3de388f6
FB
1091typedef struct PicState2 PicState2;
1092extern PicState2 *isa_pic;
80cabfad 1093void pic_set_irq(int irq, int level);
54fa5af5 1094void pic_set_irq_new(void *opaque, int irq, int level);
d537cf6c 1095qemu_irq *i8259_init(qemu_irq parent_irq);
d592d303
FB
1096void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
1097 void *alt_irq_opaque);
3de388f6
FB
1098int pic_read_irq(PicState2 *s);
1099void pic_update_irq(PicState2 *s);
1100uint32_t pic_intack_read(PicState2 *s);
c20709aa 1101void pic_info(void);
4a0fb71e 1102void irq_info(void);
80cabfad 1103
c27004ec 1104/* APIC */
d592d303
FB
1105typedef struct IOAPICState IOAPICState;
1106
c27004ec
FB
1107int apic_init(CPUState *env);
1108int apic_get_interrupt(CPUState *env);
d592d303
FB
1109IOAPICState *ioapic_init(void);
1110void ioapic_set_irq(void *opaque, int vector, int level);
c27004ec 1111
80cabfad
FB
1112/* i8254.c */
1113
1114#define PIT_FREQ 1193182
1115
ec844b96
FB
1116typedef struct PITState PITState;
1117
d537cf6c 1118PITState *pit_init(int base, qemu_irq irq);
ec844b96
FB
1119void pit_set_gate(PITState *pit, int channel, int val);
1120int pit_get_gate(PITState *pit, int channel);
fd06c375
FB
1121int pit_get_initial_count(PITState *pit, int channel);
1122int pit_get_mode(PITState *pit, int channel);
ec844b96 1123int pit_get_out(PITState *pit, int channel, int64_t current_time);
80cabfad 1124
fd06c375
FB
1125/* pcspk.c */
1126void pcspk_init(PITState *);
d537cf6c 1127int pcspk_audio_init(AudioState *, qemu_irq *pic);
fd06c375 1128
0ff596d0
PB
1129#include "hw/i2c.h"
1130
3fffc223
TS
1131#include "hw/smbus.h"
1132
6515b203
FB
1133/* acpi.c */
1134extern int acpi_enabled;
7b717336 1135i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base);
3fffc223 1136void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
6515b203
FB
1137void acpi_bios_init(void);
1138
80cabfad 1139/* pc.c */
54fa5af5 1140extern QEMUMachine pc_machine;
3dbbdc25 1141extern QEMUMachine isapc_machine;
52ca8d6a 1142extern int fd_bootchk;
80cabfad 1143
6a00d601
FB
1144void ioport_set_a20(int enable);
1145int ioport_get_a20(void);
1146
26aa7d72 1147/* ppc.c */
54fa5af5
FB
1148extern QEMUMachine prep_machine;
1149extern QEMUMachine core99_machine;
1150extern QEMUMachine heathrow_machine;
1a6c0886
JM
1151extern QEMUMachine ref405ep_machine;
1152extern QEMUMachine taihu_machine;
54fa5af5 1153
6af0bf9c
FB
1154/* mips_r4k.c */
1155extern QEMUMachine mips_machine;
1156
5856de80
TS
1157/* mips_malta.c */
1158extern QEMUMachine mips_malta_machine;
1159
ad6fe1d2 1160/* mips_int.c */
d537cf6c 1161extern void cpu_mips_irq_init_cpu(CPUState *env);
4de9b249 1162
ad6fe1d2
TS
1163/* mips_pica61.c */
1164extern QEMUMachine mips_pica61_machine;
1165
e16fe40c
TS
1166/* mips_timer.c */
1167extern void cpu_mips_clock_init(CPUState *);
1168extern void cpu_mips_irqctrl_init (void);
1169
27c7ca7e
FB
1170/* shix.c */
1171extern QEMUMachine shix_machine;
1172
8cc43fef 1173#ifdef TARGET_PPC
47103572 1174/* PowerPC hardware exceptions management helpers */
8ecc7913
JM
1175typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
1176typedef struct clk_setup_t clk_setup_t;
1177struct clk_setup_t {
1178 clk_setup_cb cb;
1179 void *opaque;
1180};
1181static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
1182{
1183 if (clk->cb != NULL)
1184 (*clk->cb)(clk->opaque, freq);
1185}
1186
1187clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq);
2e719ba3
JM
1188/* Embedded PowerPC DCR management */
1189typedef target_ulong (*dcr_read_cb)(void *opaque, int dcrn);
1190typedef void (*dcr_write_cb)(void *opaque, int dcrn, target_ulong val);
1191int ppc_dcr_init (CPUState *env, int (*dcr_read_error)(int dcrn),
1192 int (*dcr_write_error)(int dcrn));
1193int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
1194 dcr_read_cb drc_read, dcr_write_cb dcr_write);
8ecc7913 1195clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq);
4a057712
JM
1196/* Embedded PowerPC reset */
1197void ppc40x_core_reset (CPUState *env);
1198void ppc40x_chip_reset (CPUState *env);
1199void ppc40x_system_reset (CPUState *env);
8cc43fef 1200#endif
64201201 1201void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
77d4bc34
FB
1202
1203extern CPUWriteMemoryFunc *PPC_io_write[];
1204extern CPUReadMemoryFunc *PPC_io_read[];
54fa5af5 1205void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
26aa7d72 1206
e95c8d51 1207/* sun4m.c */
e0353fe2 1208extern QEMUMachine ss5_machine, ss10_machine;
e95c8d51
FB
1209
1210/* iommu.c */
5dcb6b91 1211void *iommu_init(target_phys_addr_t addr);
67e999be 1212void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
a917d384 1213 uint8_t *buf, int len, int is_write);
67e999be
FB
1214static inline void sparc_iommu_memory_read(void *opaque,
1215 target_phys_addr_t addr,
1216 uint8_t *buf, int len)
1217{
1218 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
1219}
e95c8d51 1220
67e999be
FB
1221static inline void sparc_iommu_memory_write(void *opaque,
1222 target_phys_addr_t addr,
1223 uint8_t *buf, int len)
1224{
1225 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
1226}
e95c8d51
FB
1227
1228/* tcx.c */
5dcb6b91
BS
1229void tcx_init(DisplayState *ds, target_phys_addr_t addr, uint8_t *vram_base,
1230 unsigned long vram_offset, int vram_size, int width, int height,
eee0b836 1231 int depth);
e80cfcfc
FB
1232
1233/* slavio_intctl.c */
5dcb6b91 1234void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
d537cf6c 1235 const uint32_t *intbit_to_level,
d7edfd27 1236 qemu_irq **irq, qemu_irq **cpu_irq,
b3a23197 1237 qemu_irq **parent_irq, unsigned int cputimer);
e80cfcfc
FB
1238void slavio_pic_info(void *opaque);
1239void slavio_irq_info(void *opaque);
e95c8d51 1240
5fe141fd
FB
1241/* loader.c */
1242int get_image_size(const char *filename);
1243int load_image(const char *filename, uint8_t *addr);
74287114
TS
1244int load_elf(const char *filename, int64_t virt_to_phys_addend,
1245 uint64_t *pentry, uint64_t *lowaddr, uint64_t *highaddr);
e80cfcfc 1246int load_aout(const char *filename, uint8_t *addr);
1c7b3754 1247int load_uboot(const char *filename, target_ulong *ep, int *is_linux);
e80cfcfc
FB
1248
1249/* slavio_timer.c */
d7edfd27 1250void slavio_timer_init(target_phys_addr_t addr, qemu_irq irq, int mode);
8d5f07fa 1251
e80cfcfc 1252/* slavio_serial.c */
5dcb6b91
BS
1253SerialState *slavio_serial_init(target_phys_addr_t base, qemu_irq irq,
1254 CharDriverState *chr1, CharDriverState *chr2);
1255void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq);
e95c8d51 1256
3475187d 1257/* slavio_misc.c */
5dcb6b91
BS
1258void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
1259 qemu_irq irq);
3475187d
FB
1260void slavio_set_power_fail(void *opaque, int power_failing);
1261
6f7e9aec 1262/* esp.c */
fa1fb14c 1263void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
5dcb6b91 1264void *esp_init(BlockDriverState **bd, target_phys_addr_t espaddr,
70c0de96 1265 void *dma_opaque, qemu_irq irq);
67e999be
FB
1266
1267/* sparc32_dma.c */
70c0de96
BS
1268void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
1269 void *iommu, qemu_irq **dev_irq);
9b94dc32
FB
1270void ledma_memory_read(void *opaque, target_phys_addr_t addr,
1271 uint8_t *buf, int len, int do_bswap);
1272void ledma_memory_write(void *opaque, target_phys_addr_t addr,
1273 uint8_t *buf, int len, int do_bswap);
67e999be
FB
1274void espdma_memory_read(void *opaque, uint8_t *buf, int len);
1275void espdma_memory_write(void *opaque, uint8_t *buf, int len);
5aca8c3b
BS
1276void sparc32_dma_set_reset_data(void *opaque, void (*dev_reset)(void *opaque),
1277 void *dev_opaque);
6f7e9aec 1278
b8174937
FB
1279/* cs4231.c */
1280void cs_init(target_phys_addr_t base, int irq, void *intctl);
1281
3475187d
FB
1282/* sun4u.c */
1283extern QEMUMachine sun4u_machine;
1284
64201201
FB
1285/* NVRAM helpers */
1286#include "hw/m48t59.h"
1287
1288void NVRAM_set_byte (m48t59_t *nvram, uint32_t addr, uint8_t value);
1289uint8_t NVRAM_get_byte (m48t59_t *nvram, uint32_t addr);
1290void NVRAM_set_word (m48t59_t *nvram, uint32_t addr, uint16_t value);
1291uint16_t NVRAM_get_word (m48t59_t *nvram, uint32_t addr);
1292void NVRAM_set_lword (m48t59_t *nvram, uint32_t addr, uint32_t value);
1293uint32_t NVRAM_get_lword (m48t59_t *nvram, uint32_t addr);
1294void NVRAM_set_string (m48t59_t *nvram, uint32_t addr,
1295 const unsigned char *str, uint32_t max);
1296int NVRAM_get_string (m48t59_t *nvram, uint8_t *dst, uint16_t addr, int max);
1297void NVRAM_set_crc (m48t59_t *nvram, uint32_t addr,
1298 uint32_t start, uint32_t count);
1299int PPC_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
1300 const unsigned char *arch,
1301 uint32_t RAM_size, int boot_device,
1302 uint32_t kernel_image, uint32_t kernel_size,
28b9b5af 1303 const char *cmdline,
64201201 1304 uint32_t initrd_image, uint32_t initrd_size,
28b9b5af
FB
1305 uint32_t NVRAM_image,
1306 int width, int height, int depth);
64201201 1307
63066f4f
FB
1308/* adb.c */
1309
1310#define MAX_ADB_DEVICES 16
1311
e2733d20 1312#define ADB_MAX_OUT_LEN 16
63066f4f 1313
e2733d20 1314typedef struct ADBDevice ADBDevice;
63066f4f 1315
e2733d20
FB
1316/* buf = NULL means polling */
1317typedef int ADBDeviceRequest(ADBDevice *d, uint8_t *buf_out,
1318 const uint8_t *buf, int len);
12c28fed
FB
1319typedef int ADBDeviceReset(ADBDevice *d);
1320
63066f4f
FB
1321struct ADBDevice {
1322 struct ADBBusState *bus;
1323 int devaddr;
1324 int handler;
e2733d20 1325 ADBDeviceRequest *devreq;
12c28fed 1326 ADBDeviceReset *devreset;
63066f4f
FB
1327 void *opaque;
1328};
1329
1330typedef struct ADBBusState {
1331 ADBDevice devices[MAX_ADB_DEVICES];
1332 int nb_devices;
e2733d20 1333 int poll_index;
63066f4f
FB
1334} ADBBusState;
1335
e2733d20
FB
1336int adb_request(ADBBusState *s, uint8_t *buf_out,
1337 const uint8_t *buf, int len);
1338int adb_poll(ADBBusState *s, uint8_t *buf_out);
63066f4f
FB
1339
1340ADBDevice *adb_register_device(ADBBusState *s, int devaddr,
e2733d20 1341 ADBDeviceRequest *devreq,
12c28fed 1342 ADBDeviceReset *devreset,
63066f4f
FB
1343 void *opaque);
1344void adb_kbd_init(ADBBusState *bus);
1345void adb_mouse_init(ADBBusState *bus);
1346
1347/* cuda.c */
1348
1349extern ADBBusState adb_bus;
d537cf6c 1350int cuda_init(qemu_irq irq);
63066f4f 1351
bb36d470
FB
1352#include "hw/usb.h"
1353
a594cfbf
FB
1354/* usb ports of the VM */
1355
0d92ed30
PB
1356void qemu_register_usb_port(USBPort *port, void *opaque, int index,
1357 usb_attachfn attach);
a594cfbf 1358
0d92ed30 1359#define VM_USB_HUB_SIZE 8
a594cfbf
FB
1360
1361void do_usb_add(const char *devname);
1362void do_usb_del(const char *devname);
1363void usb_info(void);
1364
2e5d83bb 1365/* scsi-disk.c */
4d611c9a
PB
1366enum scsi_reason {
1367 SCSI_REASON_DONE, /* Command complete. */
1368 SCSI_REASON_DATA /* Transfer complete, more data required. */
1369};
1370
2e5d83bb 1371typedef struct SCSIDevice SCSIDevice;
a917d384
PB
1372typedef void (*scsi_completionfn)(void *opaque, int reason, uint32_t tag,
1373 uint32_t arg);
2e5d83bb
PB
1374
1375SCSIDevice *scsi_disk_init(BlockDriverState *bdrv,
a917d384 1376 int tcq,
2e5d83bb
PB
1377 scsi_completionfn completion,
1378 void *opaque);
1379void scsi_disk_destroy(SCSIDevice *s);
1380
0fc5c15a 1381int32_t scsi_send_command(SCSIDevice *s, uint32_t tag, uint8_t *buf, int lun);
4d611c9a
PB
1382/* SCSI data transfers are asynchrnonous. However, unlike the block IO
1383 layer the completion routine may be called directly by
1384 scsi_{read,write}_data. */
a917d384
PB
1385void scsi_read_data(SCSIDevice *s, uint32_t tag);
1386int scsi_write_data(SCSIDevice *s, uint32_t tag);
1387void scsi_cancel_io(SCSIDevice *s, uint32_t tag);
1388uint8_t *scsi_get_buf(SCSIDevice *s, uint32_t tag);
2e5d83bb 1389
7d8406be
PB
1390/* lsi53c895a.c */
1391void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
1392void *lsi_scsi_init(PCIBus *bus, int devfn);
1393
b5ff1b31 1394/* integratorcp.c */
3371d272 1395extern QEMUMachine integratorcp_machine;
b5ff1b31 1396
cdbdb648
PB
1397/* versatilepb.c */
1398extern QEMUMachine versatilepb_machine;
16406950 1399extern QEMUMachine versatileab_machine;
cdbdb648 1400
e69954b9
PB
1401/* realview.c */
1402extern QEMUMachine realview_machine;
1403
b00052e4
AZ
1404/* spitz.c */
1405extern QEMUMachine akitapda_machine;
1406extern QEMUMachine spitzpda_machine;
1407extern QEMUMachine borzoipda_machine;
1408extern QEMUMachine terrierpda_machine;
1409
daa57963
FB
1410/* ps2.c */
1411void *ps2_kbd_init(void (*update_irq)(void *, int), void *update_arg);
1412void *ps2_mouse_init(void (*update_irq)(void *, int), void *update_arg);
1413void ps2_write_mouse(void *, int val);
1414void ps2_write_keyboard(void *, int val);
1415uint32_t ps2_read_data(void *);
1416void ps2_queue(void *, int b);
f94f5d71 1417void ps2_keyboard_set_translation(void *opaque, int mode);
548df2ac 1418void ps2_mouse_fake_event(void *opaque);
daa57963 1419
80337b66 1420/* smc91c111.c */
d537cf6c 1421void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
80337b66 1422
bdd5003a 1423/* pl110.c */
d537cf6c 1424void *pl110_init(DisplayState *ds, uint32_t base, qemu_irq irq, int);
bdd5003a 1425
cdbdb648 1426/* pl011.c */
d537cf6c 1427void pl011_init(uint32_t base, qemu_irq irq, CharDriverState *chr);
cdbdb648
PB
1428
1429/* pl050.c */
d537cf6c 1430void pl050_init(uint32_t base, qemu_irq irq, int is_mouse);
cdbdb648
PB
1431
1432/* pl080.c */
d537cf6c 1433void *pl080_init(uint32_t base, qemu_irq irq, int nchannels);
cdbdb648 1434
a1bb27b1
PB
1435/* pl181.c */
1436void pl181_init(uint32_t base, BlockDriverState *bd,
d537cf6c 1437 qemu_irq irq0, qemu_irq irq1);
a1bb27b1 1438
cdbdb648 1439/* pl190.c */
d537cf6c 1440qemu_irq *pl190_init(uint32_t base, qemu_irq irq, qemu_irq fiq);
cdbdb648
PB
1441
1442/* arm-timer.c */
d537cf6c
PB
1443void sp804_init(uint32_t base, qemu_irq irq);
1444void icp_pit_init(uint32_t base, qemu_irq *pic, int irq);
cdbdb648 1445
e69954b9
PB
1446/* arm_sysctl.c */
1447void arm_sysctl_init(uint32_t base, uint32_t sys_id);
1448
1449/* arm_gic.c */
d537cf6c 1450qemu_irq *arm_gic_init(uint32_t base, qemu_irq parent_irq);
e69954b9 1451
16406950
PB
1452/* arm_boot.c */
1453
daf90626 1454void arm_load_kernel(CPUState *env, int ram_size, const char *kernel_filename,
16406950 1455 const char *kernel_cmdline, const char *initrd_filename,
9d551997 1456 int board_id, target_phys_addr_t loader_start);
16406950 1457
27c7ca7e
FB
1458/* sh7750.c */
1459struct SH7750State;
1460
008a8818 1461struct SH7750State *sh7750_init(CPUState * cpu);
27c7ca7e
FB
1462
1463typedef struct {
1464 /* The callback will be triggered if any of the designated lines change */
1465 uint16_t portamask_trigger;
1466 uint16_t portbmask_trigger;
1467 /* Return 0 if no action was taken */
1468 int (*port_change_cb) (uint16_t porta, uint16_t portb,
1469 uint16_t * periph_pdtra,
1470 uint16_t * periph_portdira,
1471 uint16_t * periph_pdtrb,
1472 uint16_t * periph_portdirb);
1473} sh7750_io_device;
1474
1475int sh7750_register_io_device(struct SH7750State *s,
1476 sh7750_io_device * device);
1477/* tc58128.c */
1478int tc58128_init(struct SH7750State *s, char *zone1, char *zone2);
1479
29133e9a 1480/* NOR flash devices */
86f55663
JM
1481#define MAX_PFLASH 4
1482extern BlockDriverState *pflash_table[MAX_PFLASH];
29133e9a
FB
1483typedef struct pflash_t pflash_t;
1484
1485pflash_t *pflash_register (target_ulong base, ram_addr_t off,
1486 BlockDriverState *bs,
1487 target_ulong sector_len, int nb_blocs, int width,
1488 uint16_t id0, uint16_t id1,
1489 uint16_t id2, uint16_t id3);
1490
3e3d5815
AZ
1491/* nand.c */
1492struct nand_flash_s;
1493struct nand_flash_s *nand_init(int manf_id, int chip_id);
1494void nand_done(struct nand_flash_s *s);
1495void nand_setpins(struct nand_flash_s *s,
1496 int cle, int ale, int ce, int wp, int gnd);
1497void nand_getpins(struct nand_flash_s *s, int *rb);
1498void nand_setio(struct nand_flash_s *s, uint8_t value);
1499uint8_t nand_getio(struct nand_flash_s *s);
1500
1501#define NAND_MFR_TOSHIBA 0x98
1502#define NAND_MFR_SAMSUNG 0xec
1503#define NAND_MFR_FUJITSU 0x04
1504#define NAND_MFR_NATIONAL 0x8f
1505#define NAND_MFR_RENESAS 0x07
1506#define NAND_MFR_STMICRO 0x20
1507#define NAND_MFR_HYNIX 0xad
1508#define NAND_MFR_MICRON 0x2c
1509
1510#include "ecc.h"
1511
2a1d1880
AZ
1512/* GPIO */
1513typedef void (*gpio_handler_t)(int line, int level, void *opaque);
1514
fd5a3b33
AZ
1515/* ads7846.c */
1516struct ads7846_state_s;
1517uint32_t ads7846_read(void *opaque);
1518void ads7846_write(void *opaque, uint32_t value);
1519struct ads7846_state_s *ads7846_init(qemu_irq penirq);
1520
c824cacd
AZ
1521/* max111x.c */
1522struct max111x_s;
1523uint32_t max111x_read(void *opaque);
1524void max111x_write(void *opaque, uint32_t value);
1525struct max111x_s *max1110_init(qemu_irq cb);
1526struct max111x_s *max1111_init(qemu_irq cb);
1527void max111x_set_input(struct max111x_s *s, int line, uint8_t value);
1528
201a51fc
AZ
1529/* PCMCIA/Cardbus */
1530
1531struct pcmcia_socket_s {
1532 qemu_irq irq;
1533 int attached;
1534 const char *slot_string;
1535 const char *card_string;
1536};
1537
1538void pcmcia_socket_register(struct pcmcia_socket_s *socket);
1539void pcmcia_socket_unregister(struct pcmcia_socket_s *socket);
1540void pcmcia_info(void);
1541
1542struct pcmcia_card_s {
1543 void *state;
1544 struct pcmcia_socket_s *slot;
1545 int (*attach)(void *state);
1546 int (*detach)(void *state);
1547 const uint8_t *cis;
1548 int cis_len;
1549
1550 /* Only valid if attached */
9e315fa9
AZ
1551 uint8_t (*attr_read)(void *state, uint32_t address);
1552 void (*attr_write)(void *state, uint32_t address, uint8_t value);
1553 uint16_t (*common_read)(void *state, uint32_t address);
1554 void (*common_write)(void *state, uint32_t address, uint16_t value);
1555 uint16_t (*io_read)(void *state, uint32_t address);
1556 void (*io_write)(void *state, uint32_t address, uint16_t value);
201a51fc
AZ
1557};
1558
1559#define CISTPL_DEVICE 0x01 /* 5V Device Information Tuple */
1560#define CISTPL_NO_LINK 0x14 /* No Link Tuple */
1561#define CISTPL_VERS_1 0x15 /* Level 1 Version Tuple */
1562#define CISTPL_JEDEC_C 0x18 /* JEDEC ID Tuple */
1563#define CISTPL_JEDEC_A 0x19 /* JEDEC ID Tuple */
1564#define CISTPL_CONFIG 0x1a /* Configuration Tuple */
1565#define CISTPL_CFTABLE_ENTRY 0x1b /* 16-bit PCCard Configuration */
1566#define CISTPL_DEVICE_OC 0x1c /* Additional Device Information */
1567#define CISTPL_DEVICE_OA 0x1d /* Additional Device Information */
1568#define CISTPL_DEVICE_GEO 0x1e /* Additional Device Information */
1569#define CISTPL_DEVICE_GEO_A 0x1f /* Additional Device Information */
1570#define CISTPL_MANFID 0x20 /* Manufacture ID Tuple */
1571#define CISTPL_FUNCID 0x21 /* Function ID Tuple */
1572#define CISTPL_FUNCE 0x22 /* Function Extension Tuple */
1573#define CISTPL_END 0xff /* Tuple End */
1574#define CISTPL_ENDMARK 0xff
1575
1576/* dscm1xxxx.c */
1577struct pcmcia_card_s *dscm1xxxx_init(BlockDriverState *bdrv);
1578
6963d7af
PB
1579/* ptimer.c */
1580typedef struct ptimer_state ptimer_state;
1581typedef void (*ptimer_cb)(void *opaque);
1582
1583ptimer_state *ptimer_init(QEMUBH *bh);
1584void ptimer_set_period(ptimer_state *s, int64_t period);
1585void ptimer_set_freq(ptimer_state *s, uint32_t freq);
8d05ea8a
BS
1586void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload);
1587uint64_t ptimer_get_count(ptimer_state *s);
1588void ptimer_set_count(ptimer_state *s, uint64_t count);
6963d7af
PB
1589void ptimer_run(ptimer_state *s, int oneshot);
1590void ptimer_stop(ptimer_state *s);
8d05ea8a
BS
1591void qemu_put_ptimer(QEMUFile *f, ptimer_state *s);
1592void qemu_get_ptimer(QEMUFile *f, ptimer_state *s);
6963d7af 1593
c1713132
AZ
1594#include "hw/pxa.h"
1595
20dcee94
PB
1596/* mcf_uart.c */
1597uint32_t mcf_uart_read(void *opaque, target_phys_addr_t addr);
1598void mcf_uart_write(void *opaque, target_phys_addr_t addr, uint32_t val);
1599void *mcf_uart_init(qemu_irq irq, CharDriverState *chr);
1600void mcf_uart_mm_init(target_phys_addr_t base, qemu_irq irq,
1601 CharDriverState *chr);
1602
1603/* mcf_intc.c */
1604qemu_irq *mcf_intc_init(target_phys_addr_t base, CPUState *env);
1605
0633879f
PB
1606/* mcf5206.c */
1607qemu_irq *mcf5206_init(uint32_t base, CPUState *env);
1608
1609/* an5206.c */
1610extern QEMUMachine an5206_machine;
1611
20dcee94
PB
1612/* mcf5208.c */
1613extern QEMUMachine mcf5208evb_machine;
1614
4046d913
PB
1615#include "gdbstub.h"
1616
ea2384d3
FB
1617#endif /* defined(QEMU_TOOL) */
1618
c4b1fcc0 1619/* monitor.c */
82c643ff 1620void monitor_init(CharDriverState *hd, int show_banner);
ea2384d3
FB
1621void term_puts(const char *str);
1622void term_vprintf(const char *fmt, va_list ap);
40c3bac3 1623void term_printf(const char *fmt, ...) __attribute__ ((__format__ (__printf__, 1, 2)));
fef30743 1624void term_print_filename(const char *filename);
c4b1fcc0
FB
1625void term_flush(void);
1626void term_print_help(void);
ea2384d3
FB
1627void monitor_readline(const char *prompt, int is_password,
1628 char *buf, int buf_size);
1629
1630/* readline.c */
1631typedef void ReadLineFunc(void *opaque, const char *str);
1632
1633extern int completion_index;
1634void add_completion(const char *str);
1635void readline_handle_byte(int ch);
1636void readline_find_completion(const char *cmdline);
1637const char *readline_get_history(unsigned int index);
1638void readline_start(const char *prompt, int is_password,
1639 ReadLineFunc *readline_func, void *opaque);
c4b1fcc0 1640
5e6ad6f9
FB
1641void kqemu_record_dump(void);
1642
fc01f7e7 1643#endif /* VL_H */
This page took 0.409892 seconds and 4 git commands to generate.