]> Git Repo - qemu.git/blame - target/arm/cpu.h
target/arm: Add a core count property
[qemu.git] / target / arm / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * ARM virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 18 */
2c0262af 19
07f5a258
MA
20#ifndef ARM_CPU_H
21#define ARM_CPU_H
3cf1e035 22
72b0cd35 23#include "kvm-consts.h"
2c4da50d 24#include "hw/registerfields.h"
72b0cd35 25
3926cc84
AG
26#if defined(TARGET_AARCH64)
27 /* AArch64 definitions */
28# define TARGET_LONG_BITS 64
3926cc84
AG
29#else
30# define TARGET_LONG_BITS 32
3926cc84 31#endif
9042c0e2 32
ca759f9e
AB
33/* ARM processors have a weak memory model */
34#define TCG_GUEST_DEFAULT_MO (0)
35
9349b4f9 36#define CPUArchState struct CPUARMState
c2764719 37
9a78eead 38#include "qemu-common.h"
74e75564 39#include "cpu-qom.h"
022c62cb 40#include "exec/cpu-defs.h"
2c0262af 41
b8a9e8f1
FB
42#define EXCP_UDEF 1 /* undefined instruction */
43#define EXCP_SWI 2 /* software interrupt */
44#define EXCP_PREFETCH_ABORT 3
45#define EXCP_DATA_ABORT 4
b5ff1b31
FB
46#define EXCP_IRQ 5
47#define EXCP_FIQ 6
06c949e6 48#define EXCP_BKPT 7
9ee6e8bb 49#define EXCP_EXCEPTION_EXIT 8 /* Return from v7M exception. */
fbb4a2e3 50#define EXCP_KERNEL_TRAP 9 /* Jumped to kernel code page. */
35979d71 51#define EXCP_HVC 11 /* HyperVisor Call */
607d98b8 52#define EXCP_HYP_TRAP 12
e0d6e6a5 53#define EXCP_SMC 13 /* Secure Monitor Call */
136e67e9
EI
54#define EXCP_VIRQ 14
55#define EXCP_VFIQ 15
19a6e31c 56#define EXCP_SEMIHOST 16 /* semihosting call */
7517748e 57#define EXCP_NOCP 17 /* v7M NOCP UsageFault */
e13886e3 58#define EXCP_INVSTATE 18 /* v7M INVSTATE UsageFault */
2c4a7cc5 59/* NB: add new EXCP_ defines to the array in arm_log_exception() too */
9ee6e8bb
PB
60
61#define ARMV7M_EXCP_RESET 1
62#define ARMV7M_EXCP_NMI 2
63#define ARMV7M_EXCP_HARD 3
64#define ARMV7M_EXCP_MEM 4
65#define ARMV7M_EXCP_BUS 5
66#define ARMV7M_EXCP_USAGE 6
1e577cc7 67#define ARMV7M_EXCP_SECURE 7
9ee6e8bb
PB
68#define ARMV7M_EXCP_SVC 11
69#define ARMV7M_EXCP_DEBUG 12
70#define ARMV7M_EXCP_PENDSV 14
71#define ARMV7M_EXCP_SYSTICK 15
2c0262af 72
acf94941
PM
73/* For M profile, some registers are banked secure vs non-secure;
74 * these are represented as a 2-element array where the first element
75 * is the non-secure copy and the second is the secure copy.
76 * When the CPU does not have implement the security extension then
77 * only the first element is used.
78 * This means that the copy for the current security state can be
79 * accessed via env->registerfield[env->v7m.secure] (whether the security
80 * extension is implemented or not).
81 */
4a16724f
PM
82enum {
83 M_REG_NS = 0,
84 M_REG_S = 1,
85 M_REG_NUM_BANKS = 2,
86};
acf94941 87
403946c0
RH
88/* ARM-specific interrupt pending bits. */
89#define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1
136e67e9
EI
90#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2
91#define CPU_INTERRUPT_VFIQ CPU_INTERRUPT_TGT_EXT_3
403946c0 92
e4fe830b
PM
93/* The usual mapping for an AArch64 system register to its AArch32
94 * counterpart is for the 32 bit world to have access to the lower
95 * half only (with writes leaving the upper half untouched). It's
96 * therefore useful to be able to pass TCG the offset of the least
97 * significant half of a uint64_t struct member.
98 */
99#ifdef HOST_WORDS_BIGENDIAN
5cd8a118 100#define offsetoflow32(S, M) (offsetof(S, M) + sizeof(uint32_t))
b0fe2427 101#define offsetofhigh32(S, M) offsetof(S, M)
e4fe830b
PM
102#else
103#define offsetoflow32(S, M) offsetof(S, M)
b0fe2427 104#define offsetofhigh32(S, M) (offsetof(S, M) + sizeof(uint32_t))
e4fe830b
PM
105#endif
106
136e67e9 107/* Meanings of the ARMCPU object's four inbound GPIO lines */
7c1840b6
PM
108#define ARM_CPU_IRQ 0
109#define ARM_CPU_FIQ 1
136e67e9
EI
110#define ARM_CPU_VIRQ 2
111#define ARM_CPU_VFIQ 3
403946c0 112
62593718 113#define NB_MMU_MODES 8
aaa1f954
EI
114/* ARM-specific extra insn start words:
115 * 1: Conditional execution bits
116 * 2: Partial exception syndrome for data aborts
117 */
118#define TARGET_INSN_START_EXTRA_WORDS 2
119
120/* The 2nd extra word holding syndrome info for data aborts does not use
121 * the upper 6 bits nor the lower 14 bits. We mask and shift it down to
122 * help the sleb128 encoder do a better job.
123 * When restoring the CPU state, we shift it back up.
124 */
125#define ARM_INSN_START_WORD2_MASK ((1 << 26) - 1)
126#define ARM_INSN_START_WORD2_SHIFT 14
6ebbf390 127
b7bcbe95
FB
128/* We currently assume float and double are IEEE single and double
129 precision respectively.
130 Doing runtime conversions is tricky because VFP registers may contain
131 integer values (eg. as the result of a FTOSI instruction).
8e96005d
FB
132 s<2n> maps to the least significant half of d<n>
133 s<2n+1> maps to the most significant half of d<n>
134 */
b7bcbe95 135
55d284af
PM
136/* CPU state for each instance of a generic timer (in cp15 c14) */
137typedef struct ARMGenericTimer {
138 uint64_t cval; /* Timer CompareValue register */
a7adc4b7 139 uint64_t ctl; /* Timer Control register */
55d284af
PM
140} ARMGenericTimer;
141
142#define GTIMER_PHYS 0
143#define GTIMER_VIRT 1
b0e66d95 144#define GTIMER_HYP 2
b4d3978c
PM
145#define GTIMER_SEC 3
146#define NUM_GTIMERS 4
55d284af 147
11f136ee
FA
148typedef struct {
149 uint64_t raw_tcr;
150 uint32_t mask;
151 uint32_t base_mask;
152} TCR;
153
c39c2b90
RH
154/* Define a maximum sized vector register.
155 * For 32-bit, this is a 128-bit NEON/AdvSIMD register.
156 * For 64-bit, this is a 2048-bit SVE register.
157 *
158 * Note that the mapping between S, D, and Q views of the register bank
159 * differs between AArch64 and AArch32.
160 * In AArch32:
161 * Qn = regs[n].d[1]:regs[n].d[0]
162 * Dn = regs[n / 2].d[n & 1]
163 * Sn = regs[n / 4].d[n % 4 / 2],
164 * bits 31..0 for even n, and bits 63..32 for odd n
165 * (and regs[16] to regs[31] are inaccessible)
166 * In AArch64:
167 * Zn = regs[n].d[*]
168 * Qn = regs[n].d[1]:regs[n].d[0]
169 * Dn = regs[n].d[0]
170 * Sn = regs[n].d[0] bits 31..0
d0e69ea8 171 * Hn = regs[n].d[0] bits 15..0
c39c2b90
RH
172 *
173 * This corresponds to the architecturally defined mapping between
174 * the two execution states, and means we do not need to explicitly
175 * map these registers when changing states.
176 *
177 * Align the data for use with TCG host vector operations.
178 */
179
180#ifdef TARGET_AARCH64
181# define ARM_MAX_VQ 16
182#else
183# define ARM_MAX_VQ 1
184#endif
185
186typedef struct ARMVectorReg {
187 uint64_t d[2 * ARM_MAX_VQ] QEMU_ALIGNED(16);
188} ARMVectorReg;
189
3c7d3086
RH
190/* In AArch32 mode, predicate registers do not exist at all. */
191#ifdef TARGET_AARCH64
192typedef struct ARMPredicateReg {
193 uint64_t p[2 * ARM_MAX_VQ / 8] QEMU_ALIGNED(16);
194} ARMPredicateReg;
195#endif
196
c39c2b90 197
2c0262af 198typedef struct CPUARMState {
b5ff1b31 199 /* Regs for current mode. */
2c0262af 200 uint32_t regs[16];
3926cc84
AG
201
202 /* 32/64 switch only happens when taking and returning from
203 * exceptions so the overlap semantics are taken care of then
204 * instead of having a complicated union.
205 */
206 /* Regs for A64 mode. */
207 uint64_t xregs[32];
208 uint64_t pc;
d356312f
PM
209 /* PSTATE isn't an architectural register for ARMv8. However, it is
210 * convenient for us to assemble the underlying state into a 32 bit format
211 * identical to the architectural format used for the SPSR. (This is also
212 * what the Linux kernel's 'pstate' field in signal handlers and KVM's
213 * 'pstate' register are.) Of the PSTATE bits:
214 * NZCV are kept in the split out env->CF/VF/NF/ZF, (which have the same
215 * semantics as for AArch32, as described in the comments on each field)
216 * nRW (also known as M[4]) is kept, inverted, in env->aarch64
4cc35614 217 * DAIF (exception masks) are kept in env->daif
d356312f 218 * all other bits are stored in their correct places in env->pstate
3926cc84
AG
219 */
220 uint32_t pstate;
221 uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */
222
b90372ad 223 /* Frequently accessed CPSR bits are stored separately for efficiency.
d37aca66 224 This contains all the other bits. Use cpsr_{read,write} to access
b5ff1b31
FB
225 the whole CPSR. */
226 uint32_t uncached_cpsr;
227 uint32_t spsr;
228
229 /* Banked registers. */
28c9457d 230 uint64_t banked_spsr[8];
0b7d409d
FA
231 uint32_t banked_r13[8];
232 uint32_t banked_r14[8];
3b46e624 233
b5ff1b31
FB
234 /* These hold r8-r12. */
235 uint32_t usr_regs[5];
236 uint32_t fiq_regs[5];
3b46e624 237
2c0262af
FB
238 /* cpsr flag cache for faster execution */
239 uint32_t CF; /* 0 or 1 */
240 uint32_t VF; /* V is the bit 31. All other bits are undefined */
6fbe23d5
PB
241 uint32_t NF; /* N is bit 31. All other bits are undefined. */
242 uint32_t ZF; /* Z set if zero. */
99c475ab 243 uint32_t QF; /* 0 or 1 */
9ee6e8bb 244 uint32_t GE; /* cpsr[19:16] */
b26eefb6 245 uint32_t thumb; /* cpsr[5]. 0 = arm mode, 1 = thumb mode. */
9ee6e8bb 246 uint32_t condexec_bits; /* IT bits. cpsr[15:10,26:25]. */
b6af0975 247 uint64_t daif; /* exception masks, in the bits they are in PSTATE */
2c0262af 248
1b174238 249 uint64_t elr_el[4]; /* AArch64 exception link regs */
73fb3b76 250 uint64_t sp_el[4]; /* AArch64 banked stack pointers */
a0618a19 251
b5ff1b31
FB
252 /* System control coprocessor (cp15) */
253 struct {
40f137e1 254 uint32_t c0_cpuid;
b85a1fd6
FA
255 union { /* Cache size selection */
256 struct {
257 uint64_t _unused_csselr0;
258 uint64_t csselr_ns;
259 uint64_t _unused_csselr1;
260 uint64_t csselr_s;
261 };
262 uint64_t csselr_el[4];
263 };
137feaa9
FA
264 union { /* System control register. */
265 struct {
266 uint64_t _unused_sctlr;
267 uint64_t sctlr_ns;
268 uint64_t hsctlr;
269 uint64_t sctlr_s;
270 };
271 uint64_t sctlr_el[4];
272 };
7ebd5f2e 273 uint64_t cpacr_el1; /* Architectural feature access control register */
c6f19164 274 uint64_t cptr_el[4]; /* ARMv8 feature trap registers */
610c3c8a 275 uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */
144634ae 276 uint64_t sder; /* Secure debug enable register. */
77022576 277 uint32_t nsacr; /* Non-secure access control register. */
7dd8c9af
FA
278 union { /* MMU translation table base 0. */
279 struct {
280 uint64_t _unused_ttbr0_0;
281 uint64_t ttbr0_ns;
282 uint64_t _unused_ttbr0_1;
283 uint64_t ttbr0_s;
284 };
285 uint64_t ttbr0_el[4];
286 };
287 union { /* MMU translation table base 1. */
288 struct {
289 uint64_t _unused_ttbr1_0;
290 uint64_t ttbr1_ns;
291 uint64_t _unused_ttbr1_1;
292 uint64_t ttbr1_s;
293 };
294 uint64_t ttbr1_el[4];
295 };
b698e9cf 296 uint64_t vttbr_el2; /* Virtualization Translation Table Base. */
11f136ee
FA
297 /* MMU translation table base control. */
298 TCR tcr_el[4];
68e9c2fe 299 TCR vtcr_el2; /* Virtualization Translation Control. */
67cc32eb
VL
300 uint32_t c2_data; /* MPU data cacheable bits. */
301 uint32_t c2_insn; /* MPU instruction cacheable bits. */
0c17d68c
FA
302 union { /* MMU domain access control register
303 * MPU write buffer control.
304 */
305 struct {
306 uint64_t dacr_ns;
307 uint64_t dacr_s;
308 };
309 struct {
310 uint64_t dacr32_el2;
311 };
312 };
7e09797c
PM
313 uint32_t pmsav5_data_ap; /* PMSAv5 MPU data access permissions */
314 uint32_t pmsav5_insn_ap; /* PMSAv5 MPU insn access permissions */
f149e3e8 315 uint64_t hcr_el2; /* Hypervisor configuration register */
64e0e2de 316 uint64_t scr_el3; /* Secure configuration register. */
88ca1c2d
FA
317 union { /* Fault status registers. */
318 struct {
319 uint64_t ifsr_ns;
320 uint64_t ifsr_s;
321 };
322 struct {
323 uint64_t ifsr32_el2;
324 };
325 };
4a7e2d73
FA
326 union {
327 struct {
328 uint64_t _unused_dfsr;
329 uint64_t dfsr_ns;
330 uint64_t hsr;
331 uint64_t dfsr_s;
332 };
333 uint64_t esr_el[4];
334 };
ce819861 335 uint32_t c6_region[8]; /* MPU base/size registers. */
b848ce2b
FA
336 union { /* Fault address registers. */
337 struct {
338 uint64_t _unused_far0;
339#ifdef HOST_WORDS_BIGENDIAN
340 uint32_t ifar_ns;
341 uint32_t dfar_ns;
342 uint32_t ifar_s;
343 uint32_t dfar_s;
344#else
345 uint32_t dfar_ns;
346 uint32_t ifar_ns;
347 uint32_t dfar_s;
348 uint32_t ifar_s;
349#endif
350 uint64_t _unused_far3;
351 };
352 uint64_t far_el[4];
353 };
59e05530 354 uint64_t hpfar_el2;
2a5a9abd 355 uint64_t hstr_el2;
01c097f7
FA
356 union { /* Translation result. */
357 struct {
358 uint64_t _unused_par_0;
359 uint64_t par_ns;
360 uint64_t _unused_par_1;
361 uint64_t par_s;
362 };
363 uint64_t par_el[4];
364 };
6cb0b013 365
b5ff1b31
FB
366 uint32_t c9_insn; /* Cache lockdown registers. */
367 uint32_t c9_data;
8521466b
AF
368 uint64_t c9_pmcr; /* performance monitor control register */
369 uint64_t c9_pmcnten; /* perf monitor counter enables */
74594c9d 370 uint32_t c9_pmovsr; /* perf monitor overflow status */
74594c9d 371 uint32_t c9_pmuserenr; /* perf monitor user enable */
6b040780 372 uint64_t c9_pmselr; /* perf monitor counter selection register */
e6ec5457 373 uint64_t c9_pminten; /* perf monitor interrupt enables */
be693c87
GB
374 union { /* Memory attribute redirection */
375 struct {
376#ifdef HOST_WORDS_BIGENDIAN
377 uint64_t _unused_mair_0;
378 uint32_t mair1_ns;
379 uint32_t mair0_ns;
380 uint64_t _unused_mair_1;
381 uint32_t mair1_s;
382 uint32_t mair0_s;
383#else
384 uint64_t _unused_mair_0;
385 uint32_t mair0_ns;
386 uint32_t mair1_ns;
387 uint64_t _unused_mair_1;
388 uint32_t mair0_s;
389 uint32_t mair1_s;
390#endif
391 };
392 uint64_t mair_el[4];
393 };
fb6c91ba
GB
394 union { /* vector base address register */
395 struct {
396 uint64_t _unused_vbar;
397 uint64_t vbar_ns;
398 uint64_t hvbar;
399 uint64_t vbar_s;
400 };
401 uint64_t vbar_el[4];
402 };
e89e51a1 403 uint32_t mvbar; /* (monitor) vector base address register */
54bf36ed
FA
404 struct { /* FCSE PID. */
405 uint32_t fcseidr_ns;
406 uint32_t fcseidr_s;
407 };
408 union { /* Context ID. */
409 struct {
410 uint64_t _unused_contextidr_0;
411 uint64_t contextidr_ns;
412 uint64_t _unused_contextidr_1;
413 uint64_t contextidr_s;
414 };
415 uint64_t contextidr_el[4];
416 };
417 union { /* User RW Thread register. */
418 struct {
419 uint64_t tpidrurw_ns;
420 uint64_t tpidrprw_ns;
421 uint64_t htpidr;
422 uint64_t _tpidr_el3;
423 };
424 uint64_t tpidr_el[4];
425 };
426 /* The secure banks of these registers don't map anywhere */
427 uint64_t tpidrurw_s;
428 uint64_t tpidrprw_s;
429 uint64_t tpidruro_s;
430
431 union { /* User RO Thread register. */
432 uint64_t tpidruro_ns;
433 uint64_t tpidrro_el[1];
434 };
a7adc4b7
PM
435 uint64_t c14_cntfrq; /* Counter Frequency register */
436 uint64_t c14_cntkctl; /* Timer Control register */
0b6440af 437 uint32_t cnthctl_el2; /* Counter/Timer Hyp Control register */
edac4d8a 438 uint64_t cntvoff_el2; /* Counter Virtual Offset register */
55d284af 439 ARMGenericTimer c14_timer[NUM_GTIMERS];
c1713132 440 uint32_t c15_cpar; /* XScale Coprocessor Access Register */
c3d2689d
AZ
441 uint32_t c15_ticonfig; /* TI925T configuration byte. */
442 uint32_t c15_i_max; /* Maximum D-cache dirty line index. */
443 uint32_t c15_i_min; /* Minimum D-cache dirty line index. */
444 uint32_t c15_threadid; /* TI debugger thread-ID. */
7da362d0
ML
445 uint32_t c15_config_base_address; /* SCU base address. */
446 uint32_t c15_diagnostic; /* diagnostic register */
447 uint32_t c15_power_diagnostic;
448 uint32_t c15_power_control; /* power control */
0b45451e
PM
449 uint64_t dbgbvr[16]; /* breakpoint value registers */
450 uint64_t dbgbcr[16]; /* breakpoint control registers */
451 uint64_t dbgwvr[16]; /* watchpoint value registers */
452 uint64_t dbgwcr[16]; /* watchpoint control registers */
3a298203 453 uint64_t mdscr_el1;
1424ca8d 454 uint64_t oslsr_el1; /* OS Lock Status */
14cc7b54 455 uint64_t mdcr_el2;
5513c3ab 456 uint64_t mdcr_el3;
7c2cb42b
AF
457 /* If the counter is enabled, this stores the last time the counter
458 * was reset. Otherwise it stores the counter value
459 */
c92c0687 460 uint64_t c15_ccnt;
8521466b 461 uint64_t pmccfiltr_el0; /* Performance Monitor Filter Register */
731de9e6 462 uint64_t vpidr_el2; /* Virtualization Processor ID Register */
f0d574d6 463 uint64_t vmpidr_el2; /* Virtualization Multiprocessor ID Register */
b5ff1b31 464 } cp15;
40f137e1 465
9ee6e8bb 466 struct {
fb602cb7
PM
467 /* M profile has up to 4 stack pointers:
468 * a Main Stack Pointer and a Process Stack Pointer for each
469 * of the Secure and Non-Secure states. (If the CPU doesn't support
470 * the security extension then it has only two SPs.)
471 * In QEMU we always store the currently active SP in regs[13],
472 * and the non-active SP for the current security state in
473 * v7m.other_sp. The stack pointers for the inactive security state
474 * are stored in other_ss_msp and other_ss_psp.
475 * switch_v7m_security_state() is responsible for rearranging them
476 * when we change security state.
477 */
9ee6e8bb 478 uint32_t other_sp;
fb602cb7
PM
479 uint32_t other_ss_msp;
480 uint32_t other_ss_psp;
4a16724f
PM
481 uint32_t vecbase[M_REG_NUM_BANKS];
482 uint32_t basepri[M_REG_NUM_BANKS];
483 uint32_t control[M_REG_NUM_BANKS];
484 uint32_t ccr[M_REG_NUM_BANKS]; /* Configuration and Control */
485 uint32_t cfsr[M_REG_NUM_BANKS]; /* Configurable Fault Status */
2c4da50d
PM
486 uint32_t hfsr; /* HardFault Status */
487 uint32_t dfsr; /* Debug Fault Status Register */
bed079da 488 uint32_t sfsr; /* Secure Fault Status Register */
4a16724f 489 uint32_t mmfar[M_REG_NUM_BANKS]; /* MemManage Fault Address */
2c4da50d 490 uint32_t bfar; /* BusFault Address */
bed079da 491 uint32_t sfar; /* Secure Fault Address Register */
4a16724f 492 unsigned mpu_ctrl[M_REG_NUM_BANKS]; /* MPU_CTRL */
9ee6e8bb 493 int exception;
4a16724f
PM
494 uint32_t primask[M_REG_NUM_BANKS];
495 uint32_t faultmask[M_REG_NUM_BANKS];
3b2e9344 496 uint32_t aircr; /* only holds r/w state if security extn implemented */
1e577cc7 497 uint32_t secure; /* Is CPU in Secure state? (not guest visible) */
43bbce7f 498 uint32_t csselr[M_REG_NUM_BANKS];
24ac0fb1 499 uint32_t scr[M_REG_NUM_BANKS];
57bb3156
PM
500 uint32_t msplim[M_REG_NUM_BANKS];
501 uint32_t psplim[M_REG_NUM_BANKS];
9ee6e8bb
PB
502 } v7m;
503
abf1172f
PM
504 /* Information associated with an exception about to be taken:
505 * code which raises an exception must set cs->exception_index and
506 * the relevant parts of this structure; the cpu_do_interrupt function
507 * will then set the guest-visible registers as part of the exception
508 * entry process.
509 */
510 struct {
511 uint32_t syndrome; /* AArch64 format syndrome register */
512 uint32_t fsr; /* AArch32 format fault status register info */
513 uint64_t vaddress; /* virtual addr associated with exception, if any */
73710361 514 uint32_t target_el; /* EL the exception should be targeted for */
abf1172f
PM
515 /* If we implement EL2 we will also need to store information
516 * about the intermediate physical address for stage 2 faults.
517 */
518 } exception;
519
fe1479c3
PB
520 /* Thumb-2 EE state. */
521 uint32_t teecr;
522 uint32_t teehbr;
523
b7bcbe95
FB
524 /* VFP coprocessor state. */
525 struct {
c39c2b90 526 ARMVectorReg zregs[32];
b7bcbe95 527
3c7d3086
RH
528#ifdef TARGET_AARCH64
529 /* Store FFR as pregs[16] to make it easier to treat as any other. */
530 ARMPredicateReg pregs[17];
531#endif
532
40f137e1 533 uint32_t xregs[16];
b7bcbe95
FB
534 /* We store these fpcsr fields separately for convenience. */
535 int vec_len;
536 int vec_stride;
537
9ee6e8bb
PB
538 /* scratch space when Tn are not sufficient. */
539 uint32_t scratch[8];
3b46e624 540
d81ce0ef
AB
541 /* There are a number of distinct float control structures:
542 *
543 * fp_status: is the "normal" fp status.
544 * fp_status_fp16: used for half-precision calculations
545 * standard_fp_status : the ARM "Standard FPSCR Value"
546 *
547 * Half-precision operations are governed by a separate
548 * flush-to-zero control bit in FPSCR:FZ16. We pass a separate
549 * status structure to control this.
550 *
551 * The "Standard FPSCR", ie default-NaN, flush-to-zero,
552 * round-to-nearest and is used by any operations (generally
553 * Neon) which the architecture defines as controlled by the
554 * standard FPSCR value rather than the FPSCR.
3a492f3a
PM
555 *
556 * To avoid having to transfer exception bits around, we simply
557 * say that the FPSCR cumulative exception flags are the logical
d81ce0ef 558 * OR of the flags in the three fp statuses. This relies on the
3a492f3a
PM
559 * only thing which needs to read the exception flags being
560 * an explicit FPSCR read.
561 */
53cd6637 562 float_status fp_status;
d81ce0ef 563 float_status fp_status_f16;
3a492f3a 564 float_status standard_fp_status;
5be5e8ed
RH
565
566 /* ZCR_EL[1-3] */
567 uint64_t zcr_el[4];
b7bcbe95 568 } vfp;
03d05e2d
PM
569 uint64_t exclusive_addr;
570 uint64_t exclusive_val;
571 uint64_t exclusive_high;
b7bcbe95 572
18c9b560
AZ
573 /* iwMMXt coprocessor state. */
574 struct {
575 uint64_t regs[16];
576 uint64_t val;
577
578 uint32_t cregs[16];
579 } iwmmxt;
580
ce4defa0
PB
581#if defined(CONFIG_USER_ONLY)
582 /* For usermode syscall translation. */
583 int eabi;
584#endif
585
46747d15 586 struct CPUBreakpoint *cpu_breakpoint[16];
9ee98ce8
PM
587 struct CPUWatchpoint *cpu_watchpoint[16];
588
1f5c00cf
AB
589 /* Fields up to this point are cleared by a CPU reset */
590 struct {} end_reset_fields;
591
a316d335
FB
592 CPU_COMMON
593
1f5c00cf 594 /* Fields after CPU_COMMON are preserved across CPU reset. */
9ba8c3f4 595
581be094 596 /* Internal CPU feature flags. */
918f5dca 597 uint64_t features;
581be094 598
6cb0b013
PC
599 /* PMSAv7 MPU */
600 struct {
601 uint32_t *drbar;
602 uint32_t *drsr;
603 uint32_t *dracr;
4a16724f 604 uint32_t rnr[M_REG_NUM_BANKS];
6cb0b013
PC
605 } pmsav7;
606
0e1a46bb
PM
607 /* PMSAv8 MPU */
608 struct {
609 /* The PMSAv8 implementation also shares some PMSAv7 config
610 * and state:
611 * pmsav7.rnr (region number register)
612 * pmsav7_dregion (number of configured regions)
613 */
4a16724f
PM
614 uint32_t *rbar[M_REG_NUM_BANKS];
615 uint32_t *rlar[M_REG_NUM_BANKS];
616 uint32_t mair0[M_REG_NUM_BANKS];
617 uint32_t mair1[M_REG_NUM_BANKS];
0e1a46bb
PM
618 } pmsav8;
619
9901c576
PM
620 /* v8M SAU */
621 struct {
622 uint32_t *rbar;
623 uint32_t *rlar;
624 uint32_t rnr;
625 uint32_t ctrl;
626 } sau;
627
983fe826 628 void *nvic;
462a8bc6 629 const struct arm_boot_info *boot_info;
d3a3e529
VK
630 /* Store GICv3CPUState to access from this struct */
631 void *gicv3state;
2c0262af
FB
632} CPUARMState;
633
bd7d00fc
PM
634/**
635 * ARMELChangeHook:
636 * type of a function which can be registered via arm_register_el_change_hook()
637 * to get callbacks when the CPU changes its exception level or mode.
638 */
639typedef void ARMELChangeHook(ARMCPU *cpu, void *opaque);
640
062ba099
AB
641
642/* These values map onto the return values for
643 * QEMU_PSCI_0_2_FN_AFFINITY_INFO */
644typedef enum ARMPSCIState {
d5affb0d
AJ
645 PSCI_ON = 0,
646 PSCI_OFF = 1,
062ba099
AB
647 PSCI_ON_PENDING = 2
648} ARMPSCIState;
649
74e75564
PB
650/**
651 * ARMCPU:
652 * @env: #CPUARMState
653 *
654 * An ARM CPU core.
655 */
656struct ARMCPU {
657 /*< private >*/
658 CPUState parent_obj;
659 /*< public >*/
660
661 CPUARMState env;
662
663 /* Coprocessor information */
664 GHashTable *cp_regs;
665 /* For marshalling (mostly coprocessor) register state between the
666 * kernel and QEMU (for KVM) and between two QEMUs (for migration),
667 * we use these arrays.
668 */
669 /* List of register indexes managed via these arrays; (full KVM style
670 * 64 bit indexes, not CPRegInfo 32 bit indexes)
671 */
672 uint64_t *cpreg_indexes;
673 /* Values of the registers (cpreg_indexes[i]'s value is cpreg_values[i]) */
674 uint64_t *cpreg_values;
675 /* Length of the indexes, values, reset_values arrays */
676 int32_t cpreg_array_len;
677 /* These are used only for migration: incoming data arrives in
678 * these fields and is sanity checked in post_load before copying
679 * to the working data structures above.
680 */
681 uint64_t *cpreg_vmstate_indexes;
682 uint64_t *cpreg_vmstate_values;
683 int32_t cpreg_vmstate_array_len;
684
685 /* Timers used by the generic (architected) timer */
686 QEMUTimer *gt_timer[NUM_GTIMERS];
687 /* GPIO outputs for generic timer */
688 qemu_irq gt_timer_outputs[NUM_GTIMERS];
aa1b3111
PM
689 /* GPIO output for GICv3 maintenance interrupt signal */
690 qemu_irq gicv3_maintenance_interrupt;
07f48730
AJ
691 /* GPIO output for the PMU interrupt */
692 qemu_irq pmu_interrupt;
74e75564
PB
693
694 /* MemoryRegion to use for secure physical accesses */
695 MemoryRegion *secure_memory;
696
181962fd
PM
697 /* For v8M, pointer to the IDAU interface provided by board/SoC */
698 Object *idau;
699
74e75564
PB
700 /* 'compatible' string for this CPU for Linux device trees */
701 const char *dtb_compatible;
702
703 /* PSCI version for this CPU
704 * Bits[31:16] = Major Version
705 * Bits[15:0] = Minor Version
706 */
707 uint32_t psci_version;
708
709 /* Should CPU start in PSCI powered-off state? */
710 bool start_powered_off;
062ba099
AB
711
712 /* Current power state, access guarded by BQL */
713 ARMPSCIState power_state;
714
c25bd18a
PM
715 /* CPU has virtualization extension */
716 bool has_el2;
74e75564
PB
717 /* CPU has security extension */
718 bool has_el3;
5c0a3819
SZ
719 /* CPU has PMU (Performance Monitor Unit) */
720 bool has_pmu;
74e75564
PB
721
722 /* CPU has memory protection unit */
723 bool has_mpu;
724 /* PMSAv7 MPU number of supported regions */
725 uint32_t pmsav7_dregion;
9901c576
PM
726 /* v8M SAU number of supported regions */
727 uint32_t sau_sregion;
74e75564
PB
728
729 /* PSCI conduit used to invoke PSCI methods
730 * 0 - disabled, 1 - smc, 2 - hvc
731 */
732 uint32_t psci_conduit;
733
38e2a77c
PM
734 /* For v8M, initial value of the Secure VTOR */
735 uint32_t init_svtor;
736
74e75564
PB
737 /* [QEMU_]KVM_ARM_TARGET_* constant for this CPU, or
738 * QEMU_KVM_ARM_TARGET_NONE if the kernel doesn't support this CPU type.
739 */
740 uint32_t kvm_target;
741
742 /* KVM init features for this CPU */
743 uint32_t kvm_init_features[7];
744
745 /* Uniprocessor system with MP extensions */
746 bool mp_is_up;
747
f9a69711
AF
748 /* Specify the number of cores in this CPU cluster. Used for the L2CTLR
749 * register.
750 */
751 int32_t core_count;
752
74e75564
PB
753 /* The instance init functions for implementation-specific subclasses
754 * set these fields to specify the implementation-dependent values of
755 * various constant registers and reset values of non-constant
756 * registers.
757 * Some of these might become QOM properties eventually.
758 * Field names match the official register names as defined in the
759 * ARMv7AR ARM Architecture Reference Manual. A reset_ prefix
760 * is used for reset values of non-constant registers; no reset_
761 * prefix means a constant register.
762 */
763 uint32_t midr;
764 uint32_t revidr;
765 uint32_t reset_fpsid;
766 uint32_t mvfr0;
767 uint32_t mvfr1;
768 uint32_t mvfr2;
769 uint32_t ctr;
770 uint32_t reset_sctlr;
771 uint32_t id_pfr0;
772 uint32_t id_pfr1;
773 uint32_t id_dfr0;
774 uint32_t pmceid0;
775 uint32_t pmceid1;
776 uint32_t id_afr0;
777 uint32_t id_mmfr0;
778 uint32_t id_mmfr1;
779 uint32_t id_mmfr2;
780 uint32_t id_mmfr3;
781 uint32_t id_mmfr4;
782 uint32_t id_isar0;
783 uint32_t id_isar1;
784 uint32_t id_isar2;
785 uint32_t id_isar3;
786 uint32_t id_isar4;
787 uint32_t id_isar5;
788 uint64_t id_aa64pfr0;
789 uint64_t id_aa64pfr1;
790 uint64_t id_aa64dfr0;
791 uint64_t id_aa64dfr1;
792 uint64_t id_aa64afr0;
793 uint64_t id_aa64afr1;
794 uint64_t id_aa64isar0;
795 uint64_t id_aa64isar1;
796 uint64_t id_aa64mmfr0;
797 uint64_t id_aa64mmfr1;
798 uint32_t dbgdidr;
799 uint32_t clidr;
800 uint64_t mp_affinity; /* MP ID without feature bits */
801 /* The elements of this array are the CCSIDR values for each cache,
802 * in the order L1DCache, L1ICache, L2DCache, L2ICache, etc.
803 */
804 uint32_t ccsidr[16];
805 uint64_t reset_cbar;
806 uint32_t reset_auxcr;
807 bool reset_hivecs;
808 /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */
809 uint32_t dcz_blocksize;
810 uint64_t rvbar;
bd7d00fc 811
e45868a3
PM
812 /* Configurable aspects of GIC cpu interface (which is part of the CPU) */
813 int gic_num_lrs; /* number of list registers */
814 int gic_vpribits; /* number of virtual priority bits */
815 int gic_vprebits; /* number of virtual preemption bits */
816
3a062d57
JB
817 /* Whether the cfgend input is high (i.e. this CPU should reset into
818 * big-endian mode). This setting isn't used directly: instead it modifies
819 * the reset_sctlr value to have SCTLR_B or SCTLR_EE set, depending on the
820 * architecture version.
821 */
822 bool cfgend;
823
bd7d00fc
PM
824 ARMELChangeHook *el_change_hook;
825 void *el_change_hook_opaque;
15f8b142
IM
826
827 int32_t node_id; /* NUMA node this CPU belongs to */
5d721b78
AG
828
829 /* Used to synchronize KVM and QEMU in-kernel device levels */
830 uint8_t device_irq_level;
74e75564
PB
831};
832
833static inline ARMCPU *arm_env_get_cpu(CPUARMState *env)
834{
835 return container_of(env, ARMCPU, env);
836}
837
46de5913
IM
838uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz);
839
74e75564
PB
840#define ENV_GET_CPU(e) CPU(arm_env_get_cpu(e))
841
842#define ENV_OFFSET offsetof(ARMCPU, env)
843
844#ifndef CONFIG_USER_ONLY
845extern const struct VMStateDescription vmstate_arm_cpu;
846#endif
847
848void arm_cpu_do_interrupt(CPUState *cpu);
849void arm_v7m_cpu_do_interrupt(CPUState *cpu);
850bool arm_cpu_exec_interrupt(CPUState *cpu, int int_req);
851
852void arm_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
853 int flags);
854
855hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
856 MemTxAttrs *attrs);
857
858int arm_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
859int arm_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
860
861int arm_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
862 int cpuid, void *opaque);
863int arm_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
864 int cpuid, void *opaque);
865
866#ifdef TARGET_AARCH64
867int aarch64_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
868int aarch64_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
869#endif
778c3a06 870
faacc041 871target_ulong do_arm_semihosting(CPUARMState *env);
ce02049d
GB
872void aarch64_sync_32_to_64(CPUARMState *env);
873void aarch64_sync_64_to_32(CPUARMState *env);
b5ff1b31 874
3926cc84
AG
875static inline bool is_a64(CPUARMState *env)
876{
877 return env->aarch64;
878}
879
2c0262af
FB
880/* you can call this signal handler from your SIGBUS and SIGSEGV
881 signal handlers to inform the virtual CPU of exceptions. non zero
882 is returned if the signal was handled by the virtual CPU. */
5fafdf24 883int cpu_arm_signal_handler(int host_signum, void *pinfo,
2c0262af
FB
884 void *puc);
885
ec7b4ce4
AF
886/**
887 * pmccntr_sync
888 * @env: CPUARMState
889 *
890 * Synchronises the counter in the PMCCNTR. This must always be called twice,
891 * once before any action that might affect the timer and again afterwards.
892 * The function is used to swap the state of the register if required.
893 * This only happens when not in user mode (!CONFIG_USER_ONLY)
894 */
895void pmccntr_sync(CPUARMState *env);
896
76e3e1bc
PM
897/* SCTLR bit meanings. Several bits have been reused in newer
898 * versions of the architecture; in that case we define constants
899 * for both old and new bit meanings. Code which tests against those
900 * bits should probably check or otherwise arrange that the CPU
901 * is the architectural version it expects.
902 */
903#define SCTLR_M (1U << 0)
904#define SCTLR_A (1U << 1)
905#define SCTLR_C (1U << 2)
906#define SCTLR_W (1U << 3) /* up to v6; RAO in v7 */
907#define SCTLR_SA (1U << 3)
908#define SCTLR_P (1U << 4) /* up to v5; RAO in v6 and v7 */
909#define SCTLR_SA0 (1U << 4) /* v8 onward, AArch64 only */
910#define SCTLR_D (1U << 5) /* up to v5; RAO in v6 */
911#define SCTLR_CP15BEN (1U << 5) /* v7 onward */
912#define SCTLR_L (1U << 6) /* up to v5; RAO in v6 and v7; RAZ in v8 */
913#define SCTLR_B (1U << 7) /* up to v6; RAZ in v7 */
914#define SCTLR_ITD (1U << 7) /* v8 onward */
915#define SCTLR_S (1U << 8) /* up to v6; RAZ in v7 */
916#define SCTLR_SED (1U << 8) /* v8 onward */
917#define SCTLR_R (1U << 9) /* up to v6; RAZ in v7 */
918#define SCTLR_UMA (1U << 9) /* v8 onward, AArch64 only */
919#define SCTLR_F (1U << 10) /* up to v6 */
920#define SCTLR_SW (1U << 10) /* v7 onward */
921#define SCTLR_Z (1U << 11)
922#define SCTLR_I (1U << 12)
923#define SCTLR_V (1U << 13)
924#define SCTLR_RR (1U << 14) /* up to v7 */
925#define SCTLR_DZE (1U << 14) /* v8 onward, AArch64 only */
926#define SCTLR_L4 (1U << 15) /* up to v6; RAZ in v7 */
927#define SCTLR_UCT (1U << 15) /* v8 onward, AArch64 only */
928#define SCTLR_DT (1U << 16) /* up to ??, RAO in v6 and v7 */
929#define SCTLR_nTWI (1U << 16) /* v8 onward */
930#define SCTLR_HA (1U << 17)
f6bda88f 931#define SCTLR_BR (1U << 17) /* PMSA only */
76e3e1bc
PM
932#define SCTLR_IT (1U << 18) /* up to ??, RAO in v6 and v7 */
933#define SCTLR_nTWE (1U << 18) /* v8 onward */
934#define SCTLR_WXN (1U << 19)
935#define SCTLR_ST (1U << 20) /* up to ??, RAZ in v6 */
936#define SCTLR_UWXN (1U << 20) /* v7 onward */
937#define SCTLR_FI (1U << 21)
938#define SCTLR_U (1U << 22)
939#define SCTLR_XP (1U << 23) /* up to v6; v7 onward RAO */
940#define SCTLR_VE (1U << 24) /* up to v7 */
941#define SCTLR_E0E (1U << 24) /* v8 onward, AArch64 only */
942#define SCTLR_EE (1U << 25)
943#define SCTLR_L2 (1U << 26) /* up to v6, RAZ in v7 */
944#define SCTLR_UCI (1U << 26) /* v8 onward, AArch64 only */
945#define SCTLR_NMFI (1U << 27)
946#define SCTLR_TRE (1U << 28)
947#define SCTLR_AFE (1U << 29)
948#define SCTLR_TE (1U << 30)
949
c6f19164
GB
950#define CPTR_TCPAC (1U << 31)
951#define CPTR_TTA (1U << 20)
952#define CPTR_TFP (1U << 10)
5be5e8ed
RH
953#define CPTR_TZ (1U << 8) /* CPTR_EL2 */
954#define CPTR_EZ (1U << 8) /* CPTR_EL3 */
c6f19164 955
187f678d
PM
956#define MDCR_EPMAD (1U << 21)
957#define MDCR_EDAD (1U << 20)
958#define MDCR_SPME (1U << 17)
959#define MDCR_SDD (1U << 16)
a8d64e73 960#define MDCR_SPD (3U << 14)
187f678d
PM
961#define MDCR_TDRA (1U << 11)
962#define MDCR_TDOSA (1U << 10)
963#define MDCR_TDA (1U << 9)
964#define MDCR_TDE (1U << 8)
965#define MDCR_HPME (1U << 7)
966#define MDCR_TPM (1U << 6)
967#define MDCR_TPMCR (1U << 5)
968
a8d64e73
PM
969/* Not all of the MDCR_EL3 bits are present in the 32-bit SDCR */
970#define SDCR_VALID_MASK (MDCR_EPMAD | MDCR_EDAD | MDCR_SPME | MDCR_SPD)
971
78dbbbe4
PM
972#define CPSR_M (0x1fU)
973#define CPSR_T (1U << 5)
974#define CPSR_F (1U << 6)
975#define CPSR_I (1U << 7)
976#define CPSR_A (1U << 8)
977#define CPSR_E (1U << 9)
978#define CPSR_IT_2_7 (0xfc00U)
979#define CPSR_GE (0xfU << 16)
4051e12c
PM
980#define CPSR_IL (1U << 20)
981/* Note that the RESERVED bits include bit 21, which is PSTATE_SS in
982 * an AArch64 SPSR but RES0 in AArch32 SPSR and CPSR. In QEMU we use
983 * env->uncached_cpsr bit 21 to store PSTATE.SS when executing in AArch32,
984 * where it is live state but not accessible to the AArch32 code.
985 */
986#define CPSR_RESERVED (0x7U << 21)
78dbbbe4
PM
987#define CPSR_J (1U << 24)
988#define CPSR_IT_0_1 (3U << 25)
989#define CPSR_Q (1U << 27)
990#define CPSR_V (1U << 28)
991#define CPSR_C (1U << 29)
992#define CPSR_Z (1U << 30)
993#define CPSR_N (1U << 31)
9ee6e8bb 994#define CPSR_NZCV (CPSR_N | CPSR_Z | CPSR_C | CPSR_V)
4cc35614 995#define CPSR_AIF (CPSR_A | CPSR_I | CPSR_F)
9ee6e8bb
PB
996
997#define CPSR_IT (CPSR_IT_0_1 | CPSR_IT_2_7)
4cc35614
PM
998#define CACHED_CPSR_BITS (CPSR_T | CPSR_AIF | CPSR_GE | CPSR_IT | CPSR_Q \
999 | CPSR_NZCV)
9ee6e8bb
PB
1000/* Bits writable in user mode. */
1001#define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE)
1002/* Execution state bits. MRS read as zero, MSR writes ignored. */
4051e12c
PM
1003#define CPSR_EXEC (CPSR_T | CPSR_IT | CPSR_J | CPSR_IL)
1004/* Mask of bits which may be set by exception return copying them from SPSR */
1005#define CPSR_ERET_MASK (~CPSR_RESERVED)
b5ff1b31 1006
987ab45e
PM
1007/* Bit definitions for M profile XPSR. Most are the same as CPSR. */
1008#define XPSR_EXCP 0x1ffU
1009#define XPSR_SPREALIGN (1U << 9) /* Only set in exception stack frames */
1010#define XPSR_IT_2_7 CPSR_IT_2_7
1011#define XPSR_GE CPSR_GE
1012#define XPSR_SFPA (1U << 20) /* Only set in exception stack frames */
1013#define XPSR_T (1U << 24) /* Not the same as CPSR_T ! */
1014#define XPSR_IT_0_1 CPSR_IT_0_1
1015#define XPSR_Q CPSR_Q
1016#define XPSR_V CPSR_V
1017#define XPSR_C CPSR_C
1018#define XPSR_Z CPSR_Z
1019#define XPSR_N CPSR_N
1020#define XPSR_NZCV CPSR_NZCV
1021#define XPSR_IT CPSR_IT
1022
e389be16
FA
1023#define TTBCR_N (7U << 0) /* TTBCR.EAE==0 */
1024#define TTBCR_T0SZ (7U << 0) /* TTBCR.EAE==1 */
1025#define TTBCR_PD0 (1U << 4)
1026#define TTBCR_PD1 (1U << 5)
1027#define TTBCR_EPD0 (1U << 7)
1028#define TTBCR_IRGN0 (3U << 8)
1029#define TTBCR_ORGN0 (3U << 10)
1030#define TTBCR_SH0 (3U << 12)
1031#define TTBCR_T1SZ (3U << 16)
1032#define TTBCR_A1 (1U << 22)
1033#define TTBCR_EPD1 (1U << 23)
1034#define TTBCR_IRGN1 (3U << 24)
1035#define TTBCR_ORGN1 (3U << 26)
1036#define TTBCR_SH1 (1U << 28)
1037#define TTBCR_EAE (1U << 31)
1038
d356312f
PM
1039/* Bit definitions for ARMv8 SPSR (PSTATE) format.
1040 * Only these are valid when in AArch64 mode; in
1041 * AArch32 mode SPSRs are basically CPSR-format.
1042 */
f502cfc2 1043#define PSTATE_SP (1U)
d356312f
PM
1044#define PSTATE_M (0xFU)
1045#define PSTATE_nRW (1U << 4)
1046#define PSTATE_F (1U << 6)
1047#define PSTATE_I (1U << 7)
1048#define PSTATE_A (1U << 8)
1049#define PSTATE_D (1U << 9)
1050#define PSTATE_IL (1U << 20)
1051#define PSTATE_SS (1U << 21)
1052#define PSTATE_V (1U << 28)
1053#define PSTATE_C (1U << 29)
1054#define PSTATE_Z (1U << 30)
1055#define PSTATE_N (1U << 31)
1056#define PSTATE_NZCV (PSTATE_N | PSTATE_Z | PSTATE_C | PSTATE_V)
4cc35614
PM
1057#define PSTATE_DAIF (PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F)
1058#define CACHED_PSTATE_BITS (PSTATE_NZCV | PSTATE_DAIF)
d356312f
PM
1059/* Mode values for AArch64 */
1060#define PSTATE_MODE_EL3h 13
1061#define PSTATE_MODE_EL3t 12
1062#define PSTATE_MODE_EL2h 9
1063#define PSTATE_MODE_EL2t 8
1064#define PSTATE_MODE_EL1h 5
1065#define PSTATE_MODE_EL1t 4
1066#define PSTATE_MODE_EL0t 0
1067
de2db7ec
PM
1068/* Write a new value to v7m.exception, thus transitioning into or out
1069 * of Handler mode; this may result in a change of active stack pointer.
1070 */
1071void write_v7m_exception(CPUARMState *env, uint32_t new_exc);
1072
9e729b57
EI
1073/* Map EL and handler into a PSTATE_MODE. */
1074static inline unsigned int aarch64_pstate_mode(unsigned int el, bool handler)
1075{
1076 return (el << 2) | handler;
1077}
1078
d356312f
PM
1079/* Return the current PSTATE value. For the moment we don't support 32<->64 bit
1080 * interprocessing, so we don't attempt to sync with the cpsr state used by
1081 * the 32 bit decoder.
1082 */
1083static inline uint32_t pstate_read(CPUARMState *env)
1084{
1085 int ZF;
1086
1087 ZF = (env->ZF == 0);
1088 return (env->NF & 0x80000000) | (ZF << 30)
1089 | (env->CF << 29) | ((env->VF & 0x80000000) >> 3)
4cc35614 1090 | env->pstate | env->daif;
d356312f
PM
1091}
1092
1093static inline void pstate_write(CPUARMState *env, uint32_t val)
1094{
1095 env->ZF = (~val) & PSTATE_Z;
1096 env->NF = val;
1097 env->CF = (val >> 29) & 1;
1098 env->VF = (val << 3) & 0x80000000;
4cc35614 1099 env->daif = val & PSTATE_DAIF;
d356312f
PM
1100 env->pstate = val & ~CACHED_PSTATE_BITS;
1101}
1102
b5ff1b31 1103/* Return the current CPSR value. */
2f4a40e5 1104uint32_t cpsr_read(CPUARMState *env);
50866ba5
PM
1105
1106typedef enum CPSRWriteType {
1107 CPSRWriteByInstr = 0, /* from guest MSR or CPS */
1108 CPSRWriteExceptionReturn = 1, /* from guest exception return insn */
1109 CPSRWriteRaw = 2, /* trust values, do not switch reg banks */
1110 CPSRWriteByGDBStub = 3, /* from the GDB stub */
1111} CPSRWriteType;
1112
1113/* Set the CPSR. Note that some bits of mask must be all-set or all-clear.*/
1114void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
1115 CPSRWriteType write_type);
9ee6e8bb
PB
1116
1117/* Return the current xPSR value. */
1118static inline uint32_t xpsr_read(CPUARMState *env)
1119{
1120 int ZF;
6fbe23d5
PB
1121 ZF = (env->ZF == 0);
1122 return (env->NF & 0x80000000) | (ZF << 30)
9ee6e8bb
PB
1123 | (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
1124 | (env->thumb << 24) | ((env->condexec_bits & 3) << 25)
1125 | ((env->condexec_bits & 0xfc) << 8)
1126 | env->v7m.exception;
b5ff1b31
FB
1127}
1128
9ee6e8bb
PB
1129/* Set the xPSR. Note that some bits of mask must be all-set or all-clear. */
1130static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
1131{
987ab45e
PM
1132 if (mask & XPSR_NZCV) {
1133 env->ZF = (~val) & XPSR_Z;
6fbe23d5 1134 env->NF = val;
9ee6e8bb
PB
1135 env->CF = (val >> 29) & 1;
1136 env->VF = (val << 3) & 0x80000000;
1137 }
987ab45e
PM
1138 if (mask & XPSR_Q) {
1139 env->QF = ((val & XPSR_Q) != 0);
1140 }
1141 if (mask & XPSR_T) {
1142 env->thumb = ((val & XPSR_T) != 0);
1143 }
1144 if (mask & XPSR_IT_0_1) {
9ee6e8bb
PB
1145 env->condexec_bits &= ~3;
1146 env->condexec_bits |= (val >> 25) & 3;
1147 }
987ab45e 1148 if (mask & XPSR_IT_2_7) {
9ee6e8bb
PB
1149 env->condexec_bits &= 3;
1150 env->condexec_bits |= (val >> 8) & 0xfc;
1151 }
987ab45e 1152 if (mask & XPSR_EXCP) {
de2db7ec
PM
1153 /* Note that this only happens on exception exit */
1154 write_v7m_exception(env, val & XPSR_EXCP);
9ee6e8bb
PB
1155 }
1156}
1157
f149e3e8
EI
1158#define HCR_VM (1ULL << 0)
1159#define HCR_SWIO (1ULL << 1)
1160#define HCR_PTW (1ULL << 2)
1161#define HCR_FMO (1ULL << 3)
1162#define HCR_IMO (1ULL << 4)
1163#define HCR_AMO (1ULL << 5)
1164#define HCR_VF (1ULL << 6)
1165#define HCR_VI (1ULL << 7)
1166#define HCR_VSE (1ULL << 8)
1167#define HCR_FB (1ULL << 9)
1168#define HCR_BSU_MASK (3ULL << 10)
1169#define HCR_DC (1ULL << 12)
1170#define HCR_TWI (1ULL << 13)
1171#define HCR_TWE (1ULL << 14)
1172#define HCR_TID0 (1ULL << 15)
1173#define HCR_TID1 (1ULL << 16)
1174#define HCR_TID2 (1ULL << 17)
1175#define HCR_TID3 (1ULL << 18)
1176#define HCR_TSC (1ULL << 19)
1177#define HCR_TIDCP (1ULL << 20)
1178#define HCR_TACR (1ULL << 21)
1179#define HCR_TSW (1ULL << 22)
1180#define HCR_TPC (1ULL << 23)
1181#define HCR_TPU (1ULL << 24)
1182#define HCR_TTLB (1ULL << 25)
1183#define HCR_TVM (1ULL << 26)
1184#define HCR_TGE (1ULL << 27)
1185#define HCR_TDZ (1ULL << 28)
1186#define HCR_HCD (1ULL << 29)
1187#define HCR_TRVM (1ULL << 30)
1188#define HCR_RW (1ULL << 31)
1189#define HCR_CD (1ULL << 32)
1190#define HCR_ID (1ULL << 33)
1191#define HCR_MASK ((1ULL << 34) - 1)
1192
64e0e2de
EI
1193#define SCR_NS (1U << 0)
1194#define SCR_IRQ (1U << 1)
1195#define SCR_FIQ (1U << 2)
1196#define SCR_EA (1U << 3)
1197#define SCR_FW (1U << 4)
1198#define SCR_AW (1U << 5)
1199#define SCR_NET (1U << 6)
1200#define SCR_SMD (1U << 7)
1201#define SCR_HCE (1U << 8)
1202#define SCR_SIF (1U << 9)
1203#define SCR_RW (1U << 10)
1204#define SCR_ST (1U << 11)
1205#define SCR_TWI (1U << 12)
1206#define SCR_TWE (1U << 13)
1207#define SCR_AARCH32_MASK (0x3fff & ~(SCR_RW | SCR_ST))
1208#define SCR_AARCH64_MASK (0x3fff & ~SCR_NET)
1209
01653295
PM
1210/* Return the current FPSCR value. */
1211uint32_t vfp_get_fpscr(CPUARMState *env);
1212void vfp_set_fpscr(CPUARMState *env, uint32_t val);
1213
d81ce0ef
AB
1214/* FPCR, Floating Point Control Register
1215 * FPSR, Floating Poiht Status Register
1216 *
1217 * For A64 the FPSCR is split into two logically distinct registers,
f903fa22
PM
1218 * FPCR and FPSR. However since they still use non-overlapping bits
1219 * we store the underlying state in fpscr and just mask on read/write.
1220 */
1221#define FPSR_MASK 0xf800009f
1222#define FPCR_MASK 0x07f79f00
d81ce0ef
AB
1223
1224#define FPCR_FZ16 (1 << 19) /* ARMv8.2+, FP16 flush-to-zero */
1225#define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */
1226#define FPCR_DN (1 << 25) /* Default NaN enable bit */
1227
f903fa22
PM
1228static inline uint32_t vfp_get_fpsr(CPUARMState *env)
1229{
1230 return vfp_get_fpscr(env) & FPSR_MASK;
1231}
1232
1233static inline void vfp_set_fpsr(CPUARMState *env, uint32_t val)
1234{
1235 uint32_t new_fpscr = (vfp_get_fpscr(env) & ~FPSR_MASK) | (val & FPSR_MASK);
1236 vfp_set_fpscr(env, new_fpscr);
1237}
1238
1239static inline uint32_t vfp_get_fpcr(CPUARMState *env)
1240{
1241 return vfp_get_fpscr(env) & FPCR_MASK;
1242}
1243
1244static inline void vfp_set_fpcr(CPUARMState *env, uint32_t val)
1245{
1246 uint32_t new_fpscr = (vfp_get_fpscr(env) & ~FPCR_MASK) | (val & FPCR_MASK);
1247 vfp_set_fpscr(env, new_fpscr);
1248}
1249
b5ff1b31
FB
1250enum arm_cpu_mode {
1251 ARM_CPU_MODE_USR = 0x10,
1252 ARM_CPU_MODE_FIQ = 0x11,
1253 ARM_CPU_MODE_IRQ = 0x12,
1254 ARM_CPU_MODE_SVC = 0x13,
28c9457d 1255 ARM_CPU_MODE_MON = 0x16,
b5ff1b31 1256 ARM_CPU_MODE_ABT = 0x17,
28c9457d 1257 ARM_CPU_MODE_HYP = 0x1a,
b5ff1b31
FB
1258 ARM_CPU_MODE_UND = 0x1b,
1259 ARM_CPU_MODE_SYS = 0x1f
1260};
1261
40f137e1
PB
1262/* VFP system registers. */
1263#define ARM_VFP_FPSID 0
1264#define ARM_VFP_FPSCR 1
a50c0f51 1265#define ARM_VFP_MVFR2 5
9ee6e8bb
PB
1266#define ARM_VFP_MVFR1 6
1267#define ARM_VFP_MVFR0 7
40f137e1
PB
1268#define ARM_VFP_FPEXC 8
1269#define ARM_VFP_FPINST 9
1270#define ARM_VFP_FPINST2 10
1271
18c9b560
AZ
1272/* iwMMXt coprocessor control registers. */
1273#define ARM_IWMMXT_wCID 0
1274#define ARM_IWMMXT_wCon 1
1275#define ARM_IWMMXT_wCSSF 2
1276#define ARM_IWMMXT_wCASF 3
1277#define ARM_IWMMXT_wCGR0 8
1278#define ARM_IWMMXT_wCGR1 9
1279#define ARM_IWMMXT_wCGR2 10
1280#define ARM_IWMMXT_wCGR3 11
1281
2c4da50d
PM
1282/* V7M CCR bits */
1283FIELD(V7M_CCR, NONBASETHRDENA, 0, 1)
1284FIELD(V7M_CCR, USERSETMPEND, 1, 1)
1285FIELD(V7M_CCR, UNALIGN_TRP, 3, 1)
1286FIELD(V7M_CCR, DIV_0_TRP, 4, 1)
1287FIELD(V7M_CCR, BFHFNMIGN, 8, 1)
1288FIELD(V7M_CCR, STKALIGN, 9, 1)
1289FIELD(V7M_CCR, DC, 16, 1)
1290FIELD(V7M_CCR, IC, 17, 1)
1291
24ac0fb1
PM
1292/* V7M SCR bits */
1293FIELD(V7M_SCR, SLEEPONEXIT, 1, 1)
1294FIELD(V7M_SCR, SLEEPDEEP, 2, 1)
1295FIELD(V7M_SCR, SLEEPDEEPS, 3, 1)
1296FIELD(V7M_SCR, SEVONPEND, 4, 1)
1297
3b2e9344
PM
1298/* V7M AIRCR bits */
1299FIELD(V7M_AIRCR, VECTRESET, 0, 1)
1300FIELD(V7M_AIRCR, VECTCLRACTIVE, 1, 1)
1301FIELD(V7M_AIRCR, SYSRESETREQ, 2, 1)
1302FIELD(V7M_AIRCR, SYSRESETREQS, 3, 1)
1303FIELD(V7M_AIRCR, PRIGROUP, 8, 3)
1304FIELD(V7M_AIRCR, BFHFNMINS, 13, 1)
1305FIELD(V7M_AIRCR, PRIS, 14, 1)
1306FIELD(V7M_AIRCR, ENDIANNESS, 15, 1)
1307FIELD(V7M_AIRCR, VECTKEY, 16, 16)
1308
2c4da50d
PM
1309/* V7M CFSR bits for MMFSR */
1310FIELD(V7M_CFSR, IACCVIOL, 0, 1)
1311FIELD(V7M_CFSR, DACCVIOL, 1, 1)
1312FIELD(V7M_CFSR, MUNSTKERR, 3, 1)
1313FIELD(V7M_CFSR, MSTKERR, 4, 1)
1314FIELD(V7M_CFSR, MLSPERR, 5, 1)
1315FIELD(V7M_CFSR, MMARVALID, 7, 1)
1316
1317/* V7M CFSR bits for BFSR */
1318FIELD(V7M_CFSR, IBUSERR, 8 + 0, 1)
1319FIELD(V7M_CFSR, PRECISERR, 8 + 1, 1)
1320FIELD(V7M_CFSR, IMPRECISERR, 8 + 2, 1)
1321FIELD(V7M_CFSR, UNSTKERR, 8 + 3, 1)
1322FIELD(V7M_CFSR, STKERR, 8 + 4, 1)
1323FIELD(V7M_CFSR, LSPERR, 8 + 5, 1)
1324FIELD(V7M_CFSR, BFARVALID, 8 + 7, 1)
1325
1326/* V7M CFSR bits for UFSR */
1327FIELD(V7M_CFSR, UNDEFINSTR, 16 + 0, 1)
1328FIELD(V7M_CFSR, INVSTATE, 16 + 1, 1)
1329FIELD(V7M_CFSR, INVPC, 16 + 2, 1)
1330FIELD(V7M_CFSR, NOCP, 16 + 3, 1)
1331FIELD(V7M_CFSR, UNALIGNED, 16 + 8, 1)
1332FIELD(V7M_CFSR, DIVBYZERO, 16 + 9, 1)
1333
334e8dad
PM
1334/* V7M CFSR bit masks covering all of the subregister bits */
1335FIELD(V7M_CFSR, MMFSR, 0, 8)
1336FIELD(V7M_CFSR, BFSR, 8, 8)
1337FIELD(V7M_CFSR, UFSR, 16, 16)
1338
2c4da50d
PM
1339/* V7M HFSR bits */
1340FIELD(V7M_HFSR, VECTTBL, 1, 1)
1341FIELD(V7M_HFSR, FORCED, 30, 1)
1342FIELD(V7M_HFSR, DEBUGEVT, 31, 1)
1343
1344/* V7M DFSR bits */
1345FIELD(V7M_DFSR, HALTED, 0, 1)
1346FIELD(V7M_DFSR, BKPT, 1, 1)
1347FIELD(V7M_DFSR, DWTTRAP, 2, 1)
1348FIELD(V7M_DFSR, VCATCH, 3, 1)
1349FIELD(V7M_DFSR, EXTERNAL, 4, 1)
1350
bed079da
PM
1351/* V7M SFSR bits */
1352FIELD(V7M_SFSR, INVEP, 0, 1)
1353FIELD(V7M_SFSR, INVIS, 1, 1)
1354FIELD(V7M_SFSR, INVER, 2, 1)
1355FIELD(V7M_SFSR, AUVIOL, 3, 1)
1356FIELD(V7M_SFSR, INVTRAN, 4, 1)
1357FIELD(V7M_SFSR, LSPERR, 5, 1)
1358FIELD(V7M_SFSR, SFARVALID, 6, 1)
1359FIELD(V7M_SFSR, LSERR, 7, 1)
1360
29c483a5
MD
1361/* v7M MPU_CTRL bits */
1362FIELD(V7M_MPU_CTRL, ENABLE, 0, 1)
1363FIELD(V7M_MPU_CTRL, HFNMIENA, 1, 1)
1364FIELD(V7M_MPU_CTRL, PRIVDEFENA, 2, 1)
1365
43bbce7f
PM
1366/* v7M CLIDR bits */
1367FIELD(V7M_CLIDR, CTYPE_ALL, 0, 21)
1368FIELD(V7M_CLIDR, LOUIS, 21, 3)
1369FIELD(V7M_CLIDR, LOC, 24, 3)
1370FIELD(V7M_CLIDR, LOUU, 27, 3)
1371FIELD(V7M_CLIDR, ICB, 30, 2)
1372
1373FIELD(V7M_CSSELR, IND, 0, 1)
1374FIELD(V7M_CSSELR, LEVEL, 1, 3)
1375/* We use the combination of InD and Level to index into cpu->ccsidr[];
1376 * define a mask for this and check that it doesn't permit running off
1377 * the end of the array.
1378 */
1379FIELD(V7M_CSSELR, INDEX, 0, 4)
1380
1381QEMU_BUILD_BUG_ON(ARRAY_SIZE(((ARMCPU *)0)->ccsidr) <= R_V7M_CSSELR_INDEX_MASK);
1382
ce854d7c
BC
1383/* If adding a feature bit which corresponds to a Linux ELF
1384 * HWCAP bit, remember to update the feature-bit-to-hwcap
1385 * mapping in linux-user/elfload.c:get_elf_hwcap().
1386 */
40f137e1
PB
1387enum arm_features {
1388 ARM_FEATURE_VFP,
c1713132
AZ
1389 ARM_FEATURE_AUXCR, /* ARM1026 Auxiliary control register. */
1390 ARM_FEATURE_XSCALE, /* Intel XScale extensions. */
ce819861 1391 ARM_FEATURE_IWMMXT, /* Intel iwMMXt extension. */
9ee6e8bb
PB
1392 ARM_FEATURE_V6,
1393 ARM_FEATURE_V6K,
1394 ARM_FEATURE_V7,
1395 ARM_FEATURE_THUMB2,
452a0955 1396 ARM_FEATURE_PMSA, /* no MMU; may have Memory Protection Unit */
9ee6e8bb 1397 ARM_FEATURE_VFP3,
60011498 1398 ARM_FEATURE_VFP_FP16,
9ee6e8bb 1399 ARM_FEATURE_NEON,
47789990 1400 ARM_FEATURE_THUMB_DIV, /* divide supported in Thumb encoding */
9ee6e8bb 1401 ARM_FEATURE_M, /* Microcontroller profile. */
fe1479c3 1402 ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling. */
e1bbf446 1403 ARM_FEATURE_THUMB2EE,
be5e7a76
DES
1404 ARM_FEATURE_V7MP, /* v7 Multiprocessing Extensions */
1405 ARM_FEATURE_V4T,
1406 ARM_FEATURE_V5,
5bc95aa2 1407 ARM_FEATURE_STRONGARM,
906879a9 1408 ARM_FEATURE_VAPA, /* cp15 VA to PA lookups */
b8b8ea05 1409 ARM_FEATURE_ARM_DIV, /* divide supported in ARM encoding */
da97f52c 1410 ARM_FEATURE_VFP4, /* VFPv4 (implies that NEON is v2) */
0383ac00 1411 ARM_FEATURE_GENERIC_TIMER,
06ed5d66 1412 ARM_FEATURE_MVFR, /* Media and VFP Feature Registers 0 and 1 */
1047b9d7 1413 ARM_FEATURE_DUMMY_C15_REGS, /* RAZ/WI all of cp15 crn=15 */
c4804214
PM
1414 ARM_FEATURE_CACHE_TEST_CLEAN, /* 926/1026 style test-and-clean ops */
1415 ARM_FEATURE_CACHE_DIRTY_REG, /* 1136/1176 cache dirty status register */
1416 ARM_FEATURE_CACHE_BLOCK_OPS, /* v6 optional cache block operations */
81bdde9d 1417 ARM_FEATURE_MPIDR, /* has cp15 MPIDR */
de9b05b8
PM
1418 ARM_FEATURE_PXN, /* has Privileged Execute Never bit */
1419 ARM_FEATURE_LPAE, /* has Large Physical Address Extension */
81e69fb0 1420 ARM_FEATURE_V8,
3926cc84 1421 ARM_FEATURE_AARCH64, /* supports 64 bit mode */
9d935509 1422 ARM_FEATURE_V8_AES, /* implements AES part of v8 Crypto Extensions */
d8ba780b 1423 ARM_FEATURE_CBAR, /* has cp15 CBAR */
eb0ecd5a 1424 ARM_FEATURE_CRC, /* ARMv8 CRC instructions */
f318cec6 1425 ARM_FEATURE_CBAR_RO, /* has cp15 CBAR and it is read-only */
cca7c2f5 1426 ARM_FEATURE_EL2, /* has EL2 Virtualization support */
1fe8141e 1427 ARM_FEATURE_EL3, /* has EL3 Secure monitor support */
f1ecb913
AB
1428 ARM_FEATURE_V8_SHA1, /* implements SHA1 part of v8 Crypto Extensions */
1429 ARM_FEATURE_V8_SHA256, /* implements SHA256 part of v8 Crypto Extensions */
4e624eda 1430 ARM_FEATURE_V8_PMULL, /* implements PMULL part of v8 Crypto Extensions */
62b44f05 1431 ARM_FEATURE_THUMB_DSP, /* DSP insns supported in the Thumb encodings */
929e754d 1432 ARM_FEATURE_PMU, /* has PMU support */
91db4642 1433 ARM_FEATURE_VBAR, /* has cp15 VBAR */
1e577cc7 1434 ARM_FEATURE_M_SECURITY, /* M profile Security Extension */
c99a55d3 1435 ARM_FEATURE_JAZELLE, /* has (trivial) Jazelle implementation */
0d0a16c6 1436 ARM_FEATURE_SVE, /* has Scalable Vector Extension */
90b827d1 1437 ARM_FEATURE_V8_SHA512, /* implements SHA512 part of v8 Crypto Extensions */
cd270ade 1438 ARM_FEATURE_V8_SHA3, /* implements SHA3 part of v8 Crypto Extensions */
80d6f4c6 1439 ARM_FEATURE_V8_SM3, /* implements SM3 part of v8 Crypto Extensions */
b6577bcd 1440 ARM_FEATURE_V8_SM4, /* implements SM4 part of v8 Crypto Extensions */
1dc81c15 1441 ARM_FEATURE_V8_RDM, /* implements v8.1 simd round multiply */
6ad4d618 1442 ARM_FEATURE_V8_FP16, /* implements v8.2 half-precision float */
0438f037 1443 ARM_FEATURE_V8_FCMA, /* has complex number part of v8.3 extensions. */
40f137e1
PB
1444};
1445
1446static inline int arm_feature(CPUARMState *env, int feature)
1447{
918f5dca 1448 return (env->features & (1ULL << feature)) != 0;
40f137e1
PB
1449}
1450
19e0fefa
FA
1451#if !defined(CONFIG_USER_ONLY)
1452/* Return true if exception levels below EL3 are in secure state,
1453 * or would be following an exception return to that level.
1454 * Unlike arm_is_secure() (which is always a question about the
1455 * _current_ state of the CPU) this doesn't care about the current
1456 * EL or mode.
1457 */
1458static inline bool arm_is_secure_below_el3(CPUARMState *env)
1459{
1460 if (arm_feature(env, ARM_FEATURE_EL3)) {
1461 return !(env->cp15.scr_el3 & SCR_NS);
1462 } else {
6b7f0b61 1463 /* If EL3 is not supported then the secure state is implementation
19e0fefa
FA
1464 * defined, in which case QEMU defaults to non-secure.
1465 */
1466 return false;
1467 }
1468}
1469
71205876
PM
1470/* Return true if the CPU is AArch64 EL3 or AArch32 Mon */
1471static inline bool arm_is_el3_or_mon(CPUARMState *env)
19e0fefa
FA
1472{
1473 if (arm_feature(env, ARM_FEATURE_EL3)) {
1474 if (is_a64(env) && extract32(env->pstate, 2, 2) == 3) {
1475 /* CPU currently in AArch64 state and EL3 */
1476 return true;
1477 } else if (!is_a64(env) &&
1478 (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON) {
1479 /* CPU currently in AArch32 state and monitor mode */
1480 return true;
1481 }
1482 }
71205876
PM
1483 return false;
1484}
1485
1486/* Return true if the processor is in secure state */
1487static inline bool arm_is_secure(CPUARMState *env)
1488{
1489 if (arm_is_el3_or_mon(env)) {
1490 return true;
1491 }
19e0fefa
FA
1492 return arm_is_secure_below_el3(env);
1493}
1494
1495#else
1496static inline bool arm_is_secure_below_el3(CPUARMState *env)
1497{
1498 return false;
1499}
1500
1501static inline bool arm_is_secure(CPUARMState *env)
1502{
1503 return false;
1504}
1505#endif
1506
1f79ee32
PM
1507/* Return true if the specified exception level is running in AArch64 state. */
1508static inline bool arm_el_is_aa64(CPUARMState *env, int el)
1509{
446c81ab
PM
1510 /* This isn't valid for EL0 (if we're in EL0, is_a64() is what you want,
1511 * and if we're not in EL0 then the state of EL0 isn't well defined.)
1f79ee32 1512 */
446c81ab
PM
1513 assert(el >= 1 && el <= 3);
1514 bool aa64 = arm_feature(env, ARM_FEATURE_AARCH64);
592125f8 1515
446c81ab
PM
1516 /* The highest exception level is always at the maximum supported
1517 * register width, and then lower levels have a register width controlled
1518 * by bits in the SCR or HCR registers.
1f79ee32 1519 */
446c81ab
PM
1520 if (el == 3) {
1521 return aa64;
1522 }
1523
1524 if (arm_feature(env, ARM_FEATURE_EL3)) {
1525 aa64 = aa64 && (env->cp15.scr_el3 & SCR_RW);
1526 }
1527
1528 if (el == 2) {
1529 return aa64;
1530 }
1531
1532 if (arm_feature(env, ARM_FEATURE_EL2) && !arm_is_secure_below_el3(env)) {
1533 aa64 = aa64 && (env->cp15.hcr_el2 & HCR_RW);
1534 }
1535
1536 return aa64;
1f79ee32
PM
1537}
1538
3f342b9e
SF
1539/* Function for determing whether guest cp register reads and writes should
1540 * access the secure or non-secure bank of a cp register. When EL3 is
1541 * operating in AArch32 state, the NS-bit determines whether the secure
1542 * instance of a cp register should be used. When EL3 is AArch64 (or if
1543 * it doesn't exist at all) then there is no register banking, and all
1544 * accesses are to the non-secure version.
1545 */
1546static inline bool access_secure_reg(CPUARMState *env)
1547{
1548 bool ret = (arm_feature(env, ARM_FEATURE_EL3) &&
1549 !arm_el_is_aa64(env, 3) &&
1550 !(env->cp15.scr_el3 & SCR_NS));
1551
1552 return ret;
1553}
1554
ea30a4b8
FA
1555/* Macros for accessing a specified CP register bank */
1556#define A32_BANKED_REG_GET(_env, _regname, _secure) \
1557 ((_secure) ? (_env)->cp15._regname##_s : (_env)->cp15._regname##_ns)
1558
1559#define A32_BANKED_REG_SET(_env, _regname, _secure, _val) \
1560 do { \
1561 if (_secure) { \
1562 (_env)->cp15._regname##_s = (_val); \
1563 } else { \
1564 (_env)->cp15._regname##_ns = (_val); \
1565 } \
1566 } while (0)
1567
1568/* Macros for automatically accessing a specific CP register bank depending on
1569 * the current secure state of the system. These macros are not intended for
1570 * supporting instruction translation reads/writes as these are dependent
1571 * solely on the SCR.NS bit and not the mode.
1572 */
1573#define A32_BANKED_CURRENT_REG_GET(_env, _regname) \
1574 A32_BANKED_REG_GET((_env), _regname, \
2cde031f 1575 (arm_is_secure(_env) && !arm_el_is_aa64((_env), 3)))
ea30a4b8
FA
1576
1577#define A32_BANKED_CURRENT_REG_SET(_env, _regname, _val) \
1578 A32_BANKED_REG_SET((_env), _regname, \
2cde031f 1579 (arm_is_secure(_env) && !arm_el_is_aa64((_env), 3)), \
ea30a4b8
FA
1580 (_val))
1581
9a78eead 1582void arm_cpu_list(FILE *f, fprintf_function cpu_fprintf);
012a906b
GB
1583uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
1584 uint32_t cur_el, bool secure);
40f137e1 1585
9ee6e8bb 1586/* Interface between CPU and Interrupt controller. */
7ecdaa4a
PM
1587#ifndef CONFIG_USER_ONLY
1588bool armv7m_nvic_can_take_pending_exception(void *opaque);
1589#else
1590static inline bool armv7m_nvic_can_take_pending_exception(void *opaque)
1591{
1592 return true;
1593}
1594#endif
2fb50a33
PM
1595/**
1596 * armv7m_nvic_set_pending: mark the specified exception as pending
1597 * @opaque: the NVIC
1598 * @irq: the exception number to mark pending
1599 * @secure: false for non-banked exceptions or for the nonsecure
1600 * version of a banked exception, true for the secure version of a banked
1601 * exception.
1602 *
1603 * Marks the specified exception as pending. Note that we will assert()
1604 * if @secure is true and @irq does not specify one of the fixed set
1605 * of architecturally banked exceptions.
1606 */
1607void armv7m_nvic_set_pending(void *opaque, int irq, bool secure);
5ede82b8
PM
1608/**
1609 * armv7m_nvic_set_pending_derived: mark this derived exception as pending
1610 * @opaque: the NVIC
1611 * @irq: the exception number to mark pending
1612 * @secure: false for non-banked exceptions or for the nonsecure
1613 * version of a banked exception, true for the secure version of a banked
1614 * exception.
1615 *
1616 * Similar to armv7m_nvic_set_pending(), but specifically for derived
1617 * exceptions (exceptions generated in the course of trying to take
1618 * a different exception).
1619 */
1620void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure);
6c948518
PM
1621/**
1622 * armv7m_nvic_get_pending_irq_info: return highest priority pending
1623 * exception, and whether it targets Secure state
1624 * @opaque: the NVIC
1625 * @pirq: set to pending exception number
1626 * @ptargets_secure: set to whether pending exception targets Secure
1627 *
1628 * This function writes the number of the highest priority pending
1629 * exception (the one which would be made active by
1630 * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure
1631 * to true if the current highest priority pending exception should
1632 * be taken to Secure state, false for NS.
1633 */
1634void armv7m_nvic_get_pending_irq_info(void *opaque, int *pirq,
1635 bool *ptargets_secure);
5cb18069
PM
1636/**
1637 * armv7m_nvic_acknowledge_irq: make highest priority pending exception active
1638 * @opaque: the NVIC
1639 *
1640 * Move the current highest priority pending exception from the pending
1641 * state to the active state, and update v7m.exception to indicate that
1642 * it is the exception currently being handled.
5cb18069 1643 */
6c948518 1644void armv7m_nvic_acknowledge_irq(void *opaque);
aa488fe3
PM
1645/**
1646 * armv7m_nvic_complete_irq: complete specified interrupt or exception
1647 * @opaque: the NVIC
1648 * @irq: the exception number to complete
5cb18069 1649 * @secure: true if this exception was secure
aa488fe3
PM
1650 *
1651 * Returns: -1 if the irq was not active
1652 * 1 if completing this irq brought us back to base (no active irqs)
1653 * 0 if there is still an irq active after this one was completed
1654 * (Ignoring -1, this is the same as the RETTOBASE value before completion.)
1655 */
5cb18069 1656int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure);
42a6686b
PM
1657/**
1658 * armv7m_nvic_raw_execution_priority: return the raw execution priority
1659 * @opaque: the NVIC
1660 *
1661 * Returns: the raw execution priority as defined by the v8M architecture.
1662 * This is the execution priority minus the effects of AIRCR.PRIS,
1663 * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting.
1664 * (v8M ARM ARM I_PKLD.)
1665 */
1666int armv7m_nvic_raw_execution_priority(void *opaque);
5d479199
PM
1667/**
1668 * armv7m_nvic_neg_prio_requested: return true if the requested execution
1669 * priority is negative for the specified security state.
1670 * @opaque: the NVIC
1671 * @secure: the security state to test
1672 * This corresponds to the pseudocode IsReqExecPriNeg().
1673 */
1674#ifndef CONFIG_USER_ONLY
1675bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure);
1676#else
1677static inline bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure)
1678{
1679 return false;
1680}
1681#endif
9ee6e8bb 1682
4b6a83fb
PM
1683/* Interface for defining coprocessor registers.
1684 * Registers are defined in tables of arm_cp_reginfo structs
1685 * which are passed to define_arm_cp_regs().
1686 */
1687
1688/* When looking up a coprocessor register we look for it
1689 * via an integer which encodes all of:
1690 * coprocessor number
1691 * Crn, Crm, opc1, opc2 fields
1692 * 32 or 64 bit register (ie is it accessed via MRC/MCR
1693 * or via MRRC/MCRR?)
51a79b03 1694 * non-secure/secure bank (AArch32 only)
4b6a83fb
PM
1695 * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field.
1696 * (In this case crn and opc2 should be zero.)
f5a0a5a5
PM
1697 * For AArch64, there is no 32/64 bit size distinction;
1698 * instead all registers have a 2 bit op0, 3 bit op1 and op2,
1699 * and 4 bit CRn and CRm. The encoding patterns are chosen
1700 * to be easy to convert to and from the KVM encodings, and also
1701 * so that the hashtable can contain both AArch32 and AArch64
1702 * registers (to allow for interprocessing where we might run
1703 * 32 bit code on a 64 bit core).
4b6a83fb 1704 */
f5a0a5a5
PM
1705/* This bit is private to our hashtable cpreg; in KVM register
1706 * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64
1707 * in the upper bits of the 64 bit ID.
1708 */
1709#define CP_REG_AA64_SHIFT 28
1710#define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT)
1711
51a79b03
PM
1712/* To enable banking of coprocessor registers depending on ns-bit we
1713 * add a bit to distinguish between secure and non-secure cpregs in the
1714 * hashtable.
1715 */
1716#define CP_REG_NS_SHIFT 29
1717#define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT)
1718
1719#define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \
1720 ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \
1721 ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2))
4b6a83fb 1722
f5a0a5a5
PM
1723#define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \
1724 (CP_REG_AA64_MASK | \
1725 ((cp) << CP_REG_ARM_COPROC_SHIFT) | \
1726 ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \
1727 ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \
1728 ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \
1729 ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \
1730 ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT))
1731
721fae12
PM
1732/* Convert a full 64 bit KVM register ID to the truncated 32 bit
1733 * version used as a key for the coprocessor register hashtable
1734 */
1735static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid)
1736{
1737 uint32_t cpregid = kvmid;
f5a0a5a5
PM
1738 if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) {
1739 cpregid |= CP_REG_AA64_MASK;
51a79b03
PM
1740 } else {
1741 if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) {
1742 cpregid |= (1 << 15);
1743 }
1744
1745 /* KVM is always non-secure so add the NS flag on AArch32 register
1746 * entries.
1747 */
1748 cpregid |= 1 << CP_REG_NS_SHIFT;
721fae12
PM
1749 }
1750 return cpregid;
1751}
1752
1753/* Convert a truncated 32 bit hashtable key into the full
1754 * 64 bit KVM register ID.
1755 */
1756static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid)
1757{
f5a0a5a5
PM
1758 uint64_t kvmid;
1759
1760 if (cpregid & CP_REG_AA64_MASK) {
1761 kvmid = cpregid & ~CP_REG_AA64_MASK;
1762 kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64;
721fae12 1763 } else {
f5a0a5a5
PM
1764 kvmid = cpregid & ~(1 << 15);
1765 if (cpregid & (1 << 15)) {
1766 kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM;
1767 } else {
1768 kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM;
1769 }
721fae12
PM
1770 }
1771 return kvmid;
1772}
1773
4b6a83fb 1774/* ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a
fe03d45f 1775 * special-behaviour cp reg and bits [11..8] indicate what behaviour
4b6a83fb
PM
1776 * it has. Otherwise it is a simple cp reg, where CONST indicates that
1777 * TCG can assume the value to be constant (ie load at translate time)
1778 * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END
1779 * indicates that the TB should not be ended after a write to this register
1780 * (the default is that the TB ends after cp writes). OVERRIDE permits
1781 * a register definition to override a previous definition for the
1782 * same (cp, is64, crn, crm, opc1, opc2) tuple: either the new or the
1783 * old must have the OVERRIDE bit set.
7a0e58fa
PM
1784 * ALIAS indicates that this register is an alias view of some underlying
1785 * state which is also visible via another register, and that the other
b061a82b
SF
1786 * register is handling migration and reset; registers marked ALIAS will not be
1787 * migrated but may have their state set by syncing of register state from KVM.
7a0e58fa
PM
1788 * NO_RAW indicates that this register has no underlying state and does not
1789 * support raw access for state saving/loading; it will not be used for either
1790 * migration or KVM state synchronization. (Typically this is for "registers"
1791 * which are actually used as instructions for cache maintenance and so on.)
2452731c
PM
1792 * IO indicates that this register does I/O and therefore its accesses
1793 * need to be surrounded by gen_io_start()/gen_io_end(). In particular,
1794 * registers which implement clocks or timers require this.
4b6a83fb 1795 */
fe03d45f
RH
1796#define ARM_CP_SPECIAL 0x0001
1797#define ARM_CP_CONST 0x0002
1798#define ARM_CP_64BIT 0x0004
1799#define ARM_CP_SUPPRESS_TB_END 0x0008
1800#define ARM_CP_OVERRIDE 0x0010
1801#define ARM_CP_ALIAS 0x0020
1802#define ARM_CP_IO 0x0040
1803#define ARM_CP_NO_RAW 0x0080
1804#define ARM_CP_NOP (ARM_CP_SPECIAL | 0x0100)
1805#define ARM_CP_WFI (ARM_CP_SPECIAL | 0x0200)
1806#define ARM_CP_NZCV (ARM_CP_SPECIAL | 0x0300)
1807#define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | 0x0400)
1808#define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500)
1809#define ARM_LAST_SPECIAL ARM_CP_DC_ZVA
1810#define ARM_CP_FPU 0x1000
490aa7f1 1811#define ARM_CP_SVE 0x2000
4b6a83fb 1812/* Used only as a terminator for ARMCPRegInfo lists */
fe03d45f 1813#define ARM_CP_SENTINEL 0xffff
4b6a83fb 1814/* Mask of only the flag bits in a type field */
490aa7f1 1815#define ARM_CP_FLAG_MASK 0x30ff
4b6a83fb 1816
f5a0a5a5
PM
1817/* Valid values for ARMCPRegInfo state field, indicating which of
1818 * the AArch32 and AArch64 execution states this register is visible in.
1819 * If the reginfo doesn't explicitly specify then it is AArch32 only.
1820 * If the reginfo is declared to be visible in both states then a second
1821 * reginfo is synthesised for the AArch32 view of the AArch64 register,
1822 * such that the AArch32 view is the lower 32 bits of the AArch64 one.
1823 * Note that we rely on the values of these enums as we iterate through
1824 * the various states in some places.
1825 */
1826enum {
1827 ARM_CP_STATE_AA32 = 0,
1828 ARM_CP_STATE_AA64 = 1,
1829 ARM_CP_STATE_BOTH = 2,
1830};
1831
c3e30260
FA
1832/* ARM CP register secure state flags. These flags identify security state
1833 * attributes for a given CP register entry.
1834 * The existence of both or neither secure and non-secure flags indicates that
1835 * the register has both a secure and non-secure hash entry. A single one of
1836 * these flags causes the register to only be hashed for the specified
1837 * security state.
1838 * Although definitions may have any combination of the S/NS bits, each
1839 * registered entry will only have one to identify whether the entry is secure
1840 * or non-secure.
1841 */
1842enum {
1843 ARM_CP_SECSTATE_S = (1 << 0), /* bit[0]: Secure state register */
1844 ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */
1845};
1846
4b6a83fb
PM
1847/* Return true if cptype is a valid type field. This is used to try to
1848 * catch errors where the sentinel has been accidentally left off the end
1849 * of a list of registers.
1850 */
1851static inline bool cptype_valid(int cptype)
1852{
1853 return ((cptype & ~ARM_CP_FLAG_MASK) == 0)
1854 || ((cptype & ARM_CP_SPECIAL) &&
34affeef 1855 ((cptype & ~ARM_CP_FLAG_MASK) <= ARM_LAST_SPECIAL));
4b6a83fb
PM
1856}
1857
1858/* Access rights:
1859 * We define bits for Read and Write access for what rev C of the v7-AR ARM ARM
1860 * defines as PL0 (user), PL1 (fiq/irq/svc/abt/und/sys, ie privileged), and
1861 * PL2 (hyp). The other level which has Read and Write bits is Secure PL1
1862 * (ie any of the privileged modes in Secure state, or Monitor mode).
1863 * If a register is accessible in one privilege level it's always accessible
1864 * in higher privilege levels too. Since "Secure PL1" also follows this rule
1865 * (ie anything visible in PL2 is visible in S-PL1, some things are only
1866 * visible in S-PL1) but "Secure PL1" is a bit of a mouthful, we bend the
1867 * terminology a little and call this PL3.
f5a0a5a5
PM
1868 * In AArch64 things are somewhat simpler as the PLx bits line up exactly
1869 * with the ELx exception levels.
4b6a83fb
PM
1870 *
1871 * If access permissions for a register are more complex than can be
1872 * described with these bits, then use a laxer set of restrictions, and
1873 * do the more restrictive/complex check inside a helper function.
1874 */
1875#define PL3_R 0x80
1876#define PL3_W 0x40
1877#define PL2_R (0x20 | PL3_R)
1878#define PL2_W (0x10 | PL3_W)
1879#define PL1_R (0x08 | PL2_R)
1880#define PL1_W (0x04 | PL2_W)
1881#define PL0_R (0x02 | PL1_R)
1882#define PL0_W (0x01 | PL1_W)
1883
1884#define PL3_RW (PL3_R | PL3_W)
1885#define PL2_RW (PL2_R | PL2_W)
1886#define PL1_RW (PL1_R | PL1_W)
1887#define PL0_RW (PL0_R | PL0_W)
1888
75502672
PM
1889/* Return the highest implemented Exception Level */
1890static inline int arm_highest_el(CPUARMState *env)
1891{
1892 if (arm_feature(env, ARM_FEATURE_EL3)) {
1893 return 3;
1894 }
1895 if (arm_feature(env, ARM_FEATURE_EL2)) {
1896 return 2;
1897 }
1898 return 1;
1899}
1900
15b3f556
PM
1901/* Return true if a v7M CPU is in Handler mode */
1902static inline bool arm_v7m_is_handler_mode(CPUARMState *env)
1903{
1904 return env->v7m.exception != 0;
1905}
1906
dcbff19b
GB
1907/* Return the current Exception Level (as per ARMv8; note that this differs
1908 * from the ARMv7 Privilege Level).
1909 */
1910static inline int arm_current_el(CPUARMState *env)
4b6a83fb 1911{
6d54ed3c 1912 if (arm_feature(env, ARM_FEATURE_M)) {
8bfc26ea
PM
1913 return arm_v7m_is_handler_mode(env) ||
1914 !(env->v7m.control[env->v7m.secure] & 1);
6d54ed3c
PM
1915 }
1916
592125f8 1917 if (is_a64(env)) {
f5a0a5a5
PM
1918 return extract32(env->pstate, 2, 2);
1919 }
1920
592125f8
FA
1921 switch (env->uncached_cpsr & 0x1f) {
1922 case ARM_CPU_MODE_USR:
4b6a83fb 1923 return 0;
592125f8
FA
1924 case ARM_CPU_MODE_HYP:
1925 return 2;
1926 case ARM_CPU_MODE_MON:
1927 return 3;
1928 default:
1929 if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
1930 /* If EL3 is 32-bit then all secure privileged modes run in
1931 * EL3
1932 */
1933 return 3;
1934 }
1935
1936 return 1;
4b6a83fb 1937 }
4b6a83fb
PM
1938}
1939
1940typedef struct ARMCPRegInfo ARMCPRegInfo;
1941
f59df3f2
PM
1942typedef enum CPAccessResult {
1943 /* Access is permitted */
1944 CP_ACCESS_OK = 0,
1945 /* Access fails due to a configurable trap or enable which would
1946 * result in a categorized exception syndrome giving information about
1947 * the failing instruction (ie syndrome category 0x3, 0x4, 0x5, 0x6,
38836a2c
PM
1948 * 0xc or 0x18). The exception is taken to the usual target EL (EL1 or
1949 * PL1 if in EL0, otherwise to the current EL).
f59df3f2
PM
1950 */
1951 CP_ACCESS_TRAP = 1,
1952 /* Access fails and results in an exception syndrome 0x0 ("uncategorized").
1953 * Note that this is not a catch-all case -- the set of cases which may
1954 * result in this failure is specifically defined by the architecture.
1955 */
1956 CP_ACCESS_TRAP_UNCATEGORIZED = 2,
38836a2c
PM
1957 /* As CP_ACCESS_TRAP, but for traps directly to EL2 or EL3 */
1958 CP_ACCESS_TRAP_EL2 = 3,
1959 CP_ACCESS_TRAP_EL3 = 4,
e7615726
PM
1960 /* As CP_ACCESS_UNCATEGORIZED, but for traps directly to EL2 or EL3 */
1961 CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = 5,
1962 CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = 6,
f2cae609
PM
1963 /* Access fails and results in an exception syndrome for an FP access,
1964 * trapped directly to EL2 or EL3
1965 */
1966 CP_ACCESS_TRAP_FP_EL2 = 7,
1967 CP_ACCESS_TRAP_FP_EL3 = 8,
f59df3f2
PM
1968} CPAccessResult;
1969
c4241c7d
PM
1970/* Access functions for coprocessor registers. These cannot fail and
1971 * may not raise exceptions.
1972 */
1973typedef uint64_t CPReadFn(CPUARMState *env, const ARMCPRegInfo *opaque);
1974typedef void CPWriteFn(CPUARMState *env, const ARMCPRegInfo *opaque,
1975 uint64_t value);
f59df3f2 1976/* Access permission check functions for coprocessor registers. */
3f208fd7
PM
1977typedef CPAccessResult CPAccessFn(CPUARMState *env,
1978 const ARMCPRegInfo *opaque,
1979 bool isread);
4b6a83fb
PM
1980/* Hook function for register reset */
1981typedef void CPResetFn(CPUARMState *env, const ARMCPRegInfo *opaque);
1982
1983#define CP_ANY 0xff
1984
1985/* Definition of an ARM coprocessor register */
1986struct ARMCPRegInfo {
1987 /* Name of register (useful mainly for debugging, need not be unique) */
1988 const char *name;
1989 /* Location of register: coprocessor number and (crn,crm,opc1,opc2)
1990 * tuple. Any of crm, opc1 and opc2 may be CP_ANY to indicate a
1991 * 'wildcard' field -- any value of that field in the MRC/MCR insn
1992 * will be decoded to this register. The register read and write
1993 * callbacks will be passed an ARMCPRegInfo with the crn/crm/opc1/opc2
1994 * used by the program, so it is possible to register a wildcard and
1995 * then behave differently on read/write if necessary.
1996 * For 64 bit registers, only crm and opc1 are relevant; crn and opc2
1997 * must both be zero.
f5a0a5a5
PM
1998 * For AArch64-visible registers, opc0 is also used.
1999 * Since there are no "coprocessors" in AArch64, cp is purely used as a
2000 * way to distinguish (for KVM's benefit) guest-visible system registers
2001 * from demuxed ones provided to preserve the "no side effects on
2002 * KVM register read/write from QEMU" semantics. cp==0x13 is guest
2003 * visible (to match KVM's encoding); cp==0 will be converted to
2004 * cp==0x13 when the ARMCPRegInfo is registered, for convenience.
4b6a83fb
PM
2005 */
2006 uint8_t cp;
2007 uint8_t crn;
2008 uint8_t crm;
f5a0a5a5 2009 uint8_t opc0;
4b6a83fb
PM
2010 uint8_t opc1;
2011 uint8_t opc2;
f5a0a5a5
PM
2012 /* Execution state in which this register is visible: ARM_CP_STATE_* */
2013 int state;
4b6a83fb
PM
2014 /* Register type: ARM_CP_* bits/values */
2015 int type;
2016 /* Access rights: PL*_[RW] */
2017 int access;
c3e30260
FA
2018 /* Security state: ARM_CP_SECSTATE_* bits/values */
2019 int secure;
4b6a83fb
PM
2020 /* The opaque pointer passed to define_arm_cp_regs_with_opaque() when
2021 * this register was defined: can be used to hand data through to the
2022 * register read/write functions, since they are passed the ARMCPRegInfo*.
2023 */
2024 void *opaque;
2025 /* Value of this register, if it is ARM_CP_CONST. Otherwise, if
2026 * fieldoffset is non-zero, the reset value of the register.
2027 */
2028 uint64_t resetvalue;
c3e30260
FA
2029 /* Offset of the field in CPUARMState for this register.
2030 *
2031 * This is not needed if either:
4b6a83fb
PM
2032 * 1. type is ARM_CP_CONST or one of the ARM_CP_SPECIALs
2033 * 2. both readfn and writefn are specified
2034 */
2035 ptrdiff_t fieldoffset; /* offsetof(CPUARMState, field) */
c3e30260
FA
2036
2037 /* Offsets of the secure and non-secure fields in CPUARMState for the
2038 * register if it is banked. These fields are only used during the static
2039 * registration of a register. During hashing the bank associated
2040 * with a given security state is copied to fieldoffset which is used from
2041 * there on out.
2042 *
2043 * It is expected that register definitions use either fieldoffset or
2044 * bank_fieldoffsets in the definition but not both. It is also expected
2045 * that both bank offsets are set when defining a banked register. This
2046 * use indicates that a register is banked.
2047 */
2048 ptrdiff_t bank_fieldoffsets[2];
2049
f59df3f2
PM
2050 /* Function for making any access checks for this register in addition to
2051 * those specified by the 'access' permissions bits. If NULL, no extra
2052 * checks required. The access check is performed at runtime, not at
2053 * translate time.
2054 */
2055 CPAccessFn *accessfn;
4b6a83fb
PM
2056 /* Function for handling reads of this register. If NULL, then reads
2057 * will be done by loading from the offset into CPUARMState specified
2058 * by fieldoffset.
2059 */
2060 CPReadFn *readfn;
2061 /* Function for handling writes of this register. If NULL, then writes
2062 * will be done by writing to the offset into CPUARMState specified
2063 * by fieldoffset.
2064 */
2065 CPWriteFn *writefn;
7023ec7e
PM
2066 /* Function for doing a "raw" read; used when we need to copy
2067 * coprocessor state to the kernel for KVM or out for
2068 * migration. This only needs to be provided if there is also a
c4241c7d 2069 * readfn and it has side effects (for instance clear-on-read bits).
7023ec7e
PM
2070 */
2071 CPReadFn *raw_readfn;
2072 /* Function for doing a "raw" write; used when we need to copy KVM
2073 * kernel coprocessor state into userspace, or for inbound
2074 * migration. This only needs to be provided if there is also a
c4241c7d
PM
2075 * writefn and it masks out "unwritable" bits or has write-one-to-clear
2076 * or similar behaviour.
7023ec7e
PM
2077 */
2078 CPWriteFn *raw_writefn;
4b6a83fb
PM
2079 /* Function for resetting the register. If NULL, then reset will be done
2080 * by writing resetvalue to the field specified in fieldoffset. If
2081 * fieldoffset is 0 then no reset will be done.
2082 */
2083 CPResetFn *resetfn;
2084};
2085
2086/* Macros which are lvalues for the field in CPUARMState for the
2087 * ARMCPRegInfo *ri.
2088 */
2089#define CPREG_FIELD32(env, ri) \
2090 (*(uint32_t *)((char *)(env) + (ri)->fieldoffset))
2091#define CPREG_FIELD64(env, ri) \
2092 (*(uint64_t *)((char *)(env) + (ri)->fieldoffset))
2093
2094#define REGINFO_SENTINEL { .type = ARM_CP_SENTINEL }
2095
2096void define_arm_cp_regs_with_opaque(ARMCPU *cpu,
2097 const ARMCPRegInfo *regs, void *opaque);
2098void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
2099 const ARMCPRegInfo *regs, void *opaque);
2100static inline void define_arm_cp_regs(ARMCPU *cpu, const ARMCPRegInfo *regs)
2101{
2102 define_arm_cp_regs_with_opaque(cpu, regs, 0);
2103}
2104static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs)
2105{
2106 define_one_arm_cp_reg_with_opaque(cpu, regs, 0);
2107}
60322b39 2108const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp);
4b6a83fb
PM
2109
2110/* CPWriteFn that can be used to implement writes-ignored behaviour */
c4241c7d
PM
2111void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri,
2112 uint64_t value);
4b6a83fb 2113/* CPReadFn that can be used for read-as-zero behaviour */
c4241c7d 2114uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri);
4b6a83fb 2115
f5a0a5a5
PM
2116/* CPResetFn that does nothing, for use if no reset is required even
2117 * if fieldoffset is non zero.
2118 */
2119void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque);
2120
67ed771d
PM
2121/* Return true if this reginfo struct's field in the cpu state struct
2122 * is 64 bits wide.
2123 */
2124static inline bool cpreg_field_is_64bit(const ARMCPRegInfo *ri)
2125{
2126 return (ri->state == ARM_CP_STATE_AA64) || (ri->type & ARM_CP_64BIT);
2127}
2128
dcbff19b 2129static inline bool cp_access_ok(int current_el,
4b6a83fb
PM
2130 const ARMCPRegInfo *ri, int isread)
2131{
dcbff19b 2132 return (ri->access >> ((current_el * 2) + isread)) & 1;
4b6a83fb
PM
2133}
2134
49a66191
PM
2135/* Raw read of a coprocessor register (as needed for migration, etc) */
2136uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri);
2137
721fae12
PM
2138/**
2139 * write_list_to_cpustate
2140 * @cpu: ARMCPU
2141 *
2142 * For each register listed in the ARMCPU cpreg_indexes list, write
2143 * its value from the cpreg_values list into the ARMCPUState structure.
2144 * This updates TCG's working data structures from KVM data or
2145 * from incoming migration state.
2146 *
2147 * Returns: true if all register values were updated correctly,
2148 * false if some register was unknown or could not be written.
2149 * Note that we do not stop early on failure -- we will attempt
2150 * writing all registers in the list.
2151 */
2152bool write_list_to_cpustate(ARMCPU *cpu);
2153
2154/**
2155 * write_cpustate_to_list:
2156 * @cpu: ARMCPU
2157 *
2158 * For each register listed in the ARMCPU cpreg_indexes list, write
2159 * its value from the ARMCPUState structure into the cpreg_values list.
2160 * This is used to copy info from TCG's working data structures into
2161 * KVM or for outbound migration.
2162 *
2163 * Returns: true if all register values were read correctly,
2164 * false if some register was unknown or could not be read.
2165 * Note that we do not stop early on failure -- we will attempt
2166 * reading all registers in the list.
2167 */
2168bool write_cpustate_to_list(ARMCPU *cpu);
2169
9ee6e8bb
PB
2170#define ARM_CPUID_TI915T 0x54029152
2171#define ARM_CPUID_TI925T 0x54029252
40f137e1 2172
b5ff1b31 2173#if defined(CONFIG_USER_ONLY)
2c0262af 2174#define TARGET_PAGE_BITS 12
b5ff1b31 2175#else
e97da98f
PM
2176/* ARMv7 and later CPUs have 4K pages minimum, but ARMv5 and v6
2177 * have to support 1K tiny pages.
2178 */
2179#define TARGET_PAGE_BITS_VARY
2180#define TARGET_PAGE_BITS_MIN 10
b5ff1b31 2181#endif
9467d44c 2182
3926cc84
AG
2183#if defined(TARGET_AARCH64)
2184# define TARGET_PHYS_ADDR_SPACE_BITS 48
2185# define TARGET_VIRT_ADDR_SPACE_BITS 64
2186#else
2187# define TARGET_PHYS_ADDR_SPACE_BITS 40
2188# define TARGET_VIRT_ADDR_SPACE_BITS 32
2189#endif
52705890 2190
012a906b
GB
2191static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
2192 unsigned int target_el)
043b7f8d
EI
2193{
2194 CPUARMState *env = cs->env_ptr;
dcbff19b 2195 unsigned int cur_el = arm_current_el(env);
57e3a0c7 2196 bool secure = arm_is_secure(env);
57e3a0c7
GB
2197 bool pstate_unmasked;
2198 int8_t unmasked = 0;
2199
2200 /* Don't take exceptions if they target a lower EL.
2201 * This check should catch any exceptions that would not be taken but left
2202 * pending.
2203 */
dfafd090
EI
2204 if (cur_el > target_el) {
2205 return false;
2206 }
043b7f8d
EI
2207
2208 switch (excp_idx) {
2209 case EXCP_FIQ:
57e3a0c7
GB
2210 pstate_unmasked = !(env->daif & PSTATE_F);
2211 break;
2212
043b7f8d 2213 case EXCP_IRQ:
57e3a0c7
GB
2214 pstate_unmasked = !(env->daif & PSTATE_I);
2215 break;
2216
136e67e9 2217 case EXCP_VFIQ:
9fae24f5 2218 if (secure || !(env->cp15.hcr_el2 & HCR_FMO)) {
136e67e9
EI
2219 /* VFIQs are only taken when hypervized and non-secure. */
2220 return false;
2221 }
2222 return !(env->daif & PSTATE_F);
2223 case EXCP_VIRQ:
9fae24f5 2224 if (secure || !(env->cp15.hcr_el2 & HCR_IMO)) {
136e67e9
EI
2225 /* VIRQs are only taken when hypervized and non-secure. */
2226 return false;
2227 }
b5c633c5 2228 return !(env->daif & PSTATE_I);
043b7f8d
EI
2229 default:
2230 g_assert_not_reached();
2231 }
57e3a0c7
GB
2232
2233 /* Use the target EL, current execution state and SCR/HCR settings to
2234 * determine whether the corresponding CPSR bit is used to mask the
2235 * interrupt.
2236 */
2237 if ((target_el > cur_el) && (target_el != 1)) {
7cd6de3b
PM
2238 /* Exceptions targeting a higher EL may not be maskable */
2239 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
2240 /* 64-bit masking rules are simple: exceptions to EL3
2241 * can't be masked, and exceptions to EL2 can only be
2242 * masked from Secure state. The HCR and SCR settings
2243 * don't affect the masking logic, only the interrupt routing.
2244 */
2245 if (target_el == 3 || !secure) {
2246 unmasked = 1;
2247 }
2248 } else {
2249 /* The old 32-bit-only environment has a more complicated
2250 * masking setup. HCR and SCR bits not only affect interrupt
2251 * routing but also change the behaviour of masking.
2252 */
2253 bool hcr, scr;
2254
2255 switch (excp_idx) {
2256 case EXCP_FIQ:
2257 /* If FIQs are routed to EL3 or EL2 then there are cases where
2258 * we override the CPSR.F in determining if the exception is
2259 * masked or not. If neither of these are set then we fall back
2260 * to the CPSR.F setting otherwise we further assess the state
2261 * below.
2262 */
2263 hcr = (env->cp15.hcr_el2 & HCR_FMO);
2264 scr = (env->cp15.scr_el3 & SCR_FIQ);
2265
2266 /* When EL3 is 32-bit, the SCR.FW bit controls whether the
2267 * CPSR.F bit masks FIQ interrupts when taken in non-secure
2268 * state. If SCR.FW is set then FIQs can be masked by CPSR.F
2269 * when non-secure but only when FIQs are only routed to EL3.
2270 */
2271 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
2272 break;
2273 case EXCP_IRQ:
2274 /* When EL3 execution state is 32-bit, if HCR.IMO is set then
2275 * we may override the CPSR.I masking when in non-secure state.
2276 * The SCR.IRQ setting has already been taken into consideration
2277 * when setting the target EL, so it does not have a further
2278 * affect here.
2279 */
2280 hcr = (env->cp15.hcr_el2 & HCR_IMO);
2281 scr = false;
2282 break;
2283 default:
2284 g_assert_not_reached();
2285 }
2286
2287 if ((scr || hcr) && !secure) {
2288 unmasked = 1;
2289 }
57e3a0c7
GB
2290 }
2291 }
2292
2293 /* The PSTATE bits only mask the interrupt if we have not overriden the
2294 * ability above.
2295 */
2296 return unmasked || pstate_unmasked;
043b7f8d
EI
2297}
2298
701e3c78 2299#define cpu_init(cpu_model) cpu_generic_init(TYPE_ARM_CPU, cpu_model)
ad37ad5b 2300
ba1ba5cc
IM
2301#define ARM_CPU_TYPE_SUFFIX "-" TYPE_ARM_CPU
2302#define ARM_CPU_TYPE_NAME(name) (name ARM_CPU_TYPE_SUFFIX)
2303
9467d44c 2304#define cpu_signal_handler cpu_arm_signal_handler
c732abe2 2305#define cpu_list arm_cpu_list
9467d44c 2306
c1e37810
PM
2307/* ARM has the following "translation regimes" (as the ARM ARM calls them):
2308 *
2309 * If EL3 is 64-bit:
2310 * + NonSecure EL1 & 0 stage 1
2311 * + NonSecure EL1 & 0 stage 2
2312 * + NonSecure EL2
2313 * + Secure EL1 & EL0
2314 * + Secure EL3
2315 * If EL3 is 32-bit:
2316 * + NonSecure PL1 & 0 stage 1
2317 * + NonSecure PL1 & 0 stage 2
2318 * + NonSecure PL2
2319 * + Secure PL0 & PL1
2320 * (reminder: for 32 bit EL3, Secure PL1 is *EL3*, not EL1.)
2321 *
2322 * For QEMU, an mmu_idx is not quite the same as a translation regime because:
2323 * 1. we need to split the "EL1 & 0" regimes into two mmu_idxes, because they
2324 * may differ in access permissions even if the VA->PA map is the same
2325 * 2. we want to cache in our TLB the full VA->IPA->PA lookup for a stage 1+2
2326 * translation, which means that we have one mmu_idx that deals with two
2327 * concatenated translation regimes [this sort of combined s1+2 TLB is
2328 * architecturally permitted]
2329 * 3. we don't need to allocate an mmu_idx to translations that we won't be
2330 * handling via the TLB. The only way to do a stage 1 translation without
2331 * the immediate stage 2 translation is via the ATS or AT system insns,
2332 * which can be slow-pathed and always do a page table walk.
2333 * 4. we can also safely fold together the "32 bit EL3" and "64 bit EL3"
2334 * translation regimes, because they map reasonably well to each other
2335 * and they can't both be active at the same time.
2336 * This gives us the following list of mmu_idx values:
2337 *
2338 * NS EL0 (aka NS PL0) stage 1+2
2339 * NS EL1 (aka NS PL1) stage 1+2
2340 * NS EL2 (aka NS PL2)
2341 * S EL3 (aka S PL1)
2342 * S EL0 (aka S PL0)
2343 * S EL1 (not used if EL3 is 32 bit)
2344 * NS EL0+1 stage 2
2345 *
2346 * (The last of these is an mmu_idx because we want to be able to use the TLB
2347 * for the accesses done as part of a stage 1 page table walk, rather than
2348 * having to walk the stage 2 page table over and over.)
2349 *
3bef7012
PM
2350 * R profile CPUs have an MPU, but can use the same set of MMU indexes
2351 * as A profile. They only need to distinguish NS EL0 and NS EL1 (and
2352 * NS EL2 if we ever model a Cortex-R52).
2353 *
2354 * M profile CPUs are rather different as they do not have a true MMU.
2355 * They have the following different MMU indexes:
2356 * User
2357 * Privileged
62593718
PM
2358 * User, execution priority negative (ie the MPU HFNMIENA bit may apply)
2359 * Privileged, execution priority negative (ditto)
66787c78
PM
2360 * If the CPU supports the v8M Security Extension then there are also:
2361 * Secure User
2362 * Secure Privileged
62593718
PM
2363 * Secure User, execution priority negative
2364 * Secure Privileged, execution priority negative
3bef7012 2365 *
8bd5c820
PM
2366 * The ARMMMUIdx and the mmu index value used by the core QEMU TLB code
2367 * are not quite the same -- different CPU types (most notably M profile
2368 * vs A/R profile) would like to use MMU indexes with different semantics,
2369 * but since we don't ever need to use all of those in a single CPU we
2370 * can avoid setting NB_MMU_MODES to more than 8. The lower bits of
2371 * ARMMMUIdx are the core TLB mmu index, and the higher bits are always
2372 * the same for any particular CPU.
2373 * Variables of type ARMMUIdx are always full values, and the core
2374 * index values are in variables of type 'int'.
2375 *
c1e37810
PM
2376 * Our enumeration includes at the end some entries which are not "true"
2377 * mmu_idx values in that they don't have corresponding TLBs and are only
2378 * valid for doing slow path page table walks.
2379 *
2380 * The constant names here are patterned after the general style of the names
2381 * of the AT/ATS operations.
2382 * The values used are carefully arranged to make mmu_idx => EL lookup easy.
62593718
PM
2383 * For M profile we arrange them to have a bit for priv, a bit for negpri
2384 * and a bit for secure.
c1e37810 2385 */
e7b921c2 2386#define ARM_MMU_IDX_A 0x10 /* A profile */
8bd5c820 2387#define ARM_MMU_IDX_NOTLB 0x20 /* does not have a TLB */
e7b921c2 2388#define ARM_MMU_IDX_M 0x40 /* M profile */
8bd5c820 2389
62593718
PM
2390/* meanings of the bits for M profile mmu idx values */
2391#define ARM_MMU_IDX_M_PRIV 0x1
2392#define ARM_MMU_IDX_M_NEGPRI 0x2
2393#define ARM_MMU_IDX_M_S 0x4
2394
8bd5c820
PM
2395#define ARM_MMU_IDX_TYPE_MASK (~0x7)
2396#define ARM_MMU_IDX_COREIDX_MASK 0x7
2397
c1e37810 2398typedef enum ARMMMUIdx {
8bd5c820
PM
2399 ARMMMUIdx_S12NSE0 = 0 | ARM_MMU_IDX_A,
2400 ARMMMUIdx_S12NSE1 = 1 | ARM_MMU_IDX_A,
2401 ARMMMUIdx_S1E2 = 2 | ARM_MMU_IDX_A,
2402 ARMMMUIdx_S1E3 = 3 | ARM_MMU_IDX_A,
2403 ARMMMUIdx_S1SE0 = 4 | ARM_MMU_IDX_A,
2404 ARMMMUIdx_S1SE1 = 5 | ARM_MMU_IDX_A,
2405 ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A,
e7b921c2
PM
2406 ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M,
2407 ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M,
62593718
PM
2408 ARMMMUIdx_MUserNegPri = 2 | ARM_MMU_IDX_M,
2409 ARMMMUIdx_MPrivNegPri = 3 | ARM_MMU_IDX_M,
2410 ARMMMUIdx_MSUser = 4 | ARM_MMU_IDX_M,
2411 ARMMMUIdx_MSPriv = 5 | ARM_MMU_IDX_M,
2412 ARMMMUIdx_MSUserNegPri = 6 | ARM_MMU_IDX_M,
2413 ARMMMUIdx_MSPrivNegPri = 7 | ARM_MMU_IDX_M,
c1e37810
PM
2414 /* Indexes below here don't have TLBs and are used only for AT system
2415 * instructions or for the first stage of an S12 page table walk.
2416 */
8bd5c820
PM
2417 ARMMMUIdx_S1NSE0 = 0 | ARM_MMU_IDX_NOTLB,
2418 ARMMMUIdx_S1NSE1 = 1 | ARM_MMU_IDX_NOTLB,
c1e37810
PM
2419} ARMMMUIdx;
2420
8bd5c820
PM
2421/* Bit macros for the core-mmu-index values for each index,
2422 * for use when calling tlb_flush_by_mmuidx() and friends.
2423 */
2424typedef enum ARMMMUIdxBit {
2425 ARMMMUIdxBit_S12NSE0 = 1 << 0,
2426 ARMMMUIdxBit_S12NSE1 = 1 << 1,
2427 ARMMMUIdxBit_S1E2 = 1 << 2,
2428 ARMMMUIdxBit_S1E3 = 1 << 3,
2429 ARMMMUIdxBit_S1SE0 = 1 << 4,
2430 ARMMMUIdxBit_S1SE1 = 1 << 5,
2431 ARMMMUIdxBit_S2NS = 1 << 6,
e7b921c2
PM
2432 ARMMMUIdxBit_MUser = 1 << 0,
2433 ARMMMUIdxBit_MPriv = 1 << 1,
62593718
PM
2434 ARMMMUIdxBit_MUserNegPri = 1 << 2,
2435 ARMMMUIdxBit_MPrivNegPri = 1 << 3,
2436 ARMMMUIdxBit_MSUser = 1 << 4,
2437 ARMMMUIdxBit_MSPriv = 1 << 5,
2438 ARMMMUIdxBit_MSUserNegPri = 1 << 6,
2439 ARMMMUIdxBit_MSPrivNegPri = 1 << 7,
8bd5c820
PM
2440} ARMMMUIdxBit;
2441
f79fbf39 2442#define MMU_USER_IDX 0
c1e37810 2443
8bd5c820
PM
2444static inline int arm_to_core_mmu_idx(ARMMMUIdx mmu_idx)
2445{
2446 return mmu_idx & ARM_MMU_IDX_COREIDX_MASK;
2447}
2448
2449static inline ARMMMUIdx core_to_arm_mmu_idx(CPUARMState *env, int mmu_idx)
2450{
e7b921c2
PM
2451 if (arm_feature(env, ARM_FEATURE_M)) {
2452 return mmu_idx | ARM_MMU_IDX_M;
2453 } else {
2454 return mmu_idx | ARM_MMU_IDX_A;
2455 }
8bd5c820
PM
2456}
2457
c1e37810
PM
2458/* Return the exception level we're running at if this is our mmu_idx */
2459static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx)
6ebbf390 2460{
8bd5c820
PM
2461 switch (mmu_idx & ARM_MMU_IDX_TYPE_MASK) {
2462 case ARM_MMU_IDX_A:
2463 return mmu_idx & 3;
e7b921c2 2464 case ARM_MMU_IDX_M:
62593718 2465 return mmu_idx & ARM_MMU_IDX_M_PRIV;
8bd5c820
PM
2466 default:
2467 g_assert_not_reached();
2468 }
c1e37810
PM
2469}
2470
ec8e3340
PM
2471/* Return the MMU index for a v7M CPU in the specified security and
2472 * privilege state
2473 */
2474static inline ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env,
2475 bool secstate,
2476 bool priv)
b81ac0eb 2477{
62593718 2478 ARMMMUIdx mmu_idx = ARM_MMU_IDX_M;
b81ac0eb 2479
ec8e3340 2480 if (priv) {
62593718 2481 mmu_idx |= ARM_MMU_IDX_M_PRIV;
b81ac0eb
PM
2482 }
2483
2484 if (armv7m_nvic_neg_prio_requested(env->nvic, secstate)) {
62593718
PM
2485 mmu_idx |= ARM_MMU_IDX_M_NEGPRI;
2486 }
2487
2488 if (secstate) {
2489 mmu_idx |= ARM_MMU_IDX_M_S;
b81ac0eb
PM
2490 }
2491
2492 return mmu_idx;
2493}
2494
ec8e3340
PM
2495/* Return the MMU index for a v7M CPU in the specified security state */
2496static inline ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env,
2497 bool secstate)
2498{
2499 bool priv = arm_current_el(env) != 0;
2500
2501 return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv);
2502}
2503
c1e37810 2504/* Determine the current mmu_idx to use for normal loads/stores */
97ed5ccd 2505static inline int cpu_mmu_index(CPUARMState *env, bool ifetch)
c1e37810
PM
2506{
2507 int el = arm_current_el(env);
2508
e7b921c2 2509 if (arm_feature(env, ARM_FEATURE_M)) {
b81ac0eb 2510 ARMMMUIdx mmu_idx = arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure);
3bef7012 2511
e7b921c2
PM
2512 return arm_to_core_mmu_idx(mmu_idx);
2513 }
2514
c1e37810 2515 if (el < 2 && arm_is_secure_below_el3(env)) {
8bd5c820 2516 return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0 + el);
c1e37810
PM
2517 }
2518 return el;
6ebbf390
JM
2519}
2520
9e273ef2
PM
2521/* Indexes used when registering address spaces with cpu_address_space_init */
2522typedef enum ARMASIdx {
2523 ARMASIdx_NS = 0,
2524 ARMASIdx_S = 1,
2525} ARMASIdx;
2526
533e93f1 2527/* Return the Exception Level targeted by debug exceptions. */
3a298203
PM
2528static inline int arm_debug_target_el(CPUARMState *env)
2529{
81669b8b
SF
2530 bool secure = arm_is_secure(env);
2531 bool route_to_el2 = false;
2532
2533 if (arm_feature(env, ARM_FEATURE_EL2) && !secure) {
2534 route_to_el2 = env->cp15.hcr_el2 & HCR_TGE ||
2535 env->cp15.mdcr_el2 & (1 << 8);
2536 }
2537
2538 if (route_to_el2) {
2539 return 2;
2540 } else if (arm_feature(env, ARM_FEATURE_EL3) &&
2541 !arm_el_is_aa64(env, 3) && secure) {
2542 return 3;
2543 } else {
2544 return 1;
2545 }
3a298203
PM
2546}
2547
43bbce7f
PM
2548static inline bool arm_v7m_csselr_razwi(ARMCPU *cpu)
2549{
2550 /* If all the CLIDR.Ctypem bits are 0 there are no caches, and
2551 * CSSELR is RAZ/WI.
2552 */
2553 return (cpu->clidr & R_V7M_CLIDR_CTYPE_ALL_MASK) != 0;
2554}
2555
3a298203
PM
2556static inline bool aa64_generate_debug_exceptions(CPUARMState *env)
2557{
533e93f1
PM
2558 if (arm_is_secure(env)) {
2559 /* MDCR_EL3.SDD disables debug events from Secure state */
2560 if (extract32(env->cp15.mdcr_el3, 16, 1) != 0
2561 || arm_current_el(env) == 3) {
2562 return false;
2563 }
2564 }
2565
dcbff19b 2566 if (arm_current_el(env) == arm_debug_target_el(env)) {
3a298203
PM
2567 if ((extract32(env->cp15.mdscr_el1, 13, 1) == 0)
2568 || (env->daif & PSTATE_D)) {
2569 return false;
2570 }
2571 }
2572 return true;
2573}
2574
2575static inline bool aa32_generate_debug_exceptions(CPUARMState *env)
2576{
533e93f1
PM
2577 int el = arm_current_el(env);
2578
2579 if (el == 0 && arm_el_is_aa64(env, 1)) {
3a298203
PM
2580 return aa64_generate_debug_exceptions(env);
2581 }
533e93f1
PM
2582
2583 if (arm_is_secure(env)) {
2584 int spd;
2585
2586 if (el == 0 && (env->cp15.sder & 1)) {
2587 /* SDER.SUIDEN means debug exceptions from Secure EL0
2588 * are always enabled. Otherwise they are controlled by
2589 * SDCR.SPD like those from other Secure ELs.
2590 */
2591 return true;
2592 }
2593
2594 spd = extract32(env->cp15.mdcr_el3, 14, 2);
2595 switch (spd) {
2596 case 1:
2597 /* SPD == 0b01 is reserved, but behaves as 0b00. */
2598 case 0:
2599 /* For 0b00 we return true if external secure invasive debug
2600 * is enabled. On real hardware this is controlled by external
2601 * signals to the core. QEMU always permits debug, and behaves
2602 * as if DBGEN, SPIDEN, NIDEN and SPNIDEN are all tied high.
2603 */
2604 return true;
2605 case 2:
2606 return false;
2607 case 3:
2608 return true;
2609 }
2610 }
2611
2612 return el != 2;
3a298203
PM
2613}
2614
2615/* Return true if debugging exceptions are currently enabled.
2616 * This corresponds to what in ARM ARM pseudocode would be
2617 * if UsingAArch32() then
2618 * return AArch32.GenerateDebugExceptions()
2619 * else
2620 * return AArch64.GenerateDebugExceptions()
2621 * We choose to push the if() down into this function for clarity,
2622 * since the pseudocode has it at all callsites except for the one in
2623 * CheckSoftwareStep(), where it is elided because both branches would
2624 * always return the same value.
2625 *
2626 * Parts of the pseudocode relating to EL2 and EL3 are omitted because we
2627 * don't yet implement those exception levels or their associated trap bits.
2628 */
2629static inline bool arm_generate_debug_exceptions(CPUARMState *env)
2630{
2631 if (env->aarch64) {
2632 return aa64_generate_debug_exceptions(env);
2633 } else {
2634 return aa32_generate_debug_exceptions(env);
2635 }
2636}
2637
2638/* Is single-stepping active? (Note that the "is EL_D AArch64?" check
2639 * implicitly means this always returns false in pre-v8 CPUs.)
2640 */
2641static inline bool arm_singlestep_active(CPUARMState *env)
2642{
2643 return extract32(env->cp15.mdscr_el1, 0, 1)
2644 && arm_el_is_aa64(env, arm_debug_target_el(env))
2645 && arm_generate_debug_exceptions(env);
2646}
2647
f9fd40eb
PB
2648static inline bool arm_sctlr_b(CPUARMState *env)
2649{
2650 return
2651 /* We need not implement SCTLR.ITD in user-mode emulation, so
2652 * let linux-user ignore the fact that it conflicts with SCTLR_B.
2653 * This lets people run BE32 binaries with "-cpu any".
2654 */
2655#ifndef CONFIG_USER_ONLY
2656 !arm_feature(env, ARM_FEATURE_V7) &&
2657#endif
2658 (env->cp15.sctlr_el[1] & SCTLR_B) != 0;
2659}
2660
ed50ff78
PC
2661/* Return true if the processor is in big-endian mode. */
2662static inline bool arm_cpu_data_is_big_endian(CPUARMState *env)
2663{
2664 int cur_el;
2665
2666 /* In 32bit endianness is determined by looking at CPSR's E bit */
2667 if (!is_a64(env)) {
b2e62d9a
PC
2668 return
2669#ifdef CONFIG_USER_ONLY
2670 /* In system mode, BE32 is modelled in line with the
2671 * architecture (as word-invariant big-endianness), where loads
2672 * and stores are done little endian but from addresses which
2673 * are adjusted by XORing with the appropriate constant. So the
2674 * endianness to use for the raw data access is not affected by
2675 * SCTLR.B.
2676 * In user mode, however, we model BE32 as byte-invariant
2677 * big-endianness (because user-only code cannot tell the
2678 * difference), and so we need to use a data access endianness
2679 * that depends on SCTLR.B.
2680 */
2681 arm_sctlr_b(env) ||
2682#endif
2683 ((env->uncached_cpsr & CPSR_E) ? 1 : 0);
ed50ff78
PC
2684 }
2685
2686 cur_el = arm_current_el(env);
2687
2688 if (cur_el == 0) {
2689 return (env->cp15.sctlr_el[1] & SCTLR_E0E) != 0;
2690 }
2691
2692 return (env->cp15.sctlr_el[cur_el] & SCTLR_EE) != 0;
2693}
2694
022c62cb 2695#include "exec/cpu-all.h"
622ed360 2696
3926cc84
AG
2697/* Bit usage in the TB flags field: bit 31 indicates whether we are
2698 * in 32 or 64 bit mode. The meaning of the other bits depends on that.
c1e37810
PM
2699 * We put flags which are shared between 32 and 64 bit mode at the top
2700 * of the word, and flags which apply to only one mode at the bottom.
3926cc84
AG
2701 */
2702#define ARM_TBFLAG_AARCH64_STATE_SHIFT 31
2703#define ARM_TBFLAG_AARCH64_STATE_MASK (1U << ARM_TBFLAG_AARCH64_STATE_SHIFT)
c1e37810
PM
2704#define ARM_TBFLAG_MMUIDX_SHIFT 28
2705#define ARM_TBFLAG_MMUIDX_MASK (0x7 << ARM_TBFLAG_MMUIDX_SHIFT)
3cf6a0fc
PM
2706#define ARM_TBFLAG_SS_ACTIVE_SHIFT 27
2707#define ARM_TBFLAG_SS_ACTIVE_MASK (1 << ARM_TBFLAG_SS_ACTIVE_SHIFT)
2708#define ARM_TBFLAG_PSTATE_SS_SHIFT 26
2709#define ARM_TBFLAG_PSTATE_SS_MASK (1 << ARM_TBFLAG_PSTATE_SS_SHIFT)
9dbbc748
GB
2710/* Target EL if we take a floating-point-disabled exception */
2711#define ARM_TBFLAG_FPEXC_EL_SHIFT 24
2712#define ARM_TBFLAG_FPEXC_EL_MASK (0x3 << ARM_TBFLAG_FPEXC_EL_SHIFT)
3926cc84
AG
2713
2714/* Bit usage when in AArch32 state: */
a1705768
PM
2715#define ARM_TBFLAG_THUMB_SHIFT 0
2716#define ARM_TBFLAG_THUMB_MASK (1 << ARM_TBFLAG_THUMB_SHIFT)
2717#define ARM_TBFLAG_VECLEN_SHIFT 1
2718#define ARM_TBFLAG_VECLEN_MASK (0x7 << ARM_TBFLAG_VECLEN_SHIFT)
2719#define ARM_TBFLAG_VECSTRIDE_SHIFT 4
2720#define ARM_TBFLAG_VECSTRIDE_MASK (0x3 << ARM_TBFLAG_VECSTRIDE_SHIFT)
a1705768
PM
2721#define ARM_TBFLAG_VFPEN_SHIFT 7
2722#define ARM_TBFLAG_VFPEN_MASK (1 << ARM_TBFLAG_VFPEN_SHIFT)
2723#define ARM_TBFLAG_CONDEXEC_SHIFT 8
2724#define ARM_TBFLAG_CONDEXEC_MASK (0xff << ARM_TBFLAG_CONDEXEC_SHIFT)
f9fd40eb
PB
2725#define ARM_TBFLAG_SCTLR_B_SHIFT 16
2726#define ARM_TBFLAG_SCTLR_B_MASK (1 << ARM_TBFLAG_SCTLR_B_SHIFT)
c0f4af17
PM
2727/* We store the bottom two bits of the CPAR as TB flags and handle
2728 * checks on the other bits at runtime
2729 */
647f767b 2730#define ARM_TBFLAG_XSCALE_CPAR_SHIFT 17
c0f4af17 2731#define ARM_TBFLAG_XSCALE_CPAR_MASK (3 << ARM_TBFLAG_XSCALE_CPAR_SHIFT)
3f342b9e
SF
2732/* Indicates whether cp register reads and writes by guest code should access
2733 * the secure or nonsecure bank of banked registers; note that this is not
2734 * the same thing as the current security state of the processor!
2735 */
647f767b 2736#define ARM_TBFLAG_NS_SHIFT 19
3f342b9e 2737#define ARM_TBFLAG_NS_MASK (1 << ARM_TBFLAG_NS_SHIFT)
91cca2cd
PC
2738#define ARM_TBFLAG_BE_DATA_SHIFT 20
2739#define ARM_TBFLAG_BE_DATA_MASK (1 << ARM_TBFLAG_BE_DATA_SHIFT)
064c379c
PM
2740/* For M profile only, Handler (ie not Thread) mode */
2741#define ARM_TBFLAG_HANDLER_SHIFT 21
2742#define ARM_TBFLAG_HANDLER_MASK (1 << ARM_TBFLAG_HANDLER_SHIFT)
3926cc84 2743
86fb3fa4
TH
2744/* Bit usage when in AArch64 state */
2745#define ARM_TBFLAG_TBI0_SHIFT 0 /* TBI0 for EL0/1 or TBI for EL2/3 */
2746#define ARM_TBFLAG_TBI0_MASK (0x1ull << ARM_TBFLAG_TBI0_SHIFT)
2747#define ARM_TBFLAG_TBI1_SHIFT 1 /* TBI1 for EL0/1 */
2748#define ARM_TBFLAG_TBI1_MASK (0x1ull << ARM_TBFLAG_TBI1_SHIFT)
1db5e96c
RH
2749#define ARM_TBFLAG_SVEEXC_EL_SHIFT 2
2750#define ARM_TBFLAG_SVEEXC_EL_MASK (0x3 << ARM_TBFLAG_SVEEXC_EL_SHIFT)
2751#define ARM_TBFLAG_ZCR_LEN_SHIFT 4
2752#define ARM_TBFLAG_ZCR_LEN_MASK (0xf << ARM_TBFLAG_ZCR_LEN_SHIFT)
a1705768
PM
2753
2754/* some convenience accessor macros */
3926cc84
AG
2755#define ARM_TBFLAG_AARCH64_STATE(F) \
2756 (((F) & ARM_TBFLAG_AARCH64_STATE_MASK) >> ARM_TBFLAG_AARCH64_STATE_SHIFT)
c1e37810
PM
2757#define ARM_TBFLAG_MMUIDX(F) \
2758 (((F) & ARM_TBFLAG_MMUIDX_MASK) >> ARM_TBFLAG_MMUIDX_SHIFT)
3cf6a0fc
PM
2759#define ARM_TBFLAG_SS_ACTIVE(F) \
2760 (((F) & ARM_TBFLAG_SS_ACTIVE_MASK) >> ARM_TBFLAG_SS_ACTIVE_SHIFT)
2761#define ARM_TBFLAG_PSTATE_SS(F) \
2762 (((F) & ARM_TBFLAG_PSTATE_SS_MASK) >> ARM_TBFLAG_PSTATE_SS_SHIFT)
9dbbc748
GB
2763#define ARM_TBFLAG_FPEXC_EL(F) \
2764 (((F) & ARM_TBFLAG_FPEXC_EL_MASK) >> ARM_TBFLAG_FPEXC_EL_SHIFT)
a1705768
PM
2765#define ARM_TBFLAG_THUMB(F) \
2766 (((F) & ARM_TBFLAG_THUMB_MASK) >> ARM_TBFLAG_THUMB_SHIFT)
2767#define ARM_TBFLAG_VECLEN(F) \
2768 (((F) & ARM_TBFLAG_VECLEN_MASK) >> ARM_TBFLAG_VECLEN_SHIFT)
2769#define ARM_TBFLAG_VECSTRIDE(F) \
2770 (((F) & ARM_TBFLAG_VECSTRIDE_MASK) >> ARM_TBFLAG_VECSTRIDE_SHIFT)
a1705768
PM
2771#define ARM_TBFLAG_VFPEN(F) \
2772 (((F) & ARM_TBFLAG_VFPEN_MASK) >> ARM_TBFLAG_VFPEN_SHIFT)
2773#define ARM_TBFLAG_CONDEXEC(F) \
2774 (((F) & ARM_TBFLAG_CONDEXEC_MASK) >> ARM_TBFLAG_CONDEXEC_SHIFT)
f9fd40eb
PB
2775#define ARM_TBFLAG_SCTLR_B(F) \
2776 (((F) & ARM_TBFLAG_SCTLR_B_MASK) >> ARM_TBFLAG_SCTLR_B_SHIFT)
c0f4af17
PM
2777#define ARM_TBFLAG_XSCALE_CPAR(F) \
2778 (((F) & ARM_TBFLAG_XSCALE_CPAR_MASK) >> ARM_TBFLAG_XSCALE_CPAR_SHIFT)
3f342b9e
SF
2779#define ARM_TBFLAG_NS(F) \
2780 (((F) & ARM_TBFLAG_NS_MASK) >> ARM_TBFLAG_NS_SHIFT)
91cca2cd
PC
2781#define ARM_TBFLAG_BE_DATA(F) \
2782 (((F) & ARM_TBFLAG_BE_DATA_MASK) >> ARM_TBFLAG_BE_DATA_SHIFT)
064c379c
PM
2783#define ARM_TBFLAG_HANDLER(F) \
2784 (((F) & ARM_TBFLAG_HANDLER_MASK) >> ARM_TBFLAG_HANDLER_SHIFT)
86fb3fa4
TH
2785#define ARM_TBFLAG_TBI0(F) \
2786 (((F) & ARM_TBFLAG_TBI0_MASK) >> ARM_TBFLAG_TBI0_SHIFT)
2787#define ARM_TBFLAG_TBI1(F) \
2788 (((F) & ARM_TBFLAG_TBI1_MASK) >> ARM_TBFLAG_TBI1_SHIFT)
1db5e96c
RH
2789#define ARM_TBFLAG_SVEEXC_EL(F) \
2790 (((F) & ARM_TBFLAG_SVEEXC_EL_MASK) >> ARM_TBFLAG_SVEEXC_EL_SHIFT)
2791#define ARM_TBFLAG_ZCR_LEN(F) \
2792 (((F) & ARM_TBFLAG_ZCR_LEN_MASK) >> ARM_TBFLAG_ZCR_LEN_SHIFT)
a1705768 2793
f9fd40eb
PB
2794static inline bool bswap_code(bool sctlr_b)
2795{
2796#ifdef CONFIG_USER_ONLY
2797 /* BE8 (SCTLR.B = 0, TARGET_WORDS_BIGENDIAN = 1) is mixed endian.
2798 * The invalid combination SCTLR.B=1/CPSR.E=1/TARGET_WORDS_BIGENDIAN=0
2799 * would also end up as a mixed-endian mode with BE code, LE data.
2800 */
2801 return
2802#ifdef TARGET_WORDS_BIGENDIAN
2803 1 ^
2804#endif
2805 sctlr_b;
2806#else
e334bd31
PB
2807 /* All code access in ARM is little endian, and there are no loaders
2808 * doing swaps that need to be reversed
f9fd40eb
PB
2809 */
2810 return 0;
2811#endif
2812}
2813
c3ae85fc
PB
2814#ifdef CONFIG_USER_ONLY
2815static inline bool arm_cpu_bswap_data(CPUARMState *env)
2816{
2817 return
2818#ifdef TARGET_WORDS_BIGENDIAN
2819 1 ^
2820#endif
2821 arm_cpu_data_is_big_endian(env);
2822}
2823#endif
2824
86fb3fa4
TH
2825#ifndef CONFIG_USER_ONLY
2826/**
2827 * arm_regime_tbi0:
2828 * @env: CPUARMState
2829 * @mmu_idx: MMU index indicating required translation regime
2830 *
2831 * Extracts the TBI0 value from the appropriate TCR for the current EL
2832 *
2833 * Returns: the TBI0 value.
2834 */
2835uint32_t arm_regime_tbi0(CPUARMState *env, ARMMMUIdx mmu_idx);
2836
2837/**
2838 * arm_regime_tbi1:
2839 * @env: CPUARMState
2840 * @mmu_idx: MMU index indicating required translation regime
2841 *
2842 * Extracts the TBI1 value from the appropriate TCR for the current EL
2843 *
2844 * Returns: the TBI1 value.
2845 */
2846uint32_t arm_regime_tbi1(CPUARMState *env, ARMMMUIdx mmu_idx);
2847#else
2848/* We can't handle tagged addresses properly in user-only mode */
2849static inline uint32_t arm_regime_tbi0(CPUARMState *env, ARMMMUIdx mmu_idx)
2850{
2851 return 0;
2852}
2853
2854static inline uint32_t arm_regime_tbi1(CPUARMState *env, ARMMMUIdx mmu_idx)
2855{
2856 return 0;
2857}
2858#endif
2859
a9e01311
RH
2860void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
2861 target_ulong *cs_base, uint32_t *flags);
6b917547 2862
98128601
RH
2863enum {
2864 QEMU_PSCI_CONDUIT_DISABLED = 0,
2865 QEMU_PSCI_CONDUIT_SMC = 1,
2866 QEMU_PSCI_CONDUIT_HVC = 2,
2867};
2868
017518c1
PM
2869#ifndef CONFIG_USER_ONLY
2870/* Return the address space index to use for a memory access */
2871static inline int arm_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
2872{
2873 return attrs.secure ? ARMASIdx_S : ARMASIdx_NS;
2874}
5ce4ff65
PM
2875
2876/* Return the AddressSpace to use for a memory access
2877 * (which depends on whether the access is S or NS, and whether
2878 * the board gave us a separate AddressSpace for S accesses).
2879 */
2880static inline AddressSpace *arm_addressspace(CPUState *cs, MemTxAttrs attrs)
2881{
2882 return cpu_get_address_space(cs, arm_asidx_from_attrs(cs, attrs));
2883}
017518c1
PM
2884#endif
2885
bd7d00fc
PM
2886/**
2887 * arm_register_el_change_hook:
2888 * Register a hook function which will be called back whenever this
2889 * CPU changes exception level or mode. The hook function will be
2890 * passed a pointer to the ARMCPU and the opaque data pointer passed
2891 * to this function when the hook was registered.
2892 *
2893 * Note that we currently only support registering a single hook function,
2894 * and will assert if this function is called twice.
2895 * This facility is intended for the use of the GICv3 emulation.
2896 */
2897void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHook *hook,
2898 void *opaque);
2899
2900/**
2901 * arm_get_el_change_hook_opaque:
2902 * Return the opaque data that will be used by the el_change_hook
2903 * for this CPU.
2904 */
2905static inline void *arm_get_el_change_hook_opaque(ARMCPU *cpu)
2906{
2907 return cpu->el_change_hook_opaque;
2908}
2909
9a2b5256
RH
2910/**
2911 * aa32_vfp_dreg:
2912 * Return a pointer to the Dn register within env in 32-bit mode.
2913 */
2914static inline uint64_t *aa32_vfp_dreg(CPUARMState *env, unsigned regno)
2915{
c39c2b90 2916 return &env->vfp.zregs[regno >> 1].d[regno & 1];
9a2b5256
RH
2917}
2918
2919/**
2920 * aa32_vfp_qreg:
2921 * Return a pointer to the Qn register within env in 32-bit mode.
2922 */
2923static inline uint64_t *aa32_vfp_qreg(CPUARMState *env, unsigned regno)
2924{
c39c2b90 2925 return &env->vfp.zregs[regno].d[0];
9a2b5256
RH
2926}
2927
2928/**
2929 * aa64_vfp_qreg:
2930 * Return a pointer to the Qn register within env in 64-bit mode.
2931 */
2932static inline uint64_t *aa64_vfp_qreg(CPUARMState *env, unsigned regno)
2933{
c39c2b90 2934 return &env->vfp.zregs[regno].d[0];
9a2b5256
RH
2935}
2936
2c0262af 2937#endif
This page took 1.465129 seconds and 4 git commands to generate.