]>
Commit | Line | Data |
---|---|---|
72246da4 FB |
1 | /** |
2 | * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link | |
3 | * | |
4 | * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com | |
72246da4 FB |
5 | * |
6 | * Authors: Felipe Balbi <[email protected]>, | |
7 | * Sebastian Andrzej Siewior <[email protected]> | |
8 | * | |
5945f789 FB |
9 | * This program is free software: you can redistribute it and/or modify |
10 | * it under the terms of the GNU General Public License version 2 of | |
11 | * the License as published by the Free Software Foundation. | |
72246da4 | 12 | * |
5945f789 FB |
13 | * This program is distributed in the hope that it will be useful, |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
72246da4 FB |
17 | */ |
18 | ||
19 | #include <linux/kernel.h> | |
20 | #include <linux/delay.h> | |
21 | #include <linux/slab.h> | |
22 | #include <linux/spinlock.h> | |
23 | #include <linux/platform_device.h> | |
24 | #include <linux/pm_runtime.h> | |
25 | #include <linux/interrupt.h> | |
26 | #include <linux/io.h> | |
27 | #include <linux/list.h> | |
28 | #include <linux/dma-mapping.h> | |
29 | ||
30 | #include <linux/usb/ch9.h> | |
31 | #include <linux/usb/gadget.h> | |
32 | ||
80977dc9 | 33 | #include "debug.h" |
72246da4 FB |
34 | #include "core.h" |
35 | #include "gadget.h" | |
36 | #include "io.h" | |
37 | ||
04a9bfcd FB |
38 | /** |
39 | * dwc3_gadget_set_test_mode - Enables USB2 Test Modes | |
40 | * @dwc: pointer to our context structure | |
41 | * @mode: the mode to set (J, K SE0 NAK, Force Enable) | |
42 | * | |
43 | * Caller should take care of locking. This function will | |
44 | * return 0 on success or -EINVAL if wrong Test Selector | |
45 | * is passed | |
46 | */ | |
47 | int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode) | |
48 | { | |
49 | u32 reg; | |
50 | ||
51 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
52 | reg &= ~DWC3_DCTL_TSTCTRL_MASK; | |
53 | ||
54 | switch (mode) { | |
55 | case TEST_J: | |
56 | case TEST_K: | |
57 | case TEST_SE0_NAK: | |
58 | case TEST_PACKET: | |
59 | case TEST_FORCE_EN: | |
60 | reg |= mode << 1; | |
61 | break; | |
62 | default: | |
63 | return -EINVAL; | |
64 | } | |
65 | ||
66 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
67 | ||
68 | return 0; | |
69 | } | |
70 | ||
911f1f88 PZ |
71 | /** |
72 | * dwc3_gadget_get_link_state - Gets current state of USB Link | |
73 | * @dwc: pointer to our context structure | |
74 | * | |
75 | * Caller should take care of locking. This function will | |
76 | * return the link state on success (>= 0) or -ETIMEDOUT. | |
77 | */ | |
78 | int dwc3_gadget_get_link_state(struct dwc3 *dwc) | |
79 | { | |
80 | u32 reg; | |
81 | ||
82 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
83 | ||
84 | return DWC3_DSTS_USBLNKST(reg); | |
85 | } | |
86 | ||
8598bde7 FB |
87 | /** |
88 | * dwc3_gadget_set_link_state - Sets USB Link to a particular State | |
89 | * @dwc: pointer to our context structure | |
90 | * @state: the state to put link into | |
91 | * | |
92 | * Caller should take care of locking. This function will | |
aee63e3c | 93 | * return 0 on success or -ETIMEDOUT. |
8598bde7 FB |
94 | */ |
95 | int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state) | |
96 | { | |
aee63e3c | 97 | int retries = 10000; |
8598bde7 FB |
98 | u32 reg; |
99 | ||
802fde98 PZ |
100 | /* |
101 | * Wait until device controller is ready. Only applies to 1.94a and | |
102 | * later RTL. | |
103 | */ | |
104 | if (dwc->revision >= DWC3_REVISION_194A) { | |
105 | while (--retries) { | |
106 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
107 | if (reg & DWC3_DSTS_DCNRD) | |
108 | udelay(5); | |
109 | else | |
110 | break; | |
111 | } | |
112 | ||
113 | if (retries <= 0) | |
114 | return -ETIMEDOUT; | |
115 | } | |
116 | ||
8598bde7 FB |
117 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); |
118 | reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK; | |
119 | ||
120 | /* set requested state */ | |
121 | reg |= DWC3_DCTL_ULSTCHNGREQ(state); | |
122 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
123 | ||
802fde98 PZ |
124 | /* |
125 | * The following code is racy when called from dwc3_gadget_wakeup, | |
126 | * and is not needed, at least on newer versions | |
127 | */ | |
128 | if (dwc->revision >= DWC3_REVISION_194A) | |
129 | return 0; | |
130 | ||
8598bde7 | 131 | /* wait for a change in DSTS */ |
aed430e5 | 132 | retries = 10000; |
8598bde7 FB |
133 | while (--retries) { |
134 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
135 | ||
8598bde7 FB |
136 | if (DWC3_DSTS_USBLNKST(reg) == state) |
137 | return 0; | |
138 | ||
aee63e3c | 139 | udelay(5); |
8598bde7 FB |
140 | } |
141 | ||
73815280 FB |
142 | dwc3_trace(trace_dwc3_gadget, |
143 | "link state change request timed out"); | |
8598bde7 FB |
144 | |
145 | return -ETIMEDOUT; | |
146 | } | |
147 | ||
457e84b6 FB |
148 | /** |
149 | * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case | |
150 | * @dwc: pointer to our context structure | |
151 | * | |
152 | * This function will a best effort FIFO allocation in order | |
153 | * to improve FIFO usage and throughput, while still allowing | |
154 | * us to enable as many endpoints as possible. | |
155 | * | |
156 | * Keep in mind that this operation will be highly dependent | |
157 | * on the configured size for RAM1 - which contains TxFifo -, | |
158 | * the amount of endpoints enabled on coreConsultant tool, and | |
159 | * the width of the Master Bus. | |
160 | * | |
161 | * In the ideal world, we would always be able to satisfy the | |
162 | * following equation: | |
163 | * | |
164 | * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \ | |
165 | * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes | |
166 | * | |
167 | * Unfortunately, due to many variables that's not always the case. | |
168 | */ | |
169 | int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc) | |
170 | { | |
171 | int last_fifo_depth = 0; | |
172 | int ram1_depth; | |
173 | int fifo_size; | |
174 | int mdwidth; | |
175 | int num; | |
176 | ||
177 | if (!dwc->needs_fifo_resize) | |
178 | return 0; | |
179 | ||
180 | ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7); | |
181 | mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0); | |
182 | ||
183 | /* MDWIDTH is represented in bits, we need it in bytes */ | |
184 | mdwidth >>= 3; | |
185 | ||
186 | /* | |
187 | * FIXME For now we will only allocate 1 wMaxPacketSize space | |
188 | * for each enabled endpoint, later patches will come to | |
189 | * improve this algorithm so that we better use the internal | |
190 | * FIFO space | |
191 | */ | |
32702e96 JP |
192 | for (num = 0; num < dwc->num_in_eps; num++) { |
193 | /* bit0 indicates direction; 1 means IN ep */ | |
194 | struct dwc3_ep *dep = dwc->eps[(num << 1) | 1]; | |
2e81c36a | 195 | int mult = 1; |
457e84b6 FB |
196 | int tmp; |
197 | ||
457e84b6 FB |
198 | if (!(dep->flags & DWC3_EP_ENABLED)) |
199 | continue; | |
200 | ||
16e78db7 IS |
201 | if (usb_endpoint_xfer_bulk(dep->endpoint.desc) |
202 | || usb_endpoint_xfer_isoc(dep->endpoint.desc)) | |
2e81c36a FB |
203 | mult = 3; |
204 | ||
205 | /* | |
206 | * REVISIT: the following assumes we will always have enough | |
207 | * space available on the FIFO RAM for all possible use cases. | |
208 | * Make sure that's true somehow and change FIFO allocation | |
209 | * accordingly. | |
210 | * | |
211 | * If we have Bulk or Isochronous endpoints, we want | |
212 | * them to be able to be very, very fast. So we're giving | |
213 | * those endpoints a fifo_size which is enough for 3 full | |
214 | * packets | |
215 | */ | |
216 | tmp = mult * (dep->endpoint.maxpacket + mdwidth); | |
457e84b6 FB |
217 | tmp += mdwidth; |
218 | ||
219 | fifo_size = DIV_ROUND_UP(tmp, mdwidth); | |
2e81c36a | 220 | |
457e84b6 FB |
221 | fifo_size |= (last_fifo_depth << 16); |
222 | ||
73815280 | 223 | dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d", |
457e84b6 FB |
224 | dep->name, last_fifo_depth, fifo_size & 0xffff); |
225 | ||
32702e96 | 226 | dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size); |
457e84b6 FB |
227 | |
228 | last_fifo_depth += (fifo_size & 0xffff); | |
229 | } | |
230 | ||
231 | return 0; | |
232 | } | |
233 | ||
72246da4 FB |
234 | void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req, |
235 | int status) | |
236 | { | |
237 | struct dwc3 *dwc = dep->dwc; | |
e5ba5ec8 | 238 | int i; |
72246da4 FB |
239 | |
240 | if (req->queued) { | |
e5ba5ec8 PA |
241 | i = 0; |
242 | do { | |
eeb720fb | 243 | dep->busy_slot++; |
e5ba5ec8 PA |
244 | /* |
245 | * Skip LINK TRB. We can't use req->trb and check for | |
246 | * DWC3_TRBCTL_LINK_TRB because it points the TRB we | |
247 | * just completed (not the LINK TRB). | |
248 | */ | |
249 | if (((dep->busy_slot & DWC3_TRB_MASK) == | |
250 | DWC3_TRB_NUM- 1) && | |
16e78db7 | 251 | usb_endpoint_xfer_isoc(dep->endpoint.desc)) |
e5ba5ec8 PA |
252 | dep->busy_slot++; |
253 | } while(++i < req->request.num_mapped_sgs); | |
c9fda7d6 | 254 | req->queued = false; |
72246da4 FB |
255 | } |
256 | list_del(&req->list); | |
eeb720fb | 257 | req->trb = NULL; |
72246da4 FB |
258 | |
259 | if (req->request.status == -EINPROGRESS) | |
260 | req->request.status = status; | |
261 | ||
0416e494 PA |
262 | if (dwc->ep0_bounced && dep->number == 0) |
263 | dwc->ep0_bounced = false; | |
264 | else | |
265 | usb_gadget_unmap_request(&dwc->gadget, &req->request, | |
266 | req->direction); | |
72246da4 FB |
267 | |
268 | dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n", | |
269 | req, dep->name, req->request.actual, | |
270 | req->request.length, status); | |
2c4cbe6e | 271 | trace_dwc3_gadget_giveback(req); |
72246da4 FB |
272 | |
273 | spin_unlock(&dwc->lock); | |
304f7e5e | 274 | usb_gadget_giveback_request(&dep->endpoint, &req->request); |
72246da4 FB |
275 | spin_lock(&dwc->lock); |
276 | } | |
277 | ||
3ece0ec4 | 278 | int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param) |
b09bb642 FB |
279 | { |
280 | u32 timeout = 500; | |
281 | u32 reg; | |
282 | ||
2c4cbe6e | 283 | trace_dwc3_gadget_generic_cmd(cmd, param); |
427c3df6 | 284 | |
b09bb642 FB |
285 | dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param); |
286 | dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT); | |
287 | ||
288 | do { | |
289 | reg = dwc3_readl(dwc->regs, DWC3_DGCMD); | |
290 | if (!(reg & DWC3_DGCMD_CMDACT)) { | |
73815280 FB |
291 | dwc3_trace(trace_dwc3_gadget, |
292 | "Command Complete --> %d", | |
b09bb642 | 293 | DWC3_DGCMD_STATUS(reg)); |
891b1dc0 SSB |
294 | if (DWC3_DGCMD_STATUS(reg)) |
295 | return -EINVAL; | |
b09bb642 FB |
296 | return 0; |
297 | } | |
298 | ||
299 | /* | |
300 | * We can't sleep here, because it's also called from | |
301 | * interrupt context. | |
302 | */ | |
303 | timeout--; | |
73815280 FB |
304 | if (!timeout) { |
305 | dwc3_trace(trace_dwc3_gadget, | |
306 | "Command Timed Out"); | |
b09bb642 | 307 | return -ETIMEDOUT; |
73815280 | 308 | } |
b09bb642 FB |
309 | udelay(1); |
310 | } while (1); | |
311 | } | |
312 | ||
72246da4 FB |
313 | int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep, |
314 | unsigned cmd, struct dwc3_gadget_ep_cmd_params *params) | |
315 | { | |
316 | struct dwc3_ep *dep = dwc->eps[ep]; | |
61d58242 | 317 | u32 timeout = 500; |
72246da4 FB |
318 | u32 reg; |
319 | ||
2c4cbe6e | 320 | trace_dwc3_gadget_ep_cmd(dep, cmd, params); |
72246da4 | 321 | |
dc1c70a7 FB |
322 | dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0); |
323 | dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1); | |
324 | dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2); | |
72246da4 FB |
325 | |
326 | dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT); | |
327 | do { | |
328 | reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep)); | |
329 | if (!(reg & DWC3_DEPCMD_CMDACT)) { | |
73815280 FB |
330 | dwc3_trace(trace_dwc3_gadget, |
331 | "Command Complete --> %d", | |
164f6e14 | 332 | DWC3_DEPCMD_STATUS(reg)); |
76e838c9 SSB |
333 | if (DWC3_DEPCMD_STATUS(reg)) |
334 | return -EINVAL; | |
72246da4 FB |
335 | return 0; |
336 | } | |
337 | ||
338 | /* | |
72246da4 FB |
339 | * We can't sleep here, because it is also called from |
340 | * interrupt context. | |
341 | */ | |
342 | timeout--; | |
73815280 FB |
343 | if (!timeout) { |
344 | dwc3_trace(trace_dwc3_gadget, | |
345 | "Command Timed Out"); | |
72246da4 | 346 | return -ETIMEDOUT; |
73815280 | 347 | } |
72246da4 | 348 | |
61d58242 | 349 | udelay(1); |
72246da4 FB |
350 | } while (1); |
351 | } | |
352 | ||
353 | static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep, | |
f6bafc6a | 354 | struct dwc3_trb *trb) |
72246da4 | 355 | { |
c439ef87 | 356 | u32 offset = (char *) trb - (char *) dep->trb_pool; |
72246da4 FB |
357 | |
358 | return dep->trb_pool_dma + offset; | |
359 | } | |
360 | ||
361 | static int dwc3_alloc_trb_pool(struct dwc3_ep *dep) | |
362 | { | |
363 | struct dwc3 *dwc = dep->dwc; | |
364 | ||
365 | if (dep->trb_pool) | |
366 | return 0; | |
367 | ||
72246da4 FB |
368 | dep->trb_pool = dma_alloc_coherent(dwc->dev, |
369 | sizeof(struct dwc3_trb) * DWC3_TRB_NUM, | |
370 | &dep->trb_pool_dma, GFP_KERNEL); | |
371 | if (!dep->trb_pool) { | |
372 | dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n", | |
373 | dep->name); | |
374 | return -ENOMEM; | |
375 | } | |
376 | ||
377 | return 0; | |
378 | } | |
379 | ||
380 | static void dwc3_free_trb_pool(struct dwc3_ep *dep) | |
381 | { | |
382 | struct dwc3 *dwc = dep->dwc; | |
383 | ||
384 | dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM, | |
385 | dep->trb_pool, dep->trb_pool_dma); | |
386 | ||
387 | dep->trb_pool = NULL; | |
388 | dep->trb_pool_dma = 0; | |
389 | } | |
390 | ||
391 | static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep) | |
392 | { | |
393 | struct dwc3_gadget_ep_cmd_params params; | |
394 | u32 cmd; | |
395 | ||
396 | memset(¶ms, 0x00, sizeof(params)); | |
397 | ||
398 | if (dep->number != 1) { | |
399 | cmd = DWC3_DEPCMD_DEPSTARTCFG; | |
400 | /* XferRscIdx == 0 for ep0 and 2 for the remaining */ | |
b23c8439 PZ |
401 | if (dep->number > 1) { |
402 | if (dwc->start_config_issued) | |
403 | return 0; | |
404 | dwc->start_config_issued = true; | |
72246da4 | 405 | cmd |= DWC3_DEPCMD_PARAM(2); |
b23c8439 | 406 | } |
72246da4 FB |
407 | |
408 | return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, ¶ms); | |
409 | } | |
410 | ||
411 | return 0; | |
412 | } | |
413 | ||
414 | static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep, | |
c90bfaec | 415 | const struct usb_endpoint_descriptor *desc, |
4b345c9a | 416 | const struct usb_ss_ep_comp_descriptor *comp_desc, |
265b70a7 | 417 | bool ignore, bool restore) |
72246da4 FB |
418 | { |
419 | struct dwc3_gadget_ep_cmd_params params; | |
420 | ||
421 | memset(¶ms, 0x00, sizeof(params)); | |
422 | ||
dc1c70a7 | 423 | params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc)) |
d2e9a13a CP |
424 | | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc)); |
425 | ||
426 | /* Burst size is only needed in SuperSpeed mode */ | |
427 | if (dwc->gadget.speed == USB_SPEED_SUPER) { | |
428 | u32 burst = dep->endpoint.maxburst - 1; | |
429 | ||
430 | params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst); | |
431 | } | |
72246da4 | 432 | |
4b345c9a FB |
433 | if (ignore) |
434 | params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM; | |
435 | ||
265b70a7 PZ |
436 | if (restore) { |
437 | params.param0 |= DWC3_DEPCFG_ACTION_RESTORE; | |
438 | params.param2 |= dep->saved_state; | |
439 | } | |
440 | ||
dc1c70a7 FB |
441 | params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN |
442 | | DWC3_DEPCFG_XFER_NOT_READY_EN; | |
72246da4 | 443 | |
18b7ede5 | 444 | if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) { |
dc1c70a7 FB |
445 | params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE |
446 | | DWC3_DEPCFG_STREAM_EVENT_EN; | |
879631aa FB |
447 | dep->stream_capable = true; |
448 | } | |
449 | ||
0b93a4c8 | 450 | if (!usb_endpoint_xfer_control(desc)) |
dc1c70a7 | 451 | params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN; |
72246da4 FB |
452 | |
453 | /* | |
454 | * We are doing 1:1 mapping for endpoints, meaning | |
455 | * Physical Endpoints 2 maps to Logical Endpoint 2 and | |
456 | * so on. We consider the direction bit as part of the physical | |
457 | * endpoint number. So USB endpoint 0x81 is 0x03. | |
458 | */ | |
dc1c70a7 | 459 | params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number); |
72246da4 FB |
460 | |
461 | /* | |
462 | * We must use the lower 16 TX FIFOs even though | |
463 | * HW might have more | |
464 | */ | |
465 | if (dep->direction) | |
dc1c70a7 | 466 | params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1); |
72246da4 FB |
467 | |
468 | if (desc->bInterval) { | |
dc1c70a7 | 469 | params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1); |
72246da4 FB |
470 | dep->interval = 1 << (desc->bInterval - 1); |
471 | } | |
472 | ||
473 | return dwc3_send_gadget_ep_cmd(dwc, dep->number, | |
474 | DWC3_DEPCMD_SETEPCONFIG, ¶ms); | |
475 | } | |
476 | ||
477 | static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep) | |
478 | { | |
479 | struct dwc3_gadget_ep_cmd_params params; | |
480 | ||
481 | memset(¶ms, 0x00, sizeof(params)); | |
482 | ||
dc1c70a7 | 483 | params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1); |
72246da4 FB |
484 | |
485 | return dwc3_send_gadget_ep_cmd(dwc, dep->number, | |
486 | DWC3_DEPCMD_SETTRANSFRESOURCE, ¶ms); | |
487 | } | |
488 | ||
489 | /** | |
490 | * __dwc3_gadget_ep_enable - Initializes a HW endpoint | |
491 | * @dep: endpoint to be initialized | |
492 | * @desc: USB Endpoint Descriptor | |
493 | * | |
494 | * Caller should take care of locking | |
495 | */ | |
496 | static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, | |
c90bfaec | 497 | const struct usb_endpoint_descriptor *desc, |
4b345c9a | 498 | const struct usb_ss_ep_comp_descriptor *comp_desc, |
265b70a7 | 499 | bool ignore, bool restore) |
72246da4 FB |
500 | { |
501 | struct dwc3 *dwc = dep->dwc; | |
502 | u32 reg; | |
b09e99ee | 503 | int ret; |
72246da4 | 504 | |
73815280 | 505 | dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name); |
ff62d6b6 | 506 | |
72246da4 FB |
507 | if (!(dep->flags & DWC3_EP_ENABLED)) { |
508 | ret = dwc3_gadget_start_config(dwc, dep); | |
509 | if (ret) | |
510 | return ret; | |
511 | } | |
512 | ||
265b70a7 PZ |
513 | ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore, |
514 | restore); | |
72246da4 FB |
515 | if (ret) |
516 | return ret; | |
517 | ||
518 | if (!(dep->flags & DWC3_EP_ENABLED)) { | |
f6bafc6a FB |
519 | struct dwc3_trb *trb_st_hw; |
520 | struct dwc3_trb *trb_link; | |
72246da4 FB |
521 | |
522 | ret = dwc3_gadget_set_xfer_resource(dwc, dep); | |
523 | if (ret) | |
524 | return ret; | |
525 | ||
16e78db7 | 526 | dep->endpoint.desc = desc; |
c90bfaec | 527 | dep->comp_desc = comp_desc; |
72246da4 FB |
528 | dep->type = usb_endpoint_type(desc); |
529 | dep->flags |= DWC3_EP_ENABLED; | |
530 | ||
531 | reg = dwc3_readl(dwc->regs, DWC3_DALEPENA); | |
532 | reg |= DWC3_DALEPENA_EP(dep->number); | |
533 | dwc3_writel(dwc->regs, DWC3_DALEPENA, reg); | |
534 | ||
535 | if (!usb_endpoint_xfer_isoc(desc)) | |
536 | return 0; | |
537 | ||
1d046793 | 538 | /* Link TRB for ISOC. The HWO bit is never reset */ |
72246da4 FB |
539 | trb_st_hw = &dep->trb_pool[0]; |
540 | ||
f6bafc6a | 541 | trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1]; |
1200a82a | 542 | memset(trb_link, 0, sizeof(*trb_link)); |
72246da4 | 543 | |
f6bafc6a FB |
544 | trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw)); |
545 | trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw)); | |
546 | trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB; | |
547 | trb_link->ctrl |= DWC3_TRB_CTRL_HWO; | |
72246da4 FB |
548 | } |
549 | ||
550 | return 0; | |
551 | } | |
552 | ||
b992e681 | 553 | static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force); |
624407f9 | 554 | static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep) |
72246da4 FB |
555 | { |
556 | struct dwc3_request *req; | |
557 | ||
ea53b882 | 558 | if (!list_empty(&dep->req_queued)) { |
b992e681 | 559 | dwc3_stop_active_transfer(dwc, dep->number, true); |
624407f9 | 560 | |
57911504 | 561 | /* - giveback all requests to gadget driver */ |
1591633e PA |
562 | while (!list_empty(&dep->req_queued)) { |
563 | req = next_request(&dep->req_queued); | |
564 | ||
565 | dwc3_gadget_giveback(dep, req, -ESHUTDOWN); | |
566 | } | |
ea53b882 FB |
567 | } |
568 | ||
72246da4 FB |
569 | while (!list_empty(&dep->request_list)) { |
570 | req = next_request(&dep->request_list); | |
571 | ||
624407f9 | 572 | dwc3_gadget_giveback(dep, req, -ESHUTDOWN); |
72246da4 | 573 | } |
72246da4 FB |
574 | } |
575 | ||
576 | /** | |
577 | * __dwc3_gadget_ep_disable - Disables a HW endpoint | |
578 | * @dep: the endpoint to disable | |
579 | * | |
624407f9 SAS |
580 | * This function also removes requests which are currently processed ny the |
581 | * hardware and those which are not yet scheduled. | |
582 | * Caller should take care of locking. | |
72246da4 | 583 | */ |
72246da4 FB |
584 | static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep) |
585 | { | |
586 | struct dwc3 *dwc = dep->dwc; | |
587 | u32 reg; | |
588 | ||
624407f9 | 589 | dwc3_remove_requests(dwc, dep); |
72246da4 | 590 | |
687ef981 FB |
591 | /* make sure HW endpoint isn't stalled */ |
592 | if (dep->flags & DWC3_EP_STALL) | |
7a608559 | 593 | __dwc3_gadget_ep_set_halt(dep, 0, false); |
687ef981 | 594 | |
72246da4 FB |
595 | reg = dwc3_readl(dwc->regs, DWC3_DALEPENA); |
596 | reg &= ~DWC3_DALEPENA_EP(dep->number); | |
597 | dwc3_writel(dwc->regs, DWC3_DALEPENA, reg); | |
598 | ||
879631aa | 599 | dep->stream_capable = false; |
f9c56cdd | 600 | dep->endpoint.desc = NULL; |
c90bfaec | 601 | dep->comp_desc = NULL; |
72246da4 | 602 | dep->type = 0; |
879631aa | 603 | dep->flags = 0; |
72246da4 FB |
604 | |
605 | return 0; | |
606 | } | |
607 | ||
608 | /* -------------------------------------------------------------------------- */ | |
609 | ||
610 | static int dwc3_gadget_ep0_enable(struct usb_ep *ep, | |
611 | const struct usb_endpoint_descriptor *desc) | |
612 | { | |
613 | return -EINVAL; | |
614 | } | |
615 | ||
616 | static int dwc3_gadget_ep0_disable(struct usb_ep *ep) | |
617 | { | |
618 | return -EINVAL; | |
619 | } | |
620 | ||
621 | /* -------------------------------------------------------------------------- */ | |
622 | ||
623 | static int dwc3_gadget_ep_enable(struct usb_ep *ep, | |
624 | const struct usb_endpoint_descriptor *desc) | |
625 | { | |
626 | struct dwc3_ep *dep; | |
627 | struct dwc3 *dwc; | |
628 | unsigned long flags; | |
629 | int ret; | |
630 | ||
631 | if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) { | |
632 | pr_debug("dwc3: invalid parameters\n"); | |
633 | return -EINVAL; | |
634 | } | |
635 | ||
636 | if (!desc->wMaxPacketSize) { | |
637 | pr_debug("dwc3: missing wMaxPacketSize\n"); | |
638 | return -EINVAL; | |
639 | } | |
640 | ||
641 | dep = to_dwc3_ep(ep); | |
642 | dwc = dep->dwc; | |
643 | ||
c6f83f38 FB |
644 | if (dep->flags & DWC3_EP_ENABLED) { |
645 | dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n", | |
646 | dep->name); | |
647 | return 0; | |
648 | } | |
649 | ||
72246da4 FB |
650 | switch (usb_endpoint_type(desc)) { |
651 | case USB_ENDPOINT_XFER_CONTROL: | |
27a78d6a | 652 | strlcat(dep->name, "-control", sizeof(dep->name)); |
72246da4 FB |
653 | break; |
654 | case USB_ENDPOINT_XFER_ISOC: | |
27a78d6a | 655 | strlcat(dep->name, "-isoc", sizeof(dep->name)); |
72246da4 FB |
656 | break; |
657 | case USB_ENDPOINT_XFER_BULK: | |
27a78d6a | 658 | strlcat(dep->name, "-bulk", sizeof(dep->name)); |
72246da4 FB |
659 | break; |
660 | case USB_ENDPOINT_XFER_INT: | |
27a78d6a | 661 | strlcat(dep->name, "-int", sizeof(dep->name)); |
72246da4 FB |
662 | break; |
663 | default: | |
664 | dev_err(dwc->dev, "invalid endpoint transfer type\n"); | |
665 | } | |
666 | ||
72246da4 | 667 | spin_lock_irqsave(&dwc->lock, flags); |
265b70a7 | 668 | ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false); |
72246da4 FB |
669 | spin_unlock_irqrestore(&dwc->lock, flags); |
670 | ||
671 | return ret; | |
672 | } | |
673 | ||
674 | static int dwc3_gadget_ep_disable(struct usb_ep *ep) | |
675 | { | |
676 | struct dwc3_ep *dep; | |
677 | struct dwc3 *dwc; | |
678 | unsigned long flags; | |
679 | int ret; | |
680 | ||
681 | if (!ep) { | |
682 | pr_debug("dwc3: invalid parameters\n"); | |
683 | return -EINVAL; | |
684 | } | |
685 | ||
686 | dep = to_dwc3_ep(ep); | |
687 | dwc = dep->dwc; | |
688 | ||
689 | if (!(dep->flags & DWC3_EP_ENABLED)) { | |
690 | dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n", | |
691 | dep->name); | |
692 | return 0; | |
693 | } | |
694 | ||
695 | snprintf(dep->name, sizeof(dep->name), "ep%d%s", | |
696 | dep->number >> 1, | |
697 | (dep->number & 1) ? "in" : "out"); | |
698 | ||
699 | spin_lock_irqsave(&dwc->lock, flags); | |
700 | ret = __dwc3_gadget_ep_disable(dep); | |
701 | spin_unlock_irqrestore(&dwc->lock, flags); | |
702 | ||
703 | return ret; | |
704 | } | |
705 | ||
706 | static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep, | |
707 | gfp_t gfp_flags) | |
708 | { | |
709 | struct dwc3_request *req; | |
710 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
72246da4 FB |
711 | |
712 | req = kzalloc(sizeof(*req), gfp_flags); | |
734d5a53 | 713 | if (!req) |
72246da4 | 714 | return NULL; |
72246da4 FB |
715 | |
716 | req->epnum = dep->number; | |
717 | req->dep = dep; | |
72246da4 | 718 | |
2c4cbe6e FB |
719 | trace_dwc3_alloc_request(req); |
720 | ||
72246da4 FB |
721 | return &req->request; |
722 | } | |
723 | ||
724 | static void dwc3_gadget_ep_free_request(struct usb_ep *ep, | |
725 | struct usb_request *request) | |
726 | { | |
727 | struct dwc3_request *req = to_dwc3_request(request); | |
728 | ||
2c4cbe6e | 729 | trace_dwc3_free_request(req); |
72246da4 FB |
730 | kfree(req); |
731 | } | |
732 | ||
c71fc37c FB |
733 | /** |
734 | * dwc3_prepare_one_trb - setup one TRB from one request | |
735 | * @dep: endpoint for which this request is prepared | |
736 | * @req: dwc3_request pointer | |
737 | */ | |
68e823e2 | 738 | static void dwc3_prepare_one_trb(struct dwc3_ep *dep, |
eeb720fb | 739 | struct dwc3_request *req, dma_addr_t dma, |
e5ba5ec8 | 740 | unsigned length, unsigned last, unsigned chain, unsigned node) |
c71fc37c | 741 | { |
f6bafc6a | 742 | struct dwc3_trb *trb; |
c71fc37c | 743 | |
73815280 | 744 | dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s", |
eeb720fb FB |
745 | dep->name, req, (unsigned long long) dma, |
746 | length, last ? " last" : "", | |
747 | chain ? " chain" : ""); | |
748 | ||
915e202a PA |
749 | |
750 | trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK]; | |
c71fc37c | 751 | |
eeb720fb FB |
752 | if (!req->trb) { |
753 | dwc3_gadget_move_request_queued(req); | |
f6bafc6a FB |
754 | req->trb = trb; |
755 | req->trb_dma = dwc3_trb_dma_offset(dep, trb); | |
e5ba5ec8 | 756 | req->start_slot = dep->free_slot & DWC3_TRB_MASK; |
eeb720fb | 757 | } |
c71fc37c | 758 | |
e5ba5ec8 | 759 | dep->free_slot++; |
5cd8c48d ZJC |
760 | /* Skip the LINK-TRB on ISOC */ |
761 | if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) && | |
762 | usb_endpoint_xfer_isoc(dep->endpoint.desc)) | |
763 | dep->free_slot++; | |
e5ba5ec8 | 764 | |
f6bafc6a FB |
765 | trb->size = DWC3_TRB_SIZE_LENGTH(length); |
766 | trb->bpl = lower_32_bits(dma); | |
767 | trb->bph = upper_32_bits(dma); | |
c71fc37c | 768 | |
16e78db7 | 769 | switch (usb_endpoint_type(dep->endpoint.desc)) { |
c71fc37c | 770 | case USB_ENDPOINT_XFER_CONTROL: |
f6bafc6a | 771 | trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP; |
c71fc37c FB |
772 | break; |
773 | ||
774 | case USB_ENDPOINT_XFER_ISOC: | |
e5ba5ec8 PA |
775 | if (!node) |
776 | trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST; | |
777 | else | |
778 | trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS; | |
c71fc37c FB |
779 | break; |
780 | ||
781 | case USB_ENDPOINT_XFER_BULK: | |
782 | case USB_ENDPOINT_XFER_INT: | |
f6bafc6a | 783 | trb->ctrl = DWC3_TRBCTL_NORMAL; |
c71fc37c FB |
784 | break; |
785 | default: | |
786 | /* | |
787 | * This is only possible with faulty memory because we | |
788 | * checked it already :) | |
789 | */ | |
790 | BUG(); | |
791 | } | |
792 | ||
f3af3651 FB |
793 | if (!req->request.no_interrupt && !chain) |
794 | trb->ctrl |= DWC3_TRB_CTRL_IOC; | |
795 | ||
16e78db7 | 796 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
f6bafc6a FB |
797 | trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI; |
798 | trb->ctrl |= DWC3_TRB_CTRL_CSP; | |
e5ba5ec8 PA |
799 | } else if (last) { |
800 | trb->ctrl |= DWC3_TRB_CTRL_LST; | |
f6bafc6a | 801 | } |
c71fc37c | 802 | |
e5ba5ec8 PA |
803 | if (chain) |
804 | trb->ctrl |= DWC3_TRB_CTRL_CHN; | |
805 | ||
16e78db7 | 806 | if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable) |
f6bafc6a | 807 | trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id); |
c71fc37c | 808 | |
f6bafc6a | 809 | trb->ctrl |= DWC3_TRB_CTRL_HWO; |
2c4cbe6e FB |
810 | |
811 | trace_dwc3_prepare_trb(dep, trb); | |
c71fc37c FB |
812 | } |
813 | ||
72246da4 FB |
814 | /* |
815 | * dwc3_prepare_trbs - setup TRBs from requests | |
816 | * @dep: endpoint for which requests are being prepared | |
817 | * @starting: true if the endpoint is idle and no requests are queued. | |
818 | * | |
1d046793 PZ |
819 | * The function goes through the requests list and sets up TRBs for the |
820 | * transfers. The function returns once there are no more TRBs available or | |
821 | * it runs out of requests. | |
72246da4 | 822 | */ |
68e823e2 | 823 | static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting) |
72246da4 | 824 | { |
68e823e2 | 825 | struct dwc3_request *req, *n; |
72246da4 | 826 | u32 trbs_left; |
8d62cd65 | 827 | u32 max; |
c71fc37c | 828 | unsigned int last_one = 0; |
72246da4 FB |
829 | |
830 | BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM); | |
831 | ||
832 | /* the first request must not be queued */ | |
833 | trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK; | |
c71fc37c | 834 | |
8d62cd65 | 835 | /* Can't wrap around on a non-isoc EP since there's no link TRB */ |
16e78db7 | 836 | if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
8d62cd65 PZ |
837 | max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK); |
838 | if (trbs_left > max) | |
839 | trbs_left = max; | |
840 | } | |
841 | ||
72246da4 | 842 | /* |
1d046793 PZ |
843 | * If busy & slot are equal than it is either full or empty. If we are |
844 | * starting to process requests then we are empty. Otherwise we are | |
72246da4 FB |
845 | * full and don't do anything |
846 | */ | |
847 | if (!trbs_left) { | |
848 | if (!starting) | |
68e823e2 | 849 | return; |
72246da4 FB |
850 | trbs_left = DWC3_TRB_NUM; |
851 | /* | |
852 | * In case we start from scratch, we queue the ISOC requests | |
853 | * starting from slot 1. This is done because we use ring | |
854 | * buffer and have no LST bit to stop us. Instead, we place | |
1d046793 | 855 | * IOC bit every TRB_NUM/4. We try to avoid having an interrupt |
72246da4 FB |
856 | * after the first request so we start at slot 1 and have |
857 | * 7 requests proceed before we hit the first IOC. | |
858 | * Other transfer types don't use the ring buffer and are | |
859 | * processed from the first TRB until the last one. Since we | |
860 | * don't wrap around we have to start at the beginning. | |
861 | */ | |
16e78db7 | 862 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
72246da4 FB |
863 | dep->busy_slot = 1; |
864 | dep->free_slot = 1; | |
865 | } else { | |
866 | dep->busy_slot = 0; | |
867 | dep->free_slot = 0; | |
868 | } | |
869 | } | |
870 | ||
871 | /* The last TRB is a link TRB, not used for xfer */ | |
16e78db7 | 872 | if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc)) |
68e823e2 | 873 | return; |
72246da4 FB |
874 | |
875 | list_for_each_entry_safe(req, n, &dep->request_list, list) { | |
eeb720fb FB |
876 | unsigned length; |
877 | dma_addr_t dma; | |
e5ba5ec8 | 878 | last_one = false; |
72246da4 | 879 | |
eeb720fb FB |
880 | if (req->request.num_mapped_sgs > 0) { |
881 | struct usb_request *request = &req->request; | |
882 | struct scatterlist *sg = request->sg; | |
883 | struct scatterlist *s; | |
884 | int i; | |
72246da4 | 885 | |
eeb720fb FB |
886 | for_each_sg(sg, s, request->num_mapped_sgs, i) { |
887 | unsigned chain = true; | |
72246da4 | 888 | |
eeb720fb FB |
889 | length = sg_dma_len(s); |
890 | dma = sg_dma_address(s); | |
72246da4 | 891 | |
1d046793 PZ |
892 | if (i == (request->num_mapped_sgs - 1) || |
893 | sg_is_last(s)) { | |
ec512fb8 | 894 | if (list_empty(&dep->request_list)) |
e5ba5ec8 | 895 | last_one = true; |
eeb720fb FB |
896 | chain = false; |
897 | } | |
72246da4 | 898 | |
eeb720fb FB |
899 | trbs_left--; |
900 | if (!trbs_left) | |
901 | last_one = true; | |
72246da4 | 902 | |
eeb720fb FB |
903 | if (last_one) |
904 | chain = false; | |
72246da4 | 905 | |
eeb720fb | 906 | dwc3_prepare_one_trb(dep, req, dma, length, |
e5ba5ec8 | 907 | last_one, chain, i); |
72246da4 | 908 | |
eeb720fb FB |
909 | if (last_one) |
910 | break; | |
911 | } | |
39e60635 AV |
912 | |
913 | if (last_one) | |
914 | break; | |
72246da4 | 915 | } else { |
eeb720fb FB |
916 | dma = req->request.dma; |
917 | length = req->request.length; | |
918 | trbs_left--; | |
72246da4 | 919 | |
eeb720fb FB |
920 | if (!trbs_left) |
921 | last_one = 1; | |
879631aa | 922 | |
eeb720fb FB |
923 | /* Is this the last request? */ |
924 | if (list_is_last(&req->list, &dep->request_list)) | |
925 | last_one = 1; | |
72246da4 | 926 | |
eeb720fb | 927 | dwc3_prepare_one_trb(dep, req, dma, length, |
e5ba5ec8 | 928 | last_one, false, 0); |
72246da4 | 929 | |
eeb720fb FB |
930 | if (last_one) |
931 | break; | |
72246da4 | 932 | } |
72246da4 | 933 | } |
72246da4 FB |
934 | } |
935 | ||
936 | static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param, | |
937 | int start_new) | |
938 | { | |
939 | struct dwc3_gadget_ep_cmd_params params; | |
940 | struct dwc3_request *req; | |
941 | struct dwc3 *dwc = dep->dwc; | |
942 | int ret; | |
943 | u32 cmd; | |
944 | ||
945 | if (start_new && (dep->flags & DWC3_EP_BUSY)) { | |
73815280 | 946 | dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name); |
72246da4 FB |
947 | return -EBUSY; |
948 | } | |
949 | dep->flags &= ~DWC3_EP_PENDING_REQUEST; | |
950 | ||
951 | /* | |
952 | * If we are getting here after a short-out-packet we don't enqueue any | |
953 | * new requests as we try to set the IOC bit only on the last request. | |
954 | */ | |
955 | if (start_new) { | |
956 | if (list_empty(&dep->req_queued)) | |
957 | dwc3_prepare_trbs(dep, start_new); | |
958 | ||
959 | /* req points to the first request which will be sent */ | |
960 | req = next_request(&dep->req_queued); | |
961 | } else { | |
68e823e2 FB |
962 | dwc3_prepare_trbs(dep, start_new); |
963 | ||
72246da4 | 964 | /* |
1d046793 | 965 | * req points to the first request where HWO changed from 0 to 1 |
72246da4 | 966 | */ |
68e823e2 | 967 | req = next_request(&dep->req_queued); |
72246da4 FB |
968 | } |
969 | if (!req) { | |
970 | dep->flags |= DWC3_EP_PENDING_REQUEST; | |
971 | return 0; | |
972 | } | |
973 | ||
974 | memset(¶ms, 0, sizeof(params)); | |
72246da4 | 975 | |
1877d6c9 PA |
976 | if (start_new) { |
977 | params.param0 = upper_32_bits(req->trb_dma); | |
978 | params.param1 = lower_32_bits(req->trb_dma); | |
72246da4 | 979 | cmd = DWC3_DEPCMD_STARTTRANSFER; |
1877d6c9 | 980 | } else { |
72246da4 | 981 | cmd = DWC3_DEPCMD_UPDATETRANSFER; |
1877d6c9 | 982 | } |
72246da4 FB |
983 | |
984 | cmd |= DWC3_DEPCMD_PARAM(cmd_param); | |
985 | ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, ¶ms); | |
986 | if (ret < 0) { | |
987 | dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n"); | |
988 | ||
989 | /* | |
990 | * FIXME we need to iterate over the list of requests | |
991 | * here and stop, unmap, free and del each of the linked | |
1d046793 | 992 | * requests instead of what we do now. |
72246da4 | 993 | */ |
0fc9a1be FB |
994 | usb_gadget_unmap_request(&dwc->gadget, &req->request, |
995 | req->direction); | |
72246da4 FB |
996 | list_del(&req->list); |
997 | return ret; | |
998 | } | |
999 | ||
1000 | dep->flags |= DWC3_EP_BUSY; | |
25b8ff68 | 1001 | |
f898ae09 | 1002 | if (start_new) { |
b4996a86 | 1003 | dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc, |
f898ae09 | 1004 | dep->number); |
b4996a86 | 1005 | WARN_ON_ONCE(!dep->resource_index); |
f898ae09 | 1006 | } |
25b8ff68 | 1007 | |
72246da4 FB |
1008 | return 0; |
1009 | } | |
1010 | ||
d6d6ec7b PA |
1011 | static void __dwc3_gadget_start_isoc(struct dwc3 *dwc, |
1012 | struct dwc3_ep *dep, u32 cur_uf) | |
1013 | { | |
1014 | u32 uf; | |
1015 | ||
1016 | if (list_empty(&dep->request_list)) { | |
73815280 FB |
1017 | dwc3_trace(trace_dwc3_gadget, |
1018 | "ISOC ep %s run out for requests", | |
1019 | dep->name); | |
f4a53c55 | 1020 | dep->flags |= DWC3_EP_PENDING_REQUEST; |
d6d6ec7b PA |
1021 | return; |
1022 | } | |
1023 | ||
1024 | /* 4 micro frames in the future */ | |
1025 | uf = cur_uf + dep->interval * 4; | |
1026 | ||
1027 | __dwc3_gadget_kick_transfer(dep, uf, 1); | |
1028 | } | |
1029 | ||
1030 | static void dwc3_gadget_start_isoc(struct dwc3 *dwc, | |
1031 | struct dwc3_ep *dep, const struct dwc3_event_depevt *event) | |
1032 | { | |
1033 | u32 cur_uf, mask; | |
1034 | ||
1035 | mask = ~(dep->interval - 1); | |
1036 | cur_uf = event->parameters & mask; | |
1037 | ||
1038 | __dwc3_gadget_start_isoc(dwc, dep, cur_uf); | |
1039 | } | |
1040 | ||
72246da4 FB |
1041 | static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req) |
1042 | { | |
0fc9a1be FB |
1043 | struct dwc3 *dwc = dep->dwc; |
1044 | int ret; | |
1045 | ||
72246da4 FB |
1046 | req->request.actual = 0; |
1047 | req->request.status = -EINPROGRESS; | |
1048 | req->direction = dep->direction; | |
1049 | req->epnum = dep->number; | |
1050 | ||
1051 | /* | |
1052 | * We only add to our list of requests now and | |
1053 | * start consuming the list once we get XferNotReady | |
1054 | * IRQ. | |
1055 | * | |
1056 | * That way, we avoid doing anything that we don't need | |
1057 | * to do now and defer it until the point we receive a | |
1058 | * particular token from the Host side. | |
1059 | * | |
1060 | * This will also avoid Host cancelling URBs due to too | |
1d046793 | 1061 | * many NAKs. |
72246da4 | 1062 | */ |
0fc9a1be FB |
1063 | ret = usb_gadget_map_request(&dwc->gadget, &req->request, |
1064 | dep->direction); | |
1065 | if (ret) | |
1066 | return ret; | |
1067 | ||
72246da4 FB |
1068 | list_add_tail(&req->list, &dep->request_list); |
1069 | ||
1070 | /* | |
b511e5e7 | 1071 | * There are a few special cases: |
72246da4 | 1072 | * |
f898ae09 PZ |
1073 | * 1. XferNotReady with empty list of requests. We need to kick the |
1074 | * transfer here in that situation, otherwise we will be NAKing | |
1075 | * forever. If we get XferNotReady before gadget driver has a | |
1076 | * chance to queue a request, we will ACK the IRQ but won't be | |
1077 | * able to receive the data until the next request is queued. | |
1078 | * The following code is handling exactly that. | |
72246da4 | 1079 | * |
72246da4 FB |
1080 | */ |
1081 | if (dep->flags & DWC3_EP_PENDING_REQUEST) { | |
f4a53c55 PA |
1082 | /* |
1083 | * If xfernotready is already elapsed and it is a case | |
1084 | * of isoc transfer, then issue END TRANSFER, so that | |
1085 | * you can receive xfernotready again and can have | |
1086 | * notion of current microframe. | |
1087 | */ | |
1088 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { | |
cdc359dd | 1089 | if (list_empty(&dep->req_queued)) { |
b992e681 | 1090 | dwc3_stop_active_transfer(dwc, dep->number, true); |
cdc359dd PA |
1091 | dep->flags = DWC3_EP_ENABLED; |
1092 | } | |
f4a53c55 PA |
1093 | return 0; |
1094 | } | |
1095 | ||
b511e5e7 | 1096 | ret = __dwc3_gadget_kick_transfer(dep, 0, true); |
348e026f | 1097 | if (ret && ret != -EBUSY) |
b511e5e7 FB |
1098 | dev_dbg(dwc->dev, "%s: failed to kick transfers\n", |
1099 | dep->name); | |
15f86bde | 1100 | return ret; |
b511e5e7 | 1101 | } |
72246da4 | 1102 | |
b511e5e7 FB |
1103 | /* |
1104 | * 2. XferInProgress on Isoc EP with an active transfer. We need to | |
1105 | * kick the transfer here after queuing a request, otherwise the | |
1106 | * core may not see the modified TRB(s). | |
1107 | */ | |
1108 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && | |
79c9046e PA |
1109 | (dep->flags & DWC3_EP_BUSY) && |
1110 | !(dep->flags & DWC3_EP_MISSED_ISOC)) { | |
b4996a86 FB |
1111 | WARN_ON_ONCE(!dep->resource_index); |
1112 | ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index, | |
b511e5e7 | 1113 | false); |
348e026f | 1114 | if (ret && ret != -EBUSY) |
72246da4 FB |
1115 | dev_dbg(dwc->dev, "%s: failed to kick transfers\n", |
1116 | dep->name); | |
15f86bde | 1117 | return ret; |
a0925324 | 1118 | } |
72246da4 | 1119 | |
b997ada5 FB |
1120 | /* |
1121 | * 4. Stream Capable Bulk Endpoints. We need to start the transfer | |
1122 | * right away, otherwise host will not know we have streams to be | |
1123 | * handled. | |
1124 | */ | |
1125 | if (dep->stream_capable) { | |
b997ada5 | 1126 | ret = __dwc3_gadget_kick_transfer(dep, 0, true); |
4cd8f6d0 | 1127 | if (ret && ret != -EBUSY) |
b997ada5 FB |
1128 | dev_dbg(dwc->dev, "%s: failed to kick transfers\n", |
1129 | dep->name); | |
b997ada5 FB |
1130 | } |
1131 | ||
72246da4 FB |
1132 | return 0; |
1133 | } | |
1134 | ||
1135 | static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request, | |
1136 | gfp_t gfp_flags) | |
1137 | { | |
1138 | struct dwc3_request *req = to_dwc3_request(request); | |
1139 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
1140 | struct dwc3 *dwc = dep->dwc; | |
1141 | ||
1142 | unsigned long flags; | |
1143 | ||
1144 | int ret; | |
1145 | ||
fdee4eba | 1146 | spin_lock_irqsave(&dwc->lock, flags); |
16e78db7 | 1147 | if (!dep->endpoint.desc) { |
72246da4 FB |
1148 | dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n", |
1149 | request, ep->name); | |
73359cef FB |
1150 | ret = -ESHUTDOWN; |
1151 | goto out; | |
1152 | } | |
1153 | ||
1154 | if (WARN(req->dep != dep, "request %p belongs to '%s'\n", | |
1155 | request, req->dep->name)) { | |
1156 | ret = -EINVAL; | |
1157 | goto out; | |
72246da4 FB |
1158 | } |
1159 | ||
2c4cbe6e | 1160 | trace_dwc3_ep_queue(req); |
72246da4 | 1161 | |
72246da4 | 1162 | ret = __dwc3_gadget_ep_queue(dep, req); |
73359cef FB |
1163 | |
1164 | out: | |
72246da4 FB |
1165 | spin_unlock_irqrestore(&dwc->lock, flags); |
1166 | ||
1167 | return ret; | |
1168 | } | |
1169 | ||
1170 | static int dwc3_gadget_ep_dequeue(struct usb_ep *ep, | |
1171 | struct usb_request *request) | |
1172 | { | |
1173 | struct dwc3_request *req = to_dwc3_request(request); | |
1174 | struct dwc3_request *r = NULL; | |
1175 | ||
1176 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
1177 | struct dwc3 *dwc = dep->dwc; | |
1178 | ||
1179 | unsigned long flags; | |
1180 | int ret = 0; | |
1181 | ||
2c4cbe6e FB |
1182 | trace_dwc3_ep_dequeue(req); |
1183 | ||
72246da4 FB |
1184 | spin_lock_irqsave(&dwc->lock, flags); |
1185 | ||
1186 | list_for_each_entry(r, &dep->request_list, list) { | |
1187 | if (r == req) | |
1188 | break; | |
1189 | } | |
1190 | ||
1191 | if (r != req) { | |
1192 | list_for_each_entry(r, &dep->req_queued, list) { | |
1193 | if (r == req) | |
1194 | break; | |
1195 | } | |
1196 | if (r == req) { | |
1197 | /* wait until it is processed */ | |
b992e681 | 1198 | dwc3_stop_active_transfer(dwc, dep->number, true); |
e8d4e8be | 1199 | goto out1; |
72246da4 FB |
1200 | } |
1201 | dev_err(dwc->dev, "request %p was not queued to %s\n", | |
1202 | request, ep->name); | |
1203 | ret = -EINVAL; | |
1204 | goto out0; | |
1205 | } | |
1206 | ||
e8d4e8be | 1207 | out1: |
72246da4 FB |
1208 | /* giveback the request */ |
1209 | dwc3_gadget_giveback(dep, req, -ECONNRESET); | |
1210 | ||
1211 | out0: | |
1212 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1213 | ||
1214 | return ret; | |
1215 | } | |
1216 | ||
7a608559 | 1217 | int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol) |
72246da4 FB |
1218 | { |
1219 | struct dwc3_gadget_ep_cmd_params params; | |
1220 | struct dwc3 *dwc = dep->dwc; | |
1221 | int ret; | |
1222 | ||
5ad02fb8 FB |
1223 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
1224 | dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name); | |
1225 | return -EINVAL; | |
1226 | } | |
1227 | ||
72246da4 FB |
1228 | memset(¶ms, 0x00, sizeof(params)); |
1229 | ||
1230 | if (value) { | |
7a608559 FB |
1231 | if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) || |
1232 | (!list_empty(&dep->req_queued) || | |
1233 | !list_empty(&dep->request_list)))) { | |
1234 | dev_dbg(dwc->dev, "%s: pending request, cannot halt\n", | |
1235 | dep->name); | |
1236 | return -EAGAIN; | |
1237 | } | |
1238 | ||
72246da4 FB |
1239 | ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, |
1240 | DWC3_DEPCMD_SETSTALL, ¶ms); | |
1241 | if (ret) | |
3f89204b | 1242 | dev_err(dwc->dev, "failed to set STALL on %s\n", |
72246da4 FB |
1243 | dep->name); |
1244 | else | |
1245 | dep->flags |= DWC3_EP_STALL; | |
1246 | } else { | |
1247 | ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, | |
1248 | DWC3_DEPCMD_CLEARSTALL, ¶ms); | |
1249 | if (ret) | |
3f89204b | 1250 | dev_err(dwc->dev, "failed to clear STALL on %s\n", |
72246da4 FB |
1251 | dep->name); |
1252 | else | |
a535d81c | 1253 | dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE); |
72246da4 | 1254 | } |
5275455a | 1255 | |
72246da4 FB |
1256 | return ret; |
1257 | } | |
1258 | ||
1259 | static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value) | |
1260 | { | |
1261 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
1262 | struct dwc3 *dwc = dep->dwc; | |
1263 | ||
1264 | unsigned long flags; | |
1265 | ||
1266 | int ret; | |
1267 | ||
1268 | spin_lock_irqsave(&dwc->lock, flags); | |
7a608559 | 1269 | ret = __dwc3_gadget_ep_set_halt(dep, value, false); |
72246da4 FB |
1270 | spin_unlock_irqrestore(&dwc->lock, flags); |
1271 | ||
1272 | return ret; | |
1273 | } | |
1274 | ||
1275 | static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep) | |
1276 | { | |
1277 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
249a4569 PZ |
1278 | struct dwc3 *dwc = dep->dwc; |
1279 | unsigned long flags; | |
95aa4e8d | 1280 | int ret; |
72246da4 | 1281 | |
249a4569 | 1282 | spin_lock_irqsave(&dwc->lock, flags); |
72246da4 FB |
1283 | dep->flags |= DWC3_EP_WEDGE; |
1284 | ||
08f0d966 | 1285 | if (dep->number == 0 || dep->number == 1) |
95aa4e8d | 1286 | ret = __dwc3_gadget_ep0_set_halt(ep, 1); |
08f0d966 | 1287 | else |
7a608559 | 1288 | ret = __dwc3_gadget_ep_set_halt(dep, 1, false); |
95aa4e8d FB |
1289 | spin_unlock_irqrestore(&dwc->lock, flags); |
1290 | ||
1291 | return ret; | |
72246da4 FB |
1292 | } |
1293 | ||
1294 | /* -------------------------------------------------------------------------- */ | |
1295 | ||
1296 | static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = { | |
1297 | .bLength = USB_DT_ENDPOINT_SIZE, | |
1298 | .bDescriptorType = USB_DT_ENDPOINT, | |
1299 | .bmAttributes = USB_ENDPOINT_XFER_CONTROL, | |
1300 | }; | |
1301 | ||
1302 | static const struct usb_ep_ops dwc3_gadget_ep0_ops = { | |
1303 | .enable = dwc3_gadget_ep0_enable, | |
1304 | .disable = dwc3_gadget_ep0_disable, | |
1305 | .alloc_request = dwc3_gadget_ep_alloc_request, | |
1306 | .free_request = dwc3_gadget_ep_free_request, | |
1307 | .queue = dwc3_gadget_ep0_queue, | |
1308 | .dequeue = dwc3_gadget_ep_dequeue, | |
08f0d966 | 1309 | .set_halt = dwc3_gadget_ep0_set_halt, |
72246da4 FB |
1310 | .set_wedge = dwc3_gadget_ep_set_wedge, |
1311 | }; | |
1312 | ||
1313 | static const struct usb_ep_ops dwc3_gadget_ep_ops = { | |
1314 | .enable = dwc3_gadget_ep_enable, | |
1315 | .disable = dwc3_gadget_ep_disable, | |
1316 | .alloc_request = dwc3_gadget_ep_alloc_request, | |
1317 | .free_request = dwc3_gadget_ep_free_request, | |
1318 | .queue = dwc3_gadget_ep_queue, | |
1319 | .dequeue = dwc3_gadget_ep_dequeue, | |
1320 | .set_halt = dwc3_gadget_ep_set_halt, | |
1321 | .set_wedge = dwc3_gadget_ep_set_wedge, | |
1322 | }; | |
1323 | ||
1324 | /* -------------------------------------------------------------------------- */ | |
1325 | ||
1326 | static int dwc3_gadget_get_frame(struct usb_gadget *g) | |
1327 | { | |
1328 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1329 | u32 reg; | |
1330 | ||
1331 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
1332 | return DWC3_DSTS_SOFFN(reg); | |
1333 | } | |
1334 | ||
1335 | static int dwc3_gadget_wakeup(struct usb_gadget *g) | |
1336 | { | |
1337 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1338 | ||
1339 | unsigned long timeout; | |
1340 | unsigned long flags; | |
1341 | ||
1342 | u32 reg; | |
1343 | ||
1344 | int ret = 0; | |
1345 | ||
1346 | u8 link_state; | |
1347 | u8 speed; | |
1348 | ||
1349 | spin_lock_irqsave(&dwc->lock, flags); | |
1350 | ||
1351 | /* | |
1352 | * According to the Databook Remote wakeup request should | |
1353 | * be issued only when the device is in early suspend state. | |
1354 | * | |
1355 | * We can check that via USB Link State bits in DSTS register. | |
1356 | */ | |
1357 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
1358 | ||
1359 | speed = reg & DWC3_DSTS_CONNECTSPD; | |
1360 | if (speed == DWC3_DSTS_SUPERSPEED) { | |
1361 | dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n"); | |
1362 | ret = -EINVAL; | |
1363 | goto out; | |
1364 | } | |
1365 | ||
1366 | link_state = DWC3_DSTS_USBLNKST(reg); | |
1367 | ||
1368 | switch (link_state) { | |
1369 | case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */ | |
1370 | case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */ | |
1371 | break; | |
1372 | default: | |
1373 | dev_dbg(dwc->dev, "can't wakeup from link state %d\n", | |
1374 | link_state); | |
1375 | ret = -EINVAL; | |
1376 | goto out; | |
1377 | } | |
1378 | ||
8598bde7 FB |
1379 | ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV); |
1380 | if (ret < 0) { | |
1381 | dev_err(dwc->dev, "failed to put link in Recovery\n"); | |
1382 | goto out; | |
1383 | } | |
72246da4 | 1384 | |
802fde98 PZ |
1385 | /* Recent versions do this automatically */ |
1386 | if (dwc->revision < DWC3_REVISION_194A) { | |
1387 | /* write zeroes to Link Change Request */ | |
fcc023c7 | 1388 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); |
802fde98 PZ |
1389 | reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK; |
1390 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
1391 | } | |
72246da4 | 1392 | |
1d046793 | 1393 | /* poll until Link State changes to ON */ |
72246da4 FB |
1394 | timeout = jiffies + msecs_to_jiffies(100); |
1395 | ||
1d046793 | 1396 | while (!time_after(jiffies, timeout)) { |
72246da4 FB |
1397 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); |
1398 | ||
1399 | /* in HS, means ON */ | |
1400 | if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0) | |
1401 | break; | |
1402 | } | |
1403 | ||
1404 | if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) { | |
1405 | dev_err(dwc->dev, "failed to send remote wakeup\n"); | |
1406 | ret = -EINVAL; | |
1407 | } | |
1408 | ||
1409 | out: | |
1410 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1411 | ||
1412 | return ret; | |
1413 | } | |
1414 | ||
1415 | static int dwc3_gadget_set_selfpowered(struct usb_gadget *g, | |
1416 | int is_selfpowered) | |
1417 | { | |
1418 | struct dwc3 *dwc = gadget_to_dwc(g); | |
249a4569 | 1419 | unsigned long flags; |
72246da4 | 1420 | |
249a4569 | 1421 | spin_lock_irqsave(&dwc->lock, flags); |
bcdea503 | 1422 | g->is_selfpowered = !!is_selfpowered; |
249a4569 | 1423 | spin_unlock_irqrestore(&dwc->lock, flags); |
72246da4 FB |
1424 | |
1425 | return 0; | |
1426 | } | |
1427 | ||
7b2a0368 | 1428 | static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend) |
72246da4 FB |
1429 | { |
1430 | u32 reg; | |
61d58242 | 1431 | u32 timeout = 500; |
72246da4 FB |
1432 | |
1433 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
8db7ed15 | 1434 | if (is_on) { |
802fde98 PZ |
1435 | if (dwc->revision <= DWC3_REVISION_187A) { |
1436 | reg &= ~DWC3_DCTL_TRGTULST_MASK; | |
1437 | reg |= DWC3_DCTL_TRGTULST_RX_DET; | |
1438 | } | |
1439 | ||
1440 | if (dwc->revision >= DWC3_REVISION_194A) | |
1441 | reg &= ~DWC3_DCTL_KEEP_CONNECT; | |
1442 | reg |= DWC3_DCTL_RUN_STOP; | |
7b2a0368 FB |
1443 | |
1444 | if (dwc->has_hibernation) | |
1445 | reg |= DWC3_DCTL_KEEP_CONNECT; | |
1446 | ||
9fcb3bd8 | 1447 | dwc->pullups_connected = true; |
8db7ed15 | 1448 | } else { |
72246da4 | 1449 | reg &= ~DWC3_DCTL_RUN_STOP; |
7b2a0368 FB |
1450 | |
1451 | if (dwc->has_hibernation && !suspend) | |
1452 | reg &= ~DWC3_DCTL_KEEP_CONNECT; | |
1453 | ||
9fcb3bd8 | 1454 | dwc->pullups_connected = false; |
8db7ed15 | 1455 | } |
72246da4 FB |
1456 | |
1457 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
1458 | ||
1459 | do { | |
1460 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
1461 | if (is_on) { | |
1462 | if (!(reg & DWC3_DSTS_DEVCTRLHLT)) | |
1463 | break; | |
1464 | } else { | |
1465 | if (reg & DWC3_DSTS_DEVCTRLHLT) | |
1466 | break; | |
1467 | } | |
72246da4 FB |
1468 | timeout--; |
1469 | if (!timeout) | |
6f17f74b | 1470 | return -ETIMEDOUT; |
61d58242 | 1471 | udelay(1); |
72246da4 FB |
1472 | } while (1); |
1473 | ||
73815280 | 1474 | dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s", |
72246da4 FB |
1475 | dwc->gadget_driver |
1476 | ? dwc->gadget_driver->function : "no-function", | |
1477 | is_on ? "connect" : "disconnect"); | |
6f17f74b PA |
1478 | |
1479 | return 0; | |
72246da4 FB |
1480 | } |
1481 | ||
1482 | static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on) | |
1483 | { | |
1484 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1485 | unsigned long flags; | |
6f17f74b | 1486 | int ret; |
72246da4 FB |
1487 | |
1488 | is_on = !!is_on; | |
1489 | ||
1490 | spin_lock_irqsave(&dwc->lock, flags); | |
7b2a0368 | 1491 | ret = dwc3_gadget_run_stop(dwc, is_on, false); |
72246da4 FB |
1492 | spin_unlock_irqrestore(&dwc->lock, flags); |
1493 | ||
6f17f74b | 1494 | return ret; |
72246da4 FB |
1495 | } |
1496 | ||
8698e2ac FB |
1497 | static void dwc3_gadget_enable_irq(struct dwc3 *dwc) |
1498 | { | |
1499 | u32 reg; | |
1500 | ||
1501 | /* Enable all but Start and End of Frame IRQs */ | |
1502 | reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN | | |
1503 | DWC3_DEVTEN_EVNTOVERFLOWEN | | |
1504 | DWC3_DEVTEN_CMDCMPLTEN | | |
1505 | DWC3_DEVTEN_ERRTICERREN | | |
1506 | DWC3_DEVTEN_WKUPEVTEN | | |
1507 | DWC3_DEVTEN_ULSTCNGEN | | |
1508 | DWC3_DEVTEN_CONNECTDONEEN | | |
1509 | DWC3_DEVTEN_USBRSTEN | | |
1510 | DWC3_DEVTEN_DISCONNEVTEN); | |
1511 | ||
1512 | dwc3_writel(dwc->regs, DWC3_DEVTEN, reg); | |
1513 | } | |
1514 | ||
1515 | static void dwc3_gadget_disable_irq(struct dwc3 *dwc) | |
1516 | { | |
1517 | /* mask all interrupts */ | |
1518 | dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00); | |
1519 | } | |
1520 | ||
1521 | static irqreturn_t dwc3_interrupt(int irq, void *_dwc); | |
b15a762f | 1522 | static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc); |
8698e2ac | 1523 | |
72246da4 FB |
1524 | static int dwc3_gadget_start(struct usb_gadget *g, |
1525 | struct usb_gadget_driver *driver) | |
1526 | { | |
1527 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1528 | struct dwc3_ep *dep; | |
1529 | unsigned long flags; | |
1530 | int ret = 0; | |
8698e2ac | 1531 | int irq; |
72246da4 FB |
1532 | u32 reg; |
1533 | ||
b0d7ffd4 FB |
1534 | irq = platform_get_irq(to_platform_device(dwc->dev), 0); |
1535 | ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt, | |
e8adfc30 | 1536 | IRQF_SHARED, "dwc3", dwc); |
b0d7ffd4 FB |
1537 | if (ret) { |
1538 | dev_err(dwc->dev, "failed to request irq #%d --> %d\n", | |
1539 | irq, ret); | |
1540 | goto err0; | |
1541 | } | |
1542 | ||
72246da4 FB |
1543 | spin_lock_irqsave(&dwc->lock, flags); |
1544 | ||
1545 | if (dwc->gadget_driver) { | |
1546 | dev_err(dwc->dev, "%s is already bound to %s\n", | |
1547 | dwc->gadget.name, | |
1548 | dwc->gadget_driver->driver.name); | |
1549 | ret = -EBUSY; | |
b0d7ffd4 | 1550 | goto err1; |
72246da4 FB |
1551 | } |
1552 | ||
1553 | dwc->gadget_driver = driver; | |
72246da4 | 1554 | |
72246da4 FB |
1555 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); |
1556 | reg &= ~(DWC3_DCFG_SPEED_MASK); | |
07e7f47b FB |
1557 | |
1558 | /** | |
1559 | * WORKAROUND: DWC3 revision < 2.20a have an issue | |
1560 | * which would cause metastability state on Run/Stop | |
1561 | * bit if we try to force the IP to USB2-only mode. | |
1562 | * | |
1563 | * Because of that, we cannot configure the IP to any | |
1564 | * speed other than the SuperSpeed | |
1565 | * | |
1566 | * Refers to: | |
1567 | * | |
1568 | * STAR#9000525659: Clock Domain Crossing on DCTL in | |
1569 | * USB 2.0 Mode | |
1570 | */ | |
f7e846f0 | 1571 | if (dwc->revision < DWC3_REVISION_220A) { |
07e7f47b | 1572 | reg |= DWC3_DCFG_SUPERSPEED; |
f7e846f0 FB |
1573 | } else { |
1574 | switch (dwc->maximum_speed) { | |
1575 | case USB_SPEED_LOW: | |
1576 | reg |= DWC3_DSTS_LOWSPEED; | |
1577 | break; | |
1578 | case USB_SPEED_FULL: | |
1579 | reg |= DWC3_DSTS_FULLSPEED1; | |
1580 | break; | |
1581 | case USB_SPEED_HIGH: | |
1582 | reg |= DWC3_DSTS_HIGHSPEED; | |
1583 | break; | |
1584 | case USB_SPEED_SUPER: /* FALLTHROUGH */ | |
1585 | case USB_SPEED_UNKNOWN: /* FALTHROUGH */ | |
1586 | default: | |
1587 | reg |= DWC3_DSTS_SUPERSPEED; | |
1588 | } | |
1589 | } | |
72246da4 FB |
1590 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); |
1591 | ||
b23c8439 PZ |
1592 | dwc->start_config_issued = false; |
1593 | ||
72246da4 FB |
1594 | /* Start with SuperSpeed Default */ |
1595 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); | |
1596 | ||
1597 | dep = dwc->eps[0]; | |
265b70a7 PZ |
1598 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false, |
1599 | false); | |
72246da4 FB |
1600 | if (ret) { |
1601 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
b0d7ffd4 | 1602 | goto err2; |
72246da4 FB |
1603 | } |
1604 | ||
1605 | dep = dwc->eps[1]; | |
265b70a7 PZ |
1606 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false, |
1607 | false); | |
72246da4 FB |
1608 | if (ret) { |
1609 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
b0d7ffd4 | 1610 | goto err3; |
72246da4 FB |
1611 | } |
1612 | ||
1613 | /* begin to receive SETUP packets */ | |
c7fcdeb2 | 1614 | dwc->ep0state = EP0_SETUP_PHASE; |
72246da4 FB |
1615 | dwc3_ep0_out_start(dwc); |
1616 | ||
8698e2ac FB |
1617 | dwc3_gadget_enable_irq(dwc); |
1618 | ||
72246da4 FB |
1619 | spin_unlock_irqrestore(&dwc->lock, flags); |
1620 | ||
1621 | return 0; | |
1622 | ||
b0d7ffd4 | 1623 | err3: |
72246da4 FB |
1624 | __dwc3_gadget_ep_disable(dwc->eps[0]); |
1625 | ||
b0d7ffd4 | 1626 | err2: |
cdcedd69 | 1627 | dwc->gadget_driver = NULL; |
b0d7ffd4 FB |
1628 | |
1629 | err1: | |
72246da4 FB |
1630 | spin_unlock_irqrestore(&dwc->lock, flags); |
1631 | ||
b0d7ffd4 FB |
1632 | free_irq(irq, dwc); |
1633 | ||
1634 | err0: | |
72246da4 FB |
1635 | return ret; |
1636 | } | |
1637 | ||
22835b80 | 1638 | static int dwc3_gadget_stop(struct usb_gadget *g) |
72246da4 FB |
1639 | { |
1640 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1641 | unsigned long flags; | |
8698e2ac | 1642 | int irq; |
72246da4 FB |
1643 | |
1644 | spin_lock_irqsave(&dwc->lock, flags); | |
1645 | ||
8698e2ac | 1646 | dwc3_gadget_disable_irq(dwc); |
72246da4 FB |
1647 | __dwc3_gadget_ep_disable(dwc->eps[0]); |
1648 | __dwc3_gadget_ep_disable(dwc->eps[1]); | |
1649 | ||
1650 | dwc->gadget_driver = NULL; | |
72246da4 FB |
1651 | |
1652 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1653 | ||
b0d7ffd4 FB |
1654 | irq = platform_get_irq(to_platform_device(dwc->dev), 0); |
1655 | free_irq(irq, dwc); | |
1656 | ||
72246da4 FB |
1657 | return 0; |
1658 | } | |
802fde98 | 1659 | |
72246da4 FB |
1660 | static const struct usb_gadget_ops dwc3_gadget_ops = { |
1661 | .get_frame = dwc3_gadget_get_frame, | |
1662 | .wakeup = dwc3_gadget_wakeup, | |
1663 | .set_selfpowered = dwc3_gadget_set_selfpowered, | |
1664 | .pullup = dwc3_gadget_pullup, | |
1665 | .udc_start = dwc3_gadget_start, | |
1666 | .udc_stop = dwc3_gadget_stop, | |
1667 | }; | |
1668 | ||
1669 | /* -------------------------------------------------------------------------- */ | |
1670 | ||
6a1e3ef4 FB |
1671 | static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc, |
1672 | u8 num, u32 direction) | |
72246da4 FB |
1673 | { |
1674 | struct dwc3_ep *dep; | |
6a1e3ef4 | 1675 | u8 i; |
72246da4 | 1676 | |
6a1e3ef4 FB |
1677 | for (i = 0; i < num; i++) { |
1678 | u8 epnum = (i << 1) | (!!direction); | |
72246da4 | 1679 | |
72246da4 | 1680 | dep = kzalloc(sizeof(*dep), GFP_KERNEL); |
734d5a53 | 1681 | if (!dep) |
72246da4 | 1682 | return -ENOMEM; |
72246da4 FB |
1683 | |
1684 | dep->dwc = dwc; | |
1685 | dep->number = epnum; | |
9aa62ae4 | 1686 | dep->direction = !!direction; |
72246da4 FB |
1687 | dwc->eps[epnum] = dep; |
1688 | ||
1689 | snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1, | |
1690 | (epnum & 1) ? "in" : "out"); | |
6a1e3ef4 | 1691 | |
72246da4 | 1692 | dep->endpoint.name = dep->name; |
72246da4 | 1693 | |
73815280 | 1694 | dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name); |
653df35e | 1695 | |
72246da4 | 1696 | if (epnum == 0 || epnum == 1) { |
e117e742 | 1697 | usb_ep_set_maxpacket_limit(&dep->endpoint, 512); |
6048e4c6 | 1698 | dep->endpoint.maxburst = 1; |
72246da4 FB |
1699 | dep->endpoint.ops = &dwc3_gadget_ep0_ops; |
1700 | if (!epnum) | |
1701 | dwc->gadget.ep0 = &dep->endpoint; | |
1702 | } else { | |
1703 | int ret; | |
1704 | ||
e117e742 | 1705 | usb_ep_set_maxpacket_limit(&dep->endpoint, 1024); |
12d36c16 | 1706 | dep->endpoint.max_streams = 15; |
72246da4 FB |
1707 | dep->endpoint.ops = &dwc3_gadget_ep_ops; |
1708 | list_add_tail(&dep->endpoint.ep_list, | |
1709 | &dwc->gadget.ep_list); | |
1710 | ||
1711 | ret = dwc3_alloc_trb_pool(dep); | |
25b8ff68 | 1712 | if (ret) |
72246da4 | 1713 | return ret; |
72246da4 | 1714 | } |
25b8ff68 | 1715 | |
72246da4 FB |
1716 | INIT_LIST_HEAD(&dep->request_list); |
1717 | INIT_LIST_HEAD(&dep->req_queued); | |
1718 | } | |
1719 | ||
1720 | return 0; | |
1721 | } | |
1722 | ||
6a1e3ef4 FB |
1723 | static int dwc3_gadget_init_endpoints(struct dwc3 *dwc) |
1724 | { | |
1725 | int ret; | |
1726 | ||
1727 | INIT_LIST_HEAD(&dwc->gadget.ep_list); | |
1728 | ||
1729 | ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0); | |
1730 | if (ret < 0) { | |
73815280 FB |
1731 | dwc3_trace(trace_dwc3_gadget, |
1732 | "failed to allocate OUT endpoints"); | |
6a1e3ef4 FB |
1733 | return ret; |
1734 | } | |
1735 | ||
1736 | ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1); | |
1737 | if (ret < 0) { | |
73815280 FB |
1738 | dwc3_trace(trace_dwc3_gadget, |
1739 | "failed to allocate IN endpoints"); | |
6a1e3ef4 FB |
1740 | return ret; |
1741 | } | |
1742 | ||
1743 | return 0; | |
1744 | } | |
1745 | ||
72246da4 FB |
1746 | static void dwc3_gadget_free_endpoints(struct dwc3 *dwc) |
1747 | { | |
1748 | struct dwc3_ep *dep; | |
1749 | u8 epnum; | |
1750 | ||
1751 | for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) { | |
1752 | dep = dwc->eps[epnum]; | |
6a1e3ef4 FB |
1753 | if (!dep) |
1754 | continue; | |
5bf8fae3 GC |
1755 | /* |
1756 | * Physical endpoints 0 and 1 are special; they form the | |
1757 | * bi-directional USB endpoint 0. | |
1758 | * | |
1759 | * For those two physical endpoints, we don't allocate a TRB | |
1760 | * pool nor do we add them the endpoints list. Due to that, we | |
1761 | * shouldn't do these two operations otherwise we would end up | |
1762 | * with all sorts of bugs when removing dwc3.ko. | |
1763 | */ | |
1764 | if (epnum != 0 && epnum != 1) { | |
1765 | dwc3_free_trb_pool(dep); | |
72246da4 | 1766 | list_del(&dep->endpoint.ep_list); |
5bf8fae3 | 1767 | } |
72246da4 FB |
1768 | |
1769 | kfree(dep); | |
1770 | } | |
1771 | } | |
1772 | ||
72246da4 | 1773 | /* -------------------------------------------------------------------------- */ |
e5caff68 | 1774 | |
e5ba5ec8 PA |
1775 | static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep, |
1776 | struct dwc3_request *req, struct dwc3_trb *trb, | |
72246da4 FB |
1777 | const struct dwc3_event_depevt *event, int status) |
1778 | { | |
72246da4 FB |
1779 | unsigned int count; |
1780 | unsigned int s_pkt = 0; | |
d6d6ec7b | 1781 | unsigned int trb_status; |
72246da4 | 1782 | |
2c4cbe6e FB |
1783 | trace_dwc3_complete_trb(dep, trb); |
1784 | ||
e5ba5ec8 PA |
1785 | if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN) |
1786 | /* | |
1787 | * We continue despite the error. There is not much we | |
1788 | * can do. If we don't clean it up we loop forever. If | |
1789 | * we skip the TRB then it gets overwritten after a | |
1790 | * while since we use them in a ring buffer. A BUG() | |
1791 | * would help. Lets hope that if this occurs, someone | |
1792 | * fixes the root cause instead of looking away :) | |
1793 | */ | |
1794 | dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n", | |
1795 | dep->name, trb); | |
1796 | count = trb->size & DWC3_TRB_SIZE_MASK; | |
1797 | ||
1798 | if (dep->direction) { | |
1799 | if (count) { | |
1800 | trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size); | |
1801 | if (trb_status == DWC3_TRBSTS_MISSED_ISOC) { | |
1802 | dev_dbg(dwc->dev, "incomplete IN transfer %s\n", | |
1803 | dep->name); | |
1804 | /* | |
1805 | * If missed isoc occurred and there is | |
1806 | * no request queued then issue END | |
1807 | * TRANSFER, so that core generates | |
1808 | * next xfernotready and we will issue | |
1809 | * a fresh START TRANSFER. | |
1810 | * If there are still queued request | |
1811 | * then wait, do not issue either END | |
1812 | * or UPDATE TRANSFER, just attach next | |
1813 | * request in request_list during | |
1814 | * giveback.If any future queued request | |
1815 | * is successfully transferred then we | |
1816 | * will issue UPDATE TRANSFER for all | |
1817 | * request in the request_list. | |
1818 | */ | |
1819 | dep->flags |= DWC3_EP_MISSED_ISOC; | |
1820 | } else { | |
1821 | dev_err(dwc->dev, "incomplete IN transfer %s\n", | |
1822 | dep->name); | |
1823 | status = -ECONNRESET; | |
1824 | } | |
1825 | } else { | |
1826 | dep->flags &= ~DWC3_EP_MISSED_ISOC; | |
1827 | } | |
1828 | } else { | |
1829 | if (count && (event->status & DEPEVT_STATUS_SHORT)) | |
1830 | s_pkt = 1; | |
1831 | } | |
1832 | ||
1833 | /* | |
1834 | * We assume here we will always receive the entire data block | |
1835 | * which we should receive. Meaning, if we program RX to | |
1836 | * receive 4K but we receive only 2K, we assume that's all we | |
1837 | * should receive and we simply bounce the request back to the | |
1838 | * gadget driver for further processing. | |
1839 | */ | |
1840 | req->request.actual += req->request.length - count; | |
1841 | if (s_pkt) | |
1842 | return 1; | |
1843 | if ((event->status & DEPEVT_STATUS_LST) && | |
1844 | (trb->ctrl & (DWC3_TRB_CTRL_LST | | |
1845 | DWC3_TRB_CTRL_HWO))) | |
1846 | return 1; | |
1847 | if ((event->status & DEPEVT_STATUS_IOC) && | |
1848 | (trb->ctrl & DWC3_TRB_CTRL_IOC)) | |
1849 | return 1; | |
1850 | return 0; | |
1851 | } | |
1852 | ||
1853 | static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep, | |
1854 | const struct dwc3_event_depevt *event, int status) | |
1855 | { | |
1856 | struct dwc3_request *req; | |
1857 | struct dwc3_trb *trb; | |
1858 | unsigned int slot; | |
1859 | unsigned int i; | |
1860 | int ret; | |
1861 | ||
8f2c9544 FB |
1862 | req = next_request(&dep->req_queued); |
1863 | if (!req) { | |
1864 | WARN_ON_ONCE(1); | |
1865 | return 1; | |
1866 | } | |
1867 | i = 0; | |
72246da4 | 1868 | do { |
8f2c9544 FB |
1869 | slot = req->start_slot + i; |
1870 | if ((slot == DWC3_TRB_NUM - 1) && | |
e5ba5ec8 | 1871 | usb_endpoint_xfer_isoc(dep->endpoint.desc)) |
8f2c9544 FB |
1872 | slot++; |
1873 | slot %= DWC3_TRB_NUM; | |
1874 | trb = &dep->trb_pool[slot]; | |
e5ba5ec8 | 1875 | |
8f2c9544 FB |
1876 | ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb, |
1877 | event, status); | |
e5ba5ec8 | 1878 | if (ret) |
72246da4 | 1879 | break; |
8f2c9544 FB |
1880 | } while (++i < req->request.num_mapped_sgs); |
1881 | ||
1882 | dwc3_gadget_giveback(dep, req, status); | |
72246da4 | 1883 | |
cdc359dd PA |
1884 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && |
1885 | list_empty(&dep->req_queued)) { | |
1886 | if (list_empty(&dep->request_list)) { | |
1887 | /* | |
1888 | * If there is no entry in request list then do | |
1889 | * not issue END TRANSFER now. Just set PENDING | |
1890 | * flag, so that END TRANSFER is issued when an | |
1891 | * entry is added into request list. | |
1892 | */ | |
1893 | dep->flags = DWC3_EP_PENDING_REQUEST; | |
1894 | } else { | |
b992e681 | 1895 | dwc3_stop_active_transfer(dwc, dep->number, true); |
cdc359dd PA |
1896 | dep->flags = DWC3_EP_ENABLED; |
1897 | } | |
7efea86c PA |
1898 | return 1; |
1899 | } | |
1900 | ||
72246da4 FB |
1901 | return 1; |
1902 | } | |
1903 | ||
1904 | static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc, | |
029d97ff | 1905 | struct dwc3_ep *dep, const struct dwc3_event_depevt *event) |
72246da4 FB |
1906 | { |
1907 | unsigned status = 0; | |
1908 | int clean_busy; | |
1909 | ||
1910 | if (event->status & DEPEVT_STATUS_BUSERR) | |
1911 | status = -ECONNRESET; | |
1912 | ||
1d046793 | 1913 | clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status); |
c2df85ca | 1914 | if (clean_busy) |
72246da4 | 1915 | dep->flags &= ~DWC3_EP_BUSY; |
fae2b904 FB |
1916 | |
1917 | /* | |
1918 | * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround. | |
1919 | * See dwc3_gadget_linksts_change_interrupt() for 1st half. | |
1920 | */ | |
1921 | if (dwc->revision < DWC3_REVISION_183A) { | |
1922 | u32 reg; | |
1923 | int i; | |
1924 | ||
1925 | for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) { | |
348e026f | 1926 | dep = dwc->eps[i]; |
fae2b904 FB |
1927 | |
1928 | if (!(dep->flags & DWC3_EP_ENABLED)) | |
1929 | continue; | |
1930 | ||
1931 | if (!list_empty(&dep->req_queued)) | |
1932 | return; | |
1933 | } | |
1934 | ||
1935 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
1936 | reg |= dwc->u1u2; | |
1937 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
1938 | ||
1939 | dwc->u1u2 = 0; | |
1940 | } | |
72246da4 FB |
1941 | } |
1942 | ||
72246da4 FB |
1943 | static void dwc3_endpoint_interrupt(struct dwc3 *dwc, |
1944 | const struct dwc3_event_depevt *event) | |
1945 | { | |
1946 | struct dwc3_ep *dep; | |
1947 | u8 epnum = event->endpoint_number; | |
1948 | ||
1949 | dep = dwc->eps[epnum]; | |
1950 | ||
3336abb5 FB |
1951 | if (!(dep->flags & DWC3_EP_ENABLED)) |
1952 | return; | |
1953 | ||
72246da4 FB |
1954 | if (epnum == 0 || epnum == 1) { |
1955 | dwc3_ep0_interrupt(dwc, event); | |
1956 | return; | |
1957 | } | |
1958 | ||
1959 | switch (event->endpoint_event) { | |
1960 | case DWC3_DEPEVT_XFERCOMPLETE: | |
b4996a86 | 1961 | dep->resource_index = 0; |
c2df85ca | 1962 | |
16e78db7 | 1963 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
72246da4 FB |
1964 | dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n", |
1965 | dep->name); | |
1966 | return; | |
1967 | } | |
1968 | ||
029d97ff | 1969 | dwc3_endpoint_transfer_complete(dwc, dep, event); |
72246da4 FB |
1970 | break; |
1971 | case DWC3_DEPEVT_XFERINPROGRESS: | |
029d97ff | 1972 | dwc3_endpoint_transfer_complete(dwc, dep, event); |
72246da4 FB |
1973 | break; |
1974 | case DWC3_DEPEVT_XFERNOTREADY: | |
16e78db7 | 1975 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
72246da4 FB |
1976 | dwc3_gadget_start_isoc(dwc, dep, event); |
1977 | } else { | |
1978 | int ret; | |
1979 | ||
73815280 | 1980 | dwc3_trace(trace_dwc3_gadget, "%s: reason %s", |
40aa41fb FB |
1981 | dep->name, event->status & |
1982 | DEPEVT_STATUS_TRANSFER_ACTIVE | |
72246da4 FB |
1983 | ? "Transfer Active" |
1984 | : "Transfer Not Active"); | |
1985 | ||
1986 | ret = __dwc3_gadget_kick_transfer(dep, 0, 1); | |
1987 | if (!ret || ret == -EBUSY) | |
1988 | return; | |
1989 | ||
1990 | dev_dbg(dwc->dev, "%s: failed to kick transfers\n", | |
1991 | dep->name); | |
1992 | } | |
1993 | ||
879631aa FB |
1994 | break; |
1995 | case DWC3_DEPEVT_STREAMEVT: | |
16e78db7 | 1996 | if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) { |
879631aa FB |
1997 | dev_err(dwc->dev, "Stream event for non-Bulk %s\n", |
1998 | dep->name); | |
1999 | return; | |
2000 | } | |
2001 | ||
2002 | switch (event->status) { | |
2003 | case DEPEVT_STREAMEVT_FOUND: | |
73815280 FB |
2004 | dwc3_trace(trace_dwc3_gadget, |
2005 | "Stream %d found and started", | |
879631aa FB |
2006 | event->parameters); |
2007 | ||
2008 | break; | |
2009 | case DEPEVT_STREAMEVT_NOTFOUND: | |
2010 | /* FALLTHROUGH */ | |
2011 | default: | |
2012 | dev_dbg(dwc->dev, "Couldn't find suitable stream\n"); | |
2013 | } | |
72246da4 FB |
2014 | break; |
2015 | case DWC3_DEPEVT_RXTXFIFOEVT: | |
2016 | dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name); | |
2017 | break; | |
72246da4 | 2018 | case DWC3_DEPEVT_EPCMDCMPLT: |
73815280 | 2019 | dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete"); |
72246da4 FB |
2020 | break; |
2021 | } | |
2022 | } | |
2023 | ||
2024 | static void dwc3_disconnect_gadget(struct dwc3 *dwc) | |
2025 | { | |
2026 | if (dwc->gadget_driver && dwc->gadget_driver->disconnect) { | |
2027 | spin_unlock(&dwc->lock); | |
2028 | dwc->gadget_driver->disconnect(&dwc->gadget); | |
2029 | spin_lock(&dwc->lock); | |
2030 | } | |
2031 | } | |
2032 | ||
bc5ba2e0 FB |
2033 | static void dwc3_suspend_gadget(struct dwc3 *dwc) |
2034 | { | |
73a30bfc | 2035 | if (dwc->gadget_driver && dwc->gadget_driver->suspend) { |
bc5ba2e0 FB |
2036 | spin_unlock(&dwc->lock); |
2037 | dwc->gadget_driver->suspend(&dwc->gadget); | |
2038 | spin_lock(&dwc->lock); | |
2039 | } | |
2040 | } | |
2041 | ||
2042 | static void dwc3_resume_gadget(struct dwc3 *dwc) | |
2043 | { | |
73a30bfc | 2044 | if (dwc->gadget_driver && dwc->gadget_driver->resume) { |
bc5ba2e0 FB |
2045 | spin_unlock(&dwc->lock); |
2046 | dwc->gadget_driver->resume(&dwc->gadget); | |
5c7b3b02 | 2047 | spin_lock(&dwc->lock); |
8e74475b FB |
2048 | } |
2049 | } | |
2050 | ||
2051 | static void dwc3_reset_gadget(struct dwc3 *dwc) | |
2052 | { | |
2053 | if (!dwc->gadget_driver) | |
2054 | return; | |
2055 | ||
2056 | if (dwc->gadget.speed != USB_SPEED_UNKNOWN) { | |
2057 | spin_unlock(&dwc->lock); | |
2058 | usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver); | |
bc5ba2e0 FB |
2059 | spin_lock(&dwc->lock); |
2060 | } | |
2061 | } | |
2062 | ||
b992e681 | 2063 | static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force) |
72246da4 FB |
2064 | { |
2065 | struct dwc3_ep *dep; | |
2066 | struct dwc3_gadget_ep_cmd_params params; | |
2067 | u32 cmd; | |
2068 | int ret; | |
2069 | ||
2070 | dep = dwc->eps[epnum]; | |
2071 | ||
b4996a86 | 2072 | if (!dep->resource_index) |
3daf74d7 PA |
2073 | return; |
2074 | ||
57911504 PA |
2075 | /* |
2076 | * NOTICE: We are violating what the Databook says about the | |
2077 | * EndTransfer command. Ideally we would _always_ wait for the | |
2078 | * EndTransfer Command Completion IRQ, but that's causing too | |
2079 | * much trouble synchronizing between us and gadget driver. | |
2080 | * | |
2081 | * We have discussed this with the IP Provider and it was | |
2082 | * suggested to giveback all requests here, but give HW some | |
2083 | * extra time to synchronize with the interconnect. We're using | |
dc93b41a | 2084 | * an arbitrary 100us delay for that. |
57911504 PA |
2085 | * |
2086 | * Note also that a similar handling was tested by Synopsys | |
2087 | * (thanks a lot Paul) and nothing bad has come out of it. | |
2088 | * In short, what we're doing is: | |
2089 | * | |
2090 | * - Issue EndTransfer WITH CMDIOC bit set | |
2091 | * - Wait 100us | |
2092 | */ | |
2093 | ||
3daf74d7 | 2094 | cmd = DWC3_DEPCMD_ENDTRANSFER; |
b992e681 PZ |
2095 | cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0; |
2096 | cmd |= DWC3_DEPCMD_CMDIOC; | |
b4996a86 | 2097 | cmd |= DWC3_DEPCMD_PARAM(dep->resource_index); |
3daf74d7 PA |
2098 | memset(¶ms, 0, sizeof(params)); |
2099 | ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, ¶ms); | |
2100 | WARN_ON_ONCE(ret); | |
b4996a86 | 2101 | dep->resource_index = 0; |
041d81f4 | 2102 | dep->flags &= ~DWC3_EP_BUSY; |
57911504 | 2103 | udelay(100); |
72246da4 FB |
2104 | } |
2105 | ||
2106 | static void dwc3_stop_active_transfers(struct dwc3 *dwc) | |
2107 | { | |
2108 | u32 epnum; | |
2109 | ||
2110 | for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) { | |
2111 | struct dwc3_ep *dep; | |
2112 | ||
2113 | dep = dwc->eps[epnum]; | |
6a1e3ef4 FB |
2114 | if (!dep) |
2115 | continue; | |
2116 | ||
72246da4 FB |
2117 | if (!(dep->flags & DWC3_EP_ENABLED)) |
2118 | continue; | |
2119 | ||
624407f9 | 2120 | dwc3_remove_requests(dwc, dep); |
72246da4 FB |
2121 | } |
2122 | } | |
2123 | ||
2124 | static void dwc3_clear_stall_all_ep(struct dwc3 *dwc) | |
2125 | { | |
2126 | u32 epnum; | |
2127 | ||
2128 | for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) { | |
2129 | struct dwc3_ep *dep; | |
2130 | struct dwc3_gadget_ep_cmd_params params; | |
2131 | int ret; | |
2132 | ||
2133 | dep = dwc->eps[epnum]; | |
6a1e3ef4 FB |
2134 | if (!dep) |
2135 | continue; | |
72246da4 FB |
2136 | |
2137 | if (!(dep->flags & DWC3_EP_STALL)) | |
2138 | continue; | |
2139 | ||
2140 | dep->flags &= ~DWC3_EP_STALL; | |
2141 | ||
2142 | memset(¶ms, 0, sizeof(params)); | |
2143 | ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, | |
2144 | DWC3_DEPCMD_CLEARSTALL, ¶ms); | |
2145 | WARN_ON_ONCE(ret); | |
2146 | } | |
2147 | } | |
2148 | ||
2149 | static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc) | |
2150 | { | |
c4430a26 FB |
2151 | int reg; |
2152 | ||
72246da4 FB |
2153 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); |
2154 | reg &= ~DWC3_DCTL_INITU1ENA; | |
2155 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
2156 | ||
2157 | reg &= ~DWC3_DCTL_INITU2ENA; | |
2158 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
72246da4 | 2159 | |
72246da4 | 2160 | dwc3_disconnect_gadget(dwc); |
b23c8439 | 2161 | dwc->start_config_issued = false; |
72246da4 FB |
2162 | |
2163 | dwc->gadget.speed = USB_SPEED_UNKNOWN; | |
df62df56 | 2164 | dwc->setup_packet_pending = false; |
06a374ed | 2165 | usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED); |
72246da4 FB |
2166 | } |
2167 | ||
72246da4 FB |
2168 | static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc) |
2169 | { | |
2170 | u32 reg; | |
2171 | ||
df62df56 FB |
2172 | /* |
2173 | * WORKAROUND: DWC3 revisions <1.88a have an issue which | |
2174 | * would cause a missing Disconnect Event if there's a | |
2175 | * pending Setup Packet in the FIFO. | |
2176 | * | |
2177 | * There's no suggested workaround on the official Bug | |
2178 | * report, which states that "unless the driver/application | |
2179 | * is doing any special handling of a disconnect event, | |
2180 | * there is no functional issue". | |
2181 | * | |
2182 | * Unfortunately, it turns out that we _do_ some special | |
2183 | * handling of a disconnect event, namely complete all | |
2184 | * pending transfers, notify gadget driver of the | |
2185 | * disconnection, and so on. | |
2186 | * | |
2187 | * Our suggested workaround is to follow the Disconnect | |
2188 | * Event steps here, instead, based on a setup_packet_pending | |
2189 | * flag. Such flag gets set whenever we have a XferNotReady | |
2190 | * event on EP0 and gets cleared on XferComplete for the | |
2191 | * same endpoint. | |
2192 | * | |
2193 | * Refers to: | |
2194 | * | |
2195 | * STAR#9000466709: RTL: Device : Disconnect event not | |
2196 | * generated if setup packet pending in FIFO | |
2197 | */ | |
2198 | if (dwc->revision < DWC3_REVISION_188A) { | |
2199 | if (dwc->setup_packet_pending) | |
2200 | dwc3_gadget_disconnect_interrupt(dwc); | |
2201 | } | |
2202 | ||
8e74475b | 2203 | dwc3_reset_gadget(dwc); |
72246da4 FB |
2204 | |
2205 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2206 | reg &= ~DWC3_DCTL_TSTCTRL_MASK; | |
2207 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
3b637367 | 2208 | dwc->test_mode = false; |
72246da4 FB |
2209 | |
2210 | dwc3_stop_active_transfers(dwc); | |
2211 | dwc3_clear_stall_all_ep(dwc); | |
b23c8439 | 2212 | dwc->start_config_issued = false; |
72246da4 FB |
2213 | |
2214 | /* Reset device address to zero */ | |
2215 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); | |
2216 | reg &= ~(DWC3_DCFG_DEVADDR_MASK); | |
2217 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); | |
72246da4 FB |
2218 | } |
2219 | ||
2220 | static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed) | |
2221 | { | |
2222 | u32 reg; | |
2223 | u32 usb30_clock = DWC3_GCTL_CLK_BUS; | |
2224 | ||
2225 | /* | |
2226 | * We change the clock only at SS but I dunno why I would want to do | |
2227 | * this. Maybe it becomes part of the power saving plan. | |
2228 | */ | |
2229 | ||
2230 | if (speed != DWC3_DSTS_SUPERSPEED) | |
2231 | return; | |
2232 | ||
2233 | /* | |
2234 | * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed | |
2235 | * each time on Connect Done. | |
2236 | */ | |
2237 | if (!usb30_clock) | |
2238 | return; | |
2239 | ||
2240 | reg = dwc3_readl(dwc->regs, DWC3_GCTL); | |
2241 | reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock); | |
2242 | dwc3_writel(dwc->regs, DWC3_GCTL, reg); | |
2243 | } | |
2244 | ||
72246da4 FB |
2245 | static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc) |
2246 | { | |
72246da4 FB |
2247 | struct dwc3_ep *dep; |
2248 | int ret; | |
2249 | u32 reg; | |
2250 | u8 speed; | |
2251 | ||
72246da4 FB |
2252 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); |
2253 | speed = reg & DWC3_DSTS_CONNECTSPD; | |
2254 | dwc->speed = speed; | |
2255 | ||
2256 | dwc3_update_ram_clk_sel(dwc, speed); | |
2257 | ||
2258 | switch (speed) { | |
2259 | case DWC3_DCFG_SUPERSPEED: | |
05870c5b FB |
2260 | /* |
2261 | * WORKAROUND: DWC3 revisions <1.90a have an issue which | |
2262 | * would cause a missing USB3 Reset event. | |
2263 | * | |
2264 | * In such situations, we should force a USB3 Reset | |
2265 | * event by calling our dwc3_gadget_reset_interrupt() | |
2266 | * routine. | |
2267 | * | |
2268 | * Refers to: | |
2269 | * | |
2270 | * STAR#9000483510: RTL: SS : USB3 reset event may | |
2271 | * not be generated always when the link enters poll | |
2272 | */ | |
2273 | if (dwc->revision < DWC3_REVISION_190A) | |
2274 | dwc3_gadget_reset_interrupt(dwc); | |
2275 | ||
72246da4 FB |
2276 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); |
2277 | dwc->gadget.ep0->maxpacket = 512; | |
2278 | dwc->gadget.speed = USB_SPEED_SUPER; | |
2279 | break; | |
2280 | case DWC3_DCFG_HIGHSPEED: | |
2281 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64); | |
2282 | dwc->gadget.ep0->maxpacket = 64; | |
2283 | dwc->gadget.speed = USB_SPEED_HIGH; | |
2284 | break; | |
2285 | case DWC3_DCFG_FULLSPEED2: | |
2286 | case DWC3_DCFG_FULLSPEED1: | |
2287 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64); | |
2288 | dwc->gadget.ep0->maxpacket = 64; | |
2289 | dwc->gadget.speed = USB_SPEED_FULL; | |
2290 | break; | |
2291 | case DWC3_DCFG_LOWSPEED: | |
2292 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8); | |
2293 | dwc->gadget.ep0->maxpacket = 8; | |
2294 | dwc->gadget.speed = USB_SPEED_LOW; | |
2295 | break; | |
2296 | } | |
2297 | ||
2b758350 PA |
2298 | /* Enable USB2 LPM Capability */ |
2299 | ||
2300 | if ((dwc->revision > DWC3_REVISION_194A) | |
2301 | && (speed != DWC3_DCFG_SUPERSPEED)) { | |
2302 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); | |
2303 | reg |= DWC3_DCFG_LPM_CAP; | |
2304 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); | |
2305 | ||
2306 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2307 | reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN); | |
2308 | ||
460d098c | 2309 | reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold); |
2b758350 | 2310 | |
80caf7d2 HR |
2311 | /* |
2312 | * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and | |
2313 | * DCFG.LPMCap is set, core responses with an ACK and the | |
2314 | * BESL value in the LPM token is less than or equal to LPM | |
2315 | * NYET threshold. | |
2316 | */ | |
2317 | WARN_ONCE(dwc->revision < DWC3_REVISION_240A | |
2318 | && dwc->has_lpm_erratum, | |
2319 | "LPM Erratum not available on dwc3 revisisions < 2.40a\n"); | |
2320 | ||
2321 | if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A) | |
2322 | reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold); | |
2323 | ||
356363bf FB |
2324 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); |
2325 | } else { | |
2326 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2327 | reg &= ~DWC3_DCTL_HIRD_THRES_MASK; | |
2b758350 PA |
2328 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); |
2329 | } | |
2330 | ||
72246da4 | 2331 | dep = dwc->eps[0]; |
265b70a7 PZ |
2332 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true, |
2333 | false); | |
72246da4 FB |
2334 | if (ret) { |
2335 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
2336 | return; | |
2337 | } | |
2338 | ||
2339 | dep = dwc->eps[1]; | |
265b70a7 PZ |
2340 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true, |
2341 | false); | |
72246da4 FB |
2342 | if (ret) { |
2343 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
2344 | return; | |
2345 | } | |
2346 | ||
2347 | /* | |
2348 | * Configure PHY via GUSB3PIPECTLn if required. | |
2349 | * | |
2350 | * Update GTXFIFOSIZn | |
2351 | * | |
2352 | * In both cases reset values should be sufficient. | |
2353 | */ | |
2354 | } | |
2355 | ||
2356 | static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc) | |
2357 | { | |
72246da4 FB |
2358 | /* |
2359 | * TODO take core out of low power mode when that's | |
2360 | * implemented. | |
2361 | */ | |
2362 | ||
2363 | dwc->gadget_driver->resume(&dwc->gadget); | |
2364 | } | |
2365 | ||
2366 | static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc, | |
2367 | unsigned int evtinfo) | |
2368 | { | |
fae2b904 | 2369 | enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK; |
0b0cc1cd FB |
2370 | unsigned int pwropt; |
2371 | ||
2372 | /* | |
2373 | * WORKAROUND: DWC3 < 2.50a have an issue when configured without | |
2374 | * Hibernation mode enabled which would show up when device detects | |
2375 | * host-initiated U3 exit. | |
2376 | * | |
2377 | * In that case, device will generate a Link State Change Interrupt | |
2378 | * from U3 to RESUME which is only necessary if Hibernation is | |
2379 | * configured in. | |
2380 | * | |
2381 | * There are no functional changes due to such spurious event and we | |
2382 | * just need to ignore it. | |
2383 | * | |
2384 | * Refers to: | |
2385 | * | |
2386 | * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation | |
2387 | * operational mode | |
2388 | */ | |
2389 | pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1); | |
2390 | if ((dwc->revision < DWC3_REVISION_250A) && | |
2391 | (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) { | |
2392 | if ((dwc->link_state == DWC3_LINK_STATE_U3) && | |
2393 | (next == DWC3_LINK_STATE_RESUME)) { | |
73815280 FB |
2394 | dwc3_trace(trace_dwc3_gadget, |
2395 | "ignoring transition U3 -> Resume"); | |
0b0cc1cd FB |
2396 | return; |
2397 | } | |
2398 | } | |
fae2b904 FB |
2399 | |
2400 | /* | |
2401 | * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending | |
2402 | * on the link partner, the USB session might do multiple entry/exit | |
2403 | * of low power states before a transfer takes place. | |
2404 | * | |
2405 | * Due to this problem, we might experience lower throughput. The | |
2406 | * suggested workaround is to disable DCTL[12:9] bits if we're | |
2407 | * transitioning from U1/U2 to U0 and enable those bits again | |
2408 | * after a transfer completes and there are no pending transfers | |
2409 | * on any of the enabled endpoints. | |
2410 | * | |
2411 | * This is the first half of that workaround. | |
2412 | * | |
2413 | * Refers to: | |
2414 | * | |
2415 | * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us | |
2416 | * core send LGO_Ux entering U0 | |
2417 | */ | |
2418 | if (dwc->revision < DWC3_REVISION_183A) { | |
2419 | if (next == DWC3_LINK_STATE_U0) { | |
2420 | u32 u1u2; | |
2421 | u32 reg; | |
2422 | ||
2423 | switch (dwc->link_state) { | |
2424 | case DWC3_LINK_STATE_U1: | |
2425 | case DWC3_LINK_STATE_U2: | |
2426 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2427 | u1u2 = reg & (DWC3_DCTL_INITU2ENA | |
2428 | | DWC3_DCTL_ACCEPTU2ENA | |
2429 | | DWC3_DCTL_INITU1ENA | |
2430 | | DWC3_DCTL_ACCEPTU1ENA); | |
2431 | ||
2432 | if (!dwc->u1u2) | |
2433 | dwc->u1u2 = reg & u1u2; | |
2434 | ||
2435 | reg &= ~u1u2; | |
2436 | ||
2437 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
2438 | break; | |
2439 | default: | |
2440 | /* do nothing */ | |
2441 | break; | |
2442 | } | |
2443 | } | |
2444 | } | |
2445 | ||
bc5ba2e0 FB |
2446 | switch (next) { |
2447 | case DWC3_LINK_STATE_U1: | |
2448 | if (dwc->speed == USB_SPEED_SUPER) | |
2449 | dwc3_suspend_gadget(dwc); | |
2450 | break; | |
2451 | case DWC3_LINK_STATE_U2: | |
2452 | case DWC3_LINK_STATE_U3: | |
2453 | dwc3_suspend_gadget(dwc); | |
2454 | break; | |
2455 | case DWC3_LINK_STATE_RESUME: | |
2456 | dwc3_resume_gadget(dwc); | |
2457 | break; | |
2458 | default: | |
2459 | /* do nothing */ | |
2460 | break; | |
2461 | } | |
2462 | ||
e57ebc1d | 2463 | dwc->link_state = next; |
72246da4 FB |
2464 | } |
2465 | ||
e1dadd3b FB |
2466 | static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc, |
2467 | unsigned int evtinfo) | |
2468 | { | |
2469 | unsigned int is_ss = evtinfo & BIT(4); | |
2470 | ||
2471 | /** | |
2472 | * WORKAROUND: DWC3 revison 2.20a with hibernation support | |
2473 | * have a known issue which can cause USB CV TD.9.23 to fail | |
2474 | * randomly. | |
2475 | * | |
2476 | * Because of this issue, core could generate bogus hibernation | |
2477 | * events which SW needs to ignore. | |
2478 | * | |
2479 | * Refers to: | |
2480 | * | |
2481 | * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0 | |
2482 | * Device Fallback from SuperSpeed | |
2483 | */ | |
2484 | if (is_ss ^ (dwc->speed == USB_SPEED_SUPER)) | |
2485 | return; | |
2486 | ||
2487 | /* enter hibernation here */ | |
2488 | } | |
2489 | ||
72246da4 FB |
2490 | static void dwc3_gadget_interrupt(struct dwc3 *dwc, |
2491 | const struct dwc3_event_devt *event) | |
2492 | { | |
2493 | switch (event->type) { | |
2494 | case DWC3_DEVICE_EVENT_DISCONNECT: | |
2495 | dwc3_gadget_disconnect_interrupt(dwc); | |
2496 | break; | |
2497 | case DWC3_DEVICE_EVENT_RESET: | |
2498 | dwc3_gadget_reset_interrupt(dwc); | |
2499 | break; | |
2500 | case DWC3_DEVICE_EVENT_CONNECT_DONE: | |
2501 | dwc3_gadget_conndone_interrupt(dwc); | |
2502 | break; | |
2503 | case DWC3_DEVICE_EVENT_WAKEUP: | |
2504 | dwc3_gadget_wakeup_interrupt(dwc); | |
2505 | break; | |
e1dadd3b FB |
2506 | case DWC3_DEVICE_EVENT_HIBER_REQ: |
2507 | if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation, | |
2508 | "unexpected hibernation event\n")) | |
2509 | break; | |
2510 | ||
2511 | dwc3_gadget_hibernation_interrupt(dwc, event->event_info); | |
2512 | break; | |
72246da4 FB |
2513 | case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE: |
2514 | dwc3_gadget_linksts_change_interrupt(dwc, event->event_info); | |
2515 | break; | |
2516 | case DWC3_DEVICE_EVENT_EOPF: | |
73815280 | 2517 | dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame"); |
72246da4 FB |
2518 | break; |
2519 | case DWC3_DEVICE_EVENT_SOF: | |
73815280 | 2520 | dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame"); |
72246da4 FB |
2521 | break; |
2522 | case DWC3_DEVICE_EVENT_ERRATIC_ERROR: | |
73815280 | 2523 | dwc3_trace(trace_dwc3_gadget, "Erratic Error"); |
72246da4 FB |
2524 | break; |
2525 | case DWC3_DEVICE_EVENT_CMD_CMPL: | |
73815280 | 2526 | dwc3_trace(trace_dwc3_gadget, "Command Complete"); |
72246da4 FB |
2527 | break; |
2528 | case DWC3_DEVICE_EVENT_OVERFLOW: | |
73815280 | 2529 | dwc3_trace(trace_dwc3_gadget, "Overflow"); |
72246da4 FB |
2530 | break; |
2531 | default: | |
e9f2aa87 | 2532 | dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type); |
72246da4 FB |
2533 | } |
2534 | } | |
2535 | ||
2536 | static void dwc3_process_event_entry(struct dwc3 *dwc, | |
2537 | const union dwc3_event *event) | |
2538 | { | |
2c4cbe6e FB |
2539 | trace_dwc3_event(event->raw); |
2540 | ||
72246da4 FB |
2541 | /* Endpoint IRQ, handle it and return early */ |
2542 | if (event->type.is_devspec == 0) { | |
2543 | /* depevt */ | |
2544 | return dwc3_endpoint_interrupt(dwc, &event->depevt); | |
2545 | } | |
2546 | ||
2547 | switch (event->type.type) { | |
2548 | case DWC3_EVENT_TYPE_DEV: | |
2549 | dwc3_gadget_interrupt(dwc, &event->devt); | |
2550 | break; | |
2551 | /* REVISIT what to do with Carkit and I2C events ? */ | |
2552 | default: | |
2553 | dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw); | |
2554 | } | |
2555 | } | |
2556 | ||
f42f2447 | 2557 | static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf) |
b15a762f | 2558 | { |
f42f2447 | 2559 | struct dwc3_event_buffer *evt; |
b15a762f | 2560 | irqreturn_t ret = IRQ_NONE; |
f42f2447 | 2561 | int left; |
e8adfc30 | 2562 | u32 reg; |
b15a762f | 2563 | |
f42f2447 FB |
2564 | evt = dwc->ev_buffs[buf]; |
2565 | left = evt->count; | |
b15a762f | 2566 | |
f42f2447 FB |
2567 | if (!(evt->flags & DWC3_EVENT_PENDING)) |
2568 | return IRQ_NONE; | |
b15a762f | 2569 | |
f42f2447 FB |
2570 | while (left > 0) { |
2571 | union dwc3_event event; | |
b15a762f | 2572 | |
f42f2447 | 2573 | event.raw = *(u32 *) (evt->buf + evt->lpos); |
b15a762f | 2574 | |
f42f2447 | 2575 | dwc3_process_event_entry(dwc, &event); |
b15a762f | 2576 | |
f42f2447 FB |
2577 | /* |
2578 | * FIXME we wrap around correctly to the next entry as | |
2579 | * almost all entries are 4 bytes in size. There is one | |
2580 | * entry which has 12 bytes which is a regular entry | |
2581 | * followed by 8 bytes data. ATM I don't know how | |
2582 | * things are organized if we get next to the a | |
2583 | * boundary so I worry about that once we try to handle | |
2584 | * that. | |
2585 | */ | |
2586 | evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE; | |
2587 | left -= 4; | |
b15a762f | 2588 | |
f42f2447 FB |
2589 | dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4); |
2590 | } | |
b15a762f | 2591 | |
f42f2447 FB |
2592 | evt->count = 0; |
2593 | evt->flags &= ~DWC3_EVENT_PENDING; | |
2594 | ret = IRQ_HANDLED; | |
b15a762f | 2595 | |
f42f2447 FB |
2596 | /* Unmask interrupt */ |
2597 | reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf)); | |
2598 | reg &= ~DWC3_GEVNTSIZ_INTMASK; | |
2599 | dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg); | |
b15a762f | 2600 | |
f42f2447 FB |
2601 | return ret; |
2602 | } | |
e8adfc30 | 2603 | |
f42f2447 FB |
2604 | static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc) |
2605 | { | |
2606 | struct dwc3 *dwc = _dwc; | |
2607 | unsigned long flags; | |
2608 | irqreturn_t ret = IRQ_NONE; | |
2609 | int i; | |
2610 | ||
2611 | spin_lock_irqsave(&dwc->lock, flags); | |
2612 | ||
2613 | for (i = 0; i < dwc->num_event_buffers; i++) | |
2614 | ret |= dwc3_process_event_buf(dwc, i); | |
b15a762f FB |
2615 | |
2616 | spin_unlock_irqrestore(&dwc->lock, flags); | |
2617 | ||
2618 | return ret; | |
2619 | } | |
2620 | ||
7f97aa98 | 2621 | static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf) |
72246da4 FB |
2622 | { |
2623 | struct dwc3_event_buffer *evt; | |
72246da4 | 2624 | u32 count; |
e8adfc30 | 2625 | u32 reg; |
72246da4 | 2626 | |
b15a762f FB |
2627 | evt = dwc->ev_buffs[buf]; |
2628 | ||
72246da4 FB |
2629 | count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf)); |
2630 | count &= DWC3_GEVNTCOUNT_MASK; | |
2631 | if (!count) | |
2632 | return IRQ_NONE; | |
2633 | ||
b15a762f FB |
2634 | evt->count = count; |
2635 | evt->flags |= DWC3_EVENT_PENDING; | |
72246da4 | 2636 | |
e8adfc30 FB |
2637 | /* Mask interrupt */ |
2638 | reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf)); | |
2639 | reg |= DWC3_GEVNTSIZ_INTMASK; | |
2640 | dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg); | |
2641 | ||
b15a762f | 2642 | return IRQ_WAKE_THREAD; |
72246da4 FB |
2643 | } |
2644 | ||
2645 | static irqreturn_t dwc3_interrupt(int irq, void *_dwc) | |
2646 | { | |
2647 | struct dwc3 *dwc = _dwc; | |
2648 | int i; | |
2649 | irqreturn_t ret = IRQ_NONE; | |
2650 | ||
2651 | spin_lock(&dwc->lock); | |
2652 | ||
9f622b2a | 2653 | for (i = 0; i < dwc->num_event_buffers; i++) { |
72246da4 FB |
2654 | irqreturn_t status; |
2655 | ||
7f97aa98 | 2656 | status = dwc3_check_event_buf(dwc, i); |
b15a762f | 2657 | if (status == IRQ_WAKE_THREAD) |
72246da4 FB |
2658 | ret = status; |
2659 | } | |
2660 | ||
2661 | spin_unlock(&dwc->lock); | |
2662 | ||
2663 | return ret; | |
2664 | } | |
2665 | ||
2666 | /** | |
2667 | * dwc3_gadget_init - Initializes gadget related registers | |
1d046793 | 2668 | * @dwc: pointer to our controller context structure |
72246da4 FB |
2669 | * |
2670 | * Returns 0 on success otherwise negative errno. | |
2671 | */ | |
41ac7b3a | 2672 | int dwc3_gadget_init(struct dwc3 *dwc) |
72246da4 | 2673 | { |
72246da4 | 2674 | int ret; |
72246da4 FB |
2675 | |
2676 | dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req), | |
2677 | &dwc->ctrl_req_addr, GFP_KERNEL); | |
2678 | if (!dwc->ctrl_req) { | |
2679 | dev_err(dwc->dev, "failed to allocate ctrl request\n"); | |
2680 | ret = -ENOMEM; | |
2681 | goto err0; | |
2682 | } | |
2683 | ||
2684 | dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb), | |
2685 | &dwc->ep0_trb_addr, GFP_KERNEL); | |
2686 | if (!dwc->ep0_trb) { | |
2687 | dev_err(dwc->dev, "failed to allocate ep0 trb\n"); | |
2688 | ret = -ENOMEM; | |
2689 | goto err1; | |
2690 | } | |
2691 | ||
3ef35faf | 2692 | dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL); |
72246da4 | 2693 | if (!dwc->setup_buf) { |
72246da4 FB |
2694 | ret = -ENOMEM; |
2695 | goto err2; | |
2696 | } | |
2697 | ||
5812b1c2 | 2698 | dwc->ep0_bounce = dma_alloc_coherent(dwc->dev, |
3ef35faf FB |
2699 | DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr, |
2700 | GFP_KERNEL); | |
5812b1c2 FB |
2701 | if (!dwc->ep0_bounce) { |
2702 | dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n"); | |
2703 | ret = -ENOMEM; | |
2704 | goto err3; | |
2705 | } | |
2706 | ||
72246da4 | 2707 | dwc->gadget.ops = &dwc3_gadget_ops; |
d327ab5b | 2708 | dwc->gadget.max_speed = USB_SPEED_SUPER; |
72246da4 | 2709 | dwc->gadget.speed = USB_SPEED_UNKNOWN; |
eeb720fb | 2710 | dwc->gadget.sg_supported = true; |
72246da4 FB |
2711 | dwc->gadget.name = "dwc3-gadget"; |
2712 | ||
a4b9d94b DC |
2713 | /* |
2714 | * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize | |
2715 | * on ep out. | |
2716 | */ | |
2717 | dwc->gadget.quirk_ep_out_aligned_size = true; | |
2718 | ||
72246da4 FB |
2719 | /* |
2720 | * REVISIT: Here we should clear all pending IRQs to be | |
2721 | * sure we're starting from a well known location. | |
2722 | */ | |
2723 | ||
2724 | ret = dwc3_gadget_init_endpoints(dwc); | |
2725 | if (ret) | |
5812b1c2 | 2726 | goto err4; |
72246da4 | 2727 | |
72246da4 FB |
2728 | ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget); |
2729 | if (ret) { | |
2730 | dev_err(dwc->dev, "failed to register udc\n"); | |
e1f80467 | 2731 | goto err4; |
72246da4 FB |
2732 | } |
2733 | ||
2734 | return 0; | |
2735 | ||
5812b1c2 | 2736 | err4: |
e1f80467 | 2737 | dwc3_gadget_free_endpoints(dwc); |
3ef35faf FB |
2738 | dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE, |
2739 | dwc->ep0_bounce, dwc->ep0_bounce_addr); | |
5812b1c2 | 2740 | |
72246da4 | 2741 | err3: |
0fc9a1be | 2742 | kfree(dwc->setup_buf); |
72246da4 FB |
2743 | |
2744 | err2: | |
2745 | dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb), | |
2746 | dwc->ep0_trb, dwc->ep0_trb_addr); | |
2747 | ||
2748 | err1: | |
2749 | dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req), | |
2750 | dwc->ctrl_req, dwc->ctrl_req_addr); | |
2751 | ||
2752 | err0: | |
2753 | return ret; | |
2754 | } | |
2755 | ||
7415f17c FB |
2756 | /* -------------------------------------------------------------------------- */ |
2757 | ||
72246da4 FB |
2758 | void dwc3_gadget_exit(struct dwc3 *dwc) |
2759 | { | |
72246da4 | 2760 | usb_del_gadget_udc(&dwc->gadget); |
72246da4 | 2761 | |
72246da4 FB |
2762 | dwc3_gadget_free_endpoints(dwc); |
2763 | ||
3ef35faf FB |
2764 | dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE, |
2765 | dwc->ep0_bounce, dwc->ep0_bounce_addr); | |
5812b1c2 | 2766 | |
0fc9a1be | 2767 | kfree(dwc->setup_buf); |
72246da4 FB |
2768 | |
2769 | dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb), | |
2770 | dwc->ep0_trb, dwc->ep0_trb_addr); | |
2771 | ||
2772 | dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req), | |
2773 | dwc->ctrl_req, dwc->ctrl_req_addr); | |
72246da4 | 2774 | } |
7415f17c | 2775 | |
0b0231aa | 2776 | int dwc3_gadget_suspend(struct dwc3 *dwc) |
7415f17c | 2777 | { |
7b2a0368 | 2778 | if (dwc->pullups_connected) { |
7415f17c | 2779 | dwc3_gadget_disable_irq(dwc); |
7b2a0368 FB |
2780 | dwc3_gadget_run_stop(dwc, true, true); |
2781 | } | |
7415f17c | 2782 | |
7415f17c FB |
2783 | __dwc3_gadget_ep_disable(dwc->eps[0]); |
2784 | __dwc3_gadget_ep_disable(dwc->eps[1]); | |
2785 | ||
2786 | dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG); | |
2787 | ||
2788 | return 0; | |
2789 | } | |
2790 | ||
2791 | int dwc3_gadget_resume(struct dwc3 *dwc) | |
2792 | { | |
2793 | struct dwc3_ep *dep; | |
2794 | int ret; | |
2795 | ||
2796 | /* Start with SuperSpeed Default */ | |
2797 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); | |
2798 | ||
2799 | dep = dwc->eps[0]; | |
265b70a7 PZ |
2800 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false, |
2801 | false); | |
7415f17c FB |
2802 | if (ret) |
2803 | goto err0; | |
2804 | ||
2805 | dep = dwc->eps[1]; | |
265b70a7 PZ |
2806 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false, |
2807 | false); | |
7415f17c FB |
2808 | if (ret) |
2809 | goto err1; | |
2810 | ||
2811 | /* begin to receive SETUP packets */ | |
2812 | dwc->ep0state = EP0_SETUP_PHASE; | |
2813 | dwc3_ep0_out_start(dwc); | |
2814 | ||
2815 | dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg); | |
2816 | ||
0b0231aa FB |
2817 | if (dwc->pullups_connected) { |
2818 | dwc3_gadget_enable_irq(dwc); | |
2819 | dwc3_gadget_run_stop(dwc, true, false); | |
2820 | } | |
2821 | ||
7415f17c FB |
2822 | return 0; |
2823 | ||
2824 | err1: | |
2825 | __dwc3_gadget_ep_disable(dwc->eps[0]); | |
2826 | ||
2827 | err0: | |
2828 | return ret; | |
2829 | } |