]> Git Repo - linux.git/blame - drivers/usb/dwc3/gadget.c
usb: dwc3: gadget: split special cases of ep_queue()
[linux.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
72246da4
FB
1/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <[email protected]>,
7 * Sebastian Andrzej Siewior <[email protected]>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#include <linux/kernel.h>
40#include <linux/delay.h>
41#include <linux/slab.h>
42#include <linux/spinlock.h>
43#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/interrupt.h>
46#include <linux/io.h>
47#include <linux/list.h>
48#include <linux/dma-mapping.h>
49
50#include <linux/usb/ch9.h>
51#include <linux/usb/gadget.h>
52
53#include "core.h"
54#include "gadget.h"
55#include "io.h"
56
04a9bfcd
FB
57/**
58 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
59 * @dwc: pointer to our context structure
60 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
61 *
62 * Caller should take care of locking. This function will
63 * return 0 on success or -EINVAL if wrong Test Selector
64 * is passed
65 */
66int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
67{
68 u32 reg;
69
70 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
71 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
72
73 switch (mode) {
74 case TEST_J:
75 case TEST_K:
76 case TEST_SE0_NAK:
77 case TEST_PACKET:
78 case TEST_FORCE_EN:
79 reg |= mode << 1;
80 break;
81 default:
82 return -EINVAL;
83 }
84
85 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
86
87 return 0;
88}
89
8598bde7
FB
90/**
91 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
92 * @dwc: pointer to our context structure
93 * @state: the state to put link into
94 *
95 * Caller should take care of locking. This function will
aee63e3c 96 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
97 */
98int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
99{
aee63e3c 100 int retries = 10000;
8598bde7
FB
101 u32 reg;
102
802fde98
PZ
103 /*
104 * Wait until device controller is ready. Only applies to 1.94a and
105 * later RTL.
106 */
107 if (dwc->revision >= DWC3_REVISION_194A) {
108 while (--retries) {
109 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
110 if (reg & DWC3_DSTS_DCNRD)
111 udelay(5);
112 else
113 break;
114 }
115
116 if (retries <= 0)
117 return -ETIMEDOUT;
118 }
119
8598bde7
FB
120 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
121 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
122
123 /* set requested state */
124 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
125 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
126
802fde98
PZ
127 /*
128 * The following code is racy when called from dwc3_gadget_wakeup,
129 * and is not needed, at least on newer versions
130 */
131 if (dwc->revision >= DWC3_REVISION_194A)
132 return 0;
133
8598bde7 134 /* wait for a change in DSTS */
aed430e5 135 retries = 10000;
8598bde7
FB
136 while (--retries) {
137 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
138
8598bde7
FB
139 if (DWC3_DSTS_USBLNKST(reg) == state)
140 return 0;
141
aee63e3c 142 udelay(5);
8598bde7
FB
143 }
144
145 dev_vdbg(dwc->dev, "link state change request timed out\n");
146
147 return -ETIMEDOUT;
148}
149
457e84b6
FB
150/**
151 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
152 * @dwc: pointer to our context structure
153 *
154 * This function will a best effort FIFO allocation in order
155 * to improve FIFO usage and throughput, while still allowing
156 * us to enable as many endpoints as possible.
157 *
158 * Keep in mind that this operation will be highly dependent
159 * on the configured size for RAM1 - which contains TxFifo -,
160 * the amount of endpoints enabled on coreConsultant tool, and
161 * the width of the Master Bus.
162 *
163 * In the ideal world, we would always be able to satisfy the
164 * following equation:
165 *
166 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
167 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
168 *
169 * Unfortunately, due to many variables that's not always the case.
170 */
171int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
172{
173 int last_fifo_depth = 0;
174 int ram1_depth;
175 int fifo_size;
176 int mdwidth;
177 int num;
178
179 if (!dwc->needs_fifo_resize)
180 return 0;
181
182 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
183 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
184
185 /* MDWIDTH is represented in bits, we need it in bytes */
186 mdwidth >>= 3;
187
188 /*
189 * FIXME For now we will only allocate 1 wMaxPacketSize space
190 * for each enabled endpoint, later patches will come to
191 * improve this algorithm so that we better use the internal
192 * FIFO space
193 */
194 for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) {
195 struct dwc3_ep *dep = dwc->eps[num];
196 int fifo_number = dep->number >> 1;
2e81c36a 197 int mult = 1;
457e84b6
FB
198 int tmp;
199
200 if (!(dep->number & 1))
201 continue;
202
203 if (!(dep->flags & DWC3_EP_ENABLED))
204 continue;
205
16e78db7
IS
206 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
207 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
2e81c36a
FB
208 mult = 3;
209
210 /*
211 * REVISIT: the following assumes we will always have enough
212 * space available on the FIFO RAM for all possible use cases.
213 * Make sure that's true somehow and change FIFO allocation
214 * accordingly.
215 *
216 * If we have Bulk or Isochronous endpoints, we want
217 * them to be able to be very, very fast. So we're giving
218 * those endpoints a fifo_size which is enough for 3 full
219 * packets
220 */
221 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
457e84b6
FB
222 tmp += mdwidth;
223
224 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
2e81c36a 225
457e84b6
FB
226 fifo_size |= (last_fifo_depth << 16);
227
228 dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
229 dep->name, last_fifo_depth, fifo_size & 0xffff);
230
231 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number),
232 fifo_size);
233
234 last_fifo_depth += (fifo_size & 0xffff);
235 }
236
237 return 0;
238}
239
72246da4
FB
240void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
241 int status)
242{
243 struct dwc3 *dwc = dep->dwc;
244
245 if (req->queued) {
eeb720fb
FB
246 if (req->request.num_mapped_sgs)
247 dep->busy_slot += req->request.num_mapped_sgs;
248 else
249 dep->busy_slot++;
250
72246da4
FB
251 /*
252 * Skip LINK TRB. We can't use req->trb and check for
253 * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
254 * completed (not the LINK TRB).
255 */
256 if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
16e78db7 257 usb_endpoint_xfer_isoc(dep->endpoint.desc))
72246da4
FB
258 dep->busy_slot++;
259 }
260 list_del(&req->list);
eeb720fb 261 req->trb = NULL;
72246da4
FB
262
263 if (req->request.status == -EINPROGRESS)
264 req->request.status = status;
265
0fc9a1be
FB
266 usb_gadget_unmap_request(&dwc->gadget, &req->request,
267 req->direction);
72246da4
FB
268
269 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
270 req, dep->name, req->request.actual,
271 req->request.length, status);
272
273 spin_unlock(&dwc->lock);
0fc9a1be 274 req->request.complete(&dep->endpoint, &req->request);
72246da4
FB
275 spin_lock(&dwc->lock);
276}
277
278static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
279{
280 switch (cmd) {
281 case DWC3_DEPCMD_DEPSTARTCFG:
282 return "Start New Configuration";
283 case DWC3_DEPCMD_ENDTRANSFER:
284 return "End Transfer";
285 case DWC3_DEPCMD_UPDATETRANSFER:
286 return "Update Transfer";
287 case DWC3_DEPCMD_STARTTRANSFER:
288 return "Start Transfer";
289 case DWC3_DEPCMD_CLEARSTALL:
290 return "Clear Stall";
291 case DWC3_DEPCMD_SETSTALL:
292 return "Set Stall";
802fde98
PZ
293 case DWC3_DEPCMD_GETEPSTATE:
294 return "Get Endpoint State";
72246da4
FB
295 case DWC3_DEPCMD_SETTRANSFRESOURCE:
296 return "Set Endpoint Transfer Resource";
297 case DWC3_DEPCMD_SETEPCONFIG:
298 return "Set Endpoint Configuration";
299 default:
300 return "UNKNOWN command";
301 }
302}
303
b09bb642
FB
304int dwc3_send_gadget_generic_command(struct dwc3 *dwc, int cmd, u32 param)
305{
306 u32 timeout = 500;
307 u32 reg;
308
309 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
310 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
311
312 do {
313 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
314 if (!(reg & DWC3_DGCMD_CMDACT)) {
315 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
316 DWC3_DGCMD_STATUS(reg));
317 return 0;
318 }
319
320 /*
321 * We can't sleep here, because it's also called from
322 * interrupt context.
323 */
324 timeout--;
325 if (!timeout)
326 return -ETIMEDOUT;
327 udelay(1);
328 } while (1);
329}
330
72246da4
FB
331int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
332 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
333{
334 struct dwc3_ep *dep = dwc->eps[ep];
61d58242 335 u32 timeout = 500;
72246da4
FB
336 u32 reg;
337
338 dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
339 dep->name,
dc1c70a7
FB
340 dwc3_gadget_ep_cmd_string(cmd), params->param0,
341 params->param1, params->param2);
72246da4 342
dc1c70a7
FB
343 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
344 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
345 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
72246da4
FB
346
347 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
348 do {
349 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
350 if (!(reg & DWC3_DEPCMD_CMDACT)) {
164f6e14
FB
351 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
352 DWC3_DEPCMD_STATUS(reg));
72246da4
FB
353 return 0;
354 }
355
356 /*
72246da4
FB
357 * We can't sleep here, because it is also called from
358 * interrupt context.
359 */
360 timeout--;
361 if (!timeout)
362 return -ETIMEDOUT;
363
61d58242 364 udelay(1);
72246da4
FB
365 } while (1);
366}
367
368static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 369 struct dwc3_trb *trb)
72246da4 370{
c439ef87 371 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
372
373 return dep->trb_pool_dma + offset;
374}
375
376static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
377{
378 struct dwc3 *dwc = dep->dwc;
379
380 if (dep->trb_pool)
381 return 0;
382
383 if (dep->number == 0 || dep->number == 1)
384 return 0;
385
386 dep->trb_pool = dma_alloc_coherent(dwc->dev,
387 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
388 &dep->trb_pool_dma, GFP_KERNEL);
389 if (!dep->trb_pool) {
390 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
391 dep->name);
392 return -ENOMEM;
393 }
394
395 return 0;
396}
397
398static void dwc3_free_trb_pool(struct dwc3_ep *dep)
399{
400 struct dwc3 *dwc = dep->dwc;
401
402 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
403 dep->trb_pool, dep->trb_pool_dma);
404
405 dep->trb_pool = NULL;
406 dep->trb_pool_dma = 0;
407}
408
409static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
410{
411 struct dwc3_gadget_ep_cmd_params params;
412 u32 cmd;
413
414 memset(&params, 0x00, sizeof(params));
415
416 if (dep->number != 1) {
417 cmd = DWC3_DEPCMD_DEPSTARTCFG;
418 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
b23c8439
PZ
419 if (dep->number > 1) {
420 if (dwc->start_config_issued)
421 return 0;
422 dwc->start_config_issued = true;
72246da4 423 cmd |= DWC3_DEPCMD_PARAM(2);
b23c8439 424 }
72246da4
FB
425
426 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
427 }
428
429 return 0;
430}
431
432static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
c90bfaec
FB
433 const struct usb_endpoint_descriptor *desc,
434 const struct usb_ss_ep_comp_descriptor *comp_desc)
72246da4
FB
435{
436 struct dwc3_gadget_ep_cmd_params params;
437
438 memset(&params, 0x00, sizeof(params));
439
dc1c70a7
FB
440 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
441 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc))
442 | DWC3_DEPCFG_BURST_SIZE(dep->endpoint.maxburst);
72246da4 443
dc1c70a7
FB
444 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
445 | DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 446
18b7ede5 447 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
448 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
449 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
450 dep->stream_capable = true;
451 }
452
72246da4 453 if (usb_endpoint_xfer_isoc(desc))
dc1c70a7 454 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
455
456 /*
457 * We are doing 1:1 mapping for endpoints, meaning
458 * Physical Endpoints 2 maps to Logical Endpoint 2 and
459 * so on. We consider the direction bit as part of the physical
460 * endpoint number. So USB endpoint 0x81 is 0x03.
461 */
dc1c70a7 462 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
463
464 /*
465 * We must use the lower 16 TX FIFOs even though
466 * HW might have more
467 */
468 if (dep->direction)
dc1c70a7 469 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
470
471 if (desc->bInterval) {
dc1c70a7 472 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
473 dep->interval = 1 << (desc->bInterval - 1);
474 }
475
476 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
477 DWC3_DEPCMD_SETEPCONFIG, &params);
478}
479
480static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
481{
482 struct dwc3_gadget_ep_cmd_params params;
483
484 memset(&params, 0x00, sizeof(params));
485
dc1c70a7 486 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
72246da4
FB
487
488 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
489 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
490}
491
492/**
493 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
494 * @dep: endpoint to be initialized
495 * @desc: USB Endpoint Descriptor
496 *
497 * Caller should take care of locking
498 */
499static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
c90bfaec
FB
500 const struct usb_endpoint_descriptor *desc,
501 const struct usb_ss_ep_comp_descriptor *comp_desc)
72246da4
FB
502{
503 struct dwc3 *dwc = dep->dwc;
504 u32 reg;
505 int ret = -ENOMEM;
506
507 if (!(dep->flags & DWC3_EP_ENABLED)) {
508 ret = dwc3_gadget_start_config(dwc, dep);
509 if (ret)
510 return ret;
511 }
512
c90bfaec 513 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc);
72246da4
FB
514 if (ret)
515 return ret;
516
517 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
518 struct dwc3_trb *trb_st_hw;
519 struct dwc3_trb *trb_link;
72246da4
FB
520
521 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
522 if (ret)
523 return ret;
524
16e78db7 525 dep->endpoint.desc = desc;
c90bfaec 526 dep->comp_desc = comp_desc;
72246da4
FB
527 dep->type = usb_endpoint_type(desc);
528 dep->flags |= DWC3_EP_ENABLED;
529
530 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
531 reg |= DWC3_DALEPENA_EP(dep->number);
532 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
533
534 if (!usb_endpoint_xfer_isoc(desc))
535 return 0;
536
537 memset(&trb_link, 0, sizeof(trb_link));
538
1d046793 539 /* Link TRB for ISOC. The HWO bit is never reset */
72246da4
FB
540 trb_st_hw = &dep->trb_pool[0];
541
f6bafc6a 542 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
72246da4 543
f6bafc6a
FB
544 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
545 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
546 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
547 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
548 }
549
550 return 0;
551}
552
624407f9
SAS
553static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
554static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
555{
556 struct dwc3_request *req;
557
ea53b882 558 if (!list_empty(&dep->req_queued)) {
624407f9
SAS
559 dwc3_stop_active_transfer(dwc, dep->number);
560
ea53b882
FB
561 /*
562 * NOTICE: We are violating what the Databook says about the
563 * EndTransfer command. Ideally we would _always_ wait for the
564 * EndTransfer Command Completion IRQ, but that's causing too
565 * much trouble synchronizing between us and gadget driver.
566 *
567 * We have discussed this with the IP Provider and it was
568 * suggested to giveback all requests here, but give HW some
569 * extra time to synchronize with the interconnect. We're using
570 * an arbitraty 100us delay for that.
571 *
572 * Note also that a similar handling was tested by Synopsys
573 * (thanks a lot Paul) and nothing bad has come out of it.
574 * In short, what we're doing is:
575 *
576 * - Issue EndTransfer WITH CMDIOC bit set
577 * - Wait 100us
578 * - giveback all requests to gadget driver
579 */
580 udelay(100);
581
1591633e
PA
582 while (!list_empty(&dep->req_queued)) {
583 req = next_request(&dep->req_queued);
584
585 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
586 }
ea53b882
FB
587 }
588
72246da4
FB
589 while (!list_empty(&dep->request_list)) {
590 req = next_request(&dep->request_list);
591
624407f9 592 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 593 }
72246da4
FB
594}
595
596/**
597 * __dwc3_gadget_ep_disable - Disables a HW endpoint
598 * @dep: the endpoint to disable
599 *
624407f9
SAS
600 * This function also removes requests which are currently processed ny the
601 * hardware and those which are not yet scheduled.
602 * Caller should take care of locking.
72246da4 603 */
72246da4
FB
604static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
605{
606 struct dwc3 *dwc = dep->dwc;
607 u32 reg;
608
624407f9 609 dwc3_remove_requests(dwc, dep);
72246da4
FB
610
611 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
612 reg &= ~DWC3_DALEPENA_EP(dep->number);
613 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
614
879631aa 615 dep->stream_capable = false;
f9c56cdd 616 dep->endpoint.desc = NULL;
c90bfaec 617 dep->comp_desc = NULL;
72246da4 618 dep->type = 0;
879631aa 619 dep->flags = 0;
72246da4
FB
620
621 return 0;
622}
623
624/* -------------------------------------------------------------------------- */
625
626static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
627 const struct usb_endpoint_descriptor *desc)
628{
629 return -EINVAL;
630}
631
632static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
633{
634 return -EINVAL;
635}
636
637/* -------------------------------------------------------------------------- */
638
639static int dwc3_gadget_ep_enable(struct usb_ep *ep,
640 const struct usb_endpoint_descriptor *desc)
641{
642 struct dwc3_ep *dep;
643 struct dwc3 *dwc;
644 unsigned long flags;
645 int ret;
646
647 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
648 pr_debug("dwc3: invalid parameters\n");
649 return -EINVAL;
650 }
651
652 if (!desc->wMaxPacketSize) {
653 pr_debug("dwc3: missing wMaxPacketSize\n");
654 return -EINVAL;
655 }
656
657 dep = to_dwc3_ep(ep);
658 dwc = dep->dwc;
659
660 switch (usb_endpoint_type(desc)) {
661 case USB_ENDPOINT_XFER_CONTROL:
27a78d6a 662 strlcat(dep->name, "-control", sizeof(dep->name));
72246da4
FB
663 break;
664 case USB_ENDPOINT_XFER_ISOC:
27a78d6a 665 strlcat(dep->name, "-isoc", sizeof(dep->name));
72246da4
FB
666 break;
667 case USB_ENDPOINT_XFER_BULK:
27a78d6a 668 strlcat(dep->name, "-bulk", sizeof(dep->name));
72246da4
FB
669 break;
670 case USB_ENDPOINT_XFER_INT:
27a78d6a 671 strlcat(dep->name, "-int", sizeof(dep->name));
72246da4
FB
672 break;
673 default:
674 dev_err(dwc->dev, "invalid endpoint transfer type\n");
675 }
676
677 if (dep->flags & DWC3_EP_ENABLED) {
678 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
679 dep->name);
680 return 0;
681 }
682
683 dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
684
685 spin_lock_irqsave(&dwc->lock, flags);
c90bfaec 686 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc);
72246da4
FB
687 spin_unlock_irqrestore(&dwc->lock, flags);
688
689 return ret;
690}
691
692static int dwc3_gadget_ep_disable(struct usb_ep *ep)
693{
694 struct dwc3_ep *dep;
695 struct dwc3 *dwc;
696 unsigned long flags;
697 int ret;
698
699 if (!ep) {
700 pr_debug("dwc3: invalid parameters\n");
701 return -EINVAL;
702 }
703
704 dep = to_dwc3_ep(ep);
705 dwc = dep->dwc;
706
707 if (!(dep->flags & DWC3_EP_ENABLED)) {
708 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
709 dep->name);
710 return 0;
711 }
712
713 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
714 dep->number >> 1,
715 (dep->number & 1) ? "in" : "out");
716
717 spin_lock_irqsave(&dwc->lock, flags);
718 ret = __dwc3_gadget_ep_disable(dep);
719 spin_unlock_irqrestore(&dwc->lock, flags);
720
721 return ret;
722}
723
724static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
725 gfp_t gfp_flags)
726{
727 struct dwc3_request *req;
728 struct dwc3_ep *dep = to_dwc3_ep(ep);
729 struct dwc3 *dwc = dep->dwc;
730
731 req = kzalloc(sizeof(*req), gfp_flags);
732 if (!req) {
733 dev_err(dwc->dev, "not enough memory\n");
734 return NULL;
735 }
736
737 req->epnum = dep->number;
738 req->dep = dep;
72246da4
FB
739
740 return &req->request;
741}
742
743static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
744 struct usb_request *request)
745{
746 struct dwc3_request *req = to_dwc3_request(request);
747
748 kfree(req);
749}
750
c71fc37c
FB
751/**
752 * dwc3_prepare_one_trb - setup one TRB from one request
753 * @dep: endpoint for which this request is prepared
754 * @req: dwc3_request pointer
755 */
68e823e2 756static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
eeb720fb
FB
757 struct dwc3_request *req, dma_addr_t dma,
758 unsigned length, unsigned last, unsigned chain)
c71fc37c 759{
eeb720fb 760 struct dwc3 *dwc = dep->dwc;
f6bafc6a 761 struct dwc3_trb *trb;
c71fc37c
FB
762
763 unsigned int cur_slot;
764
eeb720fb
FB
765 dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
766 dep->name, req, (unsigned long long) dma,
767 length, last ? " last" : "",
768 chain ? " chain" : "");
769
f6bafc6a 770 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
c71fc37c
FB
771 cur_slot = dep->free_slot;
772 dep->free_slot++;
773
774 /* Skip the LINK-TRB on ISOC */
775 if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
16e78db7 776 usb_endpoint_xfer_isoc(dep->endpoint.desc))
68e823e2 777 return;
c71fc37c 778
eeb720fb
FB
779 if (!req->trb) {
780 dwc3_gadget_move_request_queued(req);
f6bafc6a
FB
781 req->trb = trb;
782 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
eeb720fb 783 }
c71fc37c 784
f6bafc6a
FB
785 trb->size = DWC3_TRB_SIZE_LENGTH(length);
786 trb->bpl = lower_32_bits(dma);
787 trb->bph = upper_32_bits(dma);
c71fc37c 788
16e78db7 789 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 790 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 791 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
792 break;
793
794 case USB_ENDPOINT_XFER_ISOC:
f6bafc6a 795 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
c71fc37c 796
206dd69a 797 if (!req->request.no_interrupt)
f6bafc6a 798 trb->ctrl |= DWC3_TRB_CTRL_IOC;
c71fc37c
FB
799 break;
800
801 case USB_ENDPOINT_XFER_BULK:
802 case USB_ENDPOINT_XFER_INT:
f6bafc6a 803 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
804 break;
805 default:
806 /*
807 * This is only possible with faulty memory because we
808 * checked it already :)
809 */
810 BUG();
811 }
812
16e78db7 813 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
f6bafc6a
FB
814 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
815 trb->ctrl |= DWC3_TRB_CTRL_CSP;
816 } else {
817 if (chain)
818 trb->ctrl |= DWC3_TRB_CTRL_CHN;
819
820 if (last)
821 trb->ctrl |= DWC3_TRB_CTRL_LST;
822 }
c71fc37c 823
16e78db7 824 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
f6bafc6a 825 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
c71fc37c 826
f6bafc6a 827 trb->ctrl |= DWC3_TRB_CTRL_HWO;
c71fc37c
FB
828}
829
72246da4
FB
830/*
831 * dwc3_prepare_trbs - setup TRBs from requests
832 * @dep: endpoint for which requests are being prepared
833 * @starting: true if the endpoint is idle and no requests are queued.
834 *
1d046793
PZ
835 * The function goes through the requests list and sets up TRBs for the
836 * transfers. The function returns once there are no more TRBs available or
837 * it runs out of requests.
72246da4 838 */
68e823e2 839static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
72246da4 840{
68e823e2 841 struct dwc3_request *req, *n;
72246da4 842 u32 trbs_left;
8d62cd65 843 u32 max;
c71fc37c 844 unsigned int last_one = 0;
72246da4
FB
845
846 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
847
848 /* the first request must not be queued */
849 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
c71fc37c 850
8d62cd65 851 /* Can't wrap around on a non-isoc EP since there's no link TRB */
16e78db7 852 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8d62cd65
PZ
853 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
854 if (trbs_left > max)
855 trbs_left = max;
856 }
857
72246da4 858 /*
1d046793
PZ
859 * If busy & slot are equal than it is either full or empty. If we are
860 * starting to process requests then we are empty. Otherwise we are
72246da4
FB
861 * full and don't do anything
862 */
863 if (!trbs_left) {
864 if (!starting)
68e823e2 865 return;
72246da4
FB
866 trbs_left = DWC3_TRB_NUM;
867 /*
868 * In case we start from scratch, we queue the ISOC requests
869 * starting from slot 1. This is done because we use ring
870 * buffer and have no LST bit to stop us. Instead, we place
1d046793 871 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
72246da4
FB
872 * after the first request so we start at slot 1 and have
873 * 7 requests proceed before we hit the first IOC.
874 * Other transfer types don't use the ring buffer and are
875 * processed from the first TRB until the last one. Since we
876 * don't wrap around we have to start at the beginning.
877 */
16e78db7 878 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
879 dep->busy_slot = 1;
880 dep->free_slot = 1;
881 } else {
882 dep->busy_slot = 0;
883 dep->free_slot = 0;
884 }
885 }
886
887 /* The last TRB is a link TRB, not used for xfer */
16e78db7 888 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
68e823e2 889 return;
72246da4
FB
890
891 list_for_each_entry_safe(req, n, &dep->request_list, list) {
eeb720fb
FB
892 unsigned length;
893 dma_addr_t dma;
72246da4 894
eeb720fb
FB
895 if (req->request.num_mapped_sgs > 0) {
896 struct usb_request *request = &req->request;
897 struct scatterlist *sg = request->sg;
898 struct scatterlist *s;
899 int i;
72246da4 900
eeb720fb
FB
901 for_each_sg(sg, s, request->num_mapped_sgs, i) {
902 unsigned chain = true;
72246da4 903
eeb720fb
FB
904 length = sg_dma_len(s);
905 dma = sg_dma_address(s);
72246da4 906
1d046793
PZ
907 if (i == (request->num_mapped_sgs - 1) ||
908 sg_is_last(s)) {
eeb720fb
FB
909 last_one = true;
910 chain = false;
911 }
72246da4 912
eeb720fb
FB
913 trbs_left--;
914 if (!trbs_left)
915 last_one = true;
72246da4 916
eeb720fb
FB
917 if (last_one)
918 chain = false;
72246da4 919
eeb720fb
FB
920 dwc3_prepare_one_trb(dep, req, dma, length,
921 last_one, chain);
72246da4 922
eeb720fb
FB
923 if (last_one)
924 break;
925 }
72246da4 926 } else {
eeb720fb
FB
927 dma = req->request.dma;
928 length = req->request.length;
929 trbs_left--;
72246da4 930
eeb720fb
FB
931 if (!trbs_left)
932 last_one = 1;
879631aa 933
eeb720fb
FB
934 /* Is this the last request? */
935 if (list_is_last(&req->list, &dep->request_list))
936 last_one = 1;
72246da4 937
eeb720fb
FB
938 dwc3_prepare_one_trb(dep, req, dma, length,
939 last_one, false);
72246da4 940
eeb720fb
FB
941 if (last_one)
942 break;
72246da4 943 }
72246da4 944 }
72246da4
FB
945}
946
947static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
948 int start_new)
949{
950 struct dwc3_gadget_ep_cmd_params params;
951 struct dwc3_request *req;
952 struct dwc3 *dwc = dep->dwc;
953 int ret;
954 u32 cmd;
955
956 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
957 dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
958 return -EBUSY;
959 }
960 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
961
962 /*
963 * If we are getting here after a short-out-packet we don't enqueue any
964 * new requests as we try to set the IOC bit only on the last request.
965 */
966 if (start_new) {
967 if (list_empty(&dep->req_queued))
968 dwc3_prepare_trbs(dep, start_new);
969
970 /* req points to the first request which will be sent */
971 req = next_request(&dep->req_queued);
972 } else {
68e823e2
FB
973 dwc3_prepare_trbs(dep, start_new);
974
72246da4 975 /*
1d046793 976 * req points to the first request where HWO changed from 0 to 1
72246da4 977 */
68e823e2 978 req = next_request(&dep->req_queued);
72246da4
FB
979 }
980 if (!req) {
981 dep->flags |= DWC3_EP_PENDING_REQUEST;
982 return 0;
983 }
984
985 memset(&params, 0, sizeof(params));
dc1c70a7
FB
986 params.param0 = upper_32_bits(req->trb_dma);
987 params.param1 = lower_32_bits(req->trb_dma);
72246da4
FB
988
989 if (start_new)
990 cmd = DWC3_DEPCMD_STARTTRANSFER;
991 else
992 cmd = DWC3_DEPCMD_UPDATETRANSFER;
993
994 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
995 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
996 if (ret < 0) {
997 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
998
999 /*
1000 * FIXME we need to iterate over the list of requests
1001 * here and stop, unmap, free and del each of the linked
1d046793 1002 * requests instead of what we do now.
72246da4 1003 */
0fc9a1be
FB
1004 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1005 req->direction);
72246da4
FB
1006 list_del(&req->list);
1007 return ret;
1008 }
1009
1010 dep->flags |= DWC3_EP_BUSY;
25b8ff68 1011
f898ae09
PZ
1012 if (start_new) {
1013 dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
1014 dep->number);
1015 WARN_ON_ONCE(!dep->res_trans_idx);
1016 }
25b8ff68 1017
72246da4
FB
1018 return 0;
1019}
1020
d6d6ec7b
PA
1021static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1022 struct dwc3_ep *dep, u32 cur_uf)
1023{
1024 u32 uf;
1025
1026 if (list_empty(&dep->request_list)) {
1027 dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
1028 dep->name);
1029 return;
1030 }
1031
1032 /* 4 micro frames in the future */
1033 uf = cur_uf + dep->interval * 4;
1034
1035 __dwc3_gadget_kick_transfer(dep, uf, 1);
1036}
1037
1038static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1039 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1040{
1041 u32 cur_uf, mask;
1042
1043 mask = ~(dep->interval - 1);
1044 cur_uf = event->parameters & mask;
1045
1046 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1047}
1048
72246da4
FB
1049static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1050{
0fc9a1be
FB
1051 struct dwc3 *dwc = dep->dwc;
1052 int ret;
1053
72246da4
FB
1054 req->request.actual = 0;
1055 req->request.status = -EINPROGRESS;
1056 req->direction = dep->direction;
1057 req->epnum = dep->number;
1058
1059 /*
1060 * We only add to our list of requests now and
1061 * start consuming the list once we get XferNotReady
1062 * IRQ.
1063 *
1064 * That way, we avoid doing anything that we don't need
1065 * to do now and defer it until the point we receive a
1066 * particular token from the Host side.
1067 *
1068 * This will also avoid Host cancelling URBs due to too
1d046793 1069 * many NAKs.
72246da4 1070 */
0fc9a1be
FB
1071 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1072 dep->direction);
1073 if (ret)
1074 return ret;
1075
72246da4
FB
1076 list_add_tail(&req->list, &dep->request_list);
1077
1078 /*
b511e5e7 1079 * There are a few special cases:
72246da4 1080 *
f898ae09
PZ
1081 * 1. XferNotReady with empty list of requests. We need to kick the
1082 * transfer here in that situation, otherwise we will be NAKing
1083 * forever. If we get XferNotReady before gadget driver has a
1084 * chance to queue a request, we will ACK the IRQ but won't be
1085 * able to receive the data until the next request is queued.
1086 * The following code is handling exactly that.
72246da4 1087 *
72246da4
FB
1088 */
1089 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
f898ae09 1090 int ret;
72246da4 1091
b511e5e7
FB
1092 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1093 if (ret && ret != -EBUSY) {
1094 struct dwc3 *dwc = dep->dwc;
1095
1096 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1097 dep->name);
f898ae09 1098 }
b511e5e7 1099 }
72246da4 1100
b511e5e7
FB
1101 /*
1102 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1103 * kick the transfer here after queuing a request, otherwise the
1104 * core may not see the modified TRB(s).
1105 */
1106 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1107 (dep->flags & DWC3_EP_BUSY)) {
1108 WARN_ON_ONCE(!dep->res_trans_idx);
1109 ret = __dwc3_gadget_kick_transfer(dep, dep->res_trans_idx,
1110 false);
72246da4
FB
1111 if (ret && ret != -EBUSY) {
1112 struct dwc3 *dwc = dep->dwc;
1113
1114 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1115 dep->name);
1116 }
a0925324 1117 }
72246da4 1118
b511e5e7
FB
1119 /*
1120 * 3. Missed ISOC Handling. We need to start isoc transfer on the saved
1121 * uframe number.
1122 */
1123 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1124 (dep->flags & DWC3_EP_MISSED_ISOC)) {
1125 __dwc3_gadget_start_isoc(dwc, dep, dep->current_uf);
1126 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1127 }
1128
72246da4
FB
1129 return 0;
1130}
1131
1132static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1133 gfp_t gfp_flags)
1134{
1135 struct dwc3_request *req = to_dwc3_request(request);
1136 struct dwc3_ep *dep = to_dwc3_ep(ep);
1137 struct dwc3 *dwc = dep->dwc;
1138
1139 unsigned long flags;
1140
1141 int ret;
1142
16e78db7 1143 if (!dep->endpoint.desc) {
72246da4
FB
1144 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1145 request, ep->name);
1146 return -ESHUTDOWN;
1147 }
1148
1149 dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
1150 request, ep->name, request->length);
1151
1152 spin_lock_irqsave(&dwc->lock, flags);
1153 ret = __dwc3_gadget_ep_queue(dep, req);
1154 spin_unlock_irqrestore(&dwc->lock, flags);
1155
1156 return ret;
1157}
1158
1159static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1160 struct usb_request *request)
1161{
1162 struct dwc3_request *req = to_dwc3_request(request);
1163 struct dwc3_request *r = NULL;
1164
1165 struct dwc3_ep *dep = to_dwc3_ep(ep);
1166 struct dwc3 *dwc = dep->dwc;
1167
1168 unsigned long flags;
1169 int ret = 0;
1170
1171 spin_lock_irqsave(&dwc->lock, flags);
1172
1173 list_for_each_entry(r, &dep->request_list, list) {
1174 if (r == req)
1175 break;
1176 }
1177
1178 if (r != req) {
1179 list_for_each_entry(r, &dep->req_queued, list) {
1180 if (r == req)
1181 break;
1182 }
1183 if (r == req) {
1184 /* wait until it is processed */
1185 dwc3_stop_active_transfer(dwc, dep->number);
1186 goto out0;
1187 }
1188 dev_err(dwc->dev, "request %p was not queued to %s\n",
1189 request, ep->name);
1190 ret = -EINVAL;
1191 goto out0;
1192 }
1193
1194 /* giveback the request */
1195 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1196
1197out0:
1198 spin_unlock_irqrestore(&dwc->lock, flags);
1199
1200 return ret;
1201}
1202
1203int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
1204{
1205 struct dwc3_gadget_ep_cmd_params params;
1206 struct dwc3 *dwc = dep->dwc;
1207 int ret;
1208
1209 memset(&params, 0x00, sizeof(params));
1210
1211 if (value) {
0b7836a9
FB
1212 if (dep->number == 0 || dep->number == 1) {
1213 /*
1214 * Whenever EP0 is stalled, we will restart
1215 * the state machine, thus moving back to
1216 * Setup Phase
1217 */
1218 dwc->ep0state = EP0_SETUP_PHASE;
1219 }
72246da4
FB
1220
1221 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1222 DWC3_DEPCMD_SETSTALL, &params);
1223 if (ret)
1224 dev_err(dwc->dev, "failed to %s STALL on %s\n",
1225 value ? "set" : "clear",
1226 dep->name);
1227 else
1228 dep->flags |= DWC3_EP_STALL;
1229 } else {
5275455a
PZ
1230 if (dep->flags & DWC3_EP_WEDGE)
1231 return 0;
1232
72246da4
FB
1233 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1234 DWC3_DEPCMD_CLEARSTALL, &params);
1235 if (ret)
1236 dev_err(dwc->dev, "failed to %s STALL on %s\n",
1237 value ? "set" : "clear",
1238 dep->name);
1239 else
1240 dep->flags &= ~DWC3_EP_STALL;
1241 }
5275455a 1242
72246da4
FB
1243 return ret;
1244}
1245
1246static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1247{
1248 struct dwc3_ep *dep = to_dwc3_ep(ep);
1249 struct dwc3 *dwc = dep->dwc;
1250
1251 unsigned long flags;
1252
1253 int ret;
1254
1255 spin_lock_irqsave(&dwc->lock, flags);
1256
16e78db7 1257 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1258 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1259 ret = -EINVAL;
1260 goto out;
1261 }
1262
1263 ret = __dwc3_gadget_ep_set_halt(dep, value);
1264out:
1265 spin_unlock_irqrestore(&dwc->lock, flags);
1266
1267 return ret;
1268}
1269
1270static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1271{
1272 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1273 struct dwc3 *dwc = dep->dwc;
1274 unsigned long flags;
72246da4 1275
249a4569 1276 spin_lock_irqsave(&dwc->lock, flags);
72246da4 1277 dep->flags |= DWC3_EP_WEDGE;
249a4569 1278 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4 1279
5275455a 1280 return dwc3_gadget_ep_set_halt(ep, 1);
72246da4
FB
1281}
1282
1283/* -------------------------------------------------------------------------- */
1284
1285static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1286 .bLength = USB_DT_ENDPOINT_SIZE,
1287 .bDescriptorType = USB_DT_ENDPOINT,
1288 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1289};
1290
1291static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1292 .enable = dwc3_gadget_ep0_enable,
1293 .disable = dwc3_gadget_ep0_disable,
1294 .alloc_request = dwc3_gadget_ep_alloc_request,
1295 .free_request = dwc3_gadget_ep_free_request,
1296 .queue = dwc3_gadget_ep0_queue,
1297 .dequeue = dwc3_gadget_ep_dequeue,
1298 .set_halt = dwc3_gadget_ep_set_halt,
1299 .set_wedge = dwc3_gadget_ep_set_wedge,
1300};
1301
1302static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1303 .enable = dwc3_gadget_ep_enable,
1304 .disable = dwc3_gadget_ep_disable,
1305 .alloc_request = dwc3_gadget_ep_alloc_request,
1306 .free_request = dwc3_gadget_ep_free_request,
1307 .queue = dwc3_gadget_ep_queue,
1308 .dequeue = dwc3_gadget_ep_dequeue,
1309 .set_halt = dwc3_gadget_ep_set_halt,
1310 .set_wedge = dwc3_gadget_ep_set_wedge,
1311};
1312
1313/* -------------------------------------------------------------------------- */
1314
1315static int dwc3_gadget_get_frame(struct usb_gadget *g)
1316{
1317 struct dwc3 *dwc = gadget_to_dwc(g);
1318 u32 reg;
1319
1320 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1321 return DWC3_DSTS_SOFFN(reg);
1322}
1323
1324static int dwc3_gadget_wakeup(struct usb_gadget *g)
1325{
1326 struct dwc3 *dwc = gadget_to_dwc(g);
1327
1328 unsigned long timeout;
1329 unsigned long flags;
1330
1331 u32 reg;
1332
1333 int ret = 0;
1334
1335 u8 link_state;
1336 u8 speed;
1337
1338 spin_lock_irqsave(&dwc->lock, flags);
1339
1340 /*
1341 * According to the Databook Remote wakeup request should
1342 * be issued only when the device is in early suspend state.
1343 *
1344 * We can check that via USB Link State bits in DSTS register.
1345 */
1346 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1347
1348 speed = reg & DWC3_DSTS_CONNECTSPD;
1349 if (speed == DWC3_DSTS_SUPERSPEED) {
1350 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1351 ret = -EINVAL;
1352 goto out;
1353 }
1354
1355 link_state = DWC3_DSTS_USBLNKST(reg);
1356
1357 switch (link_state) {
1358 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1359 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1360 break;
1361 default:
1362 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1363 link_state);
1364 ret = -EINVAL;
1365 goto out;
1366 }
1367
8598bde7
FB
1368 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1369 if (ret < 0) {
1370 dev_err(dwc->dev, "failed to put link in Recovery\n");
1371 goto out;
1372 }
72246da4 1373
802fde98
PZ
1374 /* Recent versions do this automatically */
1375 if (dwc->revision < DWC3_REVISION_194A) {
1376 /* write zeroes to Link Change Request */
fcc023c7 1377 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
802fde98
PZ
1378 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1379 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1380 }
72246da4 1381
1d046793 1382 /* poll until Link State changes to ON */
72246da4
FB
1383 timeout = jiffies + msecs_to_jiffies(100);
1384
1d046793 1385 while (!time_after(jiffies, timeout)) {
72246da4
FB
1386 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1387
1388 /* in HS, means ON */
1389 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1390 break;
1391 }
1392
1393 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1394 dev_err(dwc->dev, "failed to send remote wakeup\n");
1395 ret = -EINVAL;
1396 }
1397
1398out:
1399 spin_unlock_irqrestore(&dwc->lock, flags);
1400
1401 return ret;
1402}
1403
1404static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1405 int is_selfpowered)
1406{
1407 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1408 unsigned long flags;
72246da4 1409
249a4569 1410 spin_lock_irqsave(&dwc->lock, flags);
72246da4 1411 dwc->is_selfpowered = !!is_selfpowered;
249a4569 1412 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1413
1414 return 0;
1415}
1416
1417static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
1418{
1419 u32 reg;
61d58242 1420 u32 timeout = 500;
72246da4
FB
1421
1422 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1423 if (is_on) {
802fde98
PZ
1424 if (dwc->revision <= DWC3_REVISION_187A) {
1425 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1426 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1427 }
1428
1429 if (dwc->revision >= DWC3_REVISION_194A)
1430 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1431 reg |= DWC3_DCTL_RUN_STOP;
8db7ed15 1432 } else {
72246da4 1433 reg &= ~DWC3_DCTL_RUN_STOP;
8db7ed15 1434 }
72246da4
FB
1435
1436 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1437
1438 do {
1439 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1440 if (is_on) {
1441 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1442 break;
1443 } else {
1444 if (reg & DWC3_DSTS_DEVCTRLHLT)
1445 break;
1446 }
72246da4
FB
1447 timeout--;
1448 if (!timeout)
1449 break;
61d58242 1450 udelay(1);
72246da4
FB
1451 } while (1);
1452
1453 dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
1454 dwc->gadget_driver
1455 ? dwc->gadget_driver->function : "no-function",
1456 is_on ? "connect" : "disconnect");
1457}
1458
1459static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1460{
1461 struct dwc3 *dwc = gadget_to_dwc(g);
1462 unsigned long flags;
1463
1464 is_on = !!is_on;
1465
1466 spin_lock_irqsave(&dwc->lock, flags);
1467 dwc3_gadget_run_stop(dwc, is_on);
1468 spin_unlock_irqrestore(&dwc->lock, flags);
1469
1470 return 0;
1471}
1472
1473static int dwc3_gadget_start(struct usb_gadget *g,
1474 struct usb_gadget_driver *driver)
1475{
1476 struct dwc3 *dwc = gadget_to_dwc(g);
1477 struct dwc3_ep *dep;
1478 unsigned long flags;
1479 int ret = 0;
1480 u32 reg;
1481
1482 spin_lock_irqsave(&dwc->lock, flags);
1483
1484 if (dwc->gadget_driver) {
1485 dev_err(dwc->dev, "%s is already bound to %s\n",
1486 dwc->gadget.name,
1487 dwc->gadget_driver->driver.name);
1488 ret = -EBUSY;
1489 goto err0;
1490 }
1491
1492 dwc->gadget_driver = driver;
1493 dwc->gadget.dev.driver = &driver->driver;
1494
72246da4
FB
1495 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1496 reg &= ~(DWC3_DCFG_SPEED_MASK);
07e7f47b
FB
1497
1498 /**
1499 * WORKAROUND: DWC3 revision < 2.20a have an issue
1500 * which would cause metastability state on Run/Stop
1501 * bit if we try to force the IP to USB2-only mode.
1502 *
1503 * Because of that, we cannot configure the IP to any
1504 * speed other than the SuperSpeed
1505 *
1506 * Refers to:
1507 *
1508 * STAR#9000525659: Clock Domain Crossing on DCTL in
1509 * USB 2.0 Mode
1510 */
1511 if (dwc->revision < DWC3_REVISION_220A)
1512 reg |= DWC3_DCFG_SUPERSPEED;
1513 else
1514 reg |= dwc->maximum_speed;
72246da4
FB
1515 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1516
b23c8439
PZ
1517 dwc->start_config_issued = false;
1518
72246da4
FB
1519 /* Start with SuperSpeed Default */
1520 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1521
1522 dep = dwc->eps[0];
c90bfaec 1523 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
72246da4
FB
1524 if (ret) {
1525 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1526 goto err0;
1527 }
1528
1529 dep = dwc->eps[1];
c90bfaec 1530 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
72246da4
FB
1531 if (ret) {
1532 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1533 goto err1;
1534 }
1535
1536 /* begin to receive SETUP packets */
c7fcdeb2 1537 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
1538 dwc3_ep0_out_start(dwc);
1539
1540 spin_unlock_irqrestore(&dwc->lock, flags);
1541
1542 return 0;
1543
1544err1:
1545 __dwc3_gadget_ep_disable(dwc->eps[0]);
1546
1547err0:
1548 spin_unlock_irqrestore(&dwc->lock, flags);
1549
1550 return ret;
1551}
1552
1553static int dwc3_gadget_stop(struct usb_gadget *g,
1554 struct usb_gadget_driver *driver)
1555{
1556 struct dwc3 *dwc = gadget_to_dwc(g);
1557 unsigned long flags;
1558
1559 spin_lock_irqsave(&dwc->lock, flags);
1560
1561 __dwc3_gadget_ep_disable(dwc->eps[0]);
1562 __dwc3_gadget_ep_disable(dwc->eps[1]);
1563
1564 dwc->gadget_driver = NULL;
1565 dwc->gadget.dev.driver = NULL;
1566
1567 spin_unlock_irqrestore(&dwc->lock, flags);
1568
1569 return 0;
1570}
802fde98 1571
72246da4
FB
1572static const struct usb_gadget_ops dwc3_gadget_ops = {
1573 .get_frame = dwc3_gadget_get_frame,
1574 .wakeup = dwc3_gadget_wakeup,
1575 .set_selfpowered = dwc3_gadget_set_selfpowered,
1576 .pullup = dwc3_gadget_pullup,
1577 .udc_start = dwc3_gadget_start,
1578 .udc_stop = dwc3_gadget_stop,
1579};
1580
1581/* -------------------------------------------------------------------------- */
1582
1583static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1584{
1585 struct dwc3_ep *dep;
1586 u8 epnum;
1587
1588 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1589
1590 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1591 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1592 if (!dep) {
1593 dev_err(dwc->dev, "can't allocate endpoint %d\n",
1594 epnum);
1595 return -ENOMEM;
1596 }
1597
1598 dep->dwc = dwc;
1599 dep->number = epnum;
1600 dwc->eps[epnum] = dep;
1601
1602 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1603 (epnum & 1) ? "in" : "out");
1604 dep->endpoint.name = dep->name;
1605 dep->direction = (epnum & 1);
1606
1607 if (epnum == 0 || epnum == 1) {
1608 dep->endpoint.maxpacket = 512;
1609 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1610 if (!epnum)
1611 dwc->gadget.ep0 = &dep->endpoint;
1612 } else {
1613 int ret;
1614
1615 dep->endpoint.maxpacket = 1024;
12d36c16 1616 dep->endpoint.max_streams = 15;
72246da4
FB
1617 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1618 list_add_tail(&dep->endpoint.ep_list,
1619 &dwc->gadget.ep_list);
1620
1621 ret = dwc3_alloc_trb_pool(dep);
25b8ff68 1622 if (ret)
72246da4 1623 return ret;
72246da4 1624 }
25b8ff68 1625
72246da4
FB
1626 INIT_LIST_HEAD(&dep->request_list);
1627 INIT_LIST_HEAD(&dep->req_queued);
1628 }
1629
1630 return 0;
1631}
1632
1633static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1634{
1635 struct dwc3_ep *dep;
1636 u8 epnum;
1637
1638 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1639 dep = dwc->eps[epnum];
1640 dwc3_free_trb_pool(dep);
1641
1642 if (epnum != 0 && epnum != 1)
1643 list_del(&dep->endpoint.ep_list);
1644
1645 kfree(dep);
1646 }
1647}
1648
1649static void dwc3_gadget_release(struct device *dev)
1650{
1651 dev_dbg(dev, "%s\n", __func__);
1652}
1653
1654/* -------------------------------------------------------------------------- */
1655static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1656 const struct dwc3_event_depevt *event, int status)
1657{
1658 struct dwc3_request *req;
f6bafc6a 1659 struct dwc3_trb *trb;
72246da4
FB
1660 unsigned int count;
1661 unsigned int s_pkt = 0;
d6d6ec7b 1662 unsigned int trb_status;
72246da4
FB
1663
1664 do {
1665 req = next_request(&dep->req_queued);
d39ee7be
SAS
1666 if (!req) {
1667 WARN_ON_ONCE(1);
1668 return 1;
1669 }
72246da4 1670
f6bafc6a 1671 trb = req->trb;
72246da4 1672
f6bafc6a 1673 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
0d2f4758
SAS
1674 /*
1675 * We continue despite the error. There is not much we
1d046793
PZ
1676 * can do. If we don't clean it up we loop forever. If
1677 * we skip the TRB then it gets overwritten after a
1678 * while since we use them in a ring buffer. A BUG()
1679 * would help. Lets hope that if this occurs, someone
0d2f4758
SAS
1680 * fixes the root cause instead of looking away :)
1681 */
72246da4
FB
1682 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1683 dep->name, req->trb);
f6bafc6a 1684 count = trb->size & DWC3_TRB_SIZE_MASK;
72246da4
FB
1685
1686 if (dep->direction) {
1687 if (count) {
d6d6ec7b
PA
1688 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1689 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1690 dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
1691 dep->name);
1692 dep->current_uf = event->parameters &
1693 ~(dep->interval - 1);
1694 dep->flags |= DWC3_EP_MISSED_ISOC;
1695 } else {
1696 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1697 dep->name);
1698 status = -ECONNRESET;
1699 }
72246da4
FB
1700 }
1701 } else {
1702 if (count && (event->status & DEPEVT_STATUS_SHORT))
1703 s_pkt = 1;
1704 }
1705
1706 /*
1707 * We assume here we will always receive the entire data block
1708 * which we should receive. Meaning, if we program RX to
1709 * receive 4K but we receive only 2K, we assume that's all we
1710 * should receive and we simply bounce the request back to the
1711 * gadget driver for further processing.
1712 */
1713 req->request.actual += req->request.length - count;
1714 dwc3_gadget_giveback(dep, req, status);
1715 if (s_pkt)
1716 break;
f6bafc6a 1717 if ((event->status & DEPEVT_STATUS_LST) &&
70b674bf
PA
1718 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1719 DWC3_TRB_CTRL_HWO)))
72246da4 1720 break;
f6bafc6a
FB
1721 if ((event->status & DEPEVT_STATUS_IOC) &&
1722 (trb->ctrl & DWC3_TRB_CTRL_IOC))
72246da4
FB
1723 break;
1724 } while (1);
1725
f6bafc6a
FB
1726 if ((event->status & DEPEVT_STATUS_IOC) &&
1727 (trb->ctrl & DWC3_TRB_CTRL_IOC))
72246da4
FB
1728 return 0;
1729 return 1;
1730}
1731
1732static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1733 struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
1734 int start_new)
1735{
1736 unsigned status = 0;
1737 int clean_busy;
1738
1739 if (event->status & DEPEVT_STATUS_BUSERR)
1740 status = -ECONNRESET;
1741
1d046793 1742 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
c2df85ca 1743 if (clean_busy)
72246da4 1744 dep->flags &= ~DWC3_EP_BUSY;
fae2b904
FB
1745
1746 /*
1747 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1748 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1749 */
1750 if (dwc->revision < DWC3_REVISION_183A) {
1751 u32 reg;
1752 int i;
1753
1754 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
1755 struct dwc3_ep *dep = dwc->eps[i];
1756
1757 if (!(dep->flags & DWC3_EP_ENABLED))
1758 continue;
1759
1760 if (!list_empty(&dep->req_queued))
1761 return;
1762 }
1763
1764 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1765 reg |= dwc->u1u2;
1766 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1767
1768 dwc->u1u2 = 0;
1769 }
72246da4
FB
1770}
1771
72246da4
FB
1772static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1773 const struct dwc3_event_depevt *event)
1774{
1775 struct dwc3_ep *dep;
1776 u8 epnum = event->endpoint_number;
1777
1778 dep = dwc->eps[epnum];
1779
3336abb5
FB
1780 if (!(dep->flags & DWC3_EP_ENABLED))
1781 return;
1782
72246da4
FB
1783 dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
1784 dwc3_ep_event_string(event->endpoint_event));
1785
1786 if (epnum == 0 || epnum == 1) {
1787 dwc3_ep0_interrupt(dwc, event);
1788 return;
1789 }
1790
1791 switch (event->endpoint_event) {
1792 case DWC3_DEPEVT_XFERCOMPLETE:
c2df85ca
PZ
1793 dep->res_trans_idx = 0;
1794
16e78db7 1795 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1796 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1797 dep->name);
1798 return;
1799 }
1800
1801 dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
1802 break;
1803 case DWC3_DEPEVT_XFERINPROGRESS:
16e78db7 1804 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1805 dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
1806 dep->name);
1807 return;
1808 }
1809
1810 dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
1811 break;
1812 case DWC3_DEPEVT_XFERNOTREADY:
16e78db7 1813 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1814 dwc3_gadget_start_isoc(dwc, dep, event);
1815 } else {
1816 int ret;
1817
1818 dev_vdbg(dwc->dev, "%s: reason %s\n",
40aa41fb
FB
1819 dep->name, event->status &
1820 DEPEVT_STATUS_TRANSFER_ACTIVE
72246da4
FB
1821 ? "Transfer Active"
1822 : "Transfer Not Active");
1823
1824 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1825 if (!ret || ret == -EBUSY)
1826 return;
1827
1828 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1829 dep->name);
1830 }
1831
879631aa
FB
1832 break;
1833 case DWC3_DEPEVT_STREAMEVT:
16e78db7 1834 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
879631aa
FB
1835 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
1836 dep->name);
1837 return;
1838 }
1839
1840 switch (event->status) {
1841 case DEPEVT_STREAMEVT_FOUND:
1842 dev_vdbg(dwc->dev, "Stream %d found and started\n",
1843 event->parameters);
1844
1845 break;
1846 case DEPEVT_STREAMEVT_NOTFOUND:
1847 /* FALLTHROUGH */
1848 default:
1849 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
1850 }
72246da4
FB
1851 break;
1852 case DWC3_DEPEVT_RXTXFIFOEVT:
1853 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
1854 break;
72246da4 1855 case DWC3_DEPEVT_EPCMDCMPLT:
ea53b882 1856 dev_vdbg(dwc->dev, "Endpoint Command Complete\n");
72246da4
FB
1857 break;
1858 }
1859}
1860
1861static void dwc3_disconnect_gadget(struct dwc3 *dwc)
1862{
1863 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
1864 spin_unlock(&dwc->lock);
1865 dwc->gadget_driver->disconnect(&dwc->gadget);
1866 spin_lock(&dwc->lock);
1867 }
1868}
1869
1870static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
1871{
1872 struct dwc3_ep *dep;
1873 struct dwc3_gadget_ep_cmd_params params;
1874 u32 cmd;
1875 int ret;
1876
1877 dep = dwc->eps[epnum];
1878
3daf74d7
PA
1879 if (!dep->res_trans_idx)
1880 return;
1881
1882 cmd = DWC3_DEPCMD_ENDTRANSFER;
1883 cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
1884 cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
1885 memset(&params, 0, sizeof(params));
1886 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
1887 WARN_ON_ONCE(ret);
1888 dep->res_trans_idx = 0;
72246da4
FB
1889}
1890
1891static void dwc3_stop_active_transfers(struct dwc3 *dwc)
1892{
1893 u32 epnum;
1894
1895 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1896 struct dwc3_ep *dep;
1897
1898 dep = dwc->eps[epnum];
1899 if (!(dep->flags & DWC3_EP_ENABLED))
1900 continue;
1901
624407f9 1902 dwc3_remove_requests(dwc, dep);
72246da4
FB
1903 }
1904}
1905
1906static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
1907{
1908 u32 epnum;
1909
1910 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1911 struct dwc3_ep *dep;
1912 struct dwc3_gadget_ep_cmd_params params;
1913 int ret;
1914
1915 dep = dwc->eps[epnum];
1916
1917 if (!(dep->flags & DWC3_EP_STALL))
1918 continue;
1919
1920 dep->flags &= ~DWC3_EP_STALL;
1921
1922 memset(&params, 0, sizeof(params));
1923 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1924 DWC3_DEPCMD_CLEARSTALL, &params);
1925 WARN_ON_ONCE(ret);
1926 }
1927}
1928
1929static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
1930{
c4430a26
FB
1931 int reg;
1932
72246da4 1933 dev_vdbg(dwc->dev, "%s\n", __func__);
72246da4
FB
1934
1935 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1936 reg &= ~DWC3_DCTL_INITU1ENA;
1937 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1938
1939 reg &= ~DWC3_DCTL_INITU2ENA;
1940 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72246da4 1941
72246da4 1942 dwc3_disconnect_gadget(dwc);
b23c8439 1943 dwc->start_config_issued = false;
72246da4
FB
1944
1945 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 1946 dwc->setup_packet_pending = false;
72246da4
FB
1947}
1948
d7a46a8d 1949static void dwc3_gadget_usb3_phy_suspend(struct dwc3 *dwc, int suspend)
72246da4
FB
1950{
1951 u32 reg;
1952
1953 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
1954
d7a46a8d 1955 if (suspend)
72246da4 1956 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
d7a46a8d
PZ
1957 else
1958 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
72246da4
FB
1959
1960 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
1961}
1962
d7a46a8d 1963static void dwc3_gadget_usb2_phy_suspend(struct dwc3 *dwc, int suspend)
72246da4
FB
1964{
1965 u32 reg;
1966
1967 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1968
d7a46a8d 1969 if (suspend)
72246da4 1970 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
d7a46a8d
PZ
1971 else
1972 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
72246da4
FB
1973
1974 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1975}
1976
1977static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
1978{
1979 u32 reg;
1980
1981 dev_vdbg(dwc->dev, "%s\n", __func__);
1982
df62df56
FB
1983 /*
1984 * WORKAROUND: DWC3 revisions <1.88a have an issue which
1985 * would cause a missing Disconnect Event if there's a
1986 * pending Setup Packet in the FIFO.
1987 *
1988 * There's no suggested workaround on the official Bug
1989 * report, which states that "unless the driver/application
1990 * is doing any special handling of a disconnect event,
1991 * there is no functional issue".
1992 *
1993 * Unfortunately, it turns out that we _do_ some special
1994 * handling of a disconnect event, namely complete all
1995 * pending transfers, notify gadget driver of the
1996 * disconnection, and so on.
1997 *
1998 * Our suggested workaround is to follow the Disconnect
1999 * Event steps here, instead, based on a setup_packet_pending
2000 * flag. Such flag gets set whenever we have a XferNotReady
2001 * event on EP0 and gets cleared on XferComplete for the
2002 * same endpoint.
2003 *
2004 * Refers to:
2005 *
2006 * STAR#9000466709: RTL: Device : Disconnect event not
2007 * generated if setup packet pending in FIFO
2008 */
2009 if (dwc->revision < DWC3_REVISION_188A) {
2010 if (dwc->setup_packet_pending)
2011 dwc3_gadget_disconnect_interrupt(dwc);
2012 }
2013
961906ed
FB
2014 /* after reset -> Default State */
2015 dwc->dev_state = DWC3_DEFAULT_STATE;
2016
802fde98
PZ
2017 /* Recent versions support automatic phy suspend and don't need this */
2018 if (dwc->revision < DWC3_REVISION_194A) {
2019 /* Resume PHYs */
2020 dwc3_gadget_usb2_phy_suspend(dwc, false);
2021 dwc3_gadget_usb3_phy_suspend(dwc, false);
2022 }
72246da4
FB
2023
2024 if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
2025 dwc3_disconnect_gadget(dwc);
2026
2027 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2028 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
e6a3b5e2 2029 reg &= ~(DWC3_DCTL_INITU1ENA | DWC3_DCTL_INITU2ENA);
5cbe8c22 2030 reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
72246da4 2031 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3b637367 2032 dwc->test_mode = false;
72246da4
FB
2033
2034 dwc3_stop_active_transfers(dwc);
2035 dwc3_clear_stall_all_ep(dwc);
b23c8439 2036 dwc->start_config_issued = false;
72246da4
FB
2037
2038 /* Reset device address to zero */
2039 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2040 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2041 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2042}
2043
2044static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2045{
2046 u32 reg;
2047 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2048
2049 /*
2050 * We change the clock only at SS but I dunno why I would want to do
2051 * this. Maybe it becomes part of the power saving plan.
2052 */
2053
2054 if (speed != DWC3_DSTS_SUPERSPEED)
2055 return;
2056
2057 /*
2058 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2059 * each time on Connect Done.
2060 */
2061 if (!usb30_clock)
2062 return;
2063
2064 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2065 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2066 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2067}
2068
d7a46a8d 2069static void dwc3_gadget_phy_suspend(struct dwc3 *dwc, u8 speed)
72246da4
FB
2070{
2071 switch (speed) {
2072 case USB_SPEED_SUPER:
d7a46a8d 2073 dwc3_gadget_usb2_phy_suspend(dwc, true);
72246da4
FB
2074 break;
2075 case USB_SPEED_HIGH:
2076 case USB_SPEED_FULL:
2077 case USB_SPEED_LOW:
d7a46a8d 2078 dwc3_gadget_usb3_phy_suspend(dwc, true);
72246da4
FB
2079 break;
2080 }
2081}
2082
2083static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2084{
2085 struct dwc3_gadget_ep_cmd_params params;
2086 struct dwc3_ep *dep;
2087 int ret;
2088 u32 reg;
2089 u8 speed;
2090
2091 dev_vdbg(dwc->dev, "%s\n", __func__);
2092
2093 memset(&params, 0x00, sizeof(params));
2094
72246da4
FB
2095 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2096 speed = reg & DWC3_DSTS_CONNECTSPD;
2097 dwc->speed = speed;
2098
2099 dwc3_update_ram_clk_sel(dwc, speed);
2100
2101 switch (speed) {
2102 case DWC3_DCFG_SUPERSPEED:
05870c5b
FB
2103 /*
2104 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2105 * would cause a missing USB3 Reset event.
2106 *
2107 * In such situations, we should force a USB3 Reset
2108 * event by calling our dwc3_gadget_reset_interrupt()
2109 * routine.
2110 *
2111 * Refers to:
2112 *
2113 * STAR#9000483510: RTL: SS : USB3 reset event may
2114 * not be generated always when the link enters poll
2115 */
2116 if (dwc->revision < DWC3_REVISION_190A)
2117 dwc3_gadget_reset_interrupt(dwc);
2118
72246da4
FB
2119 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2120 dwc->gadget.ep0->maxpacket = 512;
2121 dwc->gadget.speed = USB_SPEED_SUPER;
2122 break;
2123 case DWC3_DCFG_HIGHSPEED:
2124 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2125 dwc->gadget.ep0->maxpacket = 64;
2126 dwc->gadget.speed = USB_SPEED_HIGH;
2127 break;
2128 case DWC3_DCFG_FULLSPEED2:
2129 case DWC3_DCFG_FULLSPEED1:
2130 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2131 dwc->gadget.ep0->maxpacket = 64;
2132 dwc->gadget.speed = USB_SPEED_FULL;
2133 break;
2134 case DWC3_DCFG_LOWSPEED:
2135 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2136 dwc->gadget.ep0->maxpacket = 8;
2137 dwc->gadget.speed = USB_SPEED_LOW;
2138 break;
2139 }
2140
802fde98
PZ
2141 /* Recent versions support automatic phy suspend and don't need this */
2142 if (dwc->revision < DWC3_REVISION_194A) {
2143 /* Suspend unneeded PHY */
2144 dwc3_gadget_phy_suspend(dwc, dwc->gadget.speed);
2145 }
72246da4
FB
2146
2147 dep = dwc->eps[0];
c90bfaec 2148 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
72246da4
FB
2149 if (ret) {
2150 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2151 return;
2152 }
2153
2154 dep = dwc->eps[1];
c90bfaec 2155 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
72246da4
FB
2156 if (ret) {
2157 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2158 return;
2159 }
2160
2161 /*
2162 * Configure PHY via GUSB3PIPECTLn if required.
2163 *
2164 * Update GTXFIFOSIZn
2165 *
2166 * In both cases reset values should be sufficient.
2167 */
2168}
2169
2170static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2171{
2172 dev_vdbg(dwc->dev, "%s\n", __func__);
2173
2174 /*
2175 * TODO take core out of low power mode when that's
2176 * implemented.
2177 */
2178
2179 dwc->gadget_driver->resume(&dwc->gadget);
2180}
2181
2182static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2183 unsigned int evtinfo)
2184{
fae2b904
FB
2185 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2186
2187 /*
2188 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2189 * on the link partner, the USB session might do multiple entry/exit
2190 * of low power states before a transfer takes place.
2191 *
2192 * Due to this problem, we might experience lower throughput. The
2193 * suggested workaround is to disable DCTL[12:9] bits if we're
2194 * transitioning from U1/U2 to U0 and enable those bits again
2195 * after a transfer completes and there are no pending transfers
2196 * on any of the enabled endpoints.
2197 *
2198 * This is the first half of that workaround.
2199 *
2200 * Refers to:
2201 *
2202 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2203 * core send LGO_Ux entering U0
2204 */
2205 if (dwc->revision < DWC3_REVISION_183A) {
2206 if (next == DWC3_LINK_STATE_U0) {
2207 u32 u1u2;
2208 u32 reg;
2209
2210 switch (dwc->link_state) {
2211 case DWC3_LINK_STATE_U1:
2212 case DWC3_LINK_STATE_U2:
2213 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2214 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2215 | DWC3_DCTL_ACCEPTU2ENA
2216 | DWC3_DCTL_INITU1ENA
2217 | DWC3_DCTL_ACCEPTU1ENA);
2218
2219 if (!dwc->u1u2)
2220 dwc->u1u2 = reg & u1u2;
2221
2222 reg &= ~u1u2;
2223
2224 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2225 break;
2226 default:
2227 /* do nothing */
2228 break;
2229 }
2230 }
2231 }
2232
2233 dwc->link_state = next;
019ac832
FB
2234
2235 dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
72246da4
FB
2236}
2237
2238static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2239 const struct dwc3_event_devt *event)
2240{
2241 switch (event->type) {
2242 case DWC3_DEVICE_EVENT_DISCONNECT:
2243 dwc3_gadget_disconnect_interrupt(dwc);
2244 break;
2245 case DWC3_DEVICE_EVENT_RESET:
2246 dwc3_gadget_reset_interrupt(dwc);
2247 break;
2248 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2249 dwc3_gadget_conndone_interrupt(dwc);
2250 break;
2251 case DWC3_DEVICE_EVENT_WAKEUP:
2252 dwc3_gadget_wakeup_interrupt(dwc);
2253 break;
2254 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2255 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2256 break;
2257 case DWC3_DEVICE_EVENT_EOPF:
2258 dev_vdbg(dwc->dev, "End of Periodic Frame\n");
2259 break;
2260 case DWC3_DEVICE_EVENT_SOF:
2261 dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
2262 break;
2263 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2264 dev_vdbg(dwc->dev, "Erratic Error\n");
2265 break;
2266 case DWC3_DEVICE_EVENT_CMD_CMPL:
2267 dev_vdbg(dwc->dev, "Command Complete\n");
2268 break;
2269 case DWC3_DEVICE_EVENT_OVERFLOW:
2270 dev_vdbg(dwc->dev, "Overflow\n");
2271 break;
2272 default:
2273 dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2274 }
2275}
2276
2277static void dwc3_process_event_entry(struct dwc3 *dwc,
2278 const union dwc3_event *event)
2279{
2280 /* Endpoint IRQ, handle it and return early */
2281 if (event->type.is_devspec == 0) {
2282 /* depevt */
2283 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2284 }
2285
2286 switch (event->type.type) {
2287 case DWC3_EVENT_TYPE_DEV:
2288 dwc3_gadget_interrupt(dwc, &event->devt);
2289 break;
2290 /* REVISIT what to do with Carkit and I2C events ? */
2291 default:
2292 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2293 }
2294}
2295
2296static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2297{
2298 struct dwc3_event_buffer *evt;
2299 int left;
2300 u32 count;
2301
2302 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2303 count &= DWC3_GEVNTCOUNT_MASK;
2304 if (!count)
2305 return IRQ_NONE;
2306
2307 evt = dwc->ev_buffs[buf];
2308 left = count;
2309
2310 while (left > 0) {
2311 union dwc3_event event;
2312
d70d8442
FB
2313 event.raw = *(u32 *) (evt->buf + evt->lpos);
2314
72246da4
FB
2315 dwc3_process_event_entry(dwc, &event);
2316 /*
2317 * XXX we wrap around correctly to the next entry as almost all
2318 * entries are 4 bytes in size. There is one entry which has 12
2319 * bytes which is a regular entry followed by 8 bytes data. ATM
2320 * I don't know how things are organized if were get next to the
2321 * a boundary so I worry about that once we try to handle that.
2322 */
2323 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2324 left -= 4;
2325
2326 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2327 }
2328
2329 return IRQ_HANDLED;
2330}
2331
2332static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2333{
2334 struct dwc3 *dwc = _dwc;
2335 int i;
2336 irqreturn_t ret = IRQ_NONE;
2337
2338 spin_lock(&dwc->lock);
2339
9f622b2a 2340 for (i = 0; i < dwc->num_event_buffers; i++) {
72246da4
FB
2341 irqreturn_t status;
2342
2343 status = dwc3_process_event_buf(dwc, i);
2344 if (status == IRQ_HANDLED)
2345 ret = status;
2346 }
2347
2348 spin_unlock(&dwc->lock);
2349
2350 return ret;
2351}
2352
2353/**
2354 * dwc3_gadget_init - Initializes gadget related registers
1d046793 2355 * @dwc: pointer to our controller context structure
72246da4
FB
2356 *
2357 * Returns 0 on success otherwise negative errno.
2358 */
2359int __devinit dwc3_gadget_init(struct dwc3 *dwc)
2360{
2361 u32 reg;
2362 int ret;
2363 int irq;
2364
2365 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2366 &dwc->ctrl_req_addr, GFP_KERNEL);
2367 if (!dwc->ctrl_req) {
2368 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2369 ret = -ENOMEM;
2370 goto err0;
2371 }
2372
2373 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2374 &dwc->ep0_trb_addr, GFP_KERNEL);
2375 if (!dwc->ep0_trb) {
2376 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2377 ret = -ENOMEM;
2378 goto err1;
2379 }
2380
3ef35faf 2381 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
72246da4
FB
2382 if (!dwc->setup_buf) {
2383 dev_err(dwc->dev, "failed to allocate setup buffer\n");
2384 ret = -ENOMEM;
2385 goto err2;
2386 }
2387
5812b1c2 2388 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
3ef35faf
FB
2389 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2390 GFP_KERNEL);
5812b1c2
FB
2391 if (!dwc->ep0_bounce) {
2392 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2393 ret = -ENOMEM;
2394 goto err3;
2395 }
2396
72246da4
FB
2397 dev_set_name(&dwc->gadget.dev, "gadget");
2398
2399 dwc->gadget.ops = &dwc3_gadget_ops;
d327ab5b 2400 dwc->gadget.max_speed = USB_SPEED_SUPER;
72246da4
FB
2401 dwc->gadget.speed = USB_SPEED_UNKNOWN;
2402 dwc->gadget.dev.parent = dwc->dev;
eeb720fb 2403 dwc->gadget.sg_supported = true;
72246da4
FB
2404
2405 dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
2406
2407 dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
2408 dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
2409 dwc->gadget.dev.release = dwc3_gadget_release;
2410 dwc->gadget.name = "dwc3-gadget";
2411
2412 /*
2413 * REVISIT: Here we should clear all pending IRQs to be
2414 * sure we're starting from a well known location.
2415 */
2416
2417 ret = dwc3_gadget_init_endpoints(dwc);
2418 if (ret)
5812b1c2 2419 goto err4;
72246da4
FB
2420
2421 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
2422
2423 ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
2424 "dwc3", dwc);
2425 if (ret) {
2426 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2427 irq, ret);
5812b1c2 2428 goto err5;
72246da4
FB
2429 }
2430
e6a3b5e2
SAS
2431 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2432 reg |= DWC3_DCFG_LPM_CAP;
2433 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2434
72246da4
FB
2435 /* Enable all but Start and End of Frame IRQs */
2436 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2437 DWC3_DEVTEN_EVNTOVERFLOWEN |
2438 DWC3_DEVTEN_CMDCMPLTEN |
2439 DWC3_DEVTEN_ERRTICERREN |
2440 DWC3_DEVTEN_WKUPEVTEN |
2441 DWC3_DEVTEN_ULSTCNGEN |
2442 DWC3_DEVTEN_CONNECTDONEEN |
2443 DWC3_DEVTEN_USBRSTEN |
2444 DWC3_DEVTEN_DISCONNEVTEN);
2445 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2446
802fde98
PZ
2447 /* Enable USB2 LPM and automatic phy suspend only on recent versions */
2448 if (dwc->revision >= DWC3_REVISION_194A) {
2449 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2450 reg |= DWC3_DCFG_LPM_CAP;
2451 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2452
2453 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2454 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2455
2456 /* TODO: This should be configurable */
2457 reg |= DWC3_DCTL_HIRD_THRES(31);
2458
2459 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2460
dcae3573
PA
2461 dwc3_gadget_usb2_phy_suspend(dwc, false);
2462 dwc3_gadget_usb3_phy_suspend(dwc, false);
802fde98
PZ
2463 }
2464
72246da4
FB
2465 ret = device_register(&dwc->gadget.dev);
2466 if (ret) {
2467 dev_err(dwc->dev, "failed to register gadget device\n");
2468 put_device(&dwc->gadget.dev);
5812b1c2 2469 goto err6;
72246da4
FB
2470 }
2471
2472 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2473 if (ret) {
2474 dev_err(dwc->dev, "failed to register udc\n");
5812b1c2 2475 goto err7;
72246da4
FB
2476 }
2477
2478 return 0;
2479
5812b1c2 2480err7:
72246da4
FB
2481 device_unregister(&dwc->gadget.dev);
2482
5812b1c2 2483err6:
72246da4
FB
2484 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2485 free_irq(irq, dwc);
2486
5812b1c2 2487err5:
72246da4
FB
2488 dwc3_gadget_free_endpoints(dwc);
2489
5812b1c2 2490err4:
3ef35faf
FB
2491 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2492 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2493
72246da4 2494err3:
0fc9a1be 2495 kfree(dwc->setup_buf);
72246da4
FB
2496
2497err2:
2498 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2499 dwc->ep0_trb, dwc->ep0_trb_addr);
2500
2501err1:
2502 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2503 dwc->ctrl_req, dwc->ctrl_req_addr);
2504
2505err0:
2506 return ret;
2507}
2508
2509void dwc3_gadget_exit(struct dwc3 *dwc)
2510{
2511 int irq;
72246da4
FB
2512
2513 usb_del_gadget_udc(&dwc->gadget);
2514 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
2515
2516 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2517 free_irq(irq, dwc);
2518
72246da4
FB
2519 dwc3_gadget_free_endpoints(dwc);
2520
3ef35faf
FB
2521 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2522 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2523
0fc9a1be 2524 kfree(dwc->setup_buf);
72246da4
FB
2525
2526 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2527 dwc->ep0_trb, dwc->ep0_trb_addr);
2528
2529 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2530 dwc->ctrl_req, dwc->ctrl_req_addr);
2531
2532 device_unregister(&dwc->gadget.dev);
2533}
This page took 0.487848 seconds and 4 git commands to generate.