]>
Commit | Line | Data |
---|---|---|
72246da4 FB |
1 | /** |
2 | * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link | |
3 | * | |
4 | * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com | |
72246da4 FB |
5 | * |
6 | * Authors: Felipe Balbi <[email protected]>, | |
7 | * Sebastian Andrzej Siewior <[email protected]> | |
8 | * | |
9 | * Redistribution and use in source and binary forms, with or without | |
10 | * modification, are permitted provided that the following conditions | |
11 | * are met: | |
12 | * 1. Redistributions of source code must retain the above copyright | |
13 | * notice, this list of conditions, and the following disclaimer, | |
14 | * without modification. | |
15 | * 2. Redistributions in binary form must reproduce the above copyright | |
16 | * notice, this list of conditions and the following disclaimer in the | |
17 | * documentation and/or other materials provided with the distribution. | |
18 | * 3. The names of the above-listed copyright holders may not be used | |
19 | * to endorse or promote products derived from this software without | |
20 | * specific prior written permission. | |
21 | * | |
22 | * ALTERNATIVELY, this software may be distributed under the terms of the | |
23 | * GNU General Public License ("GPL") version 2, as published by the Free | |
24 | * Software Foundation. | |
25 | * | |
26 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS | |
27 | * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, | |
28 | * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR | |
29 | * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR | |
30 | * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, | |
31 | * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, | |
32 | * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR | |
33 | * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF | |
34 | * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING | |
35 | * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS | |
36 | * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | |
37 | */ | |
38 | ||
39 | #include <linux/kernel.h> | |
40 | #include <linux/delay.h> | |
41 | #include <linux/slab.h> | |
42 | #include <linux/spinlock.h> | |
43 | #include <linux/platform_device.h> | |
44 | #include <linux/pm_runtime.h> | |
45 | #include <linux/interrupt.h> | |
46 | #include <linux/io.h> | |
47 | #include <linux/list.h> | |
48 | #include <linux/dma-mapping.h> | |
49 | ||
50 | #include <linux/usb/ch9.h> | |
51 | #include <linux/usb/gadget.h> | |
52 | ||
53 | #include "core.h" | |
54 | #include "gadget.h" | |
55 | #include "io.h" | |
56 | ||
04a9bfcd FB |
57 | /** |
58 | * dwc3_gadget_set_test_mode - Enables USB2 Test Modes | |
59 | * @dwc: pointer to our context structure | |
60 | * @mode: the mode to set (J, K SE0 NAK, Force Enable) | |
61 | * | |
62 | * Caller should take care of locking. This function will | |
63 | * return 0 on success or -EINVAL if wrong Test Selector | |
64 | * is passed | |
65 | */ | |
66 | int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode) | |
67 | { | |
68 | u32 reg; | |
69 | ||
70 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
71 | reg &= ~DWC3_DCTL_TSTCTRL_MASK; | |
72 | ||
73 | switch (mode) { | |
74 | case TEST_J: | |
75 | case TEST_K: | |
76 | case TEST_SE0_NAK: | |
77 | case TEST_PACKET: | |
78 | case TEST_FORCE_EN: | |
79 | reg |= mode << 1; | |
80 | break; | |
81 | default: | |
82 | return -EINVAL; | |
83 | } | |
84 | ||
85 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
86 | ||
87 | return 0; | |
88 | } | |
89 | ||
8598bde7 FB |
90 | /** |
91 | * dwc3_gadget_set_link_state - Sets USB Link to a particular State | |
92 | * @dwc: pointer to our context structure | |
93 | * @state: the state to put link into | |
94 | * | |
95 | * Caller should take care of locking. This function will | |
aee63e3c | 96 | * return 0 on success or -ETIMEDOUT. |
8598bde7 FB |
97 | */ |
98 | int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state) | |
99 | { | |
aee63e3c | 100 | int retries = 10000; |
8598bde7 FB |
101 | u32 reg; |
102 | ||
802fde98 PZ |
103 | /* |
104 | * Wait until device controller is ready. Only applies to 1.94a and | |
105 | * later RTL. | |
106 | */ | |
107 | if (dwc->revision >= DWC3_REVISION_194A) { | |
108 | while (--retries) { | |
109 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
110 | if (reg & DWC3_DSTS_DCNRD) | |
111 | udelay(5); | |
112 | else | |
113 | break; | |
114 | } | |
115 | ||
116 | if (retries <= 0) | |
117 | return -ETIMEDOUT; | |
118 | } | |
119 | ||
8598bde7 FB |
120 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); |
121 | reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK; | |
122 | ||
123 | /* set requested state */ | |
124 | reg |= DWC3_DCTL_ULSTCHNGREQ(state); | |
125 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
126 | ||
802fde98 PZ |
127 | /* |
128 | * The following code is racy when called from dwc3_gadget_wakeup, | |
129 | * and is not needed, at least on newer versions | |
130 | */ | |
131 | if (dwc->revision >= DWC3_REVISION_194A) | |
132 | return 0; | |
133 | ||
8598bde7 | 134 | /* wait for a change in DSTS */ |
aed430e5 | 135 | retries = 10000; |
8598bde7 FB |
136 | while (--retries) { |
137 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
138 | ||
8598bde7 FB |
139 | if (DWC3_DSTS_USBLNKST(reg) == state) |
140 | return 0; | |
141 | ||
aee63e3c | 142 | udelay(5); |
8598bde7 FB |
143 | } |
144 | ||
145 | dev_vdbg(dwc->dev, "link state change request timed out\n"); | |
146 | ||
147 | return -ETIMEDOUT; | |
148 | } | |
149 | ||
457e84b6 FB |
150 | /** |
151 | * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case | |
152 | * @dwc: pointer to our context structure | |
153 | * | |
154 | * This function will a best effort FIFO allocation in order | |
155 | * to improve FIFO usage and throughput, while still allowing | |
156 | * us to enable as many endpoints as possible. | |
157 | * | |
158 | * Keep in mind that this operation will be highly dependent | |
159 | * on the configured size for RAM1 - which contains TxFifo -, | |
160 | * the amount of endpoints enabled on coreConsultant tool, and | |
161 | * the width of the Master Bus. | |
162 | * | |
163 | * In the ideal world, we would always be able to satisfy the | |
164 | * following equation: | |
165 | * | |
166 | * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \ | |
167 | * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes | |
168 | * | |
169 | * Unfortunately, due to many variables that's not always the case. | |
170 | */ | |
171 | int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc) | |
172 | { | |
173 | int last_fifo_depth = 0; | |
174 | int ram1_depth; | |
175 | int fifo_size; | |
176 | int mdwidth; | |
177 | int num; | |
178 | ||
179 | if (!dwc->needs_fifo_resize) | |
180 | return 0; | |
181 | ||
182 | ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7); | |
183 | mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0); | |
184 | ||
185 | /* MDWIDTH is represented in bits, we need it in bytes */ | |
186 | mdwidth >>= 3; | |
187 | ||
188 | /* | |
189 | * FIXME For now we will only allocate 1 wMaxPacketSize space | |
190 | * for each enabled endpoint, later patches will come to | |
191 | * improve this algorithm so that we better use the internal | |
192 | * FIFO space | |
193 | */ | |
194 | for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) { | |
195 | struct dwc3_ep *dep = dwc->eps[num]; | |
196 | int fifo_number = dep->number >> 1; | |
2e81c36a | 197 | int mult = 1; |
457e84b6 FB |
198 | int tmp; |
199 | ||
200 | if (!(dep->number & 1)) | |
201 | continue; | |
202 | ||
203 | if (!(dep->flags & DWC3_EP_ENABLED)) | |
204 | continue; | |
205 | ||
16e78db7 IS |
206 | if (usb_endpoint_xfer_bulk(dep->endpoint.desc) |
207 | || usb_endpoint_xfer_isoc(dep->endpoint.desc)) | |
2e81c36a FB |
208 | mult = 3; |
209 | ||
210 | /* | |
211 | * REVISIT: the following assumes we will always have enough | |
212 | * space available on the FIFO RAM for all possible use cases. | |
213 | * Make sure that's true somehow and change FIFO allocation | |
214 | * accordingly. | |
215 | * | |
216 | * If we have Bulk or Isochronous endpoints, we want | |
217 | * them to be able to be very, very fast. So we're giving | |
218 | * those endpoints a fifo_size which is enough for 3 full | |
219 | * packets | |
220 | */ | |
221 | tmp = mult * (dep->endpoint.maxpacket + mdwidth); | |
457e84b6 FB |
222 | tmp += mdwidth; |
223 | ||
224 | fifo_size = DIV_ROUND_UP(tmp, mdwidth); | |
2e81c36a | 225 | |
457e84b6 FB |
226 | fifo_size |= (last_fifo_depth << 16); |
227 | ||
228 | dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n", | |
229 | dep->name, last_fifo_depth, fifo_size & 0xffff); | |
230 | ||
231 | dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number), | |
232 | fifo_size); | |
233 | ||
234 | last_fifo_depth += (fifo_size & 0xffff); | |
235 | } | |
236 | ||
237 | return 0; | |
238 | } | |
239 | ||
72246da4 FB |
240 | void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req, |
241 | int status) | |
242 | { | |
243 | struct dwc3 *dwc = dep->dwc; | |
244 | ||
245 | if (req->queued) { | |
eeb720fb FB |
246 | if (req->request.num_mapped_sgs) |
247 | dep->busy_slot += req->request.num_mapped_sgs; | |
248 | else | |
249 | dep->busy_slot++; | |
250 | ||
72246da4 FB |
251 | /* |
252 | * Skip LINK TRB. We can't use req->trb and check for | |
253 | * DWC3_TRBCTL_LINK_TRB because it points the TRB we just | |
254 | * completed (not the LINK TRB). | |
255 | */ | |
256 | if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) && | |
16e78db7 | 257 | usb_endpoint_xfer_isoc(dep->endpoint.desc)) |
72246da4 FB |
258 | dep->busy_slot++; |
259 | } | |
260 | list_del(&req->list); | |
eeb720fb | 261 | req->trb = NULL; |
72246da4 FB |
262 | |
263 | if (req->request.status == -EINPROGRESS) | |
264 | req->request.status = status; | |
265 | ||
0fc9a1be FB |
266 | usb_gadget_unmap_request(&dwc->gadget, &req->request, |
267 | req->direction); | |
72246da4 FB |
268 | |
269 | dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n", | |
270 | req, dep->name, req->request.actual, | |
271 | req->request.length, status); | |
272 | ||
273 | spin_unlock(&dwc->lock); | |
0fc9a1be | 274 | req->request.complete(&dep->endpoint, &req->request); |
72246da4 FB |
275 | spin_lock(&dwc->lock); |
276 | } | |
277 | ||
278 | static const char *dwc3_gadget_ep_cmd_string(u8 cmd) | |
279 | { | |
280 | switch (cmd) { | |
281 | case DWC3_DEPCMD_DEPSTARTCFG: | |
282 | return "Start New Configuration"; | |
283 | case DWC3_DEPCMD_ENDTRANSFER: | |
284 | return "End Transfer"; | |
285 | case DWC3_DEPCMD_UPDATETRANSFER: | |
286 | return "Update Transfer"; | |
287 | case DWC3_DEPCMD_STARTTRANSFER: | |
288 | return "Start Transfer"; | |
289 | case DWC3_DEPCMD_CLEARSTALL: | |
290 | return "Clear Stall"; | |
291 | case DWC3_DEPCMD_SETSTALL: | |
292 | return "Set Stall"; | |
802fde98 PZ |
293 | case DWC3_DEPCMD_GETEPSTATE: |
294 | return "Get Endpoint State"; | |
72246da4 FB |
295 | case DWC3_DEPCMD_SETTRANSFRESOURCE: |
296 | return "Set Endpoint Transfer Resource"; | |
297 | case DWC3_DEPCMD_SETEPCONFIG: | |
298 | return "Set Endpoint Configuration"; | |
299 | default: | |
300 | return "UNKNOWN command"; | |
301 | } | |
302 | } | |
303 | ||
b09bb642 FB |
304 | int dwc3_send_gadget_generic_command(struct dwc3 *dwc, int cmd, u32 param) |
305 | { | |
306 | u32 timeout = 500; | |
307 | u32 reg; | |
308 | ||
309 | dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param); | |
310 | dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT); | |
311 | ||
312 | do { | |
313 | reg = dwc3_readl(dwc->regs, DWC3_DGCMD); | |
314 | if (!(reg & DWC3_DGCMD_CMDACT)) { | |
315 | dev_vdbg(dwc->dev, "Command Complete --> %d\n", | |
316 | DWC3_DGCMD_STATUS(reg)); | |
317 | return 0; | |
318 | } | |
319 | ||
320 | /* | |
321 | * We can't sleep here, because it's also called from | |
322 | * interrupt context. | |
323 | */ | |
324 | timeout--; | |
325 | if (!timeout) | |
326 | return -ETIMEDOUT; | |
327 | udelay(1); | |
328 | } while (1); | |
329 | } | |
330 | ||
72246da4 FB |
331 | int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep, |
332 | unsigned cmd, struct dwc3_gadget_ep_cmd_params *params) | |
333 | { | |
334 | struct dwc3_ep *dep = dwc->eps[ep]; | |
61d58242 | 335 | u32 timeout = 500; |
72246da4 FB |
336 | u32 reg; |
337 | ||
338 | dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n", | |
339 | dep->name, | |
dc1c70a7 FB |
340 | dwc3_gadget_ep_cmd_string(cmd), params->param0, |
341 | params->param1, params->param2); | |
72246da4 | 342 | |
dc1c70a7 FB |
343 | dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0); |
344 | dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1); | |
345 | dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2); | |
72246da4 FB |
346 | |
347 | dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT); | |
348 | do { | |
349 | reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep)); | |
350 | if (!(reg & DWC3_DEPCMD_CMDACT)) { | |
164f6e14 FB |
351 | dev_vdbg(dwc->dev, "Command Complete --> %d\n", |
352 | DWC3_DEPCMD_STATUS(reg)); | |
72246da4 FB |
353 | return 0; |
354 | } | |
355 | ||
356 | /* | |
72246da4 FB |
357 | * We can't sleep here, because it is also called from |
358 | * interrupt context. | |
359 | */ | |
360 | timeout--; | |
361 | if (!timeout) | |
362 | return -ETIMEDOUT; | |
363 | ||
61d58242 | 364 | udelay(1); |
72246da4 FB |
365 | } while (1); |
366 | } | |
367 | ||
368 | static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep, | |
f6bafc6a | 369 | struct dwc3_trb *trb) |
72246da4 | 370 | { |
c439ef87 | 371 | u32 offset = (char *) trb - (char *) dep->trb_pool; |
72246da4 FB |
372 | |
373 | return dep->trb_pool_dma + offset; | |
374 | } | |
375 | ||
376 | static int dwc3_alloc_trb_pool(struct dwc3_ep *dep) | |
377 | { | |
378 | struct dwc3 *dwc = dep->dwc; | |
379 | ||
380 | if (dep->trb_pool) | |
381 | return 0; | |
382 | ||
383 | if (dep->number == 0 || dep->number == 1) | |
384 | return 0; | |
385 | ||
386 | dep->trb_pool = dma_alloc_coherent(dwc->dev, | |
387 | sizeof(struct dwc3_trb) * DWC3_TRB_NUM, | |
388 | &dep->trb_pool_dma, GFP_KERNEL); | |
389 | if (!dep->trb_pool) { | |
390 | dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n", | |
391 | dep->name); | |
392 | return -ENOMEM; | |
393 | } | |
394 | ||
395 | return 0; | |
396 | } | |
397 | ||
398 | static void dwc3_free_trb_pool(struct dwc3_ep *dep) | |
399 | { | |
400 | struct dwc3 *dwc = dep->dwc; | |
401 | ||
402 | dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM, | |
403 | dep->trb_pool, dep->trb_pool_dma); | |
404 | ||
405 | dep->trb_pool = NULL; | |
406 | dep->trb_pool_dma = 0; | |
407 | } | |
408 | ||
409 | static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep) | |
410 | { | |
411 | struct dwc3_gadget_ep_cmd_params params; | |
412 | u32 cmd; | |
413 | ||
414 | memset(¶ms, 0x00, sizeof(params)); | |
415 | ||
416 | if (dep->number != 1) { | |
417 | cmd = DWC3_DEPCMD_DEPSTARTCFG; | |
418 | /* XferRscIdx == 0 for ep0 and 2 for the remaining */ | |
b23c8439 PZ |
419 | if (dep->number > 1) { |
420 | if (dwc->start_config_issued) | |
421 | return 0; | |
422 | dwc->start_config_issued = true; | |
72246da4 | 423 | cmd |= DWC3_DEPCMD_PARAM(2); |
b23c8439 | 424 | } |
72246da4 FB |
425 | |
426 | return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, ¶ms); | |
427 | } | |
428 | ||
429 | return 0; | |
430 | } | |
431 | ||
432 | static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep, | |
c90bfaec FB |
433 | const struct usb_endpoint_descriptor *desc, |
434 | const struct usb_ss_ep_comp_descriptor *comp_desc) | |
72246da4 FB |
435 | { |
436 | struct dwc3_gadget_ep_cmd_params params; | |
437 | ||
438 | memset(¶ms, 0x00, sizeof(params)); | |
439 | ||
dc1c70a7 FB |
440 | params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc)) |
441 | | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc)) | |
442 | | DWC3_DEPCFG_BURST_SIZE(dep->endpoint.maxburst); | |
72246da4 | 443 | |
dc1c70a7 FB |
444 | params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN |
445 | | DWC3_DEPCFG_XFER_NOT_READY_EN; | |
72246da4 | 446 | |
18b7ede5 | 447 | if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) { |
dc1c70a7 FB |
448 | params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE |
449 | | DWC3_DEPCFG_STREAM_EVENT_EN; | |
879631aa FB |
450 | dep->stream_capable = true; |
451 | } | |
452 | ||
72246da4 | 453 | if (usb_endpoint_xfer_isoc(desc)) |
dc1c70a7 | 454 | params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN; |
72246da4 FB |
455 | |
456 | /* | |
457 | * We are doing 1:1 mapping for endpoints, meaning | |
458 | * Physical Endpoints 2 maps to Logical Endpoint 2 and | |
459 | * so on. We consider the direction bit as part of the physical | |
460 | * endpoint number. So USB endpoint 0x81 is 0x03. | |
461 | */ | |
dc1c70a7 | 462 | params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number); |
72246da4 FB |
463 | |
464 | /* | |
465 | * We must use the lower 16 TX FIFOs even though | |
466 | * HW might have more | |
467 | */ | |
468 | if (dep->direction) | |
dc1c70a7 | 469 | params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1); |
72246da4 FB |
470 | |
471 | if (desc->bInterval) { | |
dc1c70a7 | 472 | params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1); |
72246da4 FB |
473 | dep->interval = 1 << (desc->bInterval - 1); |
474 | } | |
475 | ||
476 | return dwc3_send_gadget_ep_cmd(dwc, dep->number, | |
477 | DWC3_DEPCMD_SETEPCONFIG, ¶ms); | |
478 | } | |
479 | ||
480 | static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep) | |
481 | { | |
482 | struct dwc3_gadget_ep_cmd_params params; | |
483 | ||
484 | memset(¶ms, 0x00, sizeof(params)); | |
485 | ||
dc1c70a7 | 486 | params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1); |
72246da4 FB |
487 | |
488 | return dwc3_send_gadget_ep_cmd(dwc, dep->number, | |
489 | DWC3_DEPCMD_SETTRANSFRESOURCE, ¶ms); | |
490 | } | |
491 | ||
492 | /** | |
493 | * __dwc3_gadget_ep_enable - Initializes a HW endpoint | |
494 | * @dep: endpoint to be initialized | |
495 | * @desc: USB Endpoint Descriptor | |
496 | * | |
497 | * Caller should take care of locking | |
498 | */ | |
499 | static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, | |
c90bfaec FB |
500 | const struct usb_endpoint_descriptor *desc, |
501 | const struct usb_ss_ep_comp_descriptor *comp_desc) | |
72246da4 FB |
502 | { |
503 | struct dwc3 *dwc = dep->dwc; | |
504 | u32 reg; | |
505 | int ret = -ENOMEM; | |
506 | ||
507 | if (!(dep->flags & DWC3_EP_ENABLED)) { | |
508 | ret = dwc3_gadget_start_config(dwc, dep); | |
509 | if (ret) | |
510 | return ret; | |
511 | } | |
512 | ||
c90bfaec | 513 | ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc); |
72246da4 FB |
514 | if (ret) |
515 | return ret; | |
516 | ||
517 | if (!(dep->flags & DWC3_EP_ENABLED)) { | |
f6bafc6a FB |
518 | struct dwc3_trb *trb_st_hw; |
519 | struct dwc3_trb *trb_link; | |
72246da4 FB |
520 | |
521 | ret = dwc3_gadget_set_xfer_resource(dwc, dep); | |
522 | if (ret) | |
523 | return ret; | |
524 | ||
16e78db7 | 525 | dep->endpoint.desc = desc; |
c90bfaec | 526 | dep->comp_desc = comp_desc; |
72246da4 FB |
527 | dep->type = usb_endpoint_type(desc); |
528 | dep->flags |= DWC3_EP_ENABLED; | |
529 | ||
530 | reg = dwc3_readl(dwc->regs, DWC3_DALEPENA); | |
531 | reg |= DWC3_DALEPENA_EP(dep->number); | |
532 | dwc3_writel(dwc->regs, DWC3_DALEPENA, reg); | |
533 | ||
534 | if (!usb_endpoint_xfer_isoc(desc)) | |
535 | return 0; | |
536 | ||
537 | memset(&trb_link, 0, sizeof(trb_link)); | |
538 | ||
1d046793 | 539 | /* Link TRB for ISOC. The HWO bit is never reset */ |
72246da4 FB |
540 | trb_st_hw = &dep->trb_pool[0]; |
541 | ||
f6bafc6a | 542 | trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1]; |
72246da4 | 543 | |
f6bafc6a FB |
544 | trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw)); |
545 | trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw)); | |
546 | trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB; | |
547 | trb_link->ctrl |= DWC3_TRB_CTRL_HWO; | |
72246da4 FB |
548 | } |
549 | ||
550 | return 0; | |
551 | } | |
552 | ||
624407f9 SAS |
553 | static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum); |
554 | static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep) | |
72246da4 FB |
555 | { |
556 | struct dwc3_request *req; | |
557 | ||
ea53b882 | 558 | if (!list_empty(&dep->req_queued)) { |
624407f9 SAS |
559 | dwc3_stop_active_transfer(dwc, dep->number); |
560 | ||
ea53b882 FB |
561 | /* |
562 | * NOTICE: We are violating what the Databook says about the | |
563 | * EndTransfer command. Ideally we would _always_ wait for the | |
564 | * EndTransfer Command Completion IRQ, but that's causing too | |
565 | * much trouble synchronizing between us and gadget driver. | |
566 | * | |
567 | * We have discussed this with the IP Provider and it was | |
568 | * suggested to giveback all requests here, but give HW some | |
569 | * extra time to synchronize with the interconnect. We're using | |
570 | * an arbitraty 100us delay for that. | |
571 | * | |
572 | * Note also that a similar handling was tested by Synopsys | |
573 | * (thanks a lot Paul) and nothing bad has come out of it. | |
574 | * In short, what we're doing is: | |
575 | * | |
576 | * - Issue EndTransfer WITH CMDIOC bit set | |
577 | * - Wait 100us | |
578 | * - giveback all requests to gadget driver | |
579 | */ | |
580 | udelay(100); | |
581 | ||
1591633e PA |
582 | while (!list_empty(&dep->req_queued)) { |
583 | req = next_request(&dep->req_queued); | |
584 | ||
585 | dwc3_gadget_giveback(dep, req, -ESHUTDOWN); | |
586 | } | |
ea53b882 FB |
587 | } |
588 | ||
72246da4 FB |
589 | while (!list_empty(&dep->request_list)) { |
590 | req = next_request(&dep->request_list); | |
591 | ||
624407f9 | 592 | dwc3_gadget_giveback(dep, req, -ESHUTDOWN); |
72246da4 | 593 | } |
72246da4 FB |
594 | } |
595 | ||
596 | /** | |
597 | * __dwc3_gadget_ep_disable - Disables a HW endpoint | |
598 | * @dep: the endpoint to disable | |
599 | * | |
624407f9 SAS |
600 | * This function also removes requests which are currently processed ny the |
601 | * hardware and those which are not yet scheduled. | |
602 | * Caller should take care of locking. | |
72246da4 | 603 | */ |
72246da4 FB |
604 | static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep) |
605 | { | |
606 | struct dwc3 *dwc = dep->dwc; | |
607 | u32 reg; | |
608 | ||
624407f9 | 609 | dwc3_remove_requests(dwc, dep); |
72246da4 FB |
610 | |
611 | reg = dwc3_readl(dwc->regs, DWC3_DALEPENA); | |
612 | reg &= ~DWC3_DALEPENA_EP(dep->number); | |
613 | dwc3_writel(dwc->regs, DWC3_DALEPENA, reg); | |
614 | ||
879631aa | 615 | dep->stream_capable = false; |
f9c56cdd | 616 | dep->endpoint.desc = NULL; |
c90bfaec | 617 | dep->comp_desc = NULL; |
72246da4 | 618 | dep->type = 0; |
879631aa | 619 | dep->flags = 0; |
72246da4 FB |
620 | |
621 | return 0; | |
622 | } | |
623 | ||
624 | /* -------------------------------------------------------------------------- */ | |
625 | ||
626 | static int dwc3_gadget_ep0_enable(struct usb_ep *ep, | |
627 | const struct usb_endpoint_descriptor *desc) | |
628 | { | |
629 | return -EINVAL; | |
630 | } | |
631 | ||
632 | static int dwc3_gadget_ep0_disable(struct usb_ep *ep) | |
633 | { | |
634 | return -EINVAL; | |
635 | } | |
636 | ||
637 | /* -------------------------------------------------------------------------- */ | |
638 | ||
639 | static int dwc3_gadget_ep_enable(struct usb_ep *ep, | |
640 | const struct usb_endpoint_descriptor *desc) | |
641 | { | |
642 | struct dwc3_ep *dep; | |
643 | struct dwc3 *dwc; | |
644 | unsigned long flags; | |
645 | int ret; | |
646 | ||
647 | if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) { | |
648 | pr_debug("dwc3: invalid parameters\n"); | |
649 | return -EINVAL; | |
650 | } | |
651 | ||
652 | if (!desc->wMaxPacketSize) { | |
653 | pr_debug("dwc3: missing wMaxPacketSize\n"); | |
654 | return -EINVAL; | |
655 | } | |
656 | ||
657 | dep = to_dwc3_ep(ep); | |
658 | dwc = dep->dwc; | |
659 | ||
660 | switch (usb_endpoint_type(desc)) { | |
661 | case USB_ENDPOINT_XFER_CONTROL: | |
27a78d6a | 662 | strlcat(dep->name, "-control", sizeof(dep->name)); |
72246da4 FB |
663 | break; |
664 | case USB_ENDPOINT_XFER_ISOC: | |
27a78d6a | 665 | strlcat(dep->name, "-isoc", sizeof(dep->name)); |
72246da4 FB |
666 | break; |
667 | case USB_ENDPOINT_XFER_BULK: | |
27a78d6a | 668 | strlcat(dep->name, "-bulk", sizeof(dep->name)); |
72246da4 FB |
669 | break; |
670 | case USB_ENDPOINT_XFER_INT: | |
27a78d6a | 671 | strlcat(dep->name, "-int", sizeof(dep->name)); |
72246da4 FB |
672 | break; |
673 | default: | |
674 | dev_err(dwc->dev, "invalid endpoint transfer type\n"); | |
675 | } | |
676 | ||
677 | if (dep->flags & DWC3_EP_ENABLED) { | |
678 | dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n", | |
679 | dep->name); | |
680 | return 0; | |
681 | } | |
682 | ||
683 | dev_vdbg(dwc->dev, "Enabling %s\n", dep->name); | |
684 | ||
685 | spin_lock_irqsave(&dwc->lock, flags); | |
c90bfaec | 686 | ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc); |
72246da4 FB |
687 | spin_unlock_irqrestore(&dwc->lock, flags); |
688 | ||
689 | return ret; | |
690 | } | |
691 | ||
692 | static int dwc3_gadget_ep_disable(struct usb_ep *ep) | |
693 | { | |
694 | struct dwc3_ep *dep; | |
695 | struct dwc3 *dwc; | |
696 | unsigned long flags; | |
697 | int ret; | |
698 | ||
699 | if (!ep) { | |
700 | pr_debug("dwc3: invalid parameters\n"); | |
701 | return -EINVAL; | |
702 | } | |
703 | ||
704 | dep = to_dwc3_ep(ep); | |
705 | dwc = dep->dwc; | |
706 | ||
707 | if (!(dep->flags & DWC3_EP_ENABLED)) { | |
708 | dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n", | |
709 | dep->name); | |
710 | return 0; | |
711 | } | |
712 | ||
713 | snprintf(dep->name, sizeof(dep->name), "ep%d%s", | |
714 | dep->number >> 1, | |
715 | (dep->number & 1) ? "in" : "out"); | |
716 | ||
717 | spin_lock_irqsave(&dwc->lock, flags); | |
718 | ret = __dwc3_gadget_ep_disable(dep); | |
719 | spin_unlock_irqrestore(&dwc->lock, flags); | |
720 | ||
721 | return ret; | |
722 | } | |
723 | ||
724 | static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep, | |
725 | gfp_t gfp_flags) | |
726 | { | |
727 | struct dwc3_request *req; | |
728 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
729 | struct dwc3 *dwc = dep->dwc; | |
730 | ||
731 | req = kzalloc(sizeof(*req), gfp_flags); | |
732 | if (!req) { | |
733 | dev_err(dwc->dev, "not enough memory\n"); | |
734 | return NULL; | |
735 | } | |
736 | ||
737 | req->epnum = dep->number; | |
738 | req->dep = dep; | |
72246da4 FB |
739 | |
740 | return &req->request; | |
741 | } | |
742 | ||
743 | static void dwc3_gadget_ep_free_request(struct usb_ep *ep, | |
744 | struct usb_request *request) | |
745 | { | |
746 | struct dwc3_request *req = to_dwc3_request(request); | |
747 | ||
748 | kfree(req); | |
749 | } | |
750 | ||
c71fc37c FB |
751 | /** |
752 | * dwc3_prepare_one_trb - setup one TRB from one request | |
753 | * @dep: endpoint for which this request is prepared | |
754 | * @req: dwc3_request pointer | |
755 | */ | |
68e823e2 | 756 | static void dwc3_prepare_one_trb(struct dwc3_ep *dep, |
eeb720fb FB |
757 | struct dwc3_request *req, dma_addr_t dma, |
758 | unsigned length, unsigned last, unsigned chain) | |
c71fc37c | 759 | { |
eeb720fb | 760 | struct dwc3 *dwc = dep->dwc; |
f6bafc6a | 761 | struct dwc3_trb *trb; |
c71fc37c FB |
762 | |
763 | unsigned int cur_slot; | |
764 | ||
eeb720fb FB |
765 | dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n", |
766 | dep->name, req, (unsigned long long) dma, | |
767 | length, last ? " last" : "", | |
768 | chain ? " chain" : ""); | |
769 | ||
f6bafc6a | 770 | trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK]; |
c71fc37c FB |
771 | cur_slot = dep->free_slot; |
772 | dep->free_slot++; | |
773 | ||
774 | /* Skip the LINK-TRB on ISOC */ | |
775 | if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) && | |
16e78db7 | 776 | usb_endpoint_xfer_isoc(dep->endpoint.desc)) |
68e823e2 | 777 | return; |
c71fc37c | 778 | |
eeb720fb FB |
779 | if (!req->trb) { |
780 | dwc3_gadget_move_request_queued(req); | |
f6bafc6a FB |
781 | req->trb = trb; |
782 | req->trb_dma = dwc3_trb_dma_offset(dep, trb); | |
eeb720fb | 783 | } |
c71fc37c | 784 | |
f6bafc6a FB |
785 | trb->size = DWC3_TRB_SIZE_LENGTH(length); |
786 | trb->bpl = lower_32_bits(dma); | |
787 | trb->bph = upper_32_bits(dma); | |
c71fc37c | 788 | |
16e78db7 | 789 | switch (usb_endpoint_type(dep->endpoint.desc)) { |
c71fc37c | 790 | case USB_ENDPOINT_XFER_CONTROL: |
f6bafc6a | 791 | trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP; |
c71fc37c FB |
792 | break; |
793 | ||
794 | case USB_ENDPOINT_XFER_ISOC: | |
f6bafc6a | 795 | trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST; |
c71fc37c | 796 | |
206dd69a | 797 | if (!req->request.no_interrupt) |
f6bafc6a | 798 | trb->ctrl |= DWC3_TRB_CTRL_IOC; |
c71fc37c FB |
799 | break; |
800 | ||
801 | case USB_ENDPOINT_XFER_BULK: | |
802 | case USB_ENDPOINT_XFER_INT: | |
f6bafc6a | 803 | trb->ctrl = DWC3_TRBCTL_NORMAL; |
c71fc37c FB |
804 | break; |
805 | default: | |
806 | /* | |
807 | * This is only possible with faulty memory because we | |
808 | * checked it already :) | |
809 | */ | |
810 | BUG(); | |
811 | } | |
812 | ||
16e78db7 | 813 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
f6bafc6a FB |
814 | trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI; |
815 | trb->ctrl |= DWC3_TRB_CTRL_CSP; | |
816 | } else { | |
817 | if (chain) | |
818 | trb->ctrl |= DWC3_TRB_CTRL_CHN; | |
819 | ||
820 | if (last) | |
821 | trb->ctrl |= DWC3_TRB_CTRL_LST; | |
822 | } | |
c71fc37c | 823 | |
16e78db7 | 824 | if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable) |
f6bafc6a | 825 | trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id); |
c71fc37c | 826 | |
f6bafc6a | 827 | trb->ctrl |= DWC3_TRB_CTRL_HWO; |
c71fc37c FB |
828 | } |
829 | ||
72246da4 FB |
830 | /* |
831 | * dwc3_prepare_trbs - setup TRBs from requests | |
832 | * @dep: endpoint for which requests are being prepared | |
833 | * @starting: true if the endpoint is idle and no requests are queued. | |
834 | * | |
1d046793 PZ |
835 | * The function goes through the requests list and sets up TRBs for the |
836 | * transfers. The function returns once there are no more TRBs available or | |
837 | * it runs out of requests. | |
72246da4 | 838 | */ |
68e823e2 | 839 | static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting) |
72246da4 | 840 | { |
68e823e2 | 841 | struct dwc3_request *req, *n; |
72246da4 | 842 | u32 trbs_left; |
8d62cd65 | 843 | u32 max; |
c71fc37c | 844 | unsigned int last_one = 0; |
72246da4 FB |
845 | |
846 | BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM); | |
847 | ||
848 | /* the first request must not be queued */ | |
849 | trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK; | |
c71fc37c | 850 | |
8d62cd65 | 851 | /* Can't wrap around on a non-isoc EP since there's no link TRB */ |
16e78db7 | 852 | if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
8d62cd65 PZ |
853 | max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK); |
854 | if (trbs_left > max) | |
855 | trbs_left = max; | |
856 | } | |
857 | ||
72246da4 | 858 | /* |
1d046793 PZ |
859 | * If busy & slot are equal than it is either full or empty. If we are |
860 | * starting to process requests then we are empty. Otherwise we are | |
72246da4 FB |
861 | * full and don't do anything |
862 | */ | |
863 | if (!trbs_left) { | |
864 | if (!starting) | |
68e823e2 | 865 | return; |
72246da4 FB |
866 | trbs_left = DWC3_TRB_NUM; |
867 | /* | |
868 | * In case we start from scratch, we queue the ISOC requests | |
869 | * starting from slot 1. This is done because we use ring | |
870 | * buffer and have no LST bit to stop us. Instead, we place | |
1d046793 | 871 | * IOC bit every TRB_NUM/4. We try to avoid having an interrupt |
72246da4 FB |
872 | * after the first request so we start at slot 1 and have |
873 | * 7 requests proceed before we hit the first IOC. | |
874 | * Other transfer types don't use the ring buffer and are | |
875 | * processed from the first TRB until the last one. Since we | |
876 | * don't wrap around we have to start at the beginning. | |
877 | */ | |
16e78db7 | 878 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
72246da4 FB |
879 | dep->busy_slot = 1; |
880 | dep->free_slot = 1; | |
881 | } else { | |
882 | dep->busy_slot = 0; | |
883 | dep->free_slot = 0; | |
884 | } | |
885 | } | |
886 | ||
887 | /* The last TRB is a link TRB, not used for xfer */ | |
16e78db7 | 888 | if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc)) |
68e823e2 | 889 | return; |
72246da4 FB |
890 | |
891 | list_for_each_entry_safe(req, n, &dep->request_list, list) { | |
eeb720fb FB |
892 | unsigned length; |
893 | dma_addr_t dma; | |
72246da4 | 894 | |
eeb720fb FB |
895 | if (req->request.num_mapped_sgs > 0) { |
896 | struct usb_request *request = &req->request; | |
897 | struct scatterlist *sg = request->sg; | |
898 | struct scatterlist *s; | |
899 | int i; | |
72246da4 | 900 | |
eeb720fb FB |
901 | for_each_sg(sg, s, request->num_mapped_sgs, i) { |
902 | unsigned chain = true; | |
72246da4 | 903 | |
eeb720fb FB |
904 | length = sg_dma_len(s); |
905 | dma = sg_dma_address(s); | |
72246da4 | 906 | |
1d046793 PZ |
907 | if (i == (request->num_mapped_sgs - 1) || |
908 | sg_is_last(s)) { | |
eeb720fb FB |
909 | last_one = true; |
910 | chain = false; | |
911 | } | |
72246da4 | 912 | |
eeb720fb FB |
913 | trbs_left--; |
914 | if (!trbs_left) | |
915 | last_one = true; | |
72246da4 | 916 | |
eeb720fb FB |
917 | if (last_one) |
918 | chain = false; | |
72246da4 | 919 | |
eeb720fb FB |
920 | dwc3_prepare_one_trb(dep, req, dma, length, |
921 | last_one, chain); | |
72246da4 | 922 | |
eeb720fb FB |
923 | if (last_one) |
924 | break; | |
925 | } | |
72246da4 | 926 | } else { |
eeb720fb FB |
927 | dma = req->request.dma; |
928 | length = req->request.length; | |
929 | trbs_left--; | |
72246da4 | 930 | |
eeb720fb FB |
931 | if (!trbs_left) |
932 | last_one = 1; | |
879631aa | 933 | |
eeb720fb FB |
934 | /* Is this the last request? */ |
935 | if (list_is_last(&req->list, &dep->request_list)) | |
936 | last_one = 1; | |
72246da4 | 937 | |
eeb720fb FB |
938 | dwc3_prepare_one_trb(dep, req, dma, length, |
939 | last_one, false); | |
72246da4 | 940 | |
eeb720fb FB |
941 | if (last_one) |
942 | break; | |
72246da4 | 943 | } |
72246da4 | 944 | } |
72246da4 FB |
945 | } |
946 | ||
947 | static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param, | |
948 | int start_new) | |
949 | { | |
950 | struct dwc3_gadget_ep_cmd_params params; | |
951 | struct dwc3_request *req; | |
952 | struct dwc3 *dwc = dep->dwc; | |
953 | int ret; | |
954 | u32 cmd; | |
955 | ||
956 | if (start_new && (dep->flags & DWC3_EP_BUSY)) { | |
957 | dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name); | |
958 | return -EBUSY; | |
959 | } | |
960 | dep->flags &= ~DWC3_EP_PENDING_REQUEST; | |
961 | ||
962 | /* | |
963 | * If we are getting here after a short-out-packet we don't enqueue any | |
964 | * new requests as we try to set the IOC bit only on the last request. | |
965 | */ | |
966 | if (start_new) { | |
967 | if (list_empty(&dep->req_queued)) | |
968 | dwc3_prepare_trbs(dep, start_new); | |
969 | ||
970 | /* req points to the first request which will be sent */ | |
971 | req = next_request(&dep->req_queued); | |
972 | } else { | |
68e823e2 FB |
973 | dwc3_prepare_trbs(dep, start_new); |
974 | ||
72246da4 | 975 | /* |
1d046793 | 976 | * req points to the first request where HWO changed from 0 to 1 |
72246da4 | 977 | */ |
68e823e2 | 978 | req = next_request(&dep->req_queued); |
72246da4 FB |
979 | } |
980 | if (!req) { | |
981 | dep->flags |= DWC3_EP_PENDING_REQUEST; | |
982 | return 0; | |
983 | } | |
984 | ||
985 | memset(¶ms, 0, sizeof(params)); | |
dc1c70a7 FB |
986 | params.param0 = upper_32_bits(req->trb_dma); |
987 | params.param1 = lower_32_bits(req->trb_dma); | |
72246da4 FB |
988 | |
989 | if (start_new) | |
990 | cmd = DWC3_DEPCMD_STARTTRANSFER; | |
991 | else | |
992 | cmd = DWC3_DEPCMD_UPDATETRANSFER; | |
993 | ||
994 | cmd |= DWC3_DEPCMD_PARAM(cmd_param); | |
995 | ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, ¶ms); | |
996 | if (ret < 0) { | |
997 | dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n"); | |
998 | ||
999 | /* | |
1000 | * FIXME we need to iterate over the list of requests | |
1001 | * here and stop, unmap, free and del each of the linked | |
1d046793 | 1002 | * requests instead of what we do now. |
72246da4 | 1003 | */ |
0fc9a1be FB |
1004 | usb_gadget_unmap_request(&dwc->gadget, &req->request, |
1005 | req->direction); | |
72246da4 FB |
1006 | list_del(&req->list); |
1007 | return ret; | |
1008 | } | |
1009 | ||
1010 | dep->flags |= DWC3_EP_BUSY; | |
25b8ff68 | 1011 | |
f898ae09 | 1012 | if (start_new) { |
b4996a86 | 1013 | dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc, |
f898ae09 | 1014 | dep->number); |
b4996a86 | 1015 | WARN_ON_ONCE(!dep->resource_index); |
f898ae09 | 1016 | } |
25b8ff68 | 1017 | |
72246da4 FB |
1018 | return 0; |
1019 | } | |
1020 | ||
d6d6ec7b PA |
1021 | static void __dwc3_gadget_start_isoc(struct dwc3 *dwc, |
1022 | struct dwc3_ep *dep, u32 cur_uf) | |
1023 | { | |
1024 | u32 uf; | |
1025 | ||
1026 | if (list_empty(&dep->request_list)) { | |
1027 | dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n", | |
1028 | dep->name); | |
1029 | return; | |
1030 | } | |
1031 | ||
1032 | /* 4 micro frames in the future */ | |
1033 | uf = cur_uf + dep->interval * 4; | |
1034 | ||
1035 | __dwc3_gadget_kick_transfer(dep, uf, 1); | |
1036 | } | |
1037 | ||
1038 | static void dwc3_gadget_start_isoc(struct dwc3 *dwc, | |
1039 | struct dwc3_ep *dep, const struct dwc3_event_depevt *event) | |
1040 | { | |
1041 | u32 cur_uf, mask; | |
1042 | ||
1043 | mask = ~(dep->interval - 1); | |
1044 | cur_uf = event->parameters & mask; | |
1045 | ||
1046 | __dwc3_gadget_start_isoc(dwc, dep, cur_uf); | |
1047 | } | |
1048 | ||
72246da4 FB |
1049 | static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req) |
1050 | { | |
0fc9a1be FB |
1051 | struct dwc3 *dwc = dep->dwc; |
1052 | int ret; | |
1053 | ||
72246da4 FB |
1054 | req->request.actual = 0; |
1055 | req->request.status = -EINPROGRESS; | |
1056 | req->direction = dep->direction; | |
1057 | req->epnum = dep->number; | |
1058 | ||
1059 | /* | |
1060 | * We only add to our list of requests now and | |
1061 | * start consuming the list once we get XferNotReady | |
1062 | * IRQ. | |
1063 | * | |
1064 | * That way, we avoid doing anything that we don't need | |
1065 | * to do now and defer it until the point we receive a | |
1066 | * particular token from the Host side. | |
1067 | * | |
1068 | * This will also avoid Host cancelling URBs due to too | |
1d046793 | 1069 | * many NAKs. |
72246da4 | 1070 | */ |
0fc9a1be FB |
1071 | ret = usb_gadget_map_request(&dwc->gadget, &req->request, |
1072 | dep->direction); | |
1073 | if (ret) | |
1074 | return ret; | |
1075 | ||
72246da4 FB |
1076 | list_add_tail(&req->list, &dep->request_list); |
1077 | ||
1078 | /* | |
b511e5e7 | 1079 | * There are a few special cases: |
72246da4 | 1080 | * |
f898ae09 PZ |
1081 | * 1. XferNotReady with empty list of requests. We need to kick the |
1082 | * transfer here in that situation, otherwise we will be NAKing | |
1083 | * forever. If we get XferNotReady before gadget driver has a | |
1084 | * chance to queue a request, we will ACK the IRQ but won't be | |
1085 | * able to receive the data until the next request is queued. | |
1086 | * The following code is handling exactly that. | |
72246da4 | 1087 | * |
72246da4 FB |
1088 | */ |
1089 | if (dep->flags & DWC3_EP_PENDING_REQUEST) { | |
f898ae09 | 1090 | int ret; |
72246da4 | 1091 | |
b511e5e7 FB |
1092 | ret = __dwc3_gadget_kick_transfer(dep, 0, true); |
1093 | if (ret && ret != -EBUSY) { | |
1094 | struct dwc3 *dwc = dep->dwc; | |
1095 | ||
1096 | dev_dbg(dwc->dev, "%s: failed to kick transfers\n", | |
1097 | dep->name); | |
f898ae09 | 1098 | } |
b511e5e7 | 1099 | } |
72246da4 | 1100 | |
b511e5e7 FB |
1101 | /* |
1102 | * 2. XferInProgress on Isoc EP with an active transfer. We need to | |
1103 | * kick the transfer here after queuing a request, otherwise the | |
1104 | * core may not see the modified TRB(s). | |
1105 | */ | |
1106 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && | |
1107 | (dep->flags & DWC3_EP_BUSY)) { | |
b4996a86 FB |
1108 | WARN_ON_ONCE(!dep->resource_index); |
1109 | ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index, | |
b511e5e7 | 1110 | false); |
72246da4 FB |
1111 | if (ret && ret != -EBUSY) { |
1112 | struct dwc3 *dwc = dep->dwc; | |
1113 | ||
1114 | dev_dbg(dwc->dev, "%s: failed to kick transfers\n", | |
1115 | dep->name); | |
1116 | } | |
a0925324 | 1117 | } |
72246da4 | 1118 | |
b511e5e7 FB |
1119 | /* |
1120 | * 3. Missed ISOC Handling. We need to start isoc transfer on the saved | |
1121 | * uframe number. | |
1122 | */ | |
1123 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && | |
1124 | (dep->flags & DWC3_EP_MISSED_ISOC)) { | |
1125 | __dwc3_gadget_start_isoc(dwc, dep, dep->current_uf); | |
1126 | dep->flags &= ~DWC3_EP_MISSED_ISOC; | |
1127 | } | |
1128 | ||
72246da4 FB |
1129 | return 0; |
1130 | } | |
1131 | ||
1132 | static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request, | |
1133 | gfp_t gfp_flags) | |
1134 | { | |
1135 | struct dwc3_request *req = to_dwc3_request(request); | |
1136 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
1137 | struct dwc3 *dwc = dep->dwc; | |
1138 | ||
1139 | unsigned long flags; | |
1140 | ||
1141 | int ret; | |
1142 | ||
16e78db7 | 1143 | if (!dep->endpoint.desc) { |
72246da4 FB |
1144 | dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n", |
1145 | request, ep->name); | |
1146 | return -ESHUTDOWN; | |
1147 | } | |
1148 | ||
1149 | dev_vdbg(dwc->dev, "queing request %p to %s length %d\n", | |
1150 | request, ep->name, request->length); | |
1151 | ||
1152 | spin_lock_irqsave(&dwc->lock, flags); | |
1153 | ret = __dwc3_gadget_ep_queue(dep, req); | |
1154 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1155 | ||
1156 | return ret; | |
1157 | } | |
1158 | ||
1159 | static int dwc3_gadget_ep_dequeue(struct usb_ep *ep, | |
1160 | struct usb_request *request) | |
1161 | { | |
1162 | struct dwc3_request *req = to_dwc3_request(request); | |
1163 | struct dwc3_request *r = NULL; | |
1164 | ||
1165 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
1166 | struct dwc3 *dwc = dep->dwc; | |
1167 | ||
1168 | unsigned long flags; | |
1169 | int ret = 0; | |
1170 | ||
1171 | spin_lock_irqsave(&dwc->lock, flags); | |
1172 | ||
1173 | list_for_each_entry(r, &dep->request_list, list) { | |
1174 | if (r == req) | |
1175 | break; | |
1176 | } | |
1177 | ||
1178 | if (r != req) { | |
1179 | list_for_each_entry(r, &dep->req_queued, list) { | |
1180 | if (r == req) | |
1181 | break; | |
1182 | } | |
1183 | if (r == req) { | |
1184 | /* wait until it is processed */ | |
1185 | dwc3_stop_active_transfer(dwc, dep->number); | |
1186 | goto out0; | |
1187 | } | |
1188 | dev_err(dwc->dev, "request %p was not queued to %s\n", | |
1189 | request, ep->name); | |
1190 | ret = -EINVAL; | |
1191 | goto out0; | |
1192 | } | |
1193 | ||
1194 | /* giveback the request */ | |
1195 | dwc3_gadget_giveback(dep, req, -ECONNRESET); | |
1196 | ||
1197 | out0: | |
1198 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1199 | ||
1200 | return ret; | |
1201 | } | |
1202 | ||
1203 | int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value) | |
1204 | { | |
1205 | struct dwc3_gadget_ep_cmd_params params; | |
1206 | struct dwc3 *dwc = dep->dwc; | |
1207 | int ret; | |
1208 | ||
1209 | memset(¶ms, 0x00, sizeof(params)); | |
1210 | ||
1211 | if (value) { | |
72246da4 FB |
1212 | ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, |
1213 | DWC3_DEPCMD_SETSTALL, ¶ms); | |
1214 | if (ret) | |
1215 | dev_err(dwc->dev, "failed to %s STALL on %s\n", | |
1216 | value ? "set" : "clear", | |
1217 | dep->name); | |
1218 | else | |
1219 | dep->flags |= DWC3_EP_STALL; | |
1220 | } else { | |
5275455a PZ |
1221 | if (dep->flags & DWC3_EP_WEDGE) |
1222 | return 0; | |
1223 | ||
72246da4 FB |
1224 | ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, |
1225 | DWC3_DEPCMD_CLEARSTALL, ¶ms); | |
1226 | if (ret) | |
1227 | dev_err(dwc->dev, "failed to %s STALL on %s\n", | |
1228 | value ? "set" : "clear", | |
1229 | dep->name); | |
1230 | else | |
1231 | dep->flags &= ~DWC3_EP_STALL; | |
1232 | } | |
5275455a | 1233 | |
72246da4 FB |
1234 | return ret; |
1235 | } | |
1236 | ||
1237 | static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value) | |
1238 | { | |
1239 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
1240 | struct dwc3 *dwc = dep->dwc; | |
1241 | ||
1242 | unsigned long flags; | |
1243 | ||
1244 | int ret; | |
1245 | ||
1246 | spin_lock_irqsave(&dwc->lock, flags); | |
1247 | ||
16e78db7 | 1248 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
72246da4 FB |
1249 | dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name); |
1250 | ret = -EINVAL; | |
1251 | goto out; | |
1252 | } | |
1253 | ||
1254 | ret = __dwc3_gadget_ep_set_halt(dep, value); | |
1255 | out: | |
1256 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1257 | ||
1258 | return ret; | |
1259 | } | |
1260 | ||
1261 | static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep) | |
1262 | { | |
1263 | struct dwc3_ep *dep = to_dwc3_ep(ep); | |
249a4569 PZ |
1264 | struct dwc3 *dwc = dep->dwc; |
1265 | unsigned long flags; | |
72246da4 | 1266 | |
249a4569 | 1267 | spin_lock_irqsave(&dwc->lock, flags); |
72246da4 | 1268 | dep->flags |= DWC3_EP_WEDGE; |
249a4569 | 1269 | spin_unlock_irqrestore(&dwc->lock, flags); |
72246da4 | 1270 | |
08f0d966 PA |
1271 | if (dep->number == 0 || dep->number == 1) |
1272 | return dwc3_gadget_ep0_set_halt(ep, 1); | |
1273 | else | |
1274 | return dwc3_gadget_ep_set_halt(ep, 1); | |
72246da4 FB |
1275 | } |
1276 | ||
1277 | /* -------------------------------------------------------------------------- */ | |
1278 | ||
1279 | static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = { | |
1280 | .bLength = USB_DT_ENDPOINT_SIZE, | |
1281 | .bDescriptorType = USB_DT_ENDPOINT, | |
1282 | .bmAttributes = USB_ENDPOINT_XFER_CONTROL, | |
1283 | }; | |
1284 | ||
1285 | static const struct usb_ep_ops dwc3_gadget_ep0_ops = { | |
1286 | .enable = dwc3_gadget_ep0_enable, | |
1287 | .disable = dwc3_gadget_ep0_disable, | |
1288 | .alloc_request = dwc3_gadget_ep_alloc_request, | |
1289 | .free_request = dwc3_gadget_ep_free_request, | |
1290 | .queue = dwc3_gadget_ep0_queue, | |
1291 | .dequeue = dwc3_gadget_ep_dequeue, | |
08f0d966 | 1292 | .set_halt = dwc3_gadget_ep0_set_halt, |
72246da4 FB |
1293 | .set_wedge = dwc3_gadget_ep_set_wedge, |
1294 | }; | |
1295 | ||
1296 | static const struct usb_ep_ops dwc3_gadget_ep_ops = { | |
1297 | .enable = dwc3_gadget_ep_enable, | |
1298 | .disable = dwc3_gadget_ep_disable, | |
1299 | .alloc_request = dwc3_gadget_ep_alloc_request, | |
1300 | .free_request = dwc3_gadget_ep_free_request, | |
1301 | .queue = dwc3_gadget_ep_queue, | |
1302 | .dequeue = dwc3_gadget_ep_dequeue, | |
1303 | .set_halt = dwc3_gadget_ep_set_halt, | |
1304 | .set_wedge = dwc3_gadget_ep_set_wedge, | |
1305 | }; | |
1306 | ||
1307 | /* -------------------------------------------------------------------------- */ | |
1308 | ||
1309 | static int dwc3_gadget_get_frame(struct usb_gadget *g) | |
1310 | { | |
1311 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1312 | u32 reg; | |
1313 | ||
1314 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
1315 | return DWC3_DSTS_SOFFN(reg); | |
1316 | } | |
1317 | ||
1318 | static int dwc3_gadget_wakeup(struct usb_gadget *g) | |
1319 | { | |
1320 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1321 | ||
1322 | unsigned long timeout; | |
1323 | unsigned long flags; | |
1324 | ||
1325 | u32 reg; | |
1326 | ||
1327 | int ret = 0; | |
1328 | ||
1329 | u8 link_state; | |
1330 | u8 speed; | |
1331 | ||
1332 | spin_lock_irqsave(&dwc->lock, flags); | |
1333 | ||
1334 | /* | |
1335 | * According to the Databook Remote wakeup request should | |
1336 | * be issued only when the device is in early suspend state. | |
1337 | * | |
1338 | * We can check that via USB Link State bits in DSTS register. | |
1339 | */ | |
1340 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
1341 | ||
1342 | speed = reg & DWC3_DSTS_CONNECTSPD; | |
1343 | if (speed == DWC3_DSTS_SUPERSPEED) { | |
1344 | dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n"); | |
1345 | ret = -EINVAL; | |
1346 | goto out; | |
1347 | } | |
1348 | ||
1349 | link_state = DWC3_DSTS_USBLNKST(reg); | |
1350 | ||
1351 | switch (link_state) { | |
1352 | case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */ | |
1353 | case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */ | |
1354 | break; | |
1355 | default: | |
1356 | dev_dbg(dwc->dev, "can't wakeup from link state %d\n", | |
1357 | link_state); | |
1358 | ret = -EINVAL; | |
1359 | goto out; | |
1360 | } | |
1361 | ||
8598bde7 FB |
1362 | ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV); |
1363 | if (ret < 0) { | |
1364 | dev_err(dwc->dev, "failed to put link in Recovery\n"); | |
1365 | goto out; | |
1366 | } | |
72246da4 | 1367 | |
802fde98 PZ |
1368 | /* Recent versions do this automatically */ |
1369 | if (dwc->revision < DWC3_REVISION_194A) { | |
1370 | /* write zeroes to Link Change Request */ | |
fcc023c7 | 1371 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); |
802fde98 PZ |
1372 | reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK; |
1373 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
1374 | } | |
72246da4 | 1375 | |
1d046793 | 1376 | /* poll until Link State changes to ON */ |
72246da4 FB |
1377 | timeout = jiffies + msecs_to_jiffies(100); |
1378 | ||
1d046793 | 1379 | while (!time_after(jiffies, timeout)) { |
72246da4 FB |
1380 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); |
1381 | ||
1382 | /* in HS, means ON */ | |
1383 | if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0) | |
1384 | break; | |
1385 | } | |
1386 | ||
1387 | if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) { | |
1388 | dev_err(dwc->dev, "failed to send remote wakeup\n"); | |
1389 | ret = -EINVAL; | |
1390 | } | |
1391 | ||
1392 | out: | |
1393 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1394 | ||
1395 | return ret; | |
1396 | } | |
1397 | ||
1398 | static int dwc3_gadget_set_selfpowered(struct usb_gadget *g, | |
1399 | int is_selfpowered) | |
1400 | { | |
1401 | struct dwc3 *dwc = gadget_to_dwc(g); | |
249a4569 | 1402 | unsigned long flags; |
72246da4 | 1403 | |
249a4569 | 1404 | spin_lock_irqsave(&dwc->lock, flags); |
72246da4 | 1405 | dwc->is_selfpowered = !!is_selfpowered; |
249a4569 | 1406 | spin_unlock_irqrestore(&dwc->lock, flags); |
72246da4 FB |
1407 | |
1408 | return 0; | |
1409 | } | |
1410 | ||
1411 | static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on) | |
1412 | { | |
1413 | u32 reg; | |
61d58242 | 1414 | u32 timeout = 500; |
72246da4 FB |
1415 | |
1416 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
8db7ed15 | 1417 | if (is_on) { |
802fde98 PZ |
1418 | if (dwc->revision <= DWC3_REVISION_187A) { |
1419 | reg &= ~DWC3_DCTL_TRGTULST_MASK; | |
1420 | reg |= DWC3_DCTL_TRGTULST_RX_DET; | |
1421 | } | |
1422 | ||
1423 | if (dwc->revision >= DWC3_REVISION_194A) | |
1424 | reg &= ~DWC3_DCTL_KEEP_CONNECT; | |
1425 | reg |= DWC3_DCTL_RUN_STOP; | |
8db7ed15 | 1426 | } else { |
72246da4 | 1427 | reg &= ~DWC3_DCTL_RUN_STOP; |
8db7ed15 | 1428 | } |
72246da4 FB |
1429 | |
1430 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
1431 | ||
1432 | do { | |
1433 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); | |
1434 | if (is_on) { | |
1435 | if (!(reg & DWC3_DSTS_DEVCTRLHLT)) | |
1436 | break; | |
1437 | } else { | |
1438 | if (reg & DWC3_DSTS_DEVCTRLHLT) | |
1439 | break; | |
1440 | } | |
72246da4 FB |
1441 | timeout--; |
1442 | if (!timeout) | |
1443 | break; | |
61d58242 | 1444 | udelay(1); |
72246da4 FB |
1445 | } while (1); |
1446 | ||
1447 | dev_vdbg(dwc->dev, "gadget %s data soft-%s\n", | |
1448 | dwc->gadget_driver | |
1449 | ? dwc->gadget_driver->function : "no-function", | |
1450 | is_on ? "connect" : "disconnect"); | |
1451 | } | |
1452 | ||
1453 | static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on) | |
1454 | { | |
1455 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1456 | unsigned long flags; | |
1457 | ||
1458 | is_on = !!is_on; | |
1459 | ||
1460 | spin_lock_irqsave(&dwc->lock, flags); | |
1461 | dwc3_gadget_run_stop(dwc, is_on); | |
1462 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1463 | ||
1464 | return 0; | |
1465 | } | |
1466 | ||
1467 | static int dwc3_gadget_start(struct usb_gadget *g, | |
1468 | struct usb_gadget_driver *driver) | |
1469 | { | |
1470 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1471 | struct dwc3_ep *dep; | |
1472 | unsigned long flags; | |
1473 | int ret = 0; | |
1474 | u32 reg; | |
1475 | ||
1476 | spin_lock_irqsave(&dwc->lock, flags); | |
1477 | ||
1478 | if (dwc->gadget_driver) { | |
1479 | dev_err(dwc->dev, "%s is already bound to %s\n", | |
1480 | dwc->gadget.name, | |
1481 | dwc->gadget_driver->driver.name); | |
1482 | ret = -EBUSY; | |
1483 | goto err0; | |
1484 | } | |
1485 | ||
1486 | dwc->gadget_driver = driver; | |
1487 | dwc->gadget.dev.driver = &driver->driver; | |
1488 | ||
72246da4 FB |
1489 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); |
1490 | reg &= ~(DWC3_DCFG_SPEED_MASK); | |
07e7f47b FB |
1491 | |
1492 | /** | |
1493 | * WORKAROUND: DWC3 revision < 2.20a have an issue | |
1494 | * which would cause metastability state on Run/Stop | |
1495 | * bit if we try to force the IP to USB2-only mode. | |
1496 | * | |
1497 | * Because of that, we cannot configure the IP to any | |
1498 | * speed other than the SuperSpeed | |
1499 | * | |
1500 | * Refers to: | |
1501 | * | |
1502 | * STAR#9000525659: Clock Domain Crossing on DCTL in | |
1503 | * USB 2.0 Mode | |
1504 | */ | |
1505 | if (dwc->revision < DWC3_REVISION_220A) | |
1506 | reg |= DWC3_DCFG_SUPERSPEED; | |
1507 | else | |
1508 | reg |= dwc->maximum_speed; | |
72246da4 FB |
1509 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); |
1510 | ||
b23c8439 PZ |
1511 | dwc->start_config_issued = false; |
1512 | ||
72246da4 FB |
1513 | /* Start with SuperSpeed Default */ |
1514 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); | |
1515 | ||
1516 | dep = dwc->eps[0]; | |
c90bfaec | 1517 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL); |
72246da4 FB |
1518 | if (ret) { |
1519 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
1520 | goto err0; | |
1521 | } | |
1522 | ||
1523 | dep = dwc->eps[1]; | |
c90bfaec | 1524 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL); |
72246da4 FB |
1525 | if (ret) { |
1526 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
1527 | goto err1; | |
1528 | } | |
1529 | ||
1530 | /* begin to receive SETUP packets */ | |
c7fcdeb2 | 1531 | dwc->ep0state = EP0_SETUP_PHASE; |
72246da4 FB |
1532 | dwc3_ep0_out_start(dwc); |
1533 | ||
1534 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1535 | ||
1536 | return 0; | |
1537 | ||
1538 | err1: | |
1539 | __dwc3_gadget_ep_disable(dwc->eps[0]); | |
1540 | ||
1541 | err0: | |
1542 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1543 | ||
1544 | return ret; | |
1545 | } | |
1546 | ||
1547 | static int dwc3_gadget_stop(struct usb_gadget *g, | |
1548 | struct usb_gadget_driver *driver) | |
1549 | { | |
1550 | struct dwc3 *dwc = gadget_to_dwc(g); | |
1551 | unsigned long flags; | |
1552 | ||
1553 | spin_lock_irqsave(&dwc->lock, flags); | |
1554 | ||
1555 | __dwc3_gadget_ep_disable(dwc->eps[0]); | |
1556 | __dwc3_gadget_ep_disable(dwc->eps[1]); | |
1557 | ||
1558 | dwc->gadget_driver = NULL; | |
1559 | dwc->gadget.dev.driver = NULL; | |
1560 | ||
1561 | spin_unlock_irqrestore(&dwc->lock, flags); | |
1562 | ||
1563 | return 0; | |
1564 | } | |
802fde98 | 1565 | |
72246da4 FB |
1566 | static const struct usb_gadget_ops dwc3_gadget_ops = { |
1567 | .get_frame = dwc3_gadget_get_frame, | |
1568 | .wakeup = dwc3_gadget_wakeup, | |
1569 | .set_selfpowered = dwc3_gadget_set_selfpowered, | |
1570 | .pullup = dwc3_gadget_pullup, | |
1571 | .udc_start = dwc3_gadget_start, | |
1572 | .udc_stop = dwc3_gadget_stop, | |
1573 | }; | |
1574 | ||
1575 | /* -------------------------------------------------------------------------- */ | |
1576 | ||
1577 | static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc) | |
1578 | { | |
1579 | struct dwc3_ep *dep; | |
1580 | u8 epnum; | |
1581 | ||
1582 | INIT_LIST_HEAD(&dwc->gadget.ep_list); | |
1583 | ||
1584 | for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) { | |
1585 | dep = kzalloc(sizeof(*dep), GFP_KERNEL); | |
1586 | if (!dep) { | |
1587 | dev_err(dwc->dev, "can't allocate endpoint %d\n", | |
1588 | epnum); | |
1589 | return -ENOMEM; | |
1590 | } | |
1591 | ||
1592 | dep->dwc = dwc; | |
1593 | dep->number = epnum; | |
1594 | dwc->eps[epnum] = dep; | |
1595 | ||
1596 | snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1, | |
1597 | (epnum & 1) ? "in" : "out"); | |
1598 | dep->endpoint.name = dep->name; | |
1599 | dep->direction = (epnum & 1); | |
1600 | ||
1601 | if (epnum == 0 || epnum == 1) { | |
1602 | dep->endpoint.maxpacket = 512; | |
1603 | dep->endpoint.ops = &dwc3_gadget_ep0_ops; | |
1604 | if (!epnum) | |
1605 | dwc->gadget.ep0 = &dep->endpoint; | |
1606 | } else { | |
1607 | int ret; | |
1608 | ||
1609 | dep->endpoint.maxpacket = 1024; | |
12d36c16 | 1610 | dep->endpoint.max_streams = 15; |
72246da4 FB |
1611 | dep->endpoint.ops = &dwc3_gadget_ep_ops; |
1612 | list_add_tail(&dep->endpoint.ep_list, | |
1613 | &dwc->gadget.ep_list); | |
1614 | ||
1615 | ret = dwc3_alloc_trb_pool(dep); | |
25b8ff68 | 1616 | if (ret) |
72246da4 | 1617 | return ret; |
72246da4 | 1618 | } |
25b8ff68 | 1619 | |
72246da4 FB |
1620 | INIT_LIST_HEAD(&dep->request_list); |
1621 | INIT_LIST_HEAD(&dep->req_queued); | |
1622 | } | |
1623 | ||
1624 | return 0; | |
1625 | } | |
1626 | ||
1627 | static void dwc3_gadget_free_endpoints(struct dwc3 *dwc) | |
1628 | { | |
1629 | struct dwc3_ep *dep; | |
1630 | u8 epnum; | |
1631 | ||
1632 | for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) { | |
1633 | dep = dwc->eps[epnum]; | |
1634 | dwc3_free_trb_pool(dep); | |
1635 | ||
1636 | if (epnum != 0 && epnum != 1) | |
1637 | list_del(&dep->endpoint.ep_list); | |
1638 | ||
1639 | kfree(dep); | |
1640 | } | |
1641 | } | |
1642 | ||
1643 | static void dwc3_gadget_release(struct device *dev) | |
1644 | { | |
1645 | dev_dbg(dev, "%s\n", __func__); | |
1646 | } | |
1647 | ||
1648 | /* -------------------------------------------------------------------------- */ | |
1649 | static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep, | |
1650 | const struct dwc3_event_depevt *event, int status) | |
1651 | { | |
1652 | struct dwc3_request *req; | |
f6bafc6a | 1653 | struct dwc3_trb *trb; |
72246da4 FB |
1654 | unsigned int count; |
1655 | unsigned int s_pkt = 0; | |
d6d6ec7b | 1656 | unsigned int trb_status; |
72246da4 FB |
1657 | |
1658 | do { | |
1659 | req = next_request(&dep->req_queued); | |
d39ee7be SAS |
1660 | if (!req) { |
1661 | WARN_ON_ONCE(1); | |
1662 | return 1; | |
1663 | } | |
72246da4 | 1664 | |
f6bafc6a | 1665 | trb = req->trb; |
72246da4 | 1666 | |
f6bafc6a | 1667 | if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN) |
0d2f4758 SAS |
1668 | /* |
1669 | * We continue despite the error. There is not much we | |
1d046793 PZ |
1670 | * can do. If we don't clean it up we loop forever. If |
1671 | * we skip the TRB then it gets overwritten after a | |
1672 | * while since we use them in a ring buffer. A BUG() | |
1673 | * would help. Lets hope that if this occurs, someone | |
0d2f4758 SAS |
1674 | * fixes the root cause instead of looking away :) |
1675 | */ | |
72246da4 FB |
1676 | dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n", |
1677 | dep->name, req->trb); | |
f6bafc6a | 1678 | count = trb->size & DWC3_TRB_SIZE_MASK; |
72246da4 FB |
1679 | |
1680 | if (dep->direction) { | |
1681 | if (count) { | |
d6d6ec7b PA |
1682 | trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size); |
1683 | if (trb_status == DWC3_TRBSTS_MISSED_ISOC) { | |
1684 | dev_dbg(dwc->dev, "incomplete IN transfer %s\n", | |
1685 | dep->name); | |
1686 | dep->current_uf = event->parameters & | |
1687 | ~(dep->interval - 1); | |
1688 | dep->flags |= DWC3_EP_MISSED_ISOC; | |
1689 | } else { | |
1690 | dev_err(dwc->dev, "incomplete IN transfer %s\n", | |
1691 | dep->name); | |
1692 | status = -ECONNRESET; | |
1693 | } | |
72246da4 FB |
1694 | } |
1695 | } else { | |
1696 | if (count && (event->status & DEPEVT_STATUS_SHORT)) | |
1697 | s_pkt = 1; | |
1698 | } | |
1699 | ||
1700 | /* | |
1701 | * We assume here we will always receive the entire data block | |
1702 | * which we should receive. Meaning, if we program RX to | |
1703 | * receive 4K but we receive only 2K, we assume that's all we | |
1704 | * should receive and we simply bounce the request back to the | |
1705 | * gadget driver for further processing. | |
1706 | */ | |
1707 | req->request.actual += req->request.length - count; | |
1708 | dwc3_gadget_giveback(dep, req, status); | |
1709 | if (s_pkt) | |
1710 | break; | |
f6bafc6a | 1711 | if ((event->status & DEPEVT_STATUS_LST) && |
70b674bf PA |
1712 | (trb->ctrl & (DWC3_TRB_CTRL_LST | |
1713 | DWC3_TRB_CTRL_HWO))) | |
72246da4 | 1714 | break; |
f6bafc6a FB |
1715 | if ((event->status & DEPEVT_STATUS_IOC) && |
1716 | (trb->ctrl & DWC3_TRB_CTRL_IOC)) | |
72246da4 FB |
1717 | break; |
1718 | } while (1); | |
1719 | ||
f6bafc6a FB |
1720 | if ((event->status & DEPEVT_STATUS_IOC) && |
1721 | (trb->ctrl & DWC3_TRB_CTRL_IOC)) | |
72246da4 FB |
1722 | return 0; |
1723 | return 1; | |
1724 | } | |
1725 | ||
1726 | static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc, | |
1727 | struct dwc3_ep *dep, const struct dwc3_event_depevt *event, | |
1728 | int start_new) | |
1729 | { | |
1730 | unsigned status = 0; | |
1731 | int clean_busy; | |
1732 | ||
1733 | if (event->status & DEPEVT_STATUS_BUSERR) | |
1734 | status = -ECONNRESET; | |
1735 | ||
1d046793 | 1736 | clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status); |
c2df85ca | 1737 | if (clean_busy) |
72246da4 | 1738 | dep->flags &= ~DWC3_EP_BUSY; |
fae2b904 FB |
1739 | |
1740 | /* | |
1741 | * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround. | |
1742 | * See dwc3_gadget_linksts_change_interrupt() for 1st half. | |
1743 | */ | |
1744 | if (dwc->revision < DWC3_REVISION_183A) { | |
1745 | u32 reg; | |
1746 | int i; | |
1747 | ||
1748 | for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) { | |
1749 | struct dwc3_ep *dep = dwc->eps[i]; | |
1750 | ||
1751 | if (!(dep->flags & DWC3_EP_ENABLED)) | |
1752 | continue; | |
1753 | ||
1754 | if (!list_empty(&dep->req_queued)) | |
1755 | return; | |
1756 | } | |
1757 | ||
1758 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
1759 | reg |= dwc->u1u2; | |
1760 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
1761 | ||
1762 | dwc->u1u2 = 0; | |
1763 | } | |
72246da4 FB |
1764 | } |
1765 | ||
72246da4 FB |
1766 | static void dwc3_endpoint_interrupt(struct dwc3 *dwc, |
1767 | const struct dwc3_event_depevt *event) | |
1768 | { | |
1769 | struct dwc3_ep *dep; | |
1770 | u8 epnum = event->endpoint_number; | |
1771 | ||
1772 | dep = dwc->eps[epnum]; | |
1773 | ||
3336abb5 FB |
1774 | if (!(dep->flags & DWC3_EP_ENABLED)) |
1775 | return; | |
1776 | ||
72246da4 FB |
1777 | dev_vdbg(dwc->dev, "%s: %s\n", dep->name, |
1778 | dwc3_ep_event_string(event->endpoint_event)); | |
1779 | ||
1780 | if (epnum == 0 || epnum == 1) { | |
1781 | dwc3_ep0_interrupt(dwc, event); | |
1782 | return; | |
1783 | } | |
1784 | ||
1785 | switch (event->endpoint_event) { | |
1786 | case DWC3_DEPEVT_XFERCOMPLETE: | |
b4996a86 | 1787 | dep->resource_index = 0; |
c2df85ca | 1788 | |
16e78db7 | 1789 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
72246da4 FB |
1790 | dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n", |
1791 | dep->name); | |
1792 | return; | |
1793 | } | |
1794 | ||
1795 | dwc3_endpoint_transfer_complete(dwc, dep, event, 1); | |
1796 | break; | |
1797 | case DWC3_DEPEVT_XFERINPROGRESS: | |
16e78db7 | 1798 | if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
72246da4 FB |
1799 | dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n", |
1800 | dep->name); | |
1801 | return; | |
1802 | } | |
1803 | ||
1804 | dwc3_endpoint_transfer_complete(dwc, dep, event, 0); | |
1805 | break; | |
1806 | case DWC3_DEPEVT_XFERNOTREADY: | |
16e78db7 | 1807 | if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { |
72246da4 FB |
1808 | dwc3_gadget_start_isoc(dwc, dep, event); |
1809 | } else { | |
1810 | int ret; | |
1811 | ||
1812 | dev_vdbg(dwc->dev, "%s: reason %s\n", | |
40aa41fb FB |
1813 | dep->name, event->status & |
1814 | DEPEVT_STATUS_TRANSFER_ACTIVE | |
72246da4 FB |
1815 | ? "Transfer Active" |
1816 | : "Transfer Not Active"); | |
1817 | ||
1818 | ret = __dwc3_gadget_kick_transfer(dep, 0, 1); | |
1819 | if (!ret || ret == -EBUSY) | |
1820 | return; | |
1821 | ||
1822 | dev_dbg(dwc->dev, "%s: failed to kick transfers\n", | |
1823 | dep->name); | |
1824 | } | |
1825 | ||
879631aa FB |
1826 | break; |
1827 | case DWC3_DEPEVT_STREAMEVT: | |
16e78db7 | 1828 | if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) { |
879631aa FB |
1829 | dev_err(dwc->dev, "Stream event for non-Bulk %s\n", |
1830 | dep->name); | |
1831 | return; | |
1832 | } | |
1833 | ||
1834 | switch (event->status) { | |
1835 | case DEPEVT_STREAMEVT_FOUND: | |
1836 | dev_vdbg(dwc->dev, "Stream %d found and started\n", | |
1837 | event->parameters); | |
1838 | ||
1839 | break; | |
1840 | case DEPEVT_STREAMEVT_NOTFOUND: | |
1841 | /* FALLTHROUGH */ | |
1842 | default: | |
1843 | dev_dbg(dwc->dev, "Couldn't find suitable stream\n"); | |
1844 | } | |
72246da4 FB |
1845 | break; |
1846 | case DWC3_DEPEVT_RXTXFIFOEVT: | |
1847 | dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name); | |
1848 | break; | |
72246da4 | 1849 | case DWC3_DEPEVT_EPCMDCMPLT: |
ea53b882 | 1850 | dev_vdbg(dwc->dev, "Endpoint Command Complete\n"); |
72246da4 FB |
1851 | break; |
1852 | } | |
1853 | } | |
1854 | ||
1855 | static void dwc3_disconnect_gadget(struct dwc3 *dwc) | |
1856 | { | |
1857 | if (dwc->gadget_driver && dwc->gadget_driver->disconnect) { | |
1858 | spin_unlock(&dwc->lock); | |
1859 | dwc->gadget_driver->disconnect(&dwc->gadget); | |
1860 | spin_lock(&dwc->lock); | |
1861 | } | |
1862 | } | |
1863 | ||
1864 | static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum) | |
1865 | { | |
1866 | struct dwc3_ep *dep; | |
1867 | struct dwc3_gadget_ep_cmd_params params; | |
1868 | u32 cmd; | |
1869 | int ret; | |
1870 | ||
1871 | dep = dwc->eps[epnum]; | |
1872 | ||
b4996a86 | 1873 | if (!dep->resource_index) |
3daf74d7 PA |
1874 | return; |
1875 | ||
1876 | cmd = DWC3_DEPCMD_ENDTRANSFER; | |
1877 | cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC; | |
b4996a86 | 1878 | cmd |= DWC3_DEPCMD_PARAM(dep->resource_index); |
3daf74d7 PA |
1879 | memset(¶ms, 0, sizeof(params)); |
1880 | ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, ¶ms); | |
1881 | WARN_ON_ONCE(ret); | |
b4996a86 | 1882 | dep->resource_index = 0; |
72246da4 FB |
1883 | } |
1884 | ||
1885 | static void dwc3_stop_active_transfers(struct dwc3 *dwc) | |
1886 | { | |
1887 | u32 epnum; | |
1888 | ||
1889 | for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) { | |
1890 | struct dwc3_ep *dep; | |
1891 | ||
1892 | dep = dwc->eps[epnum]; | |
1893 | if (!(dep->flags & DWC3_EP_ENABLED)) | |
1894 | continue; | |
1895 | ||
624407f9 | 1896 | dwc3_remove_requests(dwc, dep); |
72246da4 FB |
1897 | } |
1898 | } | |
1899 | ||
1900 | static void dwc3_clear_stall_all_ep(struct dwc3 *dwc) | |
1901 | { | |
1902 | u32 epnum; | |
1903 | ||
1904 | for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) { | |
1905 | struct dwc3_ep *dep; | |
1906 | struct dwc3_gadget_ep_cmd_params params; | |
1907 | int ret; | |
1908 | ||
1909 | dep = dwc->eps[epnum]; | |
1910 | ||
1911 | if (!(dep->flags & DWC3_EP_STALL)) | |
1912 | continue; | |
1913 | ||
1914 | dep->flags &= ~DWC3_EP_STALL; | |
1915 | ||
1916 | memset(¶ms, 0, sizeof(params)); | |
1917 | ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, | |
1918 | DWC3_DEPCMD_CLEARSTALL, ¶ms); | |
1919 | WARN_ON_ONCE(ret); | |
1920 | } | |
1921 | } | |
1922 | ||
1923 | static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc) | |
1924 | { | |
c4430a26 FB |
1925 | int reg; |
1926 | ||
72246da4 | 1927 | dev_vdbg(dwc->dev, "%s\n", __func__); |
72246da4 FB |
1928 | |
1929 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
1930 | reg &= ~DWC3_DCTL_INITU1ENA; | |
1931 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
1932 | ||
1933 | reg &= ~DWC3_DCTL_INITU2ENA; | |
1934 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
72246da4 | 1935 | |
72246da4 | 1936 | dwc3_disconnect_gadget(dwc); |
b23c8439 | 1937 | dwc->start_config_issued = false; |
72246da4 FB |
1938 | |
1939 | dwc->gadget.speed = USB_SPEED_UNKNOWN; | |
df62df56 | 1940 | dwc->setup_packet_pending = false; |
72246da4 FB |
1941 | } |
1942 | ||
d7a46a8d | 1943 | static void dwc3_gadget_usb3_phy_suspend(struct dwc3 *dwc, int suspend) |
72246da4 FB |
1944 | { |
1945 | u32 reg; | |
1946 | ||
1947 | reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0)); | |
1948 | ||
d7a46a8d | 1949 | if (suspend) |
72246da4 | 1950 | reg |= DWC3_GUSB3PIPECTL_SUSPHY; |
d7a46a8d PZ |
1951 | else |
1952 | reg &= ~DWC3_GUSB3PIPECTL_SUSPHY; | |
72246da4 FB |
1953 | |
1954 | dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg); | |
1955 | } | |
1956 | ||
d7a46a8d | 1957 | static void dwc3_gadget_usb2_phy_suspend(struct dwc3 *dwc, int suspend) |
72246da4 FB |
1958 | { |
1959 | u32 reg; | |
1960 | ||
1961 | reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0)); | |
1962 | ||
d7a46a8d | 1963 | if (suspend) |
72246da4 | 1964 | reg |= DWC3_GUSB2PHYCFG_SUSPHY; |
d7a46a8d PZ |
1965 | else |
1966 | reg &= ~DWC3_GUSB2PHYCFG_SUSPHY; | |
72246da4 FB |
1967 | |
1968 | dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg); | |
1969 | } | |
1970 | ||
1971 | static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc) | |
1972 | { | |
1973 | u32 reg; | |
1974 | ||
1975 | dev_vdbg(dwc->dev, "%s\n", __func__); | |
1976 | ||
df62df56 FB |
1977 | /* |
1978 | * WORKAROUND: DWC3 revisions <1.88a have an issue which | |
1979 | * would cause a missing Disconnect Event if there's a | |
1980 | * pending Setup Packet in the FIFO. | |
1981 | * | |
1982 | * There's no suggested workaround on the official Bug | |
1983 | * report, which states that "unless the driver/application | |
1984 | * is doing any special handling of a disconnect event, | |
1985 | * there is no functional issue". | |
1986 | * | |
1987 | * Unfortunately, it turns out that we _do_ some special | |
1988 | * handling of a disconnect event, namely complete all | |
1989 | * pending transfers, notify gadget driver of the | |
1990 | * disconnection, and so on. | |
1991 | * | |
1992 | * Our suggested workaround is to follow the Disconnect | |
1993 | * Event steps here, instead, based on a setup_packet_pending | |
1994 | * flag. Such flag gets set whenever we have a XferNotReady | |
1995 | * event on EP0 and gets cleared on XferComplete for the | |
1996 | * same endpoint. | |
1997 | * | |
1998 | * Refers to: | |
1999 | * | |
2000 | * STAR#9000466709: RTL: Device : Disconnect event not | |
2001 | * generated if setup packet pending in FIFO | |
2002 | */ | |
2003 | if (dwc->revision < DWC3_REVISION_188A) { | |
2004 | if (dwc->setup_packet_pending) | |
2005 | dwc3_gadget_disconnect_interrupt(dwc); | |
2006 | } | |
2007 | ||
961906ed FB |
2008 | /* after reset -> Default State */ |
2009 | dwc->dev_state = DWC3_DEFAULT_STATE; | |
2010 | ||
802fde98 PZ |
2011 | /* Recent versions support automatic phy suspend and don't need this */ |
2012 | if (dwc->revision < DWC3_REVISION_194A) { | |
2013 | /* Resume PHYs */ | |
2014 | dwc3_gadget_usb2_phy_suspend(dwc, false); | |
2015 | dwc3_gadget_usb3_phy_suspend(dwc, false); | |
2016 | } | |
72246da4 FB |
2017 | |
2018 | if (dwc->gadget.speed != USB_SPEED_UNKNOWN) | |
2019 | dwc3_disconnect_gadget(dwc); | |
2020 | ||
2021 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2022 | reg &= ~DWC3_DCTL_TSTCTRL_MASK; | |
2023 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
3b637367 | 2024 | dwc->test_mode = false; |
72246da4 FB |
2025 | |
2026 | dwc3_stop_active_transfers(dwc); | |
2027 | dwc3_clear_stall_all_ep(dwc); | |
b23c8439 | 2028 | dwc->start_config_issued = false; |
72246da4 FB |
2029 | |
2030 | /* Reset device address to zero */ | |
2031 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); | |
2032 | reg &= ~(DWC3_DCFG_DEVADDR_MASK); | |
2033 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); | |
72246da4 FB |
2034 | } |
2035 | ||
2036 | static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed) | |
2037 | { | |
2038 | u32 reg; | |
2039 | u32 usb30_clock = DWC3_GCTL_CLK_BUS; | |
2040 | ||
2041 | /* | |
2042 | * We change the clock only at SS but I dunno why I would want to do | |
2043 | * this. Maybe it becomes part of the power saving plan. | |
2044 | */ | |
2045 | ||
2046 | if (speed != DWC3_DSTS_SUPERSPEED) | |
2047 | return; | |
2048 | ||
2049 | /* | |
2050 | * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed | |
2051 | * each time on Connect Done. | |
2052 | */ | |
2053 | if (!usb30_clock) | |
2054 | return; | |
2055 | ||
2056 | reg = dwc3_readl(dwc->regs, DWC3_GCTL); | |
2057 | reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock); | |
2058 | dwc3_writel(dwc->regs, DWC3_GCTL, reg); | |
2059 | } | |
2060 | ||
d7a46a8d | 2061 | static void dwc3_gadget_phy_suspend(struct dwc3 *dwc, u8 speed) |
72246da4 FB |
2062 | { |
2063 | switch (speed) { | |
2064 | case USB_SPEED_SUPER: | |
d7a46a8d | 2065 | dwc3_gadget_usb2_phy_suspend(dwc, true); |
72246da4 FB |
2066 | break; |
2067 | case USB_SPEED_HIGH: | |
2068 | case USB_SPEED_FULL: | |
2069 | case USB_SPEED_LOW: | |
d7a46a8d | 2070 | dwc3_gadget_usb3_phy_suspend(dwc, true); |
72246da4 FB |
2071 | break; |
2072 | } | |
2073 | } | |
2074 | ||
2075 | static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc) | |
2076 | { | |
2077 | struct dwc3_gadget_ep_cmd_params params; | |
2078 | struct dwc3_ep *dep; | |
2079 | int ret; | |
2080 | u32 reg; | |
2081 | u8 speed; | |
2082 | ||
2083 | dev_vdbg(dwc->dev, "%s\n", __func__); | |
2084 | ||
2085 | memset(¶ms, 0x00, sizeof(params)); | |
2086 | ||
72246da4 FB |
2087 | reg = dwc3_readl(dwc->regs, DWC3_DSTS); |
2088 | speed = reg & DWC3_DSTS_CONNECTSPD; | |
2089 | dwc->speed = speed; | |
2090 | ||
2091 | dwc3_update_ram_clk_sel(dwc, speed); | |
2092 | ||
2093 | switch (speed) { | |
2094 | case DWC3_DCFG_SUPERSPEED: | |
05870c5b FB |
2095 | /* |
2096 | * WORKAROUND: DWC3 revisions <1.90a have an issue which | |
2097 | * would cause a missing USB3 Reset event. | |
2098 | * | |
2099 | * In such situations, we should force a USB3 Reset | |
2100 | * event by calling our dwc3_gadget_reset_interrupt() | |
2101 | * routine. | |
2102 | * | |
2103 | * Refers to: | |
2104 | * | |
2105 | * STAR#9000483510: RTL: SS : USB3 reset event may | |
2106 | * not be generated always when the link enters poll | |
2107 | */ | |
2108 | if (dwc->revision < DWC3_REVISION_190A) | |
2109 | dwc3_gadget_reset_interrupt(dwc); | |
2110 | ||
72246da4 FB |
2111 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); |
2112 | dwc->gadget.ep0->maxpacket = 512; | |
2113 | dwc->gadget.speed = USB_SPEED_SUPER; | |
2114 | break; | |
2115 | case DWC3_DCFG_HIGHSPEED: | |
2116 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64); | |
2117 | dwc->gadget.ep0->maxpacket = 64; | |
2118 | dwc->gadget.speed = USB_SPEED_HIGH; | |
2119 | break; | |
2120 | case DWC3_DCFG_FULLSPEED2: | |
2121 | case DWC3_DCFG_FULLSPEED1: | |
2122 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64); | |
2123 | dwc->gadget.ep0->maxpacket = 64; | |
2124 | dwc->gadget.speed = USB_SPEED_FULL; | |
2125 | break; | |
2126 | case DWC3_DCFG_LOWSPEED: | |
2127 | dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8); | |
2128 | dwc->gadget.ep0->maxpacket = 8; | |
2129 | dwc->gadget.speed = USB_SPEED_LOW; | |
2130 | break; | |
2131 | } | |
2132 | ||
802fde98 PZ |
2133 | /* Recent versions support automatic phy suspend and don't need this */ |
2134 | if (dwc->revision < DWC3_REVISION_194A) { | |
2135 | /* Suspend unneeded PHY */ | |
2136 | dwc3_gadget_phy_suspend(dwc, dwc->gadget.speed); | |
2137 | } | |
72246da4 FB |
2138 | |
2139 | dep = dwc->eps[0]; | |
c90bfaec | 2140 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL); |
72246da4 FB |
2141 | if (ret) { |
2142 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
2143 | return; | |
2144 | } | |
2145 | ||
2146 | dep = dwc->eps[1]; | |
c90bfaec | 2147 | ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL); |
72246da4 FB |
2148 | if (ret) { |
2149 | dev_err(dwc->dev, "failed to enable %s\n", dep->name); | |
2150 | return; | |
2151 | } | |
2152 | ||
2153 | /* | |
2154 | * Configure PHY via GUSB3PIPECTLn if required. | |
2155 | * | |
2156 | * Update GTXFIFOSIZn | |
2157 | * | |
2158 | * In both cases reset values should be sufficient. | |
2159 | */ | |
2160 | } | |
2161 | ||
2162 | static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc) | |
2163 | { | |
2164 | dev_vdbg(dwc->dev, "%s\n", __func__); | |
2165 | ||
2166 | /* | |
2167 | * TODO take core out of low power mode when that's | |
2168 | * implemented. | |
2169 | */ | |
2170 | ||
2171 | dwc->gadget_driver->resume(&dwc->gadget); | |
2172 | } | |
2173 | ||
2174 | static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc, | |
2175 | unsigned int evtinfo) | |
2176 | { | |
fae2b904 FB |
2177 | enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK; |
2178 | ||
2179 | /* | |
2180 | * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending | |
2181 | * on the link partner, the USB session might do multiple entry/exit | |
2182 | * of low power states before a transfer takes place. | |
2183 | * | |
2184 | * Due to this problem, we might experience lower throughput. The | |
2185 | * suggested workaround is to disable DCTL[12:9] bits if we're | |
2186 | * transitioning from U1/U2 to U0 and enable those bits again | |
2187 | * after a transfer completes and there are no pending transfers | |
2188 | * on any of the enabled endpoints. | |
2189 | * | |
2190 | * This is the first half of that workaround. | |
2191 | * | |
2192 | * Refers to: | |
2193 | * | |
2194 | * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us | |
2195 | * core send LGO_Ux entering U0 | |
2196 | */ | |
2197 | if (dwc->revision < DWC3_REVISION_183A) { | |
2198 | if (next == DWC3_LINK_STATE_U0) { | |
2199 | u32 u1u2; | |
2200 | u32 reg; | |
2201 | ||
2202 | switch (dwc->link_state) { | |
2203 | case DWC3_LINK_STATE_U1: | |
2204 | case DWC3_LINK_STATE_U2: | |
2205 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2206 | u1u2 = reg & (DWC3_DCTL_INITU2ENA | |
2207 | | DWC3_DCTL_ACCEPTU2ENA | |
2208 | | DWC3_DCTL_INITU1ENA | |
2209 | | DWC3_DCTL_ACCEPTU1ENA); | |
2210 | ||
2211 | if (!dwc->u1u2) | |
2212 | dwc->u1u2 = reg & u1u2; | |
2213 | ||
2214 | reg &= ~u1u2; | |
2215 | ||
2216 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
2217 | break; | |
2218 | default: | |
2219 | /* do nothing */ | |
2220 | break; | |
2221 | } | |
2222 | } | |
2223 | } | |
2224 | ||
2225 | dwc->link_state = next; | |
019ac832 FB |
2226 | |
2227 | dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state); | |
72246da4 FB |
2228 | } |
2229 | ||
2230 | static void dwc3_gadget_interrupt(struct dwc3 *dwc, | |
2231 | const struct dwc3_event_devt *event) | |
2232 | { | |
2233 | switch (event->type) { | |
2234 | case DWC3_DEVICE_EVENT_DISCONNECT: | |
2235 | dwc3_gadget_disconnect_interrupt(dwc); | |
2236 | break; | |
2237 | case DWC3_DEVICE_EVENT_RESET: | |
2238 | dwc3_gadget_reset_interrupt(dwc); | |
2239 | break; | |
2240 | case DWC3_DEVICE_EVENT_CONNECT_DONE: | |
2241 | dwc3_gadget_conndone_interrupt(dwc); | |
2242 | break; | |
2243 | case DWC3_DEVICE_EVENT_WAKEUP: | |
2244 | dwc3_gadget_wakeup_interrupt(dwc); | |
2245 | break; | |
2246 | case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE: | |
2247 | dwc3_gadget_linksts_change_interrupt(dwc, event->event_info); | |
2248 | break; | |
2249 | case DWC3_DEVICE_EVENT_EOPF: | |
2250 | dev_vdbg(dwc->dev, "End of Periodic Frame\n"); | |
2251 | break; | |
2252 | case DWC3_DEVICE_EVENT_SOF: | |
2253 | dev_vdbg(dwc->dev, "Start of Periodic Frame\n"); | |
2254 | break; | |
2255 | case DWC3_DEVICE_EVENT_ERRATIC_ERROR: | |
2256 | dev_vdbg(dwc->dev, "Erratic Error\n"); | |
2257 | break; | |
2258 | case DWC3_DEVICE_EVENT_CMD_CMPL: | |
2259 | dev_vdbg(dwc->dev, "Command Complete\n"); | |
2260 | break; | |
2261 | case DWC3_DEVICE_EVENT_OVERFLOW: | |
2262 | dev_vdbg(dwc->dev, "Overflow\n"); | |
2263 | break; | |
2264 | default: | |
2265 | dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type); | |
2266 | } | |
2267 | } | |
2268 | ||
2269 | static void dwc3_process_event_entry(struct dwc3 *dwc, | |
2270 | const union dwc3_event *event) | |
2271 | { | |
2272 | /* Endpoint IRQ, handle it and return early */ | |
2273 | if (event->type.is_devspec == 0) { | |
2274 | /* depevt */ | |
2275 | return dwc3_endpoint_interrupt(dwc, &event->depevt); | |
2276 | } | |
2277 | ||
2278 | switch (event->type.type) { | |
2279 | case DWC3_EVENT_TYPE_DEV: | |
2280 | dwc3_gadget_interrupt(dwc, &event->devt); | |
2281 | break; | |
2282 | /* REVISIT what to do with Carkit and I2C events ? */ | |
2283 | default: | |
2284 | dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw); | |
2285 | } | |
2286 | } | |
2287 | ||
2288 | static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf) | |
2289 | { | |
2290 | struct dwc3_event_buffer *evt; | |
2291 | int left; | |
2292 | u32 count; | |
2293 | ||
2294 | count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf)); | |
2295 | count &= DWC3_GEVNTCOUNT_MASK; | |
2296 | if (!count) | |
2297 | return IRQ_NONE; | |
2298 | ||
2299 | evt = dwc->ev_buffs[buf]; | |
2300 | left = count; | |
2301 | ||
2302 | while (left > 0) { | |
2303 | union dwc3_event event; | |
2304 | ||
d70d8442 FB |
2305 | event.raw = *(u32 *) (evt->buf + evt->lpos); |
2306 | ||
72246da4 FB |
2307 | dwc3_process_event_entry(dwc, &event); |
2308 | /* | |
2309 | * XXX we wrap around correctly to the next entry as almost all | |
2310 | * entries are 4 bytes in size. There is one entry which has 12 | |
2311 | * bytes which is a regular entry followed by 8 bytes data. ATM | |
2312 | * I don't know how things are organized if were get next to the | |
2313 | * a boundary so I worry about that once we try to handle that. | |
2314 | */ | |
2315 | evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE; | |
2316 | left -= 4; | |
2317 | ||
2318 | dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4); | |
2319 | } | |
2320 | ||
2321 | return IRQ_HANDLED; | |
2322 | } | |
2323 | ||
2324 | static irqreturn_t dwc3_interrupt(int irq, void *_dwc) | |
2325 | { | |
2326 | struct dwc3 *dwc = _dwc; | |
2327 | int i; | |
2328 | irqreturn_t ret = IRQ_NONE; | |
2329 | ||
2330 | spin_lock(&dwc->lock); | |
2331 | ||
9f622b2a | 2332 | for (i = 0; i < dwc->num_event_buffers; i++) { |
72246da4 FB |
2333 | irqreturn_t status; |
2334 | ||
2335 | status = dwc3_process_event_buf(dwc, i); | |
2336 | if (status == IRQ_HANDLED) | |
2337 | ret = status; | |
2338 | } | |
2339 | ||
2340 | spin_unlock(&dwc->lock); | |
2341 | ||
2342 | return ret; | |
2343 | } | |
2344 | ||
2345 | /** | |
2346 | * dwc3_gadget_init - Initializes gadget related registers | |
1d046793 | 2347 | * @dwc: pointer to our controller context structure |
72246da4 FB |
2348 | * |
2349 | * Returns 0 on success otherwise negative errno. | |
2350 | */ | |
2351 | int __devinit dwc3_gadget_init(struct dwc3 *dwc) | |
2352 | { | |
2353 | u32 reg; | |
2354 | int ret; | |
2355 | int irq; | |
2356 | ||
2357 | dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req), | |
2358 | &dwc->ctrl_req_addr, GFP_KERNEL); | |
2359 | if (!dwc->ctrl_req) { | |
2360 | dev_err(dwc->dev, "failed to allocate ctrl request\n"); | |
2361 | ret = -ENOMEM; | |
2362 | goto err0; | |
2363 | } | |
2364 | ||
2365 | dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb), | |
2366 | &dwc->ep0_trb_addr, GFP_KERNEL); | |
2367 | if (!dwc->ep0_trb) { | |
2368 | dev_err(dwc->dev, "failed to allocate ep0 trb\n"); | |
2369 | ret = -ENOMEM; | |
2370 | goto err1; | |
2371 | } | |
2372 | ||
3ef35faf | 2373 | dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL); |
72246da4 FB |
2374 | if (!dwc->setup_buf) { |
2375 | dev_err(dwc->dev, "failed to allocate setup buffer\n"); | |
2376 | ret = -ENOMEM; | |
2377 | goto err2; | |
2378 | } | |
2379 | ||
5812b1c2 | 2380 | dwc->ep0_bounce = dma_alloc_coherent(dwc->dev, |
3ef35faf FB |
2381 | DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr, |
2382 | GFP_KERNEL); | |
5812b1c2 FB |
2383 | if (!dwc->ep0_bounce) { |
2384 | dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n"); | |
2385 | ret = -ENOMEM; | |
2386 | goto err3; | |
2387 | } | |
2388 | ||
72246da4 FB |
2389 | dev_set_name(&dwc->gadget.dev, "gadget"); |
2390 | ||
2391 | dwc->gadget.ops = &dwc3_gadget_ops; | |
d327ab5b | 2392 | dwc->gadget.max_speed = USB_SPEED_SUPER; |
72246da4 FB |
2393 | dwc->gadget.speed = USB_SPEED_UNKNOWN; |
2394 | dwc->gadget.dev.parent = dwc->dev; | |
eeb720fb | 2395 | dwc->gadget.sg_supported = true; |
72246da4 FB |
2396 | |
2397 | dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask); | |
2398 | ||
2399 | dwc->gadget.dev.dma_parms = dwc->dev->dma_parms; | |
2400 | dwc->gadget.dev.dma_mask = dwc->dev->dma_mask; | |
2401 | dwc->gadget.dev.release = dwc3_gadget_release; | |
2402 | dwc->gadget.name = "dwc3-gadget"; | |
2403 | ||
2404 | /* | |
2405 | * REVISIT: Here we should clear all pending IRQs to be | |
2406 | * sure we're starting from a well known location. | |
2407 | */ | |
2408 | ||
2409 | ret = dwc3_gadget_init_endpoints(dwc); | |
2410 | if (ret) | |
5812b1c2 | 2411 | goto err4; |
72246da4 FB |
2412 | |
2413 | irq = platform_get_irq(to_platform_device(dwc->dev), 0); | |
2414 | ||
2415 | ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED, | |
2416 | "dwc3", dwc); | |
2417 | if (ret) { | |
2418 | dev_err(dwc->dev, "failed to request irq #%d --> %d\n", | |
2419 | irq, ret); | |
5812b1c2 | 2420 | goto err5; |
72246da4 FB |
2421 | } |
2422 | ||
e6a3b5e2 SAS |
2423 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); |
2424 | reg |= DWC3_DCFG_LPM_CAP; | |
2425 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); | |
2426 | ||
72246da4 FB |
2427 | /* Enable all but Start and End of Frame IRQs */ |
2428 | reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN | | |
2429 | DWC3_DEVTEN_EVNTOVERFLOWEN | | |
2430 | DWC3_DEVTEN_CMDCMPLTEN | | |
2431 | DWC3_DEVTEN_ERRTICERREN | | |
2432 | DWC3_DEVTEN_WKUPEVTEN | | |
2433 | DWC3_DEVTEN_ULSTCNGEN | | |
2434 | DWC3_DEVTEN_CONNECTDONEEN | | |
2435 | DWC3_DEVTEN_USBRSTEN | | |
2436 | DWC3_DEVTEN_DISCONNEVTEN); | |
2437 | dwc3_writel(dwc->regs, DWC3_DEVTEN, reg); | |
2438 | ||
802fde98 PZ |
2439 | /* Enable USB2 LPM and automatic phy suspend only on recent versions */ |
2440 | if (dwc->revision >= DWC3_REVISION_194A) { | |
2441 | reg = dwc3_readl(dwc->regs, DWC3_DCFG); | |
2442 | reg |= DWC3_DCFG_LPM_CAP; | |
2443 | dwc3_writel(dwc->regs, DWC3_DCFG, reg); | |
2444 | ||
2445 | reg = dwc3_readl(dwc->regs, DWC3_DCTL); | |
2446 | reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN); | |
2447 | ||
2448 | /* TODO: This should be configurable */ | |
cbc725b3 | 2449 | reg |= DWC3_DCTL_HIRD_THRES(28); |
802fde98 PZ |
2450 | |
2451 | dwc3_writel(dwc->regs, DWC3_DCTL, reg); | |
2452 | ||
dcae3573 PA |
2453 | dwc3_gadget_usb2_phy_suspend(dwc, false); |
2454 | dwc3_gadget_usb3_phy_suspend(dwc, false); | |
802fde98 PZ |
2455 | } |
2456 | ||
72246da4 FB |
2457 | ret = device_register(&dwc->gadget.dev); |
2458 | if (ret) { | |
2459 | dev_err(dwc->dev, "failed to register gadget device\n"); | |
2460 | put_device(&dwc->gadget.dev); | |
5812b1c2 | 2461 | goto err6; |
72246da4 FB |
2462 | } |
2463 | ||
2464 | ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget); | |
2465 | if (ret) { | |
2466 | dev_err(dwc->dev, "failed to register udc\n"); | |
5812b1c2 | 2467 | goto err7; |
72246da4 FB |
2468 | } |
2469 | ||
2470 | return 0; | |
2471 | ||
5812b1c2 | 2472 | err7: |
72246da4 FB |
2473 | device_unregister(&dwc->gadget.dev); |
2474 | ||
5812b1c2 | 2475 | err6: |
72246da4 FB |
2476 | dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00); |
2477 | free_irq(irq, dwc); | |
2478 | ||
5812b1c2 | 2479 | err5: |
72246da4 FB |
2480 | dwc3_gadget_free_endpoints(dwc); |
2481 | ||
5812b1c2 | 2482 | err4: |
3ef35faf FB |
2483 | dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE, |
2484 | dwc->ep0_bounce, dwc->ep0_bounce_addr); | |
5812b1c2 | 2485 | |
72246da4 | 2486 | err3: |
0fc9a1be | 2487 | kfree(dwc->setup_buf); |
72246da4 FB |
2488 | |
2489 | err2: | |
2490 | dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb), | |
2491 | dwc->ep0_trb, dwc->ep0_trb_addr); | |
2492 | ||
2493 | err1: | |
2494 | dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req), | |
2495 | dwc->ctrl_req, dwc->ctrl_req_addr); | |
2496 | ||
2497 | err0: | |
2498 | return ret; | |
2499 | } | |
2500 | ||
2501 | void dwc3_gadget_exit(struct dwc3 *dwc) | |
2502 | { | |
2503 | int irq; | |
72246da4 FB |
2504 | |
2505 | usb_del_gadget_udc(&dwc->gadget); | |
2506 | irq = platform_get_irq(to_platform_device(dwc->dev), 0); | |
2507 | ||
2508 | dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00); | |
2509 | free_irq(irq, dwc); | |
2510 | ||
72246da4 FB |
2511 | dwc3_gadget_free_endpoints(dwc); |
2512 | ||
3ef35faf FB |
2513 | dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE, |
2514 | dwc->ep0_bounce, dwc->ep0_bounce_addr); | |
5812b1c2 | 2515 | |
0fc9a1be | 2516 | kfree(dwc->setup_buf); |
72246da4 FB |
2517 | |
2518 | dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb), | |
2519 | dwc->ep0_trb, dwc->ep0_trb_addr); | |
2520 | ||
2521 | dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req), | |
2522 | dwc->ctrl_req, dwc->ctrl_req_addr); | |
2523 | ||
2524 | device_unregister(&dwc->gadget.dev); | |
2525 | } |