]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU PC System Emulator | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
b6a0aa05 | 24 | #include "qemu/osdep.h" |
83c9f4ca | 25 | #include "hw/hw.h" |
0d09e41a PB |
26 | #include "hw/i386/pc.h" |
27 | #include "hw/char/serial.h" | |
28 | #include "hw/i386/apic.h" | |
54a40293 EH |
29 | #include "hw/i386/topology.h" |
30 | #include "sysemu/cpus.h" | |
0d09e41a | 31 | #include "hw/block/fdc.h" |
83c9f4ca PB |
32 | #include "hw/ide.h" |
33 | #include "hw/pci/pci.h" | |
2118196b | 34 | #include "hw/pci/pci_bus.h" |
0d09e41a PB |
35 | #include "hw/nvram/fw_cfg.h" |
36 | #include "hw/timer/hpet.h" | |
60d8f328 | 37 | #include "hw/smbios/smbios.h" |
83c9f4ca | 38 | #include "hw/loader.h" |
ca20cf32 | 39 | #include "elf.h" |
47b43a1f | 40 | #include "multiboot.h" |
0d09e41a PB |
41 | #include "hw/timer/mc146818rtc.h" |
42 | #include "hw/timer/i8254.h" | |
43 | #include "hw/audio/pcspk.h" | |
83c9f4ca PB |
44 | #include "hw/pci/msi.h" |
45 | #include "hw/sysbus.h" | |
9c17d615 | 46 | #include "sysemu/sysemu.h" |
e35704ba | 47 | #include "sysemu/numa.h" |
9c17d615 | 48 | #include "sysemu/kvm.h" |
b1c12027 | 49 | #include "sysemu/qtest.h" |
1d31f66b | 50 | #include "kvm_i386.h" |
0d09e41a | 51 | #include "hw/xen/xen.h" |
4be74634 | 52 | #include "sysemu/block-backend.h" |
0d09e41a | 53 | #include "hw/block/block.h" |
a19cbfb3 | 54 | #include "ui/qemu-spice.h" |
022c62cb PB |
55 | #include "exec/memory.h" |
56 | #include "exec/address-spaces.h" | |
9c17d615 | 57 | #include "sysemu/arch_init.h" |
1de7afc9 | 58 | #include "qemu/bitmap.h" |
0c764a9d | 59 | #include "qemu/config-file.h" |
d49b6836 | 60 | #include "qemu/error-report.h" |
0445259b | 61 | #include "hw/acpi/acpi.h" |
5ff020b7 | 62 | #include "hw/acpi/cpu_hotplug.h" |
c649983b | 63 | #include "hw/boards.h" |
39848901 | 64 | #include "hw/pci/pci_host.h" |
72c194f7 | 65 | #include "acpi-build.h" |
95bee274 | 66 | #include "hw/mem/pc-dimm.h" |
bf1e8939 | 67 | #include "qapi/visitor.h" |
d1048bef | 68 | #include "qapi-visit.h" |
15eafc2e | 69 | #include "qom/cpu.h" |
1255166b | 70 | #include "hw/nmi.h" |
80cabfad | 71 | |
471fd342 BS |
72 | /* debug PC/ISA interrupts */ |
73 | //#define DEBUG_IRQ | |
74 | ||
75 | #ifdef DEBUG_IRQ | |
76 | #define DPRINTF(fmt, ...) \ | |
77 | do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) | |
78 | #else | |
79 | #define DPRINTF(fmt, ...) | |
80 | #endif | |
81 | ||
8a92ea2f | 82 | #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0) |
b6f6e3d3 | 83 | #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1) |
6b35e7bf | 84 | #define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2) |
4c5b10b7 | 85 | #define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3) |
40ac17cd | 86 | #define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4) |
80cabfad | 87 | |
4c5b10b7 JS |
88 | #define E820_NR_ENTRIES 16 |
89 | ||
90 | struct e820_entry { | |
91 | uint64_t address; | |
92 | uint64_t length; | |
93 | uint32_t type; | |
541dc0d4 | 94 | } QEMU_PACKED __attribute((__aligned__(4))); |
4c5b10b7 JS |
95 | |
96 | struct e820_table { | |
97 | uint32_t count; | |
98 | struct e820_entry entry[E820_NR_ENTRIES]; | |
541dc0d4 | 99 | } QEMU_PACKED __attribute((__aligned__(4))); |
4c5b10b7 | 100 | |
7d67110f GH |
101 | static struct e820_table e820_reserve; |
102 | static struct e820_entry *e820_table; | |
103 | static unsigned e820_entries; | |
dd703b99 | 104 | struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX}; |
4c5b10b7 | 105 | |
b881fbe9 | 106 | void gsi_handler(void *opaque, int n, int level) |
1452411b | 107 | { |
b881fbe9 | 108 | GSIState *s = opaque; |
1452411b | 109 | |
b881fbe9 JK |
110 | DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n); |
111 | if (n < ISA_NUM_IRQS) { | |
112 | qemu_set_irq(s->i8259_irq[n], level); | |
1632dc6a | 113 | } |
b881fbe9 | 114 | qemu_set_irq(s->ioapic_irq[n], level); |
2e9947d2 | 115 | } |
1452411b | 116 | |
258711c6 JG |
117 | static void ioport80_write(void *opaque, hwaddr addr, uint64_t data, |
118 | unsigned size) | |
80cabfad FB |
119 | { |
120 | } | |
121 | ||
c02e1eac JG |
122 | static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size) |
123 | { | |
a6fc23e5 | 124 | return 0xffffffffffffffffULL; |
c02e1eac JG |
125 | } |
126 | ||
f929aad6 | 127 | /* MSDOS compatibility mode FPU exception support */ |
d537cf6c | 128 | static qemu_irq ferr_irq; |
8e78eb28 IY |
129 | |
130 | void pc_register_ferr_irq(qemu_irq irq) | |
131 | { | |
132 | ferr_irq = irq; | |
133 | } | |
134 | ||
f929aad6 FB |
135 | /* XXX: add IGNNE support */ |
136 | void cpu_set_ferr(CPUX86State *s) | |
137 | { | |
d537cf6c | 138 | qemu_irq_raise(ferr_irq); |
f929aad6 FB |
139 | } |
140 | ||
258711c6 JG |
141 | static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data, |
142 | unsigned size) | |
f929aad6 | 143 | { |
d537cf6c | 144 | qemu_irq_lower(ferr_irq); |
f929aad6 FB |
145 | } |
146 | ||
c02e1eac JG |
147 | static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size) |
148 | { | |
a6fc23e5 | 149 | return 0xffffffffffffffffULL; |
c02e1eac JG |
150 | } |
151 | ||
28ab0e2e | 152 | /* TSC handling */ |
28ab0e2e FB |
153 | uint64_t cpu_get_tsc(CPUX86State *env) |
154 | { | |
4a1418e0 | 155 | return cpu_get_ticks(); |
28ab0e2e FB |
156 | } |
157 | ||
3de388f6 | 158 | /* IRQ handling */ |
4a8fa5dc | 159 | int cpu_get_pic_interrupt(CPUX86State *env) |
3de388f6 | 160 | { |
02e51483 | 161 | X86CPU *cpu = x86_env_get_cpu(env); |
3de388f6 FB |
162 | int intno; |
163 | ||
02e51483 | 164 | intno = apic_get_interrupt(cpu->apic_state); |
3de388f6 | 165 | if (intno >= 0) { |
3de388f6 FB |
166 | return intno; |
167 | } | |
3de388f6 | 168 | /* read the irq from the PIC */ |
02e51483 | 169 | if (!apic_accept_pic_intr(cpu->apic_state)) { |
0e21e12b | 170 | return -1; |
cf6d64bf | 171 | } |
0e21e12b | 172 | |
3de388f6 FB |
173 | intno = pic_read_irq(isa_pic); |
174 | return intno; | |
175 | } | |
176 | ||
d537cf6c | 177 | static void pic_irq_request(void *opaque, int irq, int level) |
3de388f6 | 178 | { |
182735ef AF |
179 | CPUState *cs = first_cpu; |
180 | X86CPU *cpu = X86_CPU(cs); | |
a5b38b51 | 181 | |
471fd342 | 182 | DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq); |
02e51483 | 183 | if (cpu->apic_state) { |
bdc44640 | 184 | CPU_FOREACH(cs) { |
182735ef | 185 | cpu = X86_CPU(cs); |
02e51483 CF |
186 | if (apic_accept_pic_intr(cpu->apic_state)) { |
187 | apic_deliver_pic_intr(cpu->apic_state, level); | |
cf6d64bf | 188 | } |
d5529471 AJ |
189 | } |
190 | } else { | |
d8ed887b | 191 | if (level) { |
c3affe56 | 192 | cpu_interrupt(cs, CPU_INTERRUPT_HARD); |
d8ed887b AF |
193 | } else { |
194 | cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); | |
195 | } | |
a5b38b51 | 196 | } |
3de388f6 FB |
197 | } |
198 | ||
b0a21b53 FB |
199 | /* PC cmos mappings */ |
200 | ||
80cabfad FB |
201 | #define REG_EQUIPMENT_BYTE 0x14 |
202 | ||
bda05509 | 203 | int cmos_get_fd_drive_type(FloppyDriveType fd0) |
777428f2 FB |
204 | { |
205 | int val; | |
206 | ||
207 | switch (fd0) { | |
2da44dd0 | 208 | case FLOPPY_DRIVE_TYPE_144: |
777428f2 FB |
209 | /* 1.44 Mb 3"5 drive */ |
210 | val = 4; | |
211 | break; | |
2da44dd0 | 212 | case FLOPPY_DRIVE_TYPE_288: |
777428f2 FB |
213 | /* 2.88 Mb 3"5 drive */ |
214 | val = 5; | |
215 | break; | |
2da44dd0 | 216 | case FLOPPY_DRIVE_TYPE_120: |
777428f2 FB |
217 | /* 1.2 Mb 5"5 drive */ |
218 | val = 2; | |
219 | break; | |
2da44dd0 | 220 | case FLOPPY_DRIVE_TYPE_NONE: |
777428f2 FB |
221 | default: |
222 | val = 0; | |
223 | break; | |
224 | } | |
225 | return val; | |
226 | } | |
227 | ||
9139046c MA |
228 | static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs, |
229 | int16_t cylinders, int8_t heads, int8_t sectors) | |
ba6c2377 | 230 | { |
ba6c2377 FB |
231 | rtc_set_memory(s, type_ofs, 47); |
232 | rtc_set_memory(s, info_ofs, cylinders); | |
233 | rtc_set_memory(s, info_ofs + 1, cylinders >> 8); | |
234 | rtc_set_memory(s, info_ofs + 2, heads); | |
235 | rtc_set_memory(s, info_ofs + 3, 0xff); | |
236 | rtc_set_memory(s, info_ofs + 4, 0xff); | |
237 | rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3)); | |
238 | rtc_set_memory(s, info_ofs + 6, cylinders); | |
239 | rtc_set_memory(s, info_ofs + 7, cylinders >> 8); | |
240 | rtc_set_memory(s, info_ofs + 8, sectors); | |
241 | } | |
242 | ||
6ac0e82d AZ |
243 | /* convert boot_device letter to something recognizable by the bios */ |
244 | static int boot_device2nibble(char boot_device) | |
245 | { | |
246 | switch(boot_device) { | |
247 | case 'a': | |
248 | case 'b': | |
249 | return 0x01; /* floppy boot */ | |
250 | case 'c': | |
251 | return 0x02; /* hard drive boot */ | |
252 | case 'd': | |
253 | return 0x03; /* CD-ROM boot */ | |
254 | case 'n': | |
255 | return 0x04; /* Network boot */ | |
256 | } | |
257 | return 0; | |
258 | } | |
259 | ||
ddcd5531 | 260 | static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp) |
0ecdffbb AJ |
261 | { |
262 | #define PC_MAX_BOOT_DEVICES 3 | |
0ecdffbb AJ |
263 | int nbds, bds[3] = { 0, }; |
264 | int i; | |
265 | ||
266 | nbds = strlen(boot_device); | |
267 | if (nbds > PC_MAX_BOOT_DEVICES) { | |
ddcd5531 GA |
268 | error_setg(errp, "Too many boot devices for PC"); |
269 | return; | |
0ecdffbb AJ |
270 | } |
271 | for (i = 0; i < nbds; i++) { | |
272 | bds[i] = boot_device2nibble(boot_device[i]); | |
273 | if (bds[i] == 0) { | |
ddcd5531 GA |
274 | error_setg(errp, "Invalid boot device for PC: '%c'", |
275 | boot_device[i]); | |
276 | return; | |
0ecdffbb AJ |
277 | } |
278 | } | |
279 | rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]); | |
d9346e81 | 280 | rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1)); |
0ecdffbb AJ |
281 | } |
282 | ||
ddcd5531 | 283 | static void pc_boot_set(void *opaque, const char *boot_device, Error **errp) |
d9346e81 | 284 | { |
ddcd5531 | 285 | set_boot_dev(opaque, boot_device, errp); |
d9346e81 MA |
286 | } |
287 | ||
7444ca4e LE |
288 | static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy) |
289 | { | |
290 | int val, nb, i; | |
2da44dd0 JS |
291 | FloppyDriveType fd_type[2] = { FLOPPY_DRIVE_TYPE_NONE, |
292 | FLOPPY_DRIVE_TYPE_NONE }; | |
7444ca4e LE |
293 | |
294 | /* floppy type */ | |
295 | if (floppy) { | |
296 | for (i = 0; i < 2; i++) { | |
297 | fd_type[i] = isa_fdc_get_drive_type(floppy, i); | |
298 | } | |
299 | } | |
300 | val = (cmos_get_fd_drive_type(fd_type[0]) << 4) | | |
301 | cmos_get_fd_drive_type(fd_type[1]); | |
302 | rtc_set_memory(rtc_state, 0x10, val); | |
303 | ||
304 | val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE); | |
305 | nb = 0; | |
2da44dd0 | 306 | if (fd_type[0] != FLOPPY_DRIVE_TYPE_NONE) { |
7444ca4e LE |
307 | nb++; |
308 | } | |
2da44dd0 | 309 | if (fd_type[1] != FLOPPY_DRIVE_TYPE_NONE) { |
7444ca4e LE |
310 | nb++; |
311 | } | |
312 | switch (nb) { | |
313 | case 0: | |
314 | break; | |
315 | case 1: | |
316 | val |= 0x01; /* 1 drive, ready for boot */ | |
317 | break; | |
318 | case 2: | |
319 | val |= 0x41; /* 2 drives, ready for boot */ | |
320 | break; | |
321 | } | |
322 | rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val); | |
323 | } | |
324 | ||
c0897e0c MA |
325 | typedef struct pc_cmos_init_late_arg { |
326 | ISADevice *rtc_state; | |
9139046c | 327 | BusState *idebus[2]; |
c0897e0c MA |
328 | } pc_cmos_init_late_arg; |
329 | ||
b86f4613 LE |
330 | typedef struct check_fdc_state { |
331 | ISADevice *floppy; | |
332 | bool multiple; | |
333 | } CheckFdcState; | |
334 | ||
335 | static int check_fdc(Object *obj, void *opaque) | |
336 | { | |
337 | CheckFdcState *state = opaque; | |
338 | Object *fdc; | |
339 | uint32_t iobase; | |
340 | Error *local_err = NULL; | |
341 | ||
342 | fdc = object_dynamic_cast(obj, TYPE_ISA_FDC); | |
343 | if (!fdc) { | |
344 | return 0; | |
345 | } | |
346 | ||
347 | iobase = object_property_get_int(obj, "iobase", &local_err); | |
348 | if (local_err || iobase != 0x3f0) { | |
349 | error_free(local_err); | |
350 | return 0; | |
351 | } | |
352 | ||
353 | if (state->floppy) { | |
354 | state->multiple = true; | |
355 | } else { | |
356 | state->floppy = ISA_DEVICE(obj); | |
357 | } | |
358 | return 0; | |
359 | } | |
360 | ||
361 | static const char * const fdc_container_path[] = { | |
362 | "/unattached", "/peripheral", "/peripheral-anon" | |
363 | }; | |
364 | ||
424e4a87 RK |
365 | /* |
366 | * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers | |
367 | * and ACPI objects. | |
368 | */ | |
369 | ISADevice *pc_find_fdc0(void) | |
370 | { | |
371 | int i; | |
372 | Object *container; | |
373 | CheckFdcState state = { 0 }; | |
374 | ||
375 | for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) { | |
376 | container = container_get(qdev_get_machine(), fdc_container_path[i]); | |
377 | object_child_foreach(container, check_fdc, &state); | |
378 | } | |
379 | ||
380 | if (state.multiple) { | |
381 | error_report("warning: multiple floppy disk controllers with " | |
433672b0 MA |
382 | "iobase=0x3f0 have been found"); |
383 | error_printf("the one being picked for CMOS setup might not reflect " | |
424e4a87 RK |
384 | "your intent"); |
385 | } | |
386 | ||
387 | return state.floppy; | |
388 | } | |
389 | ||
c0897e0c MA |
390 | static void pc_cmos_init_late(void *opaque) |
391 | { | |
392 | pc_cmos_init_late_arg *arg = opaque; | |
393 | ISADevice *s = arg->rtc_state; | |
9139046c MA |
394 | int16_t cylinders; |
395 | int8_t heads, sectors; | |
c0897e0c | 396 | int val; |
2adc99b2 | 397 | int i, trans; |
c0897e0c | 398 | |
9139046c MA |
399 | val = 0; |
400 | if (ide_get_geometry(arg->idebus[0], 0, | |
401 | &cylinders, &heads, §ors) >= 0) { | |
402 | cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors); | |
403 | val |= 0xf0; | |
404 | } | |
405 | if (ide_get_geometry(arg->idebus[0], 1, | |
406 | &cylinders, &heads, §ors) >= 0) { | |
407 | cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors); | |
408 | val |= 0x0f; | |
409 | } | |
410 | rtc_set_memory(s, 0x12, val); | |
c0897e0c MA |
411 | |
412 | val = 0; | |
413 | for (i = 0; i < 4; i++) { | |
9139046c MA |
414 | /* NOTE: ide_get_geometry() returns the physical |
415 | geometry. It is always such that: 1 <= sects <= 63, 1 | |
416 | <= heads <= 16, 1 <= cylinders <= 16383. The BIOS | |
417 | geometry can be different if a translation is done. */ | |
418 | if (ide_get_geometry(arg->idebus[i / 2], i % 2, | |
419 | &cylinders, &heads, §ors) >= 0) { | |
2adc99b2 MA |
420 | trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1; |
421 | assert((trans & ~3) == 0); | |
422 | val |= trans << (i * 2); | |
c0897e0c MA |
423 | } |
424 | } | |
425 | rtc_set_memory(s, 0x39, val); | |
426 | ||
424e4a87 | 427 | pc_cmos_init_floppy(s, pc_find_fdc0()); |
b86f4613 | 428 | |
c0897e0c MA |
429 | qemu_unregister_reset(pc_cmos_init_late, opaque); |
430 | } | |
431 | ||
23d30407 | 432 | void pc_cmos_init(PCMachineState *pcms, |
220a8846 | 433 | BusState *idebus0, BusState *idebus1, |
63ffb564 | 434 | ISADevice *s) |
80cabfad | 435 | { |
7444ca4e | 436 | int val; |
c0897e0c | 437 | static pc_cmos_init_late_arg arg; |
b0a21b53 | 438 | |
b0a21b53 | 439 | /* various important CMOS locations needed by PC/Bochs bios */ |
80cabfad FB |
440 | |
441 | /* memory size */ | |
e89001f7 | 442 | /* base memory (first MiB) */ |
88076854 | 443 | val = MIN(pcms->below_4g_mem_size / 1024, 640); |
333190eb FB |
444 | rtc_set_memory(s, 0x15, val); |
445 | rtc_set_memory(s, 0x16, val >> 8); | |
e89001f7 | 446 | /* extended memory (next 64MiB) */ |
88076854 EH |
447 | if (pcms->below_4g_mem_size > 1024 * 1024) { |
448 | val = (pcms->below_4g_mem_size - 1024 * 1024) / 1024; | |
e89001f7 MA |
449 | } else { |
450 | val = 0; | |
451 | } | |
80cabfad FB |
452 | if (val > 65535) |
453 | val = 65535; | |
b0a21b53 FB |
454 | rtc_set_memory(s, 0x17, val); |
455 | rtc_set_memory(s, 0x18, val >> 8); | |
456 | rtc_set_memory(s, 0x30, val); | |
457 | rtc_set_memory(s, 0x31, val >> 8); | |
e89001f7 | 458 | /* memory between 16MiB and 4GiB */ |
88076854 EH |
459 | if (pcms->below_4g_mem_size > 16 * 1024 * 1024) { |
460 | val = (pcms->below_4g_mem_size - 16 * 1024 * 1024) / 65536; | |
e89001f7 | 461 | } else { |
9da98861 | 462 | val = 0; |
e89001f7 | 463 | } |
80cabfad FB |
464 | if (val > 65535) |
465 | val = 65535; | |
b0a21b53 FB |
466 | rtc_set_memory(s, 0x34, val); |
467 | rtc_set_memory(s, 0x35, val >> 8); | |
e89001f7 | 468 | /* memory above 4GiB */ |
88076854 | 469 | val = pcms->above_4g_mem_size / 65536; |
e89001f7 MA |
470 | rtc_set_memory(s, 0x5b, val); |
471 | rtc_set_memory(s, 0x5c, val >> 8); | |
472 | rtc_set_memory(s, 0x5d, val >> 16); | |
3b46e624 | 473 | |
298e01b6 AJ |
474 | /* set the number of CPU */ |
475 | rtc_set_memory(s, 0x5f, smp_cpus - 1); | |
2d996150 | 476 | |
23d30407 | 477 | object_property_add_link(OBJECT(pcms), "rtc_state", |
2d996150 | 478 | TYPE_ISA_DEVICE, |
ec68007a | 479 | (Object **)&pcms->rtc, |
2d996150 GZ |
480 | object_property_allow_set_link, |
481 | OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort); | |
23d30407 | 482 | object_property_set_link(OBJECT(pcms), OBJECT(s), |
2d996150 | 483 | "rtc_state", &error_abort); |
298e01b6 | 484 | |
007b0657 | 485 | set_boot_dev(s, MACHINE(pcms)->boot_order, &error_fatal); |
80cabfad | 486 | |
b0a21b53 | 487 | val = 0; |
b0a21b53 FB |
488 | val |= 0x02; /* FPU is there */ |
489 | val |= 0x04; /* PS/2 mouse installed */ | |
490 | rtc_set_memory(s, REG_EQUIPMENT_BYTE, val); | |
491 | ||
b86f4613 | 492 | /* hard drives and FDC */ |
c0897e0c | 493 | arg.rtc_state = s; |
9139046c MA |
494 | arg.idebus[0] = idebus0; |
495 | arg.idebus[1] = idebus1; | |
c0897e0c | 496 | qemu_register_reset(pc_cmos_init_late, &arg); |
80cabfad FB |
497 | } |
498 | ||
a0881c64 AF |
499 | #define TYPE_PORT92 "port92" |
500 | #define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92) | |
501 | ||
4b78a802 BS |
502 | /* port 92 stuff: could be split off */ |
503 | typedef struct Port92State { | |
a0881c64 AF |
504 | ISADevice parent_obj; |
505 | ||
23af670e | 506 | MemoryRegion io; |
4b78a802 BS |
507 | uint8_t outport; |
508 | qemu_irq *a20_out; | |
509 | } Port92State; | |
510 | ||
93ef4192 AG |
511 | static void port92_write(void *opaque, hwaddr addr, uint64_t val, |
512 | unsigned size) | |
4b78a802 BS |
513 | { |
514 | Port92State *s = opaque; | |
4700a316 | 515 | int oldval = s->outport; |
4b78a802 | 516 | |
c5539cb4 | 517 | DPRINTF("port92: write 0x%02" PRIx64 "\n", val); |
4b78a802 BS |
518 | s->outport = val; |
519 | qemu_set_irq(*s->a20_out, (val >> 1) & 1); | |
4700a316 | 520 | if ((val & 1) && !(oldval & 1)) { |
4b78a802 BS |
521 | qemu_system_reset_request(); |
522 | } | |
523 | } | |
524 | ||
93ef4192 AG |
525 | static uint64_t port92_read(void *opaque, hwaddr addr, |
526 | unsigned size) | |
4b78a802 BS |
527 | { |
528 | Port92State *s = opaque; | |
529 | uint32_t ret; | |
530 | ||
531 | ret = s->outport; | |
532 | DPRINTF("port92: read 0x%02x\n", ret); | |
533 | return ret; | |
534 | } | |
535 | ||
536 | static void port92_init(ISADevice *dev, qemu_irq *a20_out) | |
537 | { | |
a0881c64 | 538 | Port92State *s = PORT92(dev); |
4b78a802 BS |
539 | |
540 | s->a20_out = a20_out; | |
541 | } | |
542 | ||
543 | static const VMStateDescription vmstate_port92_isa = { | |
544 | .name = "port92", | |
545 | .version_id = 1, | |
546 | .minimum_version_id = 1, | |
d49805ae | 547 | .fields = (VMStateField[]) { |
4b78a802 BS |
548 | VMSTATE_UINT8(outport, Port92State), |
549 | VMSTATE_END_OF_LIST() | |
550 | } | |
551 | }; | |
552 | ||
553 | static void port92_reset(DeviceState *d) | |
554 | { | |
a0881c64 | 555 | Port92State *s = PORT92(d); |
4b78a802 BS |
556 | |
557 | s->outport &= ~1; | |
558 | } | |
559 | ||
23af670e | 560 | static const MemoryRegionOps port92_ops = { |
93ef4192 AG |
561 | .read = port92_read, |
562 | .write = port92_write, | |
563 | .impl = { | |
564 | .min_access_size = 1, | |
565 | .max_access_size = 1, | |
566 | }, | |
567 | .endianness = DEVICE_LITTLE_ENDIAN, | |
23af670e RH |
568 | }; |
569 | ||
db895a1e | 570 | static void port92_initfn(Object *obj) |
4b78a802 | 571 | { |
db895a1e | 572 | Port92State *s = PORT92(obj); |
4b78a802 | 573 | |
1437c94b | 574 | memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1); |
23af670e | 575 | |
4b78a802 | 576 | s->outport = 0; |
db895a1e AF |
577 | } |
578 | ||
579 | static void port92_realizefn(DeviceState *dev, Error **errp) | |
580 | { | |
581 | ISADevice *isadev = ISA_DEVICE(dev); | |
582 | Port92State *s = PORT92(dev); | |
583 | ||
584 | isa_register_ioport(isadev, &s->io, 0x92); | |
4b78a802 BS |
585 | } |
586 | ||
8f04ee08 AL |
587 | static void port92_class_initfn(ObjectClass *klass, void *data) |
588 | { | |
39bffca2 | 589 | DeviceClass *dc = DEVICE_CLASS(klass); |
db895a1e | 590 | |
db895a1e | 591 | dc->realize = port92_realizefn; |
39bffca2 AL |
592 | dc->reset = port92_reset; |
593 | dc->vmsd = &vmstate_port92_isa; | |
f3b17640 MA |
594 | /* |
595 | * Reason: unlike ordinary ISA devices, this one needs additional | |
596 | * wiring: its A20 output line needs to be wired up by | |
597 | * port92_init(). | |
598 | */ | |
599 | dc->cannot_instantiate_with_device_add_yet = true; | |
8f04ee08 AL |
600 | } |
601 | ||
8c43a6f0 | 602 | static const TypeInfo port92_info = { |
a0881c64 | 603 | .name = TYPE_PORT92, |
39bffca2 AL |
604 | .parent = TYPE_ISA_DEVICE, |
605 | .instance_size = sizeof(Port92State), | |
db895a1e | 606 | .instance_init = port92_initfn, |
39bffca2 | 607 | .class_init = port92_class_initfn, |
4b78a802 BS |
608 | }; |
609 | ||
83f7d43a | 610 | static void port92_register_types(void) |
4b78a802 | 611 | { |
39bffca2 | 612 | type_register_static(&port92_info); |
4b78a802 | 613 | } |
83f7d43a AF |
614 | |
615 | type_init(port92_register_types) | |
4b78a802 | 616 | |
956a3e6b | 617 | static void handle_a20_line_change(void *opaque, int irq, int level) |
59b8ad81 | 618 | { |
cc36a7a2 | 619 | X86CPU *cpu = opaque; |
e1a23744 | 620 | |
956a3e6b | 621 | /* XXX: send to all CPUs ? */ |
4b78a802 | 622 | /* XXX: add logic to handle multiple A20 line sources */ |
cc36a7a2 | 623 | x86_cpu_set_a20(cpu, level); |
e1a23744 FB |
624 | } |
625 | ||
4c5b10b7 JS |
626 | int e820_add_entry(uint64_t address, uint64_t length, uint32_t type) |
627 | { | |
7d67110f | 628 | int index = le32_to_cpu(e820_reserve.count); |
4c5b10b7 JS |
629 | struct e820_entry *entry; |
630 | ||
7d67110f GH |
631 | if (type != E820_RAM) { |
632 | /* old FW_CFG_E820_TABLE entry -- reservations only */ | |
633 | if (index >= E820_NR_ENTRIES) { | |
634 | return -EBUSY; | |
635 | } | |
636 | entry = &e820_reserve.entry[index++]; | |
637 | ||
638 | entry->address = cpu_to_le64(address); | |
639 | entry->length = cpu_to_le64(length); | |
640 | entry->type = cpu_to_le32(type); | |
641 | ||
642 | e820_reserve.count = cpu_to_le32(index); | |
643 | } | |
4c5b10b7 | 644 | |
7d67110f | 645 | /* new "etc/e820" file -- include ram too */ |
ab3ad07f | 646 | e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1); |
7d67110f GH |
647 | e820_table[e820_entries].address = cpu_to_le64(address); |
648 | e820_table[e820_entries].length = cpu_to_le64(length); | |
649 | e820_table[e820_entries].type = cpu_to_le32(type); | |
650 | e820_entries++; | |
4c5b10b7 | 651 | |
7d67110f | 652 | return e820_entries; |
4c5b10b7 JS |
653 | } |
654 | ||
7bf8ef19 GS |
655 | int e820_get_num_entries(void) |
656 | { | |
657 | return e820_entries; | |
658 | } | |
659 | ||
660 | bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length) | |
661 | { | |
662 | if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) { | |
663 | *address = le64_to_cpu(e820_table[idx].address); | |
664 | *length = le64_to_cpu(e820_table[idx].length); | |
665 | return true; | |
666 | } | |
667 | return false; | |
668 | } | |
669 | ||
54a40293 EH |
670 | /* Enables contiguous-apic-ID mode, for compatibility */ |
671 | static bool compat_apic_id_mode; | |
672 | ||
673 | void enable_compat_apic_id_mode(void) | |
674 | { | |
675 | compat_apic_id_mode = true; | |
676 | } | |
677 | ||
678 | /* Calculates initial APIC ID for a specific CPU index | |
679 | * | |
680 | * Currently we need to be able to calculate the APIC ID from the CPU index | |
681 | * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have | |
682 | * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of | |
683 | * all CPUs up to max_cpus. | |
684 | */ | |
685 | static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index) | |
686 | { | |
687 | uint32_t correct_id; | |
688 | static bool warned; | |
689 | ||
690 | correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index); | |
691 | if (compat_apic_id_mode) { | |
b1c12027 | 692 | if (cpu_index != correct_id && !warned && !qtest_enabled()) { |
54a40293 EH |
693 | error_report("APIC IDs set in compatibility mode, " |
694 | "CPU topology won't match the configuration"); | |
695 | warned = true; | |
696 | } | |
697 | return cpu_index; | |
698 | } else { | |
699 | return correct_id; | |
700 | } | |
701 | } | |
702 | ||
5fd0a9d4 | 703 | static void pc_build_smbios(FWCfgState *fw_cfg) |
80cabfad | 704 | { |
c97294ec GS |
705 | uint8_t *smbios_tables, *smbios_anchor; |
706 | size_t smbios_tables_len, smbios_anchor_len; | |
89cc4a27 WH |
707 | struct smbios_phys_mem_area *mem_array; |
708 | unsigned i, array_count; | |
5fd0a9d4 WH |
709 | |
710 | smbios_tables = smbios_get_table_legacy(&smbios_tables_len); | |
711 | if (smbios_tables) { | |
712 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES, | |
713 | smbios_tables, smbios_tables_len); | |
714 | } | |
715 | ||
89cc4a27 WH |
716 | /* build the array of physical mem area from e820 table */ |
717 | mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries()); | |
718 | for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) { | |
719 | uint64_t addr, len; | |
720 | ||
721 | if (e820_get_entry(i, E820_RAM, &addr, &len)) { | |
722 | mem_array[array_count].address = addr; | |
723 | mem_array[array_count].length = len; | |
724 | array_count++; | |
725 | } | |
726 | } | |
727 | smbios_get_tables(mem_array, array_count, | |
728 | &smbios_tables, &smbios_tables_len, | |
5fd0a9d4 | 729 | &smbios_anchor, &smbios_anchor_len); |
89cc4a27 WH |
730 | g_free(mem_array); |
731 | ||
5fd0a9d4 WH |
732 | if (smbios_anchor) { |
733 | fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables", | |
734 | smbios_tables, smbios_tables_len); | |
735 | fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor", | |
736 | smbios_anchor, smbios_anchor_len); | |
737 | } | |
738 | } | |
739 | ||
ebde2465 | 740 | static FWCfgState *bochs_bios_init(AddressSpace *as, PCMachineState *pcms) |
5fd0a9d4 WH |
741 | { |
742 | FWCfgState *fw_cfg; | |
11c2fd3e AL |
743 | uint64_t *numa_fw_cfg; |
744 | int i, j; | |
3cce6243 | 745 | |
305ae888 | 746 | fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4, as); |
c886fc4c | 747 | |
1d934e89 EH |
748 | /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86: |
749 | * | |
750 | * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug | |
751 | * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC | |
752 | * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the | |
753 | * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS | |
754 | * may see". | |
755 | * | |
756 | * So, this means we must not use max_cpus, here, but the maximum possible | |
757 | * APIC ID value, plus one. | |
758 | * | |
759 | * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is | |
760 | * the APIC ID, not the "CPU index" | |
761 | */ | |
ebde2465 | 762 | fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)pcms->apic_id_limit); |
905fdcb5 | 763 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
089da572 MA |
764 | fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, |
765 | acpi_tables, acpi_tables_len); | |
9b5b76d4 | 766 | fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override()); |
b6f6e3d3 | 767 | |
089da572 | 768 | fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, |
7d67110f GH |
769 | &e820_reserve, sizeof(e820_reserve)); |
770 | fw_cfg_add_file(fw_cfg, "etc/e820", e820_table, | |
771 | sizeof(struct e820_entry) * e820_entries); | |
11c2fd3e | 772 | |
089da572 | 773 | fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg)); |
11c2fd3e AL |
774 | /* allocate memory for the NUMA channel: one (64bit) word for the number |
775 | * of nodes, one word for each VCPU->node and one word for each node to | |
776 | * hold the amount of memory. | |
777 | */ | |
ebde2465 | 778 | numa_fw_cfg = g_new0(uint64_t, 1 + pcms->apic_id_limit + nb_numa_nodes); |
11c2fd3e | 779 | numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes); |
991dfefd | 780 | for (i = 0; i < max_cpus; i++) { |
1d934e89 | 781 | unsigned int apic_id = x86_cpu_apic_id_from_index(i); |
ebde2465 | 782 | assert(apic_id < pcms->apic_id_limit); |
11c2fd3e | 783 | for (j = 0; j < nb_numa_nodes; j++) { |
8c85901e | 784 | if (test_bit(i, numa_info[j].node_cpu)) { |
1d934e89 | 785 | numa_fw_cfg[apic_id + 1] = cpu_to_le64(j); |
11c2fd3e AL |
786 | break; |
787 | } | |
788 | } | |
789 | } | |
790 | for (i = 0; i < nb_numa_nodes; i++) { | |
ebde2465 IM |
791 | numa_fw_cfg[pcms->apic_id_limit + 1 + i] = |
792 | cpu_to_le64(numa_info[i].node_mem); | |
11c2fd3e | 793 | } |
089da572 | 794 | fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg, |
ebde2465 | 795 | (1 + pcms->apic_id_limit + nb_numa_nodes) * |
1d934e89 | 796 | sizeof(*numa_fw_cfg)); |
bf483392 AG |
797 | |
798 | return fw_cfg; | |
80cabfad FB |
799 | } |
800 | ||
642a4f96 TS |
801 | static long get_file_size(FILE *f) |
802 | { | |
803 | long where, size; | |
804 | ||
805 | /* XXX: on Unix systems, using fstat() probably makes more sense */ | |
806 | ||
807 | where = ftell(f); | |
808 | fseek(f, 0, SEEK_END); | |
809 | size = ftell(f); | |
810 | fseek(f, where, SEEK_SET); | |
811 | ||
812 | return size; | |
813 | } | |
814 | ||
df1f79fd EH |
815 | static void load_linux(PCMachineState *pcms, |
816 | FWCfgState *fw_cfg) | |
642a4f96 TS |
817 | { |
818 | uint16_t protocol; | |
5cea8590 | 819 | int setup_size, kernel_size, initrd_size = 0, cmdline_size; |
642a4f96 | 820 | uint32_t initrd_max; |
57a46d05 | 821 | uint8_t header[8192], *setup, *kernel, *initrd_data; |
a8170e5e | 822 | hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0; |
45a50b16 | 823 | FILE *f; |
bf4e5d92 | 824 | char *vmode; |
df1f79fd | 825 | MachineState *machine = MACHINE(pcms); |
cd4040ec | 826 | PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms); |
df1f79fd EH |
827 | const char *kernel_filename = machine->kernel_filename; |
828 | const char *initrd_filename = machine->initrd_filename; | |
829 | const char *kernel_cmdline = machine->kernel_cmdline; | |
642a4f96 TS |
830 | |
831 | /* Align to 16 bytes as a paranoia measure */ | |
832 | cmdline_size = (strlen(kernel_cmdline)+16) & ~15; | |
833 | ||
834 | /* load the kernel header */ | |
835 | f = fopen(kernel_filename, "rb"); | |
836 | if (!f || !(kernel_size = get_file_size(f)) || | |
0f9d76e5 LG |
837 | fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) != |
838 | MIN(ARRAY_SIZE(header), kernel_size)) { | |
839 | fprintf(stderr, "qemu: could not load kernel '%s': %s\n", | |
840 | kernel_filename, strerror(errno)); | |
841 | exit(1); | |
642a4f96 TS |
842 | } |
843 | ||
844 | /* kernel protocol version */ | |
bc4edd79 | 845 | #if 0 |
642a4f96 | 846 | fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202)); |
bc4edd79 | 847 | #endif |
0f9d76e5 LG |
848 | if (ldl_p(header+0x202) == 0x53726448) { |
849 | protocol = lduw_p(header+0x206); | |
850 | } else { | |
851 | /* This looks like a multiboot kernel. If it is, let's stop | |
852 | treating it like a Linux kernel. */ | |
52001445 | 853 | if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename, |
0f9d76e5 | 854 | kernel_cmdline, kernel_size, header)) { |
82663ee2 | 855 | return; |
0f9d76e5 LG |
856 | } |
857 | protocol = 0; | |
f16408df | 858 | } |
642a4f96 TS |
859 | |
860 | if (protocol < 0x200 || !(header[0x211] & 0x01)) { | |
0f9d76e5 LG |
861 | /* Low kernel */ |
862 | real_addr = 0x90000; | |
863 | cmdline_addr = 0x9a000 - cmdline_size; | |
864 | prot_addr = 0x10000; | |
642a4f96 | 865 | } else if (protocol < 0x202) { |
0f9d76e5 LG |
866 | /* High but ancient kernel */ |
867 | real_addr = 0x90000; | |
868 | cmdline_addr = 0x9a000 - cmdline_size; | |
869 | prot_addr = 0x100000; | |
642a4f96 | 870 | } else { |
0f9d76e5 LG |
871 | /* High and recent kernel */ |
872 | real_addr = 0x10000; | |
873 | cmdline_addr = 0x20000; | |
874 | prot_addr = 0x100000; | |
642a4f96 TS |
875 | } |
876 | ||
bc4edd79 | 877 | #if 0 |
642a4f96 | 878 | fprintf(stderr, |
0f9d76e5 LG |
879 | "qemu: real_addr = 0x" TARGET_FMT_plx "\n" |
880 | "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n" | |
881 | "qemu: prot_addr = 0x" TARGET_FMT_plx "\n", | |
882 | real_addr, | |
883 | cmdline_addr, | |
884 | prot_addr); | |
bc4edd79 | 885 | #endif |
642a4f96 TS |
886 | |
887 | /* highest address for loading the initrd */ | |
0f9d76e5 LG |
888 | if (protocol >= 0x203) { |
889 | initrd_max = ldl_p(header+0x22c); | |
890 | } else { | |
891 | initrd_max = 0x37ffffff; | |
892 | } | |
642a4f96 | 893 | |
cd4040ec EH |
894 | if (initrd_max >= pcms->below_4g_mem_size - pcmc->acpi_data_size) { |
895 | initrd_max = pcms->below_4g_mem_size - pcmc->acpi_data_size - 1; | |
927766c7 | 896 | } |
642a4f96 | 897 | |
57a46d05 AG |
898 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr); |
899 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1); | |
96f80586 | 900 | fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline); |
642a4f96 TS |
901 | |
902 | if (protocol >= 0x202) { | |
0f9d76e5 | 903 | stl_p(header+0x228, cmdline_addr); |
642a4f96 | 904 | } else { |
0f9d76e5 LG |
905 | stw_p(header+0x20, 0xA33F); |
906 | stw_p(header+0x22, cmdline_addr-real_addr); | |
642a4f96 TS |
907 | } |
908 | ||
bf4e5d92 PT |
909 | /* handle vga= parameter */ |
910 | vmode = strstr(kernel_cmdline, "vga="); | |
911 | if (vmode) { | |
912 | unsigned int video_mode; | |
913 | /* skip "vga=" */ | |
914 | vmode += 4; | |
915 | if (!strncmp(vmode, "normal", 6)) { | |
916 | video_mode = 0xffff; | |
917 | } else if (!strncmp(vmode, "ext", 3)) { | |
918 | video_mode = 0xfffe; | |
919 | } else if (!strncmp(vmode, "ask", 3)) { | |
920 | video_mode = 0xfffd; | |
921 | } else { | |
922 | video_mode = strtol(vmode, NULL, 0); | |
923 | } | |
924 | stw_p(header+0x1fa, video_mode); | |
925 | } | |
926 | ||
642a4f96 | 927 | /* loader type */ |
5cbdb3a3 | 928 | /* High nybble = B reserved for QEMU; low nybble is revision number. |
642a4f96 TS |
929 | If this code is substantially changed, you may want to consider |
930 | incrementing the revision. */ | |
0f9d76e5 LG |
931 | if (protocol >= 0x200) { |
932 | header[0x210] = 0xB0; | |
933 | } | |
642a4f96 TS |
934 | /* heap */ |
935 | if (protocol >= 0x201) { | |
0f9d76e5 LG |
936 | header[0x211] |= 0x80; /* CAN_USE_HEAP */ |
937 | stw_p(header+0x224, cmdline_addr-real_addr-0x200); | |
642a4f96 TS |
938 | } |
939 | ||
940 | /* load initrd */ | |
941 | if (initrd_filename) { | |
0f9d76e5 LG |
942 | if (protocol < 0x200) { |
943 | fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n"); | |
944 | exit(1); | |
945 | } | |
642a4f96 | 946 | |
0f9d76e5 | 947 | initrd_size = get_image_size(initrd_filename); |
d6fa4b77 | 948 | if (initrd_size < 0) { |
7454e51d MT |
949 | fprintf(stderr, "qemu: error reading initrd %s: %s\n", |
950 | initrd_filename, strerror(errno)); | |
d6fa4b77 MK |
951 | exit(1); |
952 | } | |
953 | ||
45a50b16 | 954 | initrd_addr = (initrd_max-initrd_size) & ~4095; |
57a46d05 | 955 | |
7267c094 | 956 | initrd_data = g_malloc(initrd_size); |
57a46d05 AG |
957 | load_image(initrd_filename, initrd_data); |
958 | ||
959 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); | |
960 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); | |
961 | fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size); | |
642a4f96 | 962 | |
0f9d76e5 LG |
963 | stl_p(header+0x218, initrd_addr); |
964 | stl_p(header+0x21c, initrd_size); | |
642a4f96 TS |
965 | } |
966 | ||
45a50b16 | 967 | /* load kernel and setup */ |
642a4f96 | 968 | setup_size = header[0x1f1]; |
0f9d76e5 LG |
969 | if (setup_size == 0) { |
970 | setup_size = 4; | |
971 | } | |
642a4f96 | 972 | setup_size = (setup_size+1)*512; |
ec5fd402 PB |
973 | if (setup_size > kernel_size) { |
974 | fprintf(stderr, "qemu: invalid kernel header\n"); | |
975 | exit(1); | |
976 | } | |
45a50b16 | 977 | kernel_size -= setup_size; |
642a4f96 | 978 | |
7267c094 AL |
979 | setup = g_malloc(setup_size); |
980 | kernel = g_malloc(kernel_size); | |
45a50b16 | 981 | fseek(f, 0, SEEK_SET); |
5a41ecc5 KS |
982 | if (fread(setup, 1, setup_size, f) != setup_size) { |
983 | fprintf(stderr, "fread() failed\n"); | |
984 | exit(1); | |
985 | } | |
986 | if (fread(kernel, 1, kernel_size, f) != kernel_size) { | |
987 | fprintf(stderr, "fread() failed\n"); | |
988 | exit(1); | |
989 | } | |
642a4f96 | 990 | fclose(f); |
45a50b16 | 991 | memcpy(setup, header, MIN(sizeof(header), setup_size)); |
57a46d05 AG |
992 | |
993 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr); | |
994 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
995 | fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size); | |
996 | ||
997 | fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr); | |
998 | fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size); | |
999 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size); | |
1000 | ||
2e55e842 GN |
1001 | option_rom[nb_option_roms].name = "linuxboot.bin"; |
1002 | option_rom[nb_option_roms].bootindex = 0; | |
57a46d05 | 1003 | nb_option_roms++; |
642a4f96 TS |
1004 | } |
1005 | ||
b41a2cd1 FB |
1006 | #define NE2000_NB_MAX 6 |
1007 | ||
675d6f82 BS |
1008 | static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, |
1009 | 0x280, 0x380 }; | |
1010 | static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 }; | |
b41a2cd1 | 1011 | |
48a18b3c | 1012 | void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd) |
a41b2ff2 PB |
1013 | { |
1014 | static int nb_ne2k = 0; | |
1015 | ||
1016 | if (nb_ne2k == NE2000_NB_MAX) | |
1017 | return; | |
48a18b3c | 1018 | isa_ne2000_init(bus, ne2000_io[nb_ne2k], |
9453c5bc | 1019 | ne2000_irq[nb_ne2k], nd); |
a41b2ff2 PB |
1020 | nb_ne2k++; |
1021 | } | |
1022 | ||
92a16d7a | 1023 | DeviceState *cpu_get_current_apic(void) |
0e26b7b8 | 1024 | { |
4917cf44 AF |
1025 | if (current_cpu) { |
1026 | X86CPU *cpu = X86_CPU(current_cpu); | |
02e51483 | 1027 | return cpu->apic_state; |
0e26b7b8 BS |
1028 | } else { |
1029 | return NULL; | |
1030 | } | |
1031 | } | |
1032 | ||
845773ab | 1033 | void pc_acpi_smi_interrupt(void *opaque, int irq, int level) |
53b67b30 | 1034 | { |
c3affe56 | 1035 | X86CPU *cpu = opaque; |
53b67b30 BS |
1036 | |
1037 | if (level) { | |
c3affe56 | 1038 | cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI); |
53b67b30 BS |
1039 | } |
1040 | } | |
1041 | ||
62fc403f | 1042 | static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id, |
46232aaa | 1043 | Error **errp) |
31050930 | 1044 | { |
e1570d00 | 1045 | X86CPU *cpu = NULL; |
31050930 IM |
1046 | Error *local_err = NULL; |
1047 | ||
e1570d00 | 1048 | cpu = cpu_x86_create(cpu_model, &local_err); |
cd7b87ff | 1049 | if (local_err != NULL) { |
e1570d00 | 1050 | goto out; |
31050930 IM |
1051 | } |
1052 | ||
1053 | object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err); | |
1054 | object_property_set_bool(OBJECT(cpu), true, "realized", &local_err); | |
1055 | ||
e1570d00 | 1056 | out: |
31050930 | 1057 | if (local_err) { |
31050930 | 1058 | error_propagate(errp, local_err); |
cd7b87ff AF |
1059 | object_unref(OBJECT(cpu)); |
1060 | cpu = NULL; | |
31050930 IM |
1061 | } |
1062 | return cpu; | |
1063 | } | |
1064 | ||
c649983b IM |
1065 | void pc_hot_add_cpu(const int64_t id, Error **errp) |
1066 | { | |
0e3bd562 | 1067 | X86CPU *cpu; |
4884b7bf | 1068 | MachineState *machine = MACHINE(qdev_get_machine()); |
c649983b | 1069 | int64_t apic_id = x86_cpu_apic_id_from_index(id); |
0e3bd562 | 1070 | Error *local_err = NULL; |
c649983b | 1071 | |
8de433cb IM |
1072 | if (id < 0) { |
1073 | error_setg(errp, "Invalid CPU id: %" PRIi64, id); | |
1074 | return; | |
1075 | } | |
1076 | ||
c649983b IM |
1077 | if (cpu_exists(apic_id)) { |
1078 | error_setg(errp, "Unable to add CPU: %" PRIi64 | |
1079 | ", it already exists", id); | |
1080 | return; | |
1081 | } | |
1082 | ||
1083 | if (id >= max_cpus) { | |
1084 | error_setg(errp, "Unable to add CPU: %" PRIi64 | |
1085 | ", max allowed: %d", id, max_cpus - 1); | |
1086 | return; | |
1087 | } | |
1088 | ||
5ff020b7 EH |
1089 | if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) { |
1090 | error_setg(errp, "Unable to add CPU: %" PRIi64 | |
1091 | ", resulting APIC ID (%" PRIi64 ") is too large", | |
1092 | id, apic_id); | |
1093 | return; | |
1094 | } | |
1095 | ||
4884b7bf | 1096 | cpu = pc_new_cpu(machine->cpu_model, apic_id, &local_err); |
0e3bd562 AF |
1097 | if (local_err) { |
1098 | error_propagate(errp, local_err); | |
1099 | return; | |
1100 | } | |
1101 | object_unref(OBJECT(cpu)); | |
c649983b IM |
1102 | } |
1103 | ||
4884b7bf | 1104 | void pc_cpus_init(PCMachineState *pcms) |
70166477 IY |
1105 | { |
1106 | int i; | |
53a89e26 | 1107 | X86CPU *cpu = NULL; |
4884b7bf | 1108 | MachineState *machine = MACHINE(pcms); |
70166477 IY |
1109 | |
1110 | /* init CPUs */ | |
4884b7bf | 1111 | if (machine->cpu_model == NULL) { |
70166477 | 1112 | #ifdef TARGET_X86_64 |
4884b7bf | 1113 | machine->cpu_model = "qemu64"; |
70166477 | 1114 | #else |
4884b7bf | 1115 | machine->cpu_model = "qemu32"; |
70166477 IY |
1116 | #endif |
1117 | } | |
1118 | ||
ebde2465 IM |
1119 | /* Calculates the limit to CPU APIC ID values |
1120 | * | |
1121 | * Limit for the APIC ID value, so that all | |
1122 | * CPU APIC IDs are < pcms->apic_id_limit. | |
1123 | * | |
1124 | * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init(). | |
1125 | */ | |
1126 | pcms->apic_id_limit = x86_cpu_apic_id_from_index(max_cpus - 1) + 1; | |
1127 | if (pcms->apic_id_limit > ACPI_CPU_HOTPLUG_ID_LIMIT) { | |
1128 | error_report("max_cpus is too large. APIC ID of last CPU is %u", | |
1129 | pcms->apic_id_limit - 1); | |
f03bd716 EH |
1130 | exit(1); |
1131 | } | |
1132 | ||
3811ef14 IM |
1133 | pcms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + |
1134 | sizeof(CPUArchId) * max_cpus); | |
1135 | for (i = 0; i < max_cpus; i++) { | |
1136 | pcms->possible_cpus->cpus[i].arch_id = x86_cpu_apic_id_from_index(i); | |
1137 | pcms->possible_cpus->len++; | |
1138 | if (i < smp_cpus) { | |
1139 | cpu = pc_new_cpu(machine->cpu_model, x86_cpu_apic_id_from_index(i), | |
1140 | &error_fatal); | |
1141 | pcms->possible_cpus->cpus[i].cpu = CPU(cpu); | |
1142 | object_unref(OBJECT(cpu)); | |
1143 | } | |
70166477 | 1144 | } |
53a89e26 | 1145 | |
c97294ec GS |
1146 | /* tell smbios about cpuid version and features */ |
1147 | smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]); | |
70166477 IY |
1148 | } |
1149 | ||
3459a625 | 1150 | static |
9ebeed0c | 1151 | void pc_machine_done(Notifier *notifier, void *data) |
3459a625 | 1152 | { |
9ebeed0c EH |
1153 | PCMachineState *pcms = container_of(notifier, |
1154 | PCMachineState, machine_done); | |
1155 | PCIBus *bus = pcms->bus; | |
2118196b MA |
1156 | |
1157 | if (bus) { | |
1158 | int extra_hosts = 0; | |
1159 | ||
1160 | QLIST_FOREACH(bus, &bus->child, sibling) { | |
1161 | /* look for expander root buses */ | |
1162 | if (pci_bus_is_root(bus)) { | |
1163 | extra_hosts++; | |
1164 | } | |
1165 | } | |
f264d360 | 1166 | if (extra_hosts && pcms->fw_cfg) { |
2118196b MA |
1167 | uint64_t *val = g_malloc(sizeof(*val)); |
1168 | *val = cpu_to_le64(extra_hosts); | |
f264d360 | 1169 | fw_cfg_add_file(pcms->fw_cfg, |
2118196b MA |
1170 | "etc/extra-pci-roots", val, sizeof(*val)); |
1171 | } | |
1172 | } | |
1173 | ||
bb292f5a | 1174 | acpi_setup(); |
6d42eefa CM |
1175 | if (pcms->fw_cfg) { |
1176 | pc_build_smbios(pcms->fw_cfg); | |
1177 | } | |
3459a625 MT |
1178 | } |
1179 | ||
e4e8ba04 | 1180 | void pc_guest_info_init(PCMachineState *pcms) |
3459a625 | 1181 | { |
b20c9bd5 MT |
1182 | int i, j; |
1183 | ||
dd4c2f01 EH |
1184 | pcms->apic_xrupt_override = kvm_allows_irq0_override(); |
1185 | pcms->numa_nodes = nb_numa_nodes; | |
1186 | pcms->node_mem = g_malloc0(pcms->numa_nodes * | |
1187 | sizeof *pcms->node_mem); | |
8c85901e | 1188 | for (i = 0; i < nb_numa_nodes; i++) { |
dd4c2f01 | 1189 | pcms->node_mem[i] = numa_info[i].node_mem; |
8c85901e WG |
1190 | } |
1191 | ||
dd4c2f01 EH |
1192 | pcms->node_cpu = g_malloc0(pcms->apic_id_limit * |
1193 | sizeof *pcms->node_cpu); | |
b20c9bd5 MT |
1194 | |
1195 | for (i = 0; i < max_cpus; i++) { | |
1196 | unsigned int apic_id = x86_cpu_apic_id_from_index(i); | |
dd4c2f01 | 1197 | assert(apic_id < pcms->apic_id_limit); |
b20c9bd5 | 1198 | for (j = 0; j < nb_numa_nodes; j++) { |
8c85901e | 1199 | if (test_bit(i, numa_info[j].node_cpu)) { |
dd4c2f01 | 1200 | pcms->node_cpu[apic_id] = j; |
b20c9bd5 MT |
1201 | break; |
1202 | } | |
1203 | } | |
1204 | } | |
3459a625 | 1205 | |
9ebeed0c EH |
1206 | pcms->machine_done.notify = pc_machine_done; |
1207 | qemu_add_machine_init_done_notifier(&pcms->machine_done); | |
3459a625 MT |
1208 | } |
1209 | ||
83d08f26 MT |
1210 | /* setup pci memory address space mapping into system address space */ |
1211 | void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory, | |
1212 | MemoryRegion *pci_address_space) | |
39848901 | 1213 | { |
83d08f26 MT |
1214 | /* Set to lower priority than RAM */ |
1215 | memory_region_add_subregion_overlap(system_memory, 0x0, | |
1216 | pci_address_space, -1); | |
39848901 IM |
1217 | } |
1218 | ||
f7e4dd6c GH |
1219 | void pc_acpi_init(const char *default_dsdt) |
1220 | { | |
c5a98cf3 | 1221 | char *filename; |
f7e4dd6c GH |
1222 | |
1223 | if (acpi_tables != NULL) { | |
1224 | /* manually set via -acpitable, leave it alone */ | |
1225 | return; | |
1226 | } | |
1227 | ||
1228 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt); | |
1229 | if (filename == NULL) { | |
1230 | fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt); | |
c5a98cf3 | 1231 | } else { |
5bdb59a2 MA |
1232 | QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0, |
1233 | &error_abort); | |
c5a98cf3 | 1234 | Error *err = NULL; |
f7e4dd6c | 1235 | |
5bdb59a2 | 1236 | qemu_opt_set(opts, "file", filename, &error_abort); |
0c764a9d | 1237 | |
1a4b2666 | 1238 | acpi_table_add_builtin(opts, &err); |
c5a98cf3 | 1239 | if (err) { |
c29b77f9 MA |
1240 | error_reportf_err(err, "WARNING: failed to load %s: ", |
1241 | filename); | |
c5a98cf3 | 1242 | } |
c5a98cf3 | 1243 | g_free(filename); |
f7e4dd6c | 1244 | } |
f7e4dd6c GH |
1245 | } |
1246 | ||
7bc35e0f | 1247 | void xen_load_linux(PCMachineState *pcms) |
b33a5bbf CL |
1248 | { |
1249 | int i; | |
1250 | FWCfgState *fw_cfg; | |
1251 | ||
df1f79fd | 1252 | assert(MACHINE(pcms)->kernel_filename != NULL); |
b33a5bbf | 1253 | |
305ae888 | 1254 | fw_cfg = fw_cfg_init_io(FW_CFG_IO_BASE); |
b33a5bbf CL |
1255 | rom_set_fw(fw_cfg); |
1256 | ||
df1f79fd | 1257 | load_linux(pcms, fw_cfg); |
b33a5bbf CL |
1258 | for (i = 0; i < nb_option_roms; i++) { |
1259 | assert(!strcmp(option_rom[i].name, "linuxboot.bin") || | |
1260 | !strcmp(option_rom[i].name, "multiboot.bin")); | |
1261 | rom_add_option(option_rom[i].name, option_rom[i].bootindex); | |
1262 | } | |
f264d360 | 1263 | pcms->fw_cfg = fw_cfg; |
b33a5bbf CL |
1264 | } |
1265 | ||
5934e216 EH |
1266 | void pc_memory_init(PCMachineState *pcms, |
1267 | MemoryRegion *system_memory, | |
1268 | MemoryRegion *rom_memory, | |
1269 | MemoryRegion **ram_memory) | |
80cabfad | 1270 | { |
cbc5b5f3 JJ |
1271 | int linux_boot, i; |
1272 | MemoryRegion *ram, *option_rom_mr; | |
00cb2a99 | 1273 | MemoryRegion *ram_below_4g, *ram_above_4g; |
a88b362c | 1274 | FWCfgState *fw_cfg; |
62b160c0 | 1275 | MachineState *machine = MACHINE(pcms); |
16a9e8a5 | 1276 | PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms); |
d592d303 | 1277 | |
c8d163bc EH |
1278 | assert(machine->ram_size == pcms->below_4g_mem_size + |
1279 | pcms->above_4g_mem_size); | |
9521d42b PB |
1280 | |
1281 | linux_boot = (machine->kernel_filename != NULL); | |
80cabfad | 1282 | |
00cb2a99 | 1283 | /* Allocate RAM. We allocate it as a single memory region and use |
66a0a2cb | 1284 | * aliases to address portions of it, mostly for backwards compatibility |
00cb2a99 AK |
1285 | * with older qemus that used qemu_ram_alloc(). |
1286 | */ | |
7267c094 | 1287 | ram = g_malloc(sizeof(*ram)); |
9521d42b PB |
1288 | memory_region_allocate_system_memory(ram, NULL, "pc.ram", |
1289 | machine->ram_size); | |
ae0a5466 | 1290 | *ram_memory = ram; |
7267c094 | 1291 | ram_below_4g = g_malloc(sizeof(*ram_below_4g)); |
2c9b15ca | 1292 | memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram, |
c8d163bc | 1293 | 0, pcms->below_4g_mem_size); |
00cb2a99 | 1294 | memory_region_add_subregion(system_memory, 0, ram_below_4g); |
c8d163bc EH |
1295 | e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM); |
1296 | if (pcms->above_4g_mem_size > 0) { | |
7267c094 | 1297 | ram_above_4g = g_malloc(sizeof(*ram_above_4g)); |
2c9b15ca | 1298 | memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram, |
c8d163bc EH |
1299 | pcms->below_4g_mem_size, |
1300 | pcms->above_4g_mem_size); | |
00cb2a99 AK |
1301 | memory_region_add_subregion(system_memory, 0x100000000ULL, |
1302 | ram_above_4g); | |
c8d163bc | 1303 | e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM); |
bbe80adf | 1304 | } |
82b36dc3 | 1305 | |
bb292f5a | 1306 | if (!pcmc->has_reserved_memory && |
ca8336f3 | 1307 | (machine->ram_slots || |
9521d42b | 1308 | (machine->maxram_size > machine->ram_size))) { |
ca8336f3 IM |
1309 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
1310 | ||
1311 | error_report("\"-memory 'slots|maxmem'\" is not supported by: %s", | |
1312 | mc->name); | |
1313 | exit(EXIT_FAILURE); | |
1314 | } | |
1315 | ||
619d11e4 | 1316 | /* initialize hotplug memory address space */ |
bb292f5a | 1317 | if (pcmc->has_reserved_memory && |
9521d42b | 1318 | (machine->ram_size < machine->maxram_size)) { |
619d11e4 | 1319 | ram_addr_t hotplug_mem_size = |
9521d42b | 1320 | machine->maxram_size - machine->ram_size; |
619d11e4 | 1321 | |
a0cc8856 IM |
1322 | if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) { |
1323 | error_report("unsupported amount of memory slots: %"PRIu64, | |
1324 | machine->ram_slots); | |
1325 | exit(EXIT_FAILURE); | |
1326 | } | |
1327 | ||
f2c38522 PK |
1328 | if (QEMU_ALIGN_UP(machine->maxram_size, |
1329 | TARGET_PAGE_SIZE) != machine->maxram_size) { | |
1330 | error_report("maximum memory size must by aligned to multiple of " | |
1331 | "%d bytes", TARGET_PAGE_SIZE); | |
1332 | exit(EXIT_FAILURE); | |
1333 | } | |
1334 | ||
a7d69ff1 | 1335 | pcms->hotplug_memory.base = |
c8d163bc | 1336 | ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1ULL << 30); |
619d11e4 | 1337 | |
16a9e8a5 | 1338 | if (pcmc->enforce_aligned_dimm) { |
085f8e88 IM |
1339 | /* size hotplug region assuming 1G page max alignment per slot */ |
1340 | hotplug_mem_size += (1ULL << 30) * machine->ram_slots; | |
1341 | } | |
1342 | ||
a7d69ff1 | 1343 | if ((pcms->hotplug_memory.base + hotplug_mem_size) < |
619d11e4 IM |
1344 | hotplug_mem_size) { |
1345 | error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT, | |
1346 | machine->maxram_size); | |
1347 | exit(EXIT_FAILURE); | |
1348 | } | |
1349 | ||
a7d69ff1 | 1350 | memory_region_init(&pcms->hotplug_memory.mr, OBJECT(pcms), |
619d11e4 | 1351 | "hotplug-memory", hotplug_mem_size); |
a7d69ff1 BR |
1352 | memory_region_add_subregion(system_memory, pcms->hotplug_memory.base, |
1353 | &pcms->hotplug_memory.mr); | |
619d11e4 | 1354 | } |
cbc5b5f3 JJ |
1355 | |
1356 | /* Initialize PC system firmware */ | |
5db3f0de | 1357 | pc_system_firmware_init(rom_memory, !pcmc->pci_enabled); |
00cb2a99 | 1358 | |
7267c094 | 1359 | option_rom_mr = g_malloc(sizeof(*option_rom_mr)); |
49946538 | 1360 | memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE, |
f8ed85ac | 1361 | &error_fatal); |
c5705a77 | 1362 | vmstate_register_ram_global(option_rom_mr); |
4463aee6 | 1363 | memory_region_add_subregion_overlap(rom_memory, |
00cb2a99 AK |
1364 | PC_ROM_MIN_VGA, |
1365 | option_rom_mr, | |
1366 | 1); | |
f753ff16 | 1367 | |
ebde2465 | 1368 | fw_cfg = bochs_bios_init(&address_space_memory, pcms); |
c886fc4c | 1369 | |
8832cb80 | 1370 | rom_set_fw(fw_cfg); |
1d108d97 | 1371 | |
bb292f5a | 1372 | if (pcmc->has_reserved_memory && pcms->hotplug_memory.base) { |
de268e13 | 1373 | uint64_t *val = g_malloc(sizeof(*val)); |
2f8b5008 IM |
1374 | PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms); |
1375 | uint64_t res_mem_end = pcms->hotplug_memory.base; | |
1376 | ||
1377 | if (!pcmc->broken_reserved_end) { | |
1378 | res_mem_end += memory_region_size(&pcms->hotplug_memory.mr); | |
1379 | } | |
3385e8e2 | 1380 | *val = cpu_to_le64(ROUND_UP(res_mem_end, 0x1ULL << 30)); |
de268e13 IM |
1381 | fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val)); |
1382 | } | |
1383 | ||
f753ff16 | 1384 | if (linux_boot) { |
df1f79fd | 1385 | load_linux(pcms, fw_cfg); |
f753ff16 PB |
1386 | } |
1387 | ||
1388 | for (i = 0; i < nb_option_roms; i++) { | |
2e55e842 | 1389 | rom_add_option(option_rom[i].name, option_rom[i].bootindex); |
406c8df3 | 1390 | } |
f264d360 | 1391 | pcms->fw_cfg = fw_cfg; |
3d53f5c3 IY |
1392 | } |
1393 | ||
0b0cc076 | 1394 | qemu_irq pc_allocate_cpu_irq(void) |
845773ab | 1395 | { |
0b0cc076 | 1396 | return qemu_allocate_irq(pic_irq_request, NULL, 0); |
845773ab IY |
1397 | } |
1398 | ||
48a18b3c | 1399 | DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus) |
765d7908 | 1400 | { |
ad6d45fa AL |
1401 | DeviceState *dev = NULL; |
1402 | ||
bab47d9a | 1403 | rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA); |
16094b75 AJ |
1404 | if (pci_bus) { |
1405 | PCIDevice *pcidev = pci_vga_init(pci_bus); | |
1406 | dev = pcidev ? &pcidev->qdev : NULL; | |
1407 | } else if (isa_bus) { | |
1408 | ISADevice *isadev = isa_vga_init(isa_bus); | |
4a17cc4f | 1409 | dev = isadev ? DEVICE(isadev) : NULL; |
765d7908 | 1410 | } |
bab47d9a | 1411 | rom_reset_order_override(); |
ad6d45fa | 1412 | return dev; |
765d7908 IY |
1413 | } |
1414 | ||
258711c6 JG |
1415 | static const MemoryRegionOps ioport80_io_ops = { |
1416 | .write = ioport80_write, | |
c02e1eac | 1417 | .read = ioport80_read, |
258711c6 JG |
1418 | .endianness = DEVICE_NATIVE_ENDIAN, |
1419 | .impl = { | |
1420 | .min_access_size = 1, | |
1421 | .max_access_size = 1, | |
1422 | }, | |
1423 | }; | |
1424 | ||
1425 | static const MemoryRegionOps ioportF0_io_ops = { | |
1426 | .write = ioportF0_write, | |
c02e1eac | 1427 | .read = ioportF0_read, |
258711c6 JG |
1428 | .endianness = DEVICE_NATIVE_ENDIAN, |
1429 | .impl = { | |
1430 | .min_access_size = 1, | |
1431 | .max_access_size = 1, | |
1432 | }, | |
1433 | }; | |
1434 | ||
48a18b3c | 1435 | void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi, |
1611977c | 1436 | ISADevice **rtc_state, |
fd53c87c | 1437 | bool create_fdctrl, |
7a10ef51 | 1438 | bool no_vmport, |
3a87d009 | 1439 | uint32_t hpet_irqs) |
ffe513da IY |
1440 | { |
1441 | int i; | |
1442 | DriveInfo *fd[MAX_FD]; | |
ce967e2f JK |
1443 | DeviceState *hpet = NULL; |
1444 | int pit_isa_irq = 0; | |
1445 | qemu_irq pit_alt_irq = NULL; | |
7d932dfd | 1446 | qemu_irq rtc_irq = NULL; |
956a3e6b | 1447 | qemu_irq *a20_line; |
c2d8d311 | 1448 | ISADevice *i8042, *port92, *vmmouse, *pit = NULL; |
258711c6 JG |
1449 | MemoryRegion *ioport80_io = g_new(MemoryRegion, 1); |
1450 | MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1); | |
ffe513da | 1451 | |
2c9b15ca | 1452 | memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1); |
258711c6 | 1453 | memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io); |
ffe513da | 1454 | |
2c9b15ca | 1455 | memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1); |
258711c6 | 1456 | memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io); |
ffe513da | 1457 | |
5d17c0d2 JK |
1458 | /* |
1459 | * Check if an HPET shall be created. | |
1460 | * | |
1461 | * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT | |
1462 | * when the HPET wants to take over. Thus we have to disable the latter. | |
1463 | */ | |
1464 | if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) { | |
7a10ef51 | 1465 | /* In order to set property, here not using sysbus_try_create_simple */ |
51116102 | 1466 | hpet = qdev_try_create(NULL, TYPE_HPET); |
dd703b99 | 1467 | if (hpet) { |
7a10ef51 LPF |
1468 | /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7 |
1469 | * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23, | |
1470 | * IRQ8 and IRQ2. | |
1471 | */ | |
1472 | uint8_t compat = object_property_get_int(OBJECT(hpet), | |
1473 | HPET_INTCAP, NULL); | |
1474 | if (!compat) { | |
1475 | qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs); | |
1476 | } | |
1477 | qdev_init_nofail(hpet); | |
1478 | sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE); | |
1479 | ||
b881fbe9 | 1480 | for (i = 0; i < GSI_NUM_PINS; i++) { |
1356b98d | 1481 | sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]); |
dd703b99 | 1482 | } |
ce967e2f JK |
1483 | pit_isa_irq = -1; |
1484 | pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT); | |
1485 | rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT); | |
822557eb | 1486 | } |
ffe513da | 1487 | } |
48a18b3c | 1488 | *rtc_state = rtc_init(isa_bus, 2000, rtc_irq); |
7d932dfd JK |
1489 | |
1490 | qemu_register_boot_set(pc_boot_set, *rtc_state); | |
1491 | ||
c2d8d311 | 1492 | if (!xen_enabled()) { |
15eafc2e | 1493 | if (kvm_pit_in_kernel()) { |
c2d8d311 SS |
1494 | pit = kvm_pit_init(isa_bus, 0x40); |
1495 | } else { | |
1496 | pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq); | |
1497 | } | |
1498 | if (hpet) { | |
1499 | /* connect PIT to output control line of the HPET */ | |
4a17cc4f | 1500 | qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0)); |
c2d8d311 SS |
1501 | } |
1502 | pcspk_init(isa_bus, pit); | |
ce967e2f | 1503 | } |
ffe513da | 1504 | |
b6607a1a | 1505 | serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS); |
07dc7880 | 1506 | parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS); |
ffe513da | 1507 | |
182735ef | 1508 | a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2); |
48a18b3c | 1509 | i8042 = isa_create_simple(isa_bus, "i8042"); |
4b78a802 | 1510 | i8042_setup_a20_line(i8042, &a20_line[0]); |
1611977c | 1511 | if (!no_vmport) { |
48a18b3c HP |
1512 | vmport_init(isa_bus); |
1513 | vmmouse = isa_try_create(isa_bus, "vmmouse"); | |
1611977c AP |
1514 | } else { |
1515 | vmmouse = NULL; | |
1516 | } | |
86d86414 | 1517 | if (vmmouse) { |
4a17cc4f AF |
1518 | DeviceState *dev = DEVICE(vmmouse); |
1519 | qdev_prop_set_ptr(dev, "ps2_mouse", i8042); | |
1520 | qdev_init_nofail(dev); | |
86d86414 | 1521 | } |
48a18b3c | 1522 | port92 = isa_create_simple(isa_bus, "port92"); |
4b78a802 | 1523 | port92_init(port92, &a20_line[1]); |
956a3e6b | 1524 | |
57146941 | 1525 | DMA_init(isa_bus, 0); |
ffe513da IY |
1526 | |
1527 | for(i = 0; i < MAX_FD; i++) { | |
1528 | fd[i] = drive_get(IF_FLOPPY, 0, i); | |
936a7c1c | 1529 | create_fdctrl |= !!fd[i]; |
ffe513da | 1530 | } |
220a8846 LE |
1531 | if (create_fdctrl) { |
1532 | fdctrl_init_isa(isa_bus, fd); | |
1533 | } | |
ffe513da IY |
1534 | } |
1535 | ||
9011a1a7 IY |
1536 | void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus) |
1537 | { | |
1538 | int i; | |
1539 | ||
bab47d9a | 1540 | rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC); |
9011a1a7 IY |
1541 | for (i = 0; i < nb_nics; i++) { |
1542 | NICInfo *nd = &nd_table[i]; | |
1543 | ||
1544 | if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) { | |
1545 | pc_init_ne2k_isa(isa_bus, nd); | |
1546 | } else { | |
29b358f9 | 1547 | pci_nic_init_nofail(nd, pci_bus, "e1000", NULL); |
9011a1a7 IY |
1548 | } |
1549 | } | |
bab47d9a | 1550 | rom_reset_order_override(); |
9011a1a7 IY |
1551 | } |
1552 | ||
845773ab | 1553 | void pc_pci_device_init(PCIBus *pci_bus) |
e3a5cf42 IY |
1554 | { |
1555 | int max_bus; | |
1556 | int bus; | |
1557 | ||
1558 | max_bus = drive_get_max_bus(IF_SCSI); | |
1559 | for (bus = 0; bus <= max_bus; bus++) { | |
1560 | pci_create_simple(pci_bus, -1, "lsi53c895a"); | |
1561 | } | |
1562 | } | |
a39e3564 JB |
1563 | |
1564 | void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name) | |
1565 | { | |
1566 | DeviceState *dev; | |
1567 | SysBusDevice *d; | |
1568 | unsigned int i; | |
1569 | ||
15eafc2e | 1570 | if (kvm_ioapic_in_kernel()) { |
a39e3564 JB |
1571 | dev = qdev_create(NULL, "kvm-ioapic"); |
1572 | } else { | |
1573 | dev = qdev_create(NULL, "ioapic"); | |
1574 | } | |
1575 | if (parent_name) { | |
1576 | object_property_add_child(object_resolve_path(parent_name, NULL), | |
1577 | "ioapic", OBJECT(dev), NULL); | |
1578 | } | |
1579 | qdev_init_nofail(dev); | |
1356b98d | 1580 | d = SYS_BUS_DEVICE(dev); |
3a4a4697 | 1581 | sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS); |
a39e3564 JB |
1582 | |
1583 | for (i = 0; i < IOAPIC_NUM_PINS; i++) { | |
1584 | gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i); | |
1585 | } | |
1586 | } | |
d5747cac | 1587 | |
95bee274 IM |
1588 | static void pc_dimm_plug(HotplugHandler *hotplug_dev, |
1589 | DeviceState *dev, Error **errp) | |
1590 | { | |
3fbcdc27 | 1591 | HotplugHandlerClass *hhc; |
95bee274 IM |
1592 | Error *local_err = NULL; |
1593 | PCMachineState *pcms = PC_MACHINE(hotplug_dev); | |
16a9e8a5 | 1594 | PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms); |
95bee274 IM |
1595 | PCDIMMDevice *dimm = PC_DIMM(dev); |
1596 | PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm); | |
1597 | MemoryRegion *mr = ddc->get_memory_region(dimm); | |
92a37a04 | 1598 | uint64_t align = TARGET_PAGE_SIZE; |
95bee274 | 1599 | |
16a9e8a5 | 1600 | if (memory_region_get_alignment(mr) && pcmc->enforce_aligned_dimm) { |
91aa70ab IM |
1601 | align = memory_region_get_alignment(mr); |
1602 | } | |
1603 | ||
3fbcdc27 IM |
1604 | if (!pcms->acpi_dev) { |
1605 | error_setg(&local_err, | |
1606 | "memory hotplug is not enabled: missing acpi device"); | |
1607 | goto out; | |
1608 | } | |
1609 | ||
d6a9b0b8 | 1610 | pc_dimm_memory_plug(dev, &pcms->hotplug_memory, mr, align, &local_err); |
43bbb49e | 1611 | if (local_err) { |
b8865591 IM |
1612 | goto out; |
1613 | } | |
1614 | ||
3fbcdc27 | 1615 | hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev); |
8e23184b | 1616 | hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort); |
95bee274 IM |
1617 | out: |
1618 | error_propagate(errp, local_err); | |
1619 | } | |
1620 | ||
64fec58e TC |
1621 | static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev, |
1622 | DeviceState *dev, Error **errp) | |
1623 | { | |
1624 | HotplugHandlerClass *hhc; | |
1625 | Error *local_err = NULL; | |
1626 | PCMachineState *pcms = PC_MACHINE(hotplug_dev); | |
1627 | ||
1628 | if (!pcms->acpi_dev) { | |
1629 | error_setg(&local_err, | |
1630 | "memory hotplug is not enabled: missing acpi device"); | |
1631 | goto out; | |
1632 | } | |
1633 | ||
1634 | hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev); | |
1635 | hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err); | |
1636 | ||
1637 | out: | |
1638 | error_propagate(errp, local_err); | |
1639 | } | |
1640 | ||
f7d3e29d TC |
1641 | static void pc_dimm_unplug(HotplugHandler *hotplug_dev, |
1642 | DeviceState *dev, Error **errp) | |
1643 | { | |
1644 | PCMachineState *pcms = PC_MACHINE(hotplug_dev); | |
1645 | PCDIMMDevice *dimm = PC_DIMM(dev); | |
1646 | PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm); | |
1647 | MemoryRegion *mr = ddc->get_memory_region(dimm); | |
1648 | HotplugHandlerClass *hhc; | |
1649 | Error *local_err = NULL; | |
1650 | ||
1651 | hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev); | |
1652 | hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err); | |
1653 | ||
1654 | if (local_err) { | |
1655 | goto out; | |
1656 | } | |
1657 | ||
43bbb49e | 1658 | pc_dimm_memory_unplug(dev, &pcms->hotplug_memory, mr); |
f7d3e29d TC |
1659 | object_unparent(OBJECT(dev)); |
1660 | ||
1661 | out: | |
1662 | error_propagate(errp, local_err); | |
1663 | } | |
1664 | ||
3811ef14 IM |
1665 | static int pc_apic_cmp(const void *a, const void *b) |
1666 | { | |
1667 | CPUArchId *apic_a = (CPUArchId *)a; | |
1668 | CPUArchId *apic_b = (CPUArchId *)b; | |
1669 | ||
1670 | return apic_a->arch_id - apic_b->arch_id; | |
1671 | } | |
1672 | ||
5279569e GZ |
1673 | static void pc_cpu_plug(HotplugHandler *hotplug_dev, |
1674 | DeviceState *dev, Error **errp) | |
1675 | { | |
3811ef14 IM |
1676 | CPUClass *cc = CPU_GET_CLASS(dev); |
1677 | CPUArchId apic_id, *found_cpu; | |
5279569e GZ |
1678 | HotplugHandlerClass *hhc; |
1679 | Error *local_err = NULL; | |
1680 | PCMachineState *pcms = PC_MACHINE(hotplug_dev); | |
1681 | ||
1682 | if (!dev->hotplugged) { | |
1683 | goto out; | |
1684 | } | |
1685 | ||
1686 | if (!pcms->acpi_dev) { | |
1687 | error_setg(&local_err, | |
1688 | "cpu hotplug is not enabled: missing acpi device"); | |
1689 | goto out; | |
1690 | } | |
1691 | ||
1692 | hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev); | |
1693 | hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err); | |
2d996150 GZ |
1694 | if (local_err) { |
1695 | goto out; | |
1696 | } | |
1697 | ||
1698 | /* increment the number of CPUs */ | |
1699 | rtc_set_memory(pcms->rtc, 0x5f, rtc_get_memory(pcms->rtc, 0x5f) + 1); | |
3811ef14 IM |
1700 | |
1701 | apic_id.arch_id = cc->get_arch_id(CPU(dev)); | |
1702 | found_cpu = bsearch(&apic_id, pcms->possible_cpus->cpus, | |
1703 | pcms->possible_cpus->len, sizeof(*pcms->possible_cpus->cpus), | |
1704 | pc_apic_cmp); | |
1705 | assert(found_cpu); | |
1706 | found_cpu->cpu = CPU(dev); | |
5279569e GZ |
1707 | out: |
1708 | error_propagate(errp, local_err); | |
1709 | } | |
8872c25a IM |
1710 | static void pc_cpu_unplug_request_cb(HotplugHandler *hotplug_dev, |
1711 | DeviceState *dev, Error **errp) | |
1712 | { | |
1713 | HotplugHandlerClass *hhc; | |
1714 | Error *local_err = NULL; | |
1715 | PCMachineState *pcms = PC_MACHINE(hotplug_dev); | |
1716 | ||
1717 | hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev); | |
1718 | hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err); | |
1719 | ||
1720 | if (local_err) { | |
1721 | goto out; | |
1722 | } | |
1723 | ||
1724 | out: | |
1725 | error_propagate(errp, local_err); | |
1726 | ||
1727 | } | |
1728 | ||
1729 | static void pc_cpu_unplug_cb(HotplugHandler *hotplug_dev, | |
1730 | DeviceState *dev, Error **errp) | |
1731 | { | |
1732 | HotplugHandlerClass *hhc; | |
1733 | Error *local_err = NULL; | |
1734 | PCMachineState *pcms = PC_MACHINE(hotplug_dev); | |
1735 | ||
1736 | hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev); | |
1737 | hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err); | |
1738 | ||
1739 | if (local_err) { | |
1740 | goto out; | |
1741 | } | |
1742 | ||
1743 | /* | |
1744 | * TODO: enable unplug once generic CPU remove bits land | |
1745 | * for now guest will be able to eject CPU ACPI wise but | |
1746 | * it will come back again on machine reset. | |
1747 | */ | |
1748 | /* object_unparent(OBJECT(dev)); */ | |
1749 | ||
1750 | out: | |
1751 | error_propagate(errp, local_err); | |
1752 | } | |
5279569e | 1753 | |
95bee274 IM |
1754 | static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev, |
1755 | DeviceState *dev, Error **errp) | |
1756 | { | |
1757 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { | |
1758 | pc_dimm_plug(hotplug_dev, dev, errp); | |
5279569e GZ |
1759 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) { |
1760 | pc_cpu_plug(hotplug_dev, dev, errp); | |
95bee274 IM |
1761 | } |
1762 | } | |
1763 | ||
d9c5c5b8 TC |
1764 | static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev, |
1765 | DeviceState *dev, Error **errp) | |
1766 | { | |
64fec58e TC |
1767 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { |
1768 | pc_dimm_unplug_request(hotplug_dev, dev, errp); | |
8872c25a IM |
1769 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) { |
1770 | pc_cpu_unplug_request_cb(hotplug_dev, dev, errp); | |
64fec58e TC |
1771 | } else { |
1772 | error_setg(errp, "acpi: device unplug request for not supported device" | |
1773 | " type: %s", object_get_typename(OBJECT(dev))); | |
1774 | } | |
d9c5c5b8 TC |
1775 | } |
1776 | ||
232391c1 TC |
1777 | static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev, |
1778 | DeviceState *dev, Error **errp) | |
1779 | { | |
f7d3e29d TC |
1780 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { |
1781 | pc_dimm_unplug(hotplug_dev, dev, errp); | |
8872c25a IM |
1782 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) { |
1783 | pc_cpu_unplug_cb(hotplug_dev, dev, errp); | |
f7d3e29d TC |
1784 | } else { |
1785 | error_setg(errp, "acpi: device unplug for not supported device" | |
1786 | " type: %s", object_get_typename(OBJECT(dev))); | |
1787 | } | |
232391c1 TC |
1788 | } |
1789 | ||
95bee274 IM |
1790 | static HotplugHandler *pc_get_hotpug_handler(MachineState *machine, |
1791 | DeviceState *dev) | |
1792 | { | |
1793 | PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine); | |
1794 | ||
5279569e GZ |
1795 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) || |
1796 | object_dynamic_cast(OBJECT(dev), TYPE_CPU)) { | |
95bee274 IM |
1797 | return HOTPLUG_HANDLER(machine); |
1798 | } | |
1799 | ||
1800 | return pcmc->get_hotplug_handler ? | |
1801 | pcmc->get_hotplug_handler(machine, dev) : NULL; | |
1802 | } | |
1803 | ||
bf1e8939 | 1804 | static void |
d7bce999 EB |
1805 | pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v, |
1806 | const char *name, void *opaque, | |
1807 | Error **errp) | |
bf1e8939 IM |
1808 | { |
1809 | PCMachineState *pcms = PC_MACHINE(obj); | |
a7d69ff1 | 1810 | int64_t value = memory_region_size(&pcms->hotplug_memory.mr); |
bf1e8939 | 1811 | |
51e72bc1 | 1812 | visit_type_int(v, name, &value, errp); |
bf1e8939 IM |
1813 | } |
1814 | ||
c87b1520 | 1815 | static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v, |
d7bce999 EB |
1816 | const char *name, void *opaque, |
1817 | Error **errp) | |
c87b1520 DS |
1818 | { |
1819 | PCMachineState *pcms = PC_MACHINE(obj); | |
1820 | uint64_t value = pcms->max_ram_below_4g; | |
1821 | ||
51e72bc1 | 1822 | visit_type_size(v, name, &value, errp); |
c87b1520 DS |
1823 | } |
1824 | ||
1825 | static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v, | |
d7bce999 EB |
1826 | const char *name, void *opaque, |
1827 | Error **errp) | |
c87b1520 DS |
1828 | { |
1829 | PCMachineState *pcms = PC_MACHINE(obj); | |
1830 | Error *error = NULL; | |
1831 | uint64_t value; | |
1832 | ||
51e72bc1 | 1833 | visit_type_size(v, name, &value, &error); |
c87b1520 DS |
1834 | if (error) { |
1835 | error_propagate(errp, error); | |
1836 | return; | |
1837 | } | |
1838 | if (value > (1ULL << 32)) { | |
455b0fde EB |
1839 | error_setg(&error, |
1840 | "Machine option 'max-ram-below-4g=%"PRIu64 | |
1841 | "' expects size less than or equal to 4G", value); | |
c87b1520 DS |
1842 | error_propagate(errp, error); |
1843 | return; | |
1844 | } | |
1845 | ||
1846 | if (value < (1ULL << 20)) { | |
1847 | error_report("Warning: small max_ram_below_4g(%"PRIu64 | |
1848 | ") less than 1M. BIOS may not work..", | |
1849 | value); | |
1850 | } | |
1851 | ||
1852 | pcms->max_ram_below_4g = value; | |
1853 | } | |
1854 | ||
d7bce999 EB |
1855 | static void pc_machine_get_vmport(Object *obj, Visitor *v, const char *name, |
1856 | void *opaque, Error **errp) | |
9b23cfb7 DDAG |
1857 | { |
1858 | PCMachineState *pcms = PC_MACHINE(obj); | |
d1048bef | 1859 | OnOffAuto vmport = pcms->vmport; |
9b23cfb7 | 1860 | |
51e72bc1 | 1861 | visit_type_OnOffAuto(v, name, &vmport, errp); |
9b23cfb7 DDAG |
1862 | } |
1863 | ||
d7bce999 EB |
1864 | static void pc_machine_set_vmport(Object *obj, Visitor *v, const char *name, |
1865 | void *opaque, Error **errp) | |
9b23cfb7 DDAG |
1866 | { |
1867 | PCMachineState *pcms = PC_MACHINE(obj); | |
1868 | ||
51e72bc1 | 1869 | visit_type_OnOffAuto(v, name, &pcms->vmport, errp); |
9b23cfb7 DDAG |
1870 | } |
1871 | ||
355023f2 PB |
1872 | bool pc_machine_is_smm_enabled(PCMachineState *pcms) |
1873 | { | |
1874 | bool smm_available = false; | |
1875 | ||
1876 | if (pcms->smm == ON_OFF_AUTO_OFF) { | |
1877 | return false; | |
1878 | } | |
1879 | ||
1880 | if (tcg_enabled() || qtest_enabled()) { | |
1881 | smm_available = true; | |
1882 | } else if (kvm_enabled()) { | |
1883 | smm_available = kvm_has_smm(); | |
1884 | } | |
1885 | ||
1886 | if (smm_available) { | |
1887 | return true; | |
1888 | } | |
1889 | ||
1890 | if (pcms->smm == ON_OFF_AUTO_ON) { | |
1891 | error_report("System Management Mode not supported by this hypervisor."); | |
1892 | exit(1); | |
1893 | } | |
1894 | return false; | |
1895 | } | |
1896 | ||
d7bce999 EB |
1897 | static void pc_machine_get_smm(Object *obj, Visitor *v, const char *name, |
1898 | void *opaque, Error **errp) | |
355023f2 PB |
1899 | { |
1900 | PCMachineState *pcms = PC_MACHINE(obj); | |
1901 | OnOffAuto smm = pcms->smm; | |
1902 | ||
51e72bc1 | 1903 | visit_type_OnOffAuto(v, name, &smm, errp); |
355023f2 PB |
1904 | } |
1905 | ||
d7bce999 EB |
1906 | static void pc_machine_set_smm(Object *obj, Visitor *v, const char *name, |
1907 | void *opaque, Error **errp) | |
355023f2 PB |
1908 | { |
1909 | PCMachineState *pcms = PC_MACHINE(obj); | |
1910 | ||
51e72bc1 | 1911 | visit_type_OnOffAuto(v, name, &pcms->smm, errp); |
355023f2 PB |
1912 | } |
1913 | ||
87252e1b XG |
1914 | static bool pc_machine_get_nvdimm(Object *obj, Error **errp) |
1915 | { | |
1916 | PCMachineState *pcms = PC_MACHINE(obj); | |
1917 | ||
5fe79386 | 1918 | return pcms->acpi_nvdimm_state.is_enabled; |
87252e1b XG |
1919 | } |
1920 | ||
1921 | static void pc_machine_set_nvdimm(Object *obj, bool value, Error **errp) | |
1922 | { | |
1923 | PCMachineState *pcms = PC_MACHINE(obj); | |
1924 | ||
5fe79386 | 1925 | pcms->acpi_nvdimm_state.is_enabled = value; |
87252e1b XG |
1926 | } |
1927 | ||
bf1e8939 IM |
1928 | static void pc_machine_initfn(Object *obj) |
1929 | { | |
c87b1520 DS |
1930 | PCMachineState *pcms = PC_MACHINE(obj); |
1931 | ||
bf1e8939 IM |
1932 | object_property_add(obj, PC_MACHINE_MEMHP_REGION_SIZE, "int", |
1933 | pc_machine_get_hotplug_memory_region_size, | |
dda65c7c | 1934 | NULL, NULL, NULL, &error_abort); |
49d2e648 | 1935 | |
8156d480 | 1936 | pcms->max_ram_below_4g = 0xe0000000; /* 3.5G */ |
c87b1520 DS |
1937 | object_property_add(obj, PC_MACHINE_MAX_RAM_BELOW_4G, "size", |
1938 | pc_machine_get_max_ram_below_4g, | |
1939 | pc_machine_set_max_ram_below_4g, | |
dda65c7c | 1940 | NULL, NULL, &error_abort); |
49d2e648 MA |
1941 | object_property_set_description(obj, PC_MACHINE_MAX_RAM_BELOW_4G, |
1942 | "Maximum ram below the 4G boundary (32bit boundary)", | |
dda65c7c | 1943 | &error_abort); |
91aa70ab | 1944 | |
355023f2 PB |
1945 | pcms->smm = ON_OFF_AUTO_AUTO; |
1946 | object_property_add(obj, PC_MACHINE_SMM, "OnOffAuto", | |
1947 | pc_machine_get_smm, | |
1948 | pc_machine_set_smm, | |
dda65c7c | 1949 | NULL, NULL, &error_abort); |
355023f2 PB |
1950 | object_property_set_description(obj, PC_MACHINE_SMM, |
1951 | "Enable SMM (pc & q35)", | |
dda65c7c | 1952 | &error_abort); |
355023f2 | 1953 | |
d1048bef DS |
1954 | pcms->vmport = ON_OFF_AUTO_AUTO; |
1955 | object_property_add(obj, PC_MACHINE_VMPORT, "OnOffAuto", | |
1956 | pc_machine_get_vmport, | |
1957 | pc_machine_set_vmport, | |
dda65c7c | 1958 | NULL, NULL, &error_abort); |
49d2e648 MA |
1959 | object_property_set_description(obj, PC_MACHINE_VMPORT, |
1960 | "Enable vmport (pc & q35)", | |
dda65c7c | 1961 | &error_abort); |
87252e1b XG |
1962 | |
1963 | /* nvdimm is disabled on default. */ | |
5fe79386 | 1964 | pcms->acpi_nvdimm_state.is_enabled = false; |
87252e1b XG |
1965 | object_property_add_bool(obj, PC_MACHINE_NVDIMM, pc_machine_get_nvdimm, |
1966 | pc_machine_set_nvdimm, &error_abort); | |
bf1e8939 IM |
1967 | } |
1968 | ||
ae50c55a ZG |
1969 | static void pc_machine_reset(void) |
1970 | { | |
1971 | CPUState *cs; | |
1972 | X86CPU *cpu; | |
1973 | ||
1974 | qemu_devices_reset(); | |
1975 | ||
1976 | /* Reset APIC after devices have been reset to cancel | |
1977 | * any changes that qemu_devices_reset() might have done. | |
1978 | */ | |
1979 | CPU_FOREACH(cs) { | |
1980 | cpu = X86_CPU(cs); | |
1981 | ||
1982 | if (cpu->apic_state) { | |
1983 | device_reset(cpu->apic_state); | |
1984 | } | |
1985 | } | |
1986 | } | |
1987 | ||
fb43b73b IM |
1988 | static unsigned pc_cpu_index_to_socket_id(unsigned cpu_index) |
1989 | { | |
ed256144 | 1990 | X86CPUTopoInfo topo; |
fb43b73b | 1991 | x86_topo_ids_from_idx(smp_cores, smp_threads, cpu_index, |
ed256144 CF |
1992 | &topo); |
1993 | return topo.pkg_id; | |
fb43b73b IM |
1994 | } |
1995 | ||
3811ef14 IM |
1996 | static CPUArchIdList *pc_possible_cpu_arch_ids(MachineState *machine) |
1997 | { | |
1998 | PCMachineState *pcms = PC_MACHINE(machine); | |
1999 | int len = sizeof(CPUArchIdList) + | |
2000 | sizeof(CPUArchId) * (pcms->possible_cpus->len); | |
2001 | CPUArchIdList *list = g_malloc(len); | |
2002 | ||
2003 | memcpy(list, pcms->possible_cpus, len); | |
2004 | return list; | |
2005 | } | |
2006 | ||
1255166b BD |
2007 | static void x86_nmi(NMIState *n, int cpu_index, Error **errp) |
2008 | { | |
2009 | /* cpu index isn't used */ | |
2010 | CPUState *cs; | |
2011 | ||
2012 | CPU_FOREACH(cs) { | |
2013 | X86CPU *cpu = X86_CPU(cs); | |
2014 | ||
2015 | if (!cpu->apic_state) { | |
2016 | cpu_interrupt(cs, CPU_INTERRUPT_NMI); | |
2017 | } else { | |
2018 | apic_deliver_nmi(cpu->apic_state); | |
2019 | } | |
2020 | } | |
2021 | } | |
2022 | ||
95bee274 IM |
2023 | static void pc_machine_class_init(ObjectClass *oc, void *data) |
2024 | { | |
2025 | MachineClass *mc = MACHINE_CLASS(oc); | |
2026 | PCMachineClass *pcmc = PC_MACHINE_CLASS(oc); | |
2027 | HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); | |
1255166b | 2028 | NMIClass *nc = NMI_CLASS(oc); |
95bee274 IM |
2029 | |
2030 | pcmc->get_hotplug_handler = mc->get_hotplug_handler; | |
7102fa70 EH |
2031 | pcmc->pci_enabled = true; |
2032 | pcmc->has_acpi_build = true; | |
2033 | pcmc->rsdp_in_ram = true; | |
2034 | pcmc->smbios_defaults = true; | |
2035 | pcmc->smbios_uuid_encoded = true; | |
2036 | pcmc->gigabyte_align = true; | |
2037 | pcmc->has_reserved_memory = true; | |
2038 | pcmc->kvmclock_enabled = true; | |
16a9e8a5 | 2039 | pcmc->enforce_aligned_dimm = true; |
cd4040ec EH |
2040 | /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported |
2041 | * to be used at the moment, 32K should be enough for a while. */ | |
2042 | pcmc->acpi_data_size = 0x20000 + 0x8000; | |
36f96c4b | 2043 | pcmc->save_tsc_khz = true; |
95bee274 | 2044 | mc->get_hotplug_handler = pc_get_hotpug_handler; |
fb43b73b | 2045 | mc->cpu_index_to_socket_id = pc_cpu_index_to_socket_id; |
3811ef14 | 2046 | mc->possible_cpu_arch_ids = pc_possible_cpu_arch_ids; |
41742767 | 2047 | mc->default_boot_order = "cad"; |
4458fb3a EH |
2048 | mc->hot_add_cpu = pc_hot_add_cpu; |
2049 | mc->max_cpus = 255; | |
ae50c55a | 2050 | mc->reset = pc_machine_reset; |
95bee274 | 2051 | hc->plug = pc_machine_device_plug_cb; |
d9c5c5b8 | 2052 | hc->unplug_request = pc_machine_device_unplug_request_cb; |
232391c1 | 2053 | hc->unplug = pc_machine_device_unplug_cb; |
1255166b | 2054 | nc->nmi_monitor_handler = x86_nmi; |
95bee274 IM |
2055 | } |
2056 | ||
d5747cac IM |
2057 | static const TypeInfo pc_machine_info = { |
2058 | .name = TYPE_PC_MACHINE, | |
2059 | .parent = TYPE_MACHINE, | |
2060 | .abstract = true, | |
2061 | .instance_size = sizeof(PCMachineState), | |
bf1e8939 | 2062 | .instance_init = pc_machine_initfn, |
d5747cac | 2063 | .class_size = sizeof(PCMachineClass), |
95bee274 IM |
2064 | .class_init = pc_machine_class_init, |
2065 | .interfaces = (InterfaceInfo[]) { | |
2066 | { TYPE_HOTPLUG_HANDLER }, | |
1255166b | 2067 | { TYPE_NMI }, |
95bee274 IM |
2068 | { } |
2069 | }, | |
d5747cac IM |
2070 | }; |
2071 | ||
2072 | static void pc_machine_register_types(void) | |
2073 | { | |
2074 | type_register_static(&pc_machine_info); | |
2075 | } | |
2076 | ||
2077 | type_init(pc_machine_register_types) |