]> Git Repo - qemu.git/blame - hw/pc.c
fdc: use FDriveType for floppy drive type
[qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
aa28b9bf 26#include "apic.h"
87ecb68b 27#include "fdc.h"
c0897e0c 28#include "ide.h"
87ecb68b 29#include "pci.h"
18e08a55 30#include "vmware_vga.h"
376253ec 31#include "monitor.h"
3cce6243 32#include "fw_cfg.h"
16b29ae1 33#include "hpet_emul.h"
b6f6e3d3 34#include "smbios.h"
ca20cf32
BS
35#include "loader.h"
36#include "elf.h"
52001445 37#include "multiboot.h"
1d914fa0 38#include "mc146818rtc.h"
92a16d7a 39#include "msix.h"
822557eb 40#include "sysbus.h"
666daa68 41#include "sysemu.h"
2446333c 42#include "blockdev.h"
a19cbfb3 43#include "ui/qemu-spice.h"
80cabfad 44
b41a2cd1
FB
45/* output Bochs bios info messages */
46//#define DEBUG_BIOS
47
471fd342
BS
48/* debug PC/ISA interrupts */
49//#define DEBUG_IRQ
50
51#ifdef DEBUG_IRQ
52#define DPRINTF(fmt, ...) \
53 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
54#else
55#define DPRINTF(fmt, ...)
56#endif
57
80cabfad 58#define BIOS_FILENAME "bios.bin"
80cabfad 59
7fb4fdcf
AZ
60#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
61
a80274c3
PB
62/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
63#define ACPI_DATA_SIZE 0x10000
3cce6243 64#define BIOS_CFG_IOPORT 0x510
8a92ea2f 65#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 66#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 67#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 68#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 69#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 70
92a16d7a
BS
71#define MSI_ADDR_BASE 0xfee00000
72
4c5b10b7
JS
73#define E820_NR_ENTRIES 16
74
75struct e820_entry {
76 uint64_t address;
77 uint64_t length;
78 uint32_t type;
67d4b0c1 79} __attribute((__packed__, __aligned__(4)));
4c5b10b7
JS
80
81struct e820_table {
82 uint32_t count;
83 struct e820_entry entry[E820_NR_ENTRIES];
67d4b0c1 84} __attribute((__packed__, __aligned__(4)));
4c5b10b7
JS
85
86static struct e820_table e820_table;
dd703b99 87struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 88
845773ab 89void isa_irq_handler(void *opaque, int n, int level)
1452411b
AK
90{
91 IsaIrqState *isa = (IsaIrqState *)opaque;
92
471fd342 93 DPRINTF("isa_irqs: %s irq %d\n", level? "raise" : "lower", n);
1632dc6a
AK
94 if (n < 16) {
95 qemu_set_irq(isa->i8259[n], level);
96 }
2c8d9340
GH
97 if (isa->ioapic)
98 qemu_set_irq(isa->ioapic[n], level);
1632dc6a 99};
1452411b 100
b41a2cd1 101static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
102{
103}
104
f929aad6 105/* MSDOS compatibility mode FPU exception support */
d537cf6c 106static qemu_irq ferr_irq;
8e78eb28
IY
107
108void pc_register_ferr_irq(qemu_irq irq)
109{
110 ferr_irq = irq;
111}
112
f929aad6
FB
113/* XXX: add IGNNE support */
114void cpu_set_ferr(CPUX86State *s)
115{
d537cf6c 116 qemu_irq_raise(ferr_irq);
f929aad6
FB
117}
118
119static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
120{
d537cf6c 121 qemu_irq_lower(ferr_irq);
f929aad6
FB
122}
123
28ab0e2e 124/* TSC handling */
28ab0e2e
FB
125uint64_t cpu_get_tsc(CPUX86State *env)
126{
4a1418e0 127 return cpu_get_ticks();
28ab0e2e
FB
128}
129
a5954d5c 130/* SMM support */
f885f1ea
IY
131
132static cpu_set_smm_t smm_set;
133static void *smm_arg;
134
135void cpu_smm_register(cpu_set_smm_t callback, void *arg)
136{
137 assert(smm_set == NULL);
138 assert(smm_arg == NULL);
139 smm_set = callback;
140 smm_arg = arg;
141}
142
a5954d5c
FB
143void cpu_smm_update(CPUState *env)
144{
f885f1ea
IY
145 if (smm_set && smm_arg && env == first_cpu)
146 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
a5954d5c
FB
147}
148
149
3de388f6
FB
150/* IRQ handling */
151int cpu_get_pic_interrupt(CPUState *env)
152{
153 int intno;
154
cf6d64bf 155 intno = apic_get_interrupt(env->apic_state);
3de388f6
FB
156 if (intno >= 0) {
157 /* set irq request if a PIC irq is still pending */
158 /* XXX: improve that */
5fafdf24 159 pic_update_irq(isa_pic);
3de388f6
FB
160 return intno;
161 }
3de388f6 162 /* read the irq from the PIC */
cf6d64bf 163 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 164 return -1;
cf6d64bf 165 }
0e21e12b 166
3de388f6
FB
167 intno = pic_read_irq(isa_pic);
168 return intno;
169}
170
d537cf6c 171static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 172{
a5b38b51
AJ
173 CPUState *env = first_cpu;
174
471fd342 175 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471
AJ
176 if (env->apic_state) {
177 while (env) {
cf6d64bf
BS
178 if (apic_accept_pic_intr(env->apic_state)) {
179 apic_deliver_pic_intr(env->apic_state, level);
180 }
d5529471
AJ
181 env = env->next_cpu;
182 }
183 } else {
b614106a
AJ
184 if (level)
185 cpu_interrupt(env, CPU_INTERRUPT_HARD);
186 else
187 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 188 }
3de388f6
FB
189}
190
b0a21b53
FB
191/* PC cmos mappings */
192
80cabfad
FB
193#define REG_EQUIPMENT_BYTE 0x14
194
d288c7ba 195static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
196{
197 int val;
198
199 switch (fd0) {
d288c7ba 200 case FDRIVE_DRV_144:
777428f2
FB
201 /* 1.44 Mb 3"5 drive */
202 val = 4;
203 break;
d288c7ba 204 case FDRIVE_DRV_288:
777428f2
FB
205 /* 2.88 Mb 3"5 drive */
206 val = 5;
207 break;
d288c7ba 208 case FDRIVE_DRV_120:
777428f2
FB
209 /* 1.2 Mb 5"5 drive */
210 val = 2;
211 break;
d288c7ba 212 case FDRIVE_DRV_NONE:
777428f2
FB
213 default:
214 val = 0;
215 break;
216 }
217 return val;
218}
219
ec2654fb 220static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd,
1d914fa0 221 ISADevice *s)
ba6c2377 222{
ba6c2377
FB
223 int cylinders, heads, sectors;
224 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
225 rtc_set_memory(s, type_ofs, 47);
226 rtc_set_memory(s, info_ofs, cylinders);
227 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
228 rtc_set_memory(s, info_ofs + 2, heads);
229 rtc_set_memory(s, info_ofs + 3, 0xff);
230 rtc_set_memory(s, info_ofs + 4, 0xff);
231 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
232 rtc_set_memory(s, info_ofs + 6, cylinders);
233 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
234 rtc_set_memory(s, info_ofs + 8, sectors);
235}
236
6ac0e82d
AZ
237/* convert boot_device letter to something recognizable by the bios */
238static int boot_device2nibble(char boot_device)
239{
240 switch(boot_device) {
241 case 'a':
242 case 'b':
243 return 0x01; /* floppy boot */
244 case 'c':
245 return 0x02; /* hard drive boot */
246 case 'd':
247 return 0x03; /* CD-ROM boot */
248 case 'n':
249 return 0x04; /* Network boot */
250 }
251 return 0;
252}
253
1d914fa0 254static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
0ecdffbb
AJ
255{
256#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
257 int nbds, bds[3] = { 0, };
258 int i;
259
260 nbds = strlen(boot_device);
261 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 262 error_report("Too many boot devices for PC");
0ecdffbb
AJ
263 return(1);
264 }
265 for (i = 0; i < nbds; i++) {
266 bds[i] = boot_device2nibble(boot_device[i]);
267 if (bds[i] == 0) {
1ecda02b
MA
268 error_report("Invalid boot device for PC: '%c'",
269 boot_device[i]);
0ecdffbb
AJ
270 return(1);
271 }
272 }
273 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 274 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
275 return(0);
276}
277
d9346e81
MA
278static int pc_boot_set(void *opaque, const char *boot_device)
279{
280 return set_boot_dev(opaque, boot_device, 0);
281}
282
c0897e0c
MA
283typedef struct pc_cmos_init_late_arg {
284 ISADevice *rtc_state;
285 BusState *idebus0, *idebus1;
286} pc_cmos_init_late_arg;
287
288static void pc_cmos_init_late(void *opaque)
289{
290 pc_cmos_init_late_arg *arg = opaque;
291 ISADevice *s = arg->rtc_state;
292 int val;
293 BlockDriverState *hd_table[4];
294 int i;
295
296 ide_get_bs(hd_table, arg->idebus0);
297 ide_get_bs(hd_table + 2, arg->idebus1);
298
299 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
300 if (hd_table[0])
301 cmos_init_hd(0x19, 0x1b, hd_table[0], s);
302 if (hd_table[1])
303 cmos_init_hd(0x1a, 0x24, hd_table[1], s);
304
305 val = 0;
306 for (i = 0; i < 4; i++) {
307 if (hd_table[i]) {
308 int cylinders, heads, sectors, translation;
309 /* NOTE: bdrv_get_geometry_hint() returns the physical
310 geometry. It is always such that: 1 <= sects <= 63, 1
311 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
312 geometry can be different if a translation is done. */
313 translation = bdrv_get_translation_hint(hd_table[i]);
314 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
315 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
316 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
317 /* No translation. */
318 translation = 0;
319 } else {
320 /* LBA translation. */
321 translation = 1;
322 }
323 } else {
324 translation--;
325 }
326 val |= translation << (i * 2);
327 }
328 }
329 rtc_set_memory(s, 0x39, val);
330
331 qemu_unregister_reset(pc_cmos_init_late, opaque);
332}
333
845773ab 334void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c
MA
335 const char *boot_device,
336 BusState *idebus0, BusState *idebus1,
1d914fa0 337 FDCtrl *floppy_controller, ISADevice *s)
80cabfad 338{
d288c7ba
BS
339 int val, nb;
340 FDriveType fd0, fd1;
c0897e0c 341 static pc_cmos_init_late_arg arg;
b0a21b53 342
b0a21b53 343 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
344
345 /* memory size */
333190eb
FB
346 val = 640; /* base memory in K */
347 rtc_set_memory(s, 0x15, val);
348 rtc_set_memory(s, 0x16, val >> 8);
349
80cabfad
FB
350 val = (ram_size / 1024) - 1024;
351 if (val > 65535)
352 val = 65535;
b0a21b53
FB
353 rtc_set_memory(s, 0x17, val);
354 rtc_set_memory(s, 0x18, val >> 8);
355 rtc_set_memory(s, 0x30, val);
356 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 357
00f82b8a
AJ
358 if (above_4g_mem_size) {
359 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
360 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
361 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
362 }
363
9da98861
FB
364 if (ram_size > (16 * 1024 * 1024))
365 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
366 else
367 val = 0;
80cabfad
FB
368 if (val > 65535)
369 val = 65535;
b0a21b53
FB
370 rtc_set_memory(s, 0x34, val);
371 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 372
298e01b6
AJ
373 /* set the number of CPU */
374 rtc_set_memory(s, 0x5f, smp_cpus - 1);
375
6ac0e82d 376 /* set boot devices, and disable floppy signature check if requested */
d9346e81 377 if (set_boot_dev(s, boot_device, fd_bootchk)) {
28c5af54
JM
378 exit(1);
379 }
80cabfad 380
b41a2cd1
FB
381 /* floppy type */
382
baca51fa
FB
383 fd0 = fdctrl_get_drive_type(floppy_controller, 0);
384 fd1 = fdctrl_get_drive_type(floppy_controller, 1);
80cabfad 385
777428f2 386 val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
b0a21b53 387 rtc_set_memory(s, 0x10, val);
3b46e624 388
b0a21b53 389 val = 0;
b41a2cd1 390 nb = 0;
d288c7ba 391 if (fd0 < FDRIVE_DRV_NONE) {
80cabfad 392 nb++;
d288c7ba
BS
393 }
394 if (fd1 < FDRIVE_DRV_NONE) {
80cabfad 395 nb++;
d288c7ba 396 }
80cabfad
FB
397 switch (nb) {
398 case 0:
399 break;
400 case 1:
b0a21b53 401 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
402 break;
403 case 2:
b0a21b53 404 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
405 break;
406 }
b0a21b53
FB
407 val |= 0x02; /* FPU is there */
408 val |= 0x04; /* PS/2 mouse installed */
409 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
410
ba6c2377 411 /* hard drives */
c0897e0c
MA
412 arg.rtc_state = s;
413 arg.idebus0 = idebus0;
414 arg.idebus1 = idebus1;
415 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
416}
417
4b78a802
BS
418/* port 92 stuff: could be split off */
419typedef struct Port92State {
420 ISADevice dev;
421 uint8_t outport;
422 qemu_irq *a20_out;
423} Port92State;
424
425static void port92_write(void *opaque, uint32_t addr, uint32_t val)
426{
427 Port92State *s = opaque;
428
429 DPRINTF("port92: write 0x%02x\n", val);
430 s->outport = val;
431 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
432 if (val & 1) {
433 qemu_system_reset_request();
434 }
435}
436
437static uint32_t port92_read(void *opaque, uint32_t addr)
438{
439 Port92State *s = opaque;
440 uint32_t ret;
441
442 ret = s->outport;
443 DPRINTF("port92: read 0x%02x\n", ret);
444 return ret;
445}
446
447static void port92_init(ISADevice *dev, qemu_irq *a20_out)
448{
449 Port92State *s = DO_UPCAST(Port92State, dev, dev);
450
451 s->a20_out = a20_out;
452}
453
454static const VMStateDescription vmstate_port92_isa = {
455 .name = "port92",
456 .version_id = 1,
457 .minimum_version_id = 1,
458 .minimum_version_id_old = 1,
459 .fields = (VMStateField []) {
460 VMSTATE_UINT8(outport, Port92State),
461 VMSTATE_END_OF_LIST()
462 }
463};
464
465static void port92_reset(DeviceState *d)
466{
467 Port92State *s = container_of(d, Port92State, dev.qdev);
468
469 s->outport &= ~1;
470}
471
472static int port92_initfn(ISADevice *dev)
473{
474 Port92State *s = DO_UPCAST(Port92State, dev, dev);
475
476 register_ioport_read(0x92, 1, 1, port92_read, s);
477 register_ioport_write(0x92, 1, 1, port92_write, s);
478 isa_init_ioport(dev, 0x92);
479 s->outport = 0;
480 return 0;
481}
482
483static ISADeviceInfo port92_info = {
484 .qdev.name = "port92",
485 .qdev.size = sizeof(Port92State),
486 .qdev.vmsd = &vmstate_port92_isa,
487 .qdev.no_user = 1,
488 .qdev.reset = port92_reset,
489 .init = port92_initfn,
490};
491
492static void port92_register(void)
493{
494 isa_qdev_register(&port92_info);
495}
496device_init(port92_register)
497
956a3e6b 498static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 499{
956a3e6b 500 CPUState *cpu = opaque;
e1a23744 501
956a3e6b 502 /* XXX: send to all CPUs ? */
4b78a802 503 /* XXX: add logic to handle multiple A20 line sources */
956a3e6b 504 cpu_x86_set_a20(cpu, level);
e1a23744
FB
505}
506
80cabfad
FB
507/***********************************************************/
508/* Bochs BIOS debug ports */
509
9596ebb7 510static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 511{
a2f659ee
FB
512 static const char shutdown_str[8] = "Shutdown";
513 static int shutdown_index = 0;
3b46e624 514
80cabfad
FB
515 switch(addr) {
516 /* Bochs BIOS messages */
517 case 0x400:
518 case 0x401:
0550f9c1
BK
519 /* used to be panic, now unused */
520 break;
80cabfad
FB
521 case 0x402:
522 case 0x403:
523#ifdef DEBUG_BIOS
524 fprintf(stderr, "%c", val);
525#endif
526 break;
a2f659ee
FB
527 case 0x8900:
528 /* same as Bochs power off */
529 if (val == shutdown_str[shutdown_index]) {
530 shutdown_index++;
531 if (shutdown_index == 8) {
532 shutdown_index = 0;
533 qemu_system_shutdown_request();
534 }
535 } else {
536 shutdown_index = 0;
537 }
538 break;
80cabfad
FB
539
540 /* LGPL'ed VGA BIOS messages */
541 case 0x501:
542 case 0x502:
543 fprintf(stderr, "VGA BIOS panic, line %d\n", val);
544 exit(1);
545 case 0x500:
546 case 0x503:
547#ifdef DEBUG_BIOS
548 fprintf(stderr, "%c", val);
549#endif
550 break;
551 }
552}
553
4c5b10b7
JS
554int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
555{
8ca209ad 556 int index = le32_to_cpu(e820_table.count);
4c5b10b7
JS
557 struct e820_entry *entry;
558
559 if (index >= E820_NR_ENTRIES)
560 return -EBUSY;
8ca209ad 561 entry = &e820_table.entry[index++];
4c5b10b7 562
8ca209ad
AW
563 entry->address = cpu_to_le64(address);
564 entry->length = cpu_to_le64(length);
565 entry->type = cpu_to_le32(type);
4c5b10b7 566
8ca209ad
AW
567 e820_table.count = cpu_to_le32(index);
568 return index;
4c5b10b7
JS
569}
570
bf483392 571static void *bochs_bios_init(void)
80cabfad 572{
3cce6243 573 void *fw_cfg;
b6f6e3d3
AL
574 uint8_t *smbios_table;
575 size_t smbios_len;
11c2fd3e
AL
576 uint64_t *numa_fw_cfg;
577 int i, j;
3cce6243 578
b41a2cd1
FB
579 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
580 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
581 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
582 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 583 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
584
585 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
586 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
587 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
588 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
589
590 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
bf483392 591
3cce6243 592 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 593 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
594 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
595 acpi_tables_len);
6b35e7bf 596 fw_cfg_add_bytes(fw_cfg, FW_CFG_IRQ0_OVERRIDE, &irq0override, 1);
b6f6e3d3
AL
597
598 smbios_table = smbios_get_table(&smbios_len);
599 if (smbios_table)
600 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
601 smbios_table, smbios_len);
4c5b10b7
JS
602 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
603 sizeof(struct e820_table));
11c2fd3e 604
40ac17cd
GN
605 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
606 sizeof(struct hpet_fw_config));
11c2fd3e
AL
607 /* allocate memory for the NUMA channel: one (64bit) word for the number
608 * of nodes, one word for each VCPU->node and one word for each node to
609 * hold the amount of memory.
610 */
611 numa_fw_cfg = qemu_mallocz((1 + smp_cpus + nb_numa_nodes) * 8);
612 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
613 for (i = 0; i < smp_cpus; i++) {
614 for (j = 0; j < nb_numa_nodes; j++) {
615 if (node_cpumask[j] & (1 << i)) {
616 numa_fw_cfg[i + 1] = cpu_to_le64(j);
617 break;
618 }
619 }
620 }
621 for (i = 0; i < nb_numa_nodes; i++) {
622 numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
623 }
624 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
625 (1 + smp_cpus + nb_numa_nodes) * 8);
bf483392
AG
626
627 return fw_cfg;
80cabfad
FB
628}
629
642a4f96
TS
630static long get_file_size(FILE *f)
631{
632 long where, size;
633
634 /* XXX: on Unix systems, using fstat() probably makes more sense */
635
636 where = ftell(f);
637 fseek(f, 0, SEEK_END);
638 size = ftell(f);
639 fseek(f, where, SEEK_SET);
640
641 return size;
642}
643
f16408df 644static void load_linux(void *fw_cfg,
4fc9af53 645 const char *kernel_filename,
642a4f96 646 const char *initrd_filename,
e6ade764 647 const char *kernel_cmdline,
45a50b16 648 target_phys_addr_t max_ram_size)
642a4f96
TS
649{
650 uint16_t protocol;
5cea8590 651 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 652 uint32_t initrd_max;
57a46d05 653 uint8_t header[8192], *setup, *kernel, *initrd_data;
c227f099 654 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 655 FILE *f;
bf4e5d92 656 char *vmode;
642a4f96
TS
657
658 /* Align to 16 bytes as a paranoia measure */
659 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
660
661 /* load the kernel header */
662 f = fopen(kernel_filename, "rb");
663 if (!f || !(kernel_size = get_file_size(f)) ||
f16408df
AG
664 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
665 MIN(ARRAY_SIZE(header), kernel_size)) {
850810d0
JF
666 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
667 kernel_filename, strerror(errno));
642a4f96
TS
668 exit(1);
669 }
670
671 /* kernel protocol version */
bc4edd79 672#if 0
642a4f96 673 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 674#endif
642a4f96
TS
675 if (ldl_p(header+0x202) == 0x53726448)
676 protocol = lduw_p(header+0x206);
f16408df
AG
677 else {
678 /* This looks like a multiboot kernel. If it is, let's stop
679 treating it like a Linux kernel. */
52001445
AL
680 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
681 kernel_cmdline, kernel_size, header))
82663ee2 682 return;
642a4f96 683 protocol = 0;
f16408df 684 }
642a4f96
TS
685
686 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
687 /* Low kernel */
a37af289
BS
688 real_addr = 0x90000;
689 cmdline_addr = 0x9a000 - cmdline_size;
690 prot_addr = 0x10000;
642a4f96
TS
691 } else if (protocol < 0x202) {
692 /* High but ancient kernel */
a37af289
BS
693 real_addr = 0x90000;
694 cmdline_addr = 0x9a000 - cmdline_size;
695 prot_addr = 0x100000;
642a4f96
TS
696 } else {
697 /* High and recent kernel */
a37af289
BS
698 real_addr = 0x10000;
699 cmdline_addr = 0x20000;
700 prot_addr = 0x100000;
642a4f96
TS
701 }
702
bc4edd79 703#if 0
642a4f96 704 fprintf(stderr,
526ccb7a
AZ
705 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
706 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
707 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
708 real_addr,
709 cmdline_addr,
710 prot_addr);
bc4edd79 711#endif
642a4f96
TS
712
713 /* highest address for loading the initrd */
714 if (protocol >= 0x203)
715 initrd_max = ldl_p(header+0x22c);
716 else
717 initrd_max = 0x37ffffff;
718
e6ade764
GC
719 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
720 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 721
57a46d05
AG
722 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
723 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
724 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
725 (uint8_t*)strdup(kernel_cmdline),
726 strlen(kernel_cmdline)+1);
642a4f96
TS
727
728 if (protocol >= 0x202) {
a37af289 729 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
730 } else {
731 stw_p(header+0x20, 0xA33F);
732 stw_p(header+0x22, cmdline_addr-real_addr);
733 }
734
bf4e5d92
PT
735 /* handle vga= parameter */
736 vmode = strstr(kernel_cmdline, "vga=");
737 if (vmode) {
738 unsigned int video_mode;
739 /* skip "vga=" */
740 vmode += 4;
741 if (!strncmp(vmode, "normal", 6)) {
742 video_mode = 0xffff;
743 } else if (!strncmp(vmode, "ext", 3)) {
744 video_mode = 0xfffe;
745 } else if (!strncmp(vmode, "ask", 3)) {
746 video_mode = 0xfffd;
747 } else {
748 video_mode = strtol(vmode, NULL, 0);
749 }
750 stw_p(header+0x1fa, video_mode);
751 }
752
642a4f96
TS
753 /* loader type */
754 /* High nybble = B reserved for Qemu; low nybble is revision number.
755 If this code is substantially changed, you may want to consider
756 incrementing the revision. */
757 if (protocol >= 0x200)
758 header[0x210] = 0xB0;
759
760 /* heap */
761 if (protocol >= 0x201) {
762 header[0x211] |= 0x80; /* CAN_USE_HEAP */
763 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
764 }
765
766 /* load initrd */
767 if (initrd_filename) {
768 if (protocol < 0x200) {
769 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
770 exit(1);
771 }
772
45a50b16 773 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
774 if (initrd_size < 0) {
775 fprintf(stderr, "qemu: error reading initrd %s\n",
776 initrd_filename);
777 exit(1);
778 }
779
45a50b16 780 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05
AG
781
782 initrd_data = qemu_malloc(initrd_size);
783 load_image(initrd_filename, initrd_data);
784
785 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
786 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
787 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 788
a37af289 789 stl_p(header+0x218, initrd_addr);
642a4f96
TS
790 stl_p(header+0x21c, initrd_size);
791 }
792
45a50b16 793 /* load kernel and setup */
642a4f96
TS
794 setup_size = header[0x1f1];
795 if (setup_size == 0)
796 setup_size = 4;
642a4f96 797 setup_size = (setup_size+1)*512;
45a50b16 798 kernel_size -= setup_size;
642a4f96 799
45a50b16
GH
800 setup = qemu_malloc(setup_size);
801 kernel = qemu_malloc(kernel_size);
802 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
803 if (fread(setup, 1, setup_size, f) != setup_size) {
804 fprintf(stderr, "fread() failed\n");
805 exit(1);
806 }
807 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
808 fprintf(stderr, "fread() failed\n");
809 exit(1);
810 }
642a4f96 811 fclose(f);
45a50b16 812 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
813
814 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
815 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
816 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
817
818 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
819 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
820 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
821
2e55e842
GN
822 option_rom[nb_option_roms].name = "linuxboot.bin";
823 option_rom[nb_option_roms].bootindex = 0;
57a46d05 824 nb_option_roms++;
642a4f96
TS
825}
826
b41a2cd1
FB
827#define NE2000_NB_MAX 6
828
675d6f82
BS
829static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
830 0x280, 0x380 };
831static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 832
675d6f82
BS
833static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
834static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 835
845773ab 836void pc_init_ne2k_isa(NICInfo *nd)
a41b2ff2
PB
837{
838 static int nb_ne2k = 0;
839
840 if (nb_ne2k == NE2000_NB_MAX)
841 return;
3a38d437 842 isa_ne2000_init(ne2000_io[nb_ne2k],
9453c5bc 843 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
844 nb_ne2k++;
845}
846
678e12cc
GN
847int cpu_is_bsp(CPUState *env)
848{
6cb2996c
JK
849 /* We hard-wire the BSP to the first CPU. */
850 return env->cpu_index == 0;
678e12cc
GN
851}
852
92a16d7a 853DeviceState *cpu_get_current_apic(void)
0e26b7b8
BS
854{
855 if (cpu_single_env) {
856 return cpu_single_env->apic_state;
857 } else {
858 return NULL;
859 }
860}
861
92a16d7a
BS
862static DeviceState *apic_init(void *env, uint8_t apic_id)
863{
864 DeviceState *dev;
865 SysBusDevice *d;
866 static int apic_mapped;
867
868 dev = qdev_create(NULL, "apic");
869 qdev_prop_set_uint8(dev, "id", apic_id);
870 qdev_prop_set_ptr(dev, "cpu_env", env);
871 qdev_init_nofail(dev);
872 d = sysbus_from_qdev(dev);
873
874 /* XXX: mapping more APICs at the same memory location */
875 if (apic_mapped == 0) {
876 /* NOTE: the APIC is directly connected to the CPU - it is not
877 on the global memory bus. */
878 /* XXX: what if the base changes? */
879 sysbus_mmio_map(d, 0, MSI_ADDR_BASE);
880 apic_mapped = 1;
881 }
882
883 msix_supported = 1;
884
885 return dev;
886}
887
53b67b30
BS
888/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
889 BIOS will read it and start S3 resume at POST Entry */
845773ab 890void pc_cmos_set_s3_resume(void *opaque, int irq, int level)
53b67b30 891{
1d914fa0 892 ISADevice *s = opaque;
53b67b30
BS
893
894 if (level) {
895 rtc_set_memory(s, 0xF, 0xFE);
896 }
897}
898
845773ab 899void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30
BS
900{
901 CPUState *s = opaque;
902
903 if (level) {
904 cpu_interrupt(s, CPU_INTERRUPT_SMI);
905 }
906}
907
427bd8d6 908static void pc_cpu_reset(void *opaque)
0e26b7b8
BS
909{
910 CPUState *env = opaque;
911
912 cpu_reset(env);
427bd8d6 913 env->halted = !cpu_is_bsp(env);
0e26b7b8
BS
914}
915
3a31f36a
JK
916static CPUState *pc_new_cpu(const char *cpu_model)
917{
918 CPUState *env;
919
920 env = cpu_init(cpu_model);
921 if (!env) {
922 fprintf(stderr, "Unable to find x86 CPU definition\n");
923 exit(1);
924 }
925 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
926 env->cpuid_apic_id = env->cpu_index;
0e26b7b8
BS
927 env->apic_state = apic_init(env, env->cpuid_apic_id);
928 }
427bd8d6
JK
929 qemu_register_reset(pc_cpu_reset, env);
930 pc_cpu_reset(env);
3a31f36a
JK
931 return env;
932}
933
845773ab 934void pc_cpus_init(const char *cpu_model)
70166477
IY
935{
936 int i;
937
938 /* init CPUs */
939 if (cpu_model == NULL) {
940#ifdef TARGET_X86_64
941 cpu_model = "qemu64";
942#else
943 cpu_model = "qemu32";
944#endif
945 }
946
947 for(i = 0; i < smp_cpus; i++) {
948 pc_new_cpu(cpu_model);
949 }
950}
951
845773ab
IY
952void pc_memory_init(ram_addr_t ram_size,
953 const char *kernel_filename,
954 const char *kernel_cmdline,
955 const char *initrd_filename,
956 ram_addr_t *below_4g_mem_size_p,
957 ram_addr_t *above_4g_mem_size_p)
80cabfad 958{
5cea8590 959 char *filename;
642a4f96 960 int ret, linux_boot, i;
c227f099
AL
961 ram_addr_t ram_addr, bios_offset, option_rom_offset;
962 ram_addr_t below_4g_mem_size, above_4g_mem_size = 0;
45a50b16 963 int bios_size, isa_bios_size;
81a204e4 964 void *fw_cfg;
d592d303 965
00f82b8a
AJ
966 if (ram_size >= 0xe0000000 ) {
967 above_4g_mem_size = ram_size - 0xe0000000;
968 below_4g_mem_size = 0xe0000000;
969 } else {
970 below_4g_mem_size = ram_size;
971 }
3d53f5c3
IY
972 *above_4g_mem_size_p = above_4g_mem_size;
973 *below_4g_mem_size_p = below_4g_mem_size;
00f82b8a 974
44ae28f3
AW
975#if TARGET_PHYS_ADDR_BITS == 32
976 if (above_4g_mem_size > 0) {
977 hw_error("To much RAM for 32-bit physical address");
978 }
979#endif
80cabfad
FB
980 linux_boot = (kernel_filename != NULL);
981
982 /* allocate RAM */
1724f049
AW
983 ram_addr = qemu_ram_alloc(NULL, "pc.ram",
984 below_4g_mem_size + above_4g_mem_size);
82b36dc3 985 cpu_register_physical_memory(0, 0xa0000, ram_addr);
82b36dc3
AL
986 cpu_register_physical_memory(0x100000,
987 below_4g_mem_size - 0x100000,
60e4c631 988 ram_addr + 0x100000);
44ae28f3 989#if TARGET_PHYS_ADDR_BITS > 32
bbe80adf
AW
990 if (above_4g_mem_size > 0) {
991 cpu_register_physical_memory(0x100000000ULL, above_4g_mem_size,
992 ram_addr + below_4g_mem_size);
993 }
8a637d44 994#endif
82b36dc3 995
970ac5a3 996 /* BIOS load */
1192dad8
JM
997 if (bios_name == NULL)
998 bios_name = BIOS_FILENAME;
5cea8590
PB
999 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
1000 if (filename) {
1001 bios_size = get_image_size(filename);
1002 } else {
1003 bios_size = -1;
1004 }
5fafdf24 1005 if (bios_size <= 0 ||
970ac5a3 1006 (bios_size % 65536) != 0) {
7587cf44
FB
1007 goto bios_error;
1008 }
1724f049 1009 bios_offset = qemu_ram_alloc(NULL, "pc.bios", bios_size);
2e55e842 1010 ret = rom_add_file_fixed(bios_name, (uint32_t)(-bios_size), -1);
51edd4e6 1011 if (ret != 0) {
7587cf44 1012 bios_error:
5cea8590 1013 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name);
80cabfad
FB
1014 exit(1);
1015 }
5cea8590
PB
1016 if (filename) {
1017 qemu_free(filename);
1018 }
7587cf44
FB
1019 /* map the last 128KB of the BIOS in ISA space */
1020 isa_bios_size = bios_size;
1021 if (isa_bios_size > (128 * 1024))
1022 isa_bios_size = 128 * 1024;
5fafdf24
TS
1023 cpu_register_physical_memory(0x100000 - isa_bios_size,
1024 isa_bios_size,
7587cf44 1025 (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
9ae02555 1026
1724f049 1027 option_rom_offset = qemu_ram_alloc(NULL, "pc.rom", PC_ROM_SIZE);
45a50b16 1028 cpu_register_physical_memory(PC_ROM_MIN_VGA, PC_ROM_SIZE, option_rom_offset);
f753ff16 1029
1d108d97
AG
1030 /* map all the bios at the top of memory */
1031 cpu_register_physical_memory((uint32_t)(-bios_size),
1032 bios_size, bios_offset | IO_MEM_ROM);
1033
bf483392 1034 fw_cfg = bochs_bios_init();
8832cb80 1035 rom_set_fw(fw_cfg);
1d108d97 1036
f753ff16 1037 if (linux_boot) {
81a204e4 1038 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1039 }
1040
1041 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1042 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1043 }
3d53f5c3
IY
1044}
1045
845773ab
IY
1046qemu_irq *pc_allocate_cpu_irq(void)
1047{
1048 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1049}
1050
1051void pc_vga_init(PCIBus *pci_bus)
765d7908
IY
1052{
1053 if (cirrus_vga_enabled) {
1054 if (pci_bus) {
1055 pci_cirrus_vga_init(pci_bus);
1056 } else {
1057 isa_cirrus_vga_init();
1058 }
1059 } else if (vmsvga_enabled) {
7ba7e49e
BS
1060 if (pci_bus) {
1061 if (!pci_vmsvga_init(pci_bus)) {
1062 fprintf(stderr, "Warning: vmware_vga not available,"
1063 " using standard VGA instead\n");
1064 pci_vga_init(pci_bus);
1065 }
1066 } else {
765d7908 1067 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
7ba7e49e 1068 }
a19cbfb3
GH
1069#ifdef CONFIG_SPICE
1070 } else if (qxl_enabled) {
1071 if (pci_bus)
1072 pci_create_simple(pci_bus, -1, "qxl-vga");
1073 else
1074 fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
1075#endif
765d7908
IY
1076 } else if (std_vga_enabled) {
1077 if (pci_bus) {
78895427 1078 pci_vga_init(pci_bus);
765d7908
IY
1079 } else {
1080 isa_vga_init();
1081 }
1082 }
1083}
1084
4556bd8b
BS
1085static void cpu_request_exit(void *opaque, int irq, int level)
1086{
1087 CPUState *env = cpu_single_env;
1088
1089 if (env && level) {
1090 cpu_exit(env);
1091 }
1092}
1093
845773ab
IY
1094void pc_basic_device_init(qemu_irq *isa_irq,
1095 FDCtrl **floppy_controller,
1d914fa0 1096 ISADevice **rtc_state)
ffe513da
IY
1097{
1098 int i;
1099 DriveInfo *fd[MAX_FD];
1100 PITState *pit;
7d932dfd 1101 qemu_irq rtc_irq = NULL;
956a3e6b 1102 qemu_irq *a20_line;
91c9e091 1103 ISADevice *i8042, *port92, *vmmouse;
4556bd8b 1104 qemu_irq *cpu_exit_irq;
ffe513da
IY
1105
1106 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1107
1108 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1109
ffe513da 1110 if (!no_hpet) {
dd703b99 1111 DeviceState *hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
822557eb 1112
dd703b99
BS
1113 if (hpet) {
1114 for (i = 0; i < 24; i++) {
1115 sysbus_connect_irq(sysbus_from_qdev(hpet), i, isa_irq[i]);
1116 }
1117 rtc_irq = qdev_get_gpio_in(hpet, 0);
822557eb 1118 }
ffe513da 1119 }
7d932dfd
JK
1120 *rtc_state = rtc_init(2000, rtc_irq);
1121
1122 qemu_register_boot_set(pc_boot_set, *rtc_state);
1123
1124 pit = pit_init(0x40, isa_reserve_irq(0));
1125 pcspk_init(pit);
ffe513da
IY
1126
1127 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1128 if (serial_hds[i]) {
1129 serial_isa_init(i, serial_hds[i]);
1130 }
1131 }
1132
1133 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1134 if (parallel_hds[i]) {
1135 parallel_init(i, parallel_hds[i]);
1136 }
1137 }
1138
4b78a802 1139 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
956a3e6b 1140 i8042 = isa_create_simple("i8042");
4b78a802 1141 i8042_setup_a20_line(i8042, &a20_line[0]);
6872ef61 1142 vmport_init();
86d86414
BS
1143 vmmouse = isa_try_create("vmmouse");
1144 if (vmmouse) {
1145 qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
1146 }
4b78a802
BS
1147 port92 = isa_create_simple("port92");
1148 port92_init(port92, &a20_line[1]);
956a3e6b 1149
4556bd8b
BS
1150 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1151 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1152
1153 for(i = 0; i < MAX_FD; i++) {
1154 fd[i] = drive_get(IF_FLOPPY, 0, i);
1155 }
1156 *floppy_controller = fdctrl_init_isa(fd);
1157}
1158
845773ab 1159void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1160{
1161 int max_bus;
1162 int bus;
1163
1164 max_bus = drive_get_max_bus(IF_SCSI);
1165 for (bus = 0; bus <= max_bus; bus++) {
1166 pci_create_simple(pci_bus, -1, "lsi53c895a");
1167 }
1168}
This page took 0.732625 seconds and 4 git commands to generate.