]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU PC System Emulator | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "pc.h" | |
aa28b9bf | 26 | #include "apic.h" |
87ecb68b PB |
27 | #include "fdc.h" |
28 | #include "pci.h" | |
18e08a55 MT |
29 | #include "vmware_vga.h" |
30 | #include "usb-uhci.h" | |
31 | #include "usb-ohci.h" | |
32 | #include "prep_pci.h" | |
33 | #include "apb_pci.h" | |
87ecb68b PB |
34 | #include "block.h" |
35 | #include "sysemu.h" | |
36 | #include "audio/audio.h" | |
37 | #include "net.h" | |
38 | #include "smbus.h" | |
39 | #include "boards.h" | |
376253ec | 40 | #include "monitor.h" |
3cce6243 | 41 | #include "fw_cfg.h" |
16b29ae1 | 42 | #include "hpet_emul.h" |
9dd986cc | 43 | #include "watchdog.h" |
b6f6e3d3 | 44 | #include "smbios.h" |
ec82026c | 45 | #include "ide.h" |
ca20cf32 BS |
46 | #include "loader.h" |
47 | #include "elf.h" | |
52001445 | 48 | #include "multiboot.h" |
53b67b30 | 49 | #include "kvm.h" |
80cabfad | 50 | |
b41a2cd1 FB |
51 | /* output Bochs bios info messages */ |
52 | //#define DEBUG_BIOS | |
53 | ||
80cabfad | 54 | #define BIOS_FILENAME "bios.bin" |
80cabfad | 55 | |
7fb4fdcf AZ |
56 | #define PC_MAX_BIOS_SIZE (4 * 1024 * 1024) |
57 | ||
a80274c3 PB |
58 | /* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */ |
59 | #define ACPI_DATA_SIZE 0x10000 | |
3cce6243 | 60 | #define BIOS_CFG_IOPORT 0x510 |
8a92ea2f | 61 | #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0) |
b6f6e3d3 | 62 | #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1) |
6b35e7bf | 63 | #define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2) |
4c5b10b7 | 64 | #define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3) |
80cabfad | 65 | |
e4bcb14c TS |
66 | #define MAX_IDE_BUS 2 |
67 | ||
4c5b10b7 JS |
68 | #define E820_NR_ENTRIES 16 |
69 | ||
70 | struct e820_entry { | |
71 | uint64_t address; | |
72 | uint64_t length; | |
73 | uint32_t type; | |
74 | }; | |
75 | ||
76 | struct e820_table { | |
77 | uint32_t count; | |
78 | struct e820_entry entry[E820_NR_ENTRIES]; | |
79 | }; | |
80 | ||
81 | static struct e820_table e820_table; | |
82 | ||
1452411b AK |
83 | typedef struct isa_irq_state { |
84 | qemu_irq *i8259; | |
1632dc6a | 85 | qemu_irq *ioapic; |
1452411b AK |
86 | } IsaIrqState; |
87 | ||
88 | static void isa_irq_handler(void *opaque, int n, int level) | |
89 | { | |
90 | IsaIrqState *isa = (IsaIrqState *)opaque; | |
91 | ||
1632dc6a AK |
92 | if (n < 16) { |
93 | qemu_set_irq(isa->i8259[n], level); | |
94 | } | |
2c8d9340 GH |
95 | if (isa->ioapic) |
96 | qemu_set_irq(isa->ioapic[n], level); | |
1632dc6a | 97 | }; |
1452411b | 98 | |
b41a2cd1 | 99 | static void ioport80_write(void *opaque, uint32_t addr, uint32_t data) |
80cabfad FB |
100 | { |
101 | } | |
102 | ||
f929aad6 | 103 | /* MSDOS compatibility mode FPU exception support */ |
d537cf6c | 104 | static qemu_irq ferr_irq; |
8e78eb28 IY |
105 | |
106 | void pc_register_ferr_irq(qemu_irq irq) | |
107 | { | |
108 | ferr_irq = irq; | |
109 | } | |
110 | ||
f929aad6 FB |
111 | /* XXX: add IGNNE support */ |
112 | void cpu_set_ferr(CPUX86State *s) | |
113 | { | |
d537cf6c | 114 | qemu_irq_raise(ferr_irq); |
f929aad6 FB |
115 | } |
116 | ||
117 | static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data) | |
118 | { | |
d537cf6c | 119 | qemu_irq_lower(ferr_irq); |
f929aad6 FB |
120 | } |
121 | ||
28ab0e2e | 122 | /* TSC handling */ |
28ab0e2e FB |
123 | uint64_t cpu_get_tsc(CPUX86State *env) |
124 | { | |
4a1418e0 | 125 | return cpu_get_ticks(); |
28ab0e2e FB |
126 | } |
127 | ||
a5954d5c | 128 | /* SMM support */ |
f885f1ea IY |
129 | |
130 | static cpu_set_smm_t smm_set; | |
131 | static void *smm_arg; | |
132 | ||
133 | void cpu_smm_register(cpu_set_smm_t callback, void *arg) | |
134 | { | |
135 | assert(smm_set == NULL); | |
136 | assert(smm_arg == NULL); | |
137 | smm_set = callback; | |
138 | smm_arg = arg; | |
139 | } | |
140 | ||
a5954d5c FB |
141 | void cpu_smm_update(CPUState *env) |
142 | { | |
f885f1ea IY |
143 | if (smm_set && smm_arg && env == first_cpu) |
144 | smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg); | |
a5954d5c FB |
145 | } |
146 | ||
147 | ||
3de388f6 FB |
148 | /* IRQ handling */ |
149 | int cpu_get_pic_interrupt(CPUState *env) | |
150 | { | |
151 | int intno; | |
152 | ||
3de388f6 FB |
153 | intno = apic_get_interrupt(env); |
154 | if (intno >= 0) { | |
155 | /* set irq request if a PIC irq is still pending */ | |
156 | /* XXX: improve that */ | |
5fafdf24 | 157 | pic_update_irq(isa_pic); |
3de388f6 FB |
158 | return intno; |
159 | } | |
3de388f6 | 160 | /* read the irq from the PIC */ |
0e21e12b TS |
161 | if (!apic_accept_pic_intr(env)) |
162 | return -1; | |
163 | ||
3de388f6 FB |
164 | intno = pic_read_irq(isa_pic); |
165 | return intno; | |
166 | } | |
167 | ||
d537cf6c | 168 | static void pic_irq_request(void *opaque, int irq, int level) |
3de388f6 | 169 | { |
a5b38b51 AJ |
170 | CPUState *env = first_cpu; |
171 | ||
d5529471 AJ |
172 | if (env->apic_state) { |
173 | while (env) { | |
174 | if (apic_accept_pic_intr(env)) | |
1a7de94a | 175 | apic_deliver_pic_intr(env, level); |
d5529471 AJ |
176 | env = env->next_cpu; |
177 | } | |
178 | } else { | |
b614106a AJ |
179 | if (level) |
180 | cpu_interrupt(env, CPU_INTERRUPT_HARD); | |
181 | else | |
182 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
a5b38b51 | 183 | } |
3de388f6 FB |
184 | } |
185 | ||
b0a21b53 FB |
186 | /* PC cmos mappings */ |
187 | ||
80cabfad FB |
188 | #define REG_EQUIPMENT_BYTE 0x14 |
189 | ||
777428f2 FB |
190 | static int cmos_get_fd_drive_type(int fd0) |
191 | { | |
192 | int val; | |
193 | ||
194 | switch (fd0) { | |
195 | case 0: | |
196 | /* 1.44 Mb 3"5 drive */ | |
197 | val = 4; | |
198 | break; | |
199 | case 1: | |
200 | /* 2.88 Mb 3"5 drive */ | |
201 | val = 5; | |
202 | break; | |
203 | case 2: | |
204 | /* 1.2 Mb 5"5 drive */ | |
205 | val = 2; | |
206 | break; | |
207 | default: | |
208 | val = 0; | |
209 | break; | |
210 | } | |
211 | return val; | |
212 | } | |
213 | ||
ec2654fb IY |
214 | static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd, |
215 | RTCState *s) | |
ba6c2377 | 216 | { |
ba6c2377 FB |
217 | int cylinders, heads, sectors; |
218 | bdrv_get_geometry_hint(hd, &cylinders, &heads, §ors); | |
219 | rtc_set_memory(s, type_ofs, 47); | |
220 | rtc_set_memory(s, info_ofs, cylinders); | |
221 | rtc_set_memory(s, info_ofs + 1, cylinders >> 8); | |
222 | rtc_set_memory(s, info_ofs + 2, heads); | |
223 | rtc_set_memory(s, info_ofs + 3, 0xff); | |
224 | rtc_set_memory(s, info_ofs + 4, 0xff); | |
225 | rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3)); | |
226 | rtc_set_memory(s, info_ofs + 6, cylinders); | |
227 | rtc_set_memory(s, info_ofs + 7, cylinders >> 8); | |
228 | rtc_set_memory(s, info_ofs + 8, sectors); | |
229 | } | |
230 | ||
6ac0e82d AZ |
231 | /* convert boot_device letter to something recognizable by the bios */ |
232 | static int boot_device2nibble(char boot_device) | |
233 | { | |
234 | switch(boot_device) { | |
235 | case 'a': | |
236 | case 'b': | |
237 | return 0x01; /* floppy boot */ | |
238 | case 'c': | |
239 | return 0x02; /* hard drive boot */ | |
240 | case 'd': | |
241 | return 0x03; /* CD-ROM boot */ | |
242 | case 'n': | |
243 | return 0x04; /* Network boot */ | |
244 | } | |
245 | return 0; | |
246 | } | |
247 | ||
d9346e81 | 248 | static int set_boot_dev(RTCState *s, const char *boot_device, int fd_bootchk) |
0ecdffbb AJ |
249 | { |
250 | #define PC_MAX_BOOT_DEVICES 3 | |
0ecdffbb AJ |
251 | int nbds, bds[3] = { 0, }; |
252 | int i; | |
253 | ||
254 | nbds = strlen(boot_device); | |
255 | if (nbds > PC_MAX_BOOT_DEVICES) { | |
1ecda02b | 256 | error_report("Too many boot devices for PC"); |
0ecdffbb AJ |
257 | return(1); |
258 | } | |
259 | for (i = 0; i < nbds; i++) { | |
260 | bds[i] = boot_device2nibble(boot_device[i]); | |
261 | if (bds[i] == 0) { | |
1ecda02b MA |
262 | error_report("Invalid boot device for PC: '%c'", |
263 | boot_device[i]); | |
0ecdffbb AJ |
264 | return(1); |
265 | } | |
266 | } | |
267 | rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]); | |
d9346e81 | 268 | rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1)); |
0ecdffbb AJ |
269 | return(0); |
270 | } | |
271 | ||
d9346e81 MA |
272 | static int pc_boot_set(void *opaque, const char *boot_device) |
273 | { | |
274 | return set_boot_dev(opaque, boot_device, 0); | |
275 | } | |
276 | ||
ba6c2377 | 277 | /* hd_table must contain 4 block drivers */ |
c227f099 | 278 | static void cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size, |
01b9e8c1 | 279 | const char *boot_device, DriveInfo **hd_table, |
ec2654fb | 280 | FDCtrl *floppy_controller, RTCState *s) |
80cabfad | 281 | { |
80cabfad | 282 | int val; |
b41a2cd1 | 283 | int fd0, fd1, nb; |
ba6c2377 | 284 | int i; |
b0a21b53 | 285 | |
b0a21b53 | 286 | /* various important CMOS locations needed by PC/Bochs bios */ |
80cabfad FB |
287 | |
288 | /* memory size */ | |
333190eb FB |
289 | val = 640; /* base memory in K */ |
290 | rtc_set_memory(s, 0x15, val); | |
291 | rtc_set_memory(s, 0x16, val >> 8); | |
292 | ||
80cabfad FB |
293 | val = (ram_size / 1024) - 1024; |
294 | if (val > 65535) | |
295 | val = 65535; | |
b0a21b53 FB |
296 | rtc_set_memory(s, 0x17, val); |
297 | rtc_set_memory(s, 0x18, val >> 8); | |
298 | rtc_set_memory(s, 0x30, val); | |
299 | rtc_set_memory(s, 0x31, val >> 8); | |
80cabfad | 300 | |
00f82b8a AJ |
301 | if (above_4g_mem_size) { |
302 | rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16); | |
303 | rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24); | |
304 | rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32); | |
305 | } | |
306 | ||
9da98861 FB |
307 | if (ram_size > (16 * 1024 * 1024)) |
308 | val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536); | |
309 | else | |
310 | val = 0; | |
80cabfad FB |
311 | if (val > 65535) |
312 | val = 65535; | |
b0a21b53 FB |
313 | rtc_set_memory(s, 0x34, val); |
314 | rtc_set_memory(s, 0x35, val >> 8); | |
3b46e624 | 315 | |
298e01b6 AJ |
316 | /* set the number of CPU */ |
317 | rtc_set_memory(s, 0x5f, smp_cpus - 1); | |
318 | ||
6ac0e82d | 319 | /* set boot devices, and disable floppy signature check if requested */ |
d9346e81 | 320 | if (set_boot_dev(s, boot_device, fd_bootchk)) { |
28c5af54 JM |
321 | exit(1); |
322 | } | |
80cabfad | 323 | |
b41a2cd1 FB |
324 | /* floppy type */ |
325 | ||
baca51fa FB |
326 | fd0 = fdctrl_get_drive_type(floppy_controller, 0); |
327 | fd1 = fdctrl_get_drive_type(floppy_controller, 1); | |
80cabfad | 328 | |
777428f2 | 329 | val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1); |
b0a21b53 | 330 | rtc_set_memory(s, 0x10, val); |
3b46e624 | 331 | |
b0a21b53 | 332 | val = 0; |
b41a2cd1 | 333 | nb = 0; |
80cabfad FB |
334 | if (fd0 < 3) |
335 | nb++; | |
336 | if (fd1 < 3) | |
337 | nb++; | |
338 | switch (nb) { | |
339 | case 0: | |
340 | break; | |
341 | case 1: | |
b0a21b53 | 342 | val |= 0x01; /* 1 drive, ready for boot */ |
80cabfad FB |
343 | break; |
344 | case 2: | |
b0a21b53 | 345 | val |= 0x41; /* 2 drives, ready for boot */ |
80cabfad FB |
346 | break; |
347 | } | |
b0a21b53 FB |
348 | val |= 0x02; /* FPU is there */ |
349 | val |= 0x04; /* PS/2 mouse installed */ | |
350 | rtc_set_memory(s, REG_EQUIPMENT_BYTE, val); | |
351 | ||
ba6c2377 FB |
352 | /* hard drives */ |
353 | ||
354 | rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0)); | |
355 | if (hd_table[0]) | |
ec2654fb | 356 | cmos_init_hd(0x19, 0x1b, hd_table[0]->bdrv, s); |
5fafdf24 | 357 | if (hd_table[1]) |
ec2654fb | 358 | cmos_init_hd(0x1a, 0x24, hd_table[1]->bdrv, s); |
ba6c2377 FB |
359 | |
360 | val = 0; | |
40b6ecc6 | 361 | for (i = 0; i < 4; i++) { |
ba6c2377 | 362 | if (hd_table[i]) { |
46d4767d FB |
363 | int cylinders, heads, sectors, translation; |
364 | /* NOTE: bdrv_get_geometry_hint() returns the physical | |
365 | geometry. It is always such that: 1 <= sects <= 63, 1 | |
366 | <= heads <= 16, 1 <= cylinders <= 16383. The BIOS | |
367 | geometry can be different if a translation is done. */ | |
f455e98c | 368 | translation = bdrv_get_translation_hint(hd_table[i]->bdrv); |
46d4767d | 369 | if (translation == BIOS_ATA_TRANSLATION_AUTO) { |
f455e98c | 370 | bdrv_get_geometry_hint(hd_table[i]->bdrv, &cylinders, &heads, §ors); |
46d4767d FB |
371 | if (cylinders <= 1024 && heads <= 16 && sectors <= 63) { |
372 | /* No translation. */ | |
373 | translation = 0; | |
374 | } else { | |
375 | /* LBA translation. */ | |
376 | translation = 1; | |
377 | } | |
40b6ecc6 | 378 | } else { |
46d4767d | 379 | translation--; |
ba6c2377 | 380 | } |
ba6c2377 FB |
381 | val |= translation << (i * 2); |
382 | } | |
40b6ecc6 | 383 | } |
ba6c2377 | 384 | rtc_set_memory(s, 0x39, val); |
80cabfad FB |
385 | } |
386 | ||
59b8ad81 FB |
387 | void ioport_set_a20(int enable) |
388 | { | |
389 | /* XXX: send to all CPUs ? */ | |
390 | cpu_x86_set_a20(first_cpu, enable); | |
391 | } | |
392 | ||
393 | int ioport_get_a20(void) | |
394 | { | |
395 | return ((first_cpu->a20_mask >> 20) & 1); | |
396 | } | |
397 | ||
e1a23744 FB |
398 | static void ioport92_write(void *opaque, uint32_t addr, uint32_t val) |
399 | { | |
59b8ad81 | 400 | ioport_set_a20((val >> 1) & 1); |
e1a23744 FB |
401 | /* XXX: bit 0 is fast reset */ |
402 | } | |
403 | ||
404 | static uint32_t ioport92_read(void *opaque, uint32_t addr) | |
405 | { | |
59b8ad81 | 406 | return ioport_get_a20() << 1; |
e1a23744 FB |
407 | } |
408 | ||
80cabfad FB |
409 | /***********************************************************/ |
410 | /* Bochs BIOS debug ports */ | |
411 | ||
9596ebb7 | 412 | static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val) |
80cabfad | 413 | { |
a2f659ee FB |
414 | static const char shutdown_str[8] = "Shutdown"; |
415 | static int shutdown_index = 0; | |
3b46e624 | 416 | |
80cabfad FB |
417 | switch(addr) { |
418 | /* Bochs BIOS messages */ | |
419 | case 0x400: | |
420 | case 0x401: | |
421 | fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val); | |
422 | exit(1); | |
423 | case 0x402: | |
424 | case 0x403: | |
425 | #ifdef DEBUG_BIOS | |
426 | fprintf(stderr, "%c", val); | |
427 | #endif | |
428 | break; | |
a2f659ee FB |
429 | case 0x8900: |
430 | /* same as Bochs power off */ | |
431 | if (val == shutdown_str[shutdown_index]) { | |
432 | shutdown_index++; | |
433 | if (shutdown_index == 8) { | |
434 | shutdown_index = 0; | |
435 | qemu_system_shutdown_request(); | |
436 | } | |
437 | } else { | |
438 | shutdown_index = 0; | |
439 | } | |
440 | break; | |
80cabfad FB |
441 | |
442 | /* LGPL'ed VGA BIOS messages */ | |
443 | case 0x501: | |
444 | case 0x502: | |
445 | fprintf(stderr, "VGA BIOS panic, line %d\n", val); | |
446 | exit(1); | |
447 | case 0x500: | |
448 | case 0x503: | |
449 | #ifdef DEBUG_BIOS | |
450 | fprintf(stderr, "%c", val); | |
451 | #endif | |
452 | break; | |
453 | } | |
454 | } | |
455 | ||
4c5b10b7 JS |
456 | int e820_add_entry(uint64_t address, uint64_t length, uint32_t type) |
457 | { | |
458 | int index = e820_table.count; | |
459 | struct e820_entry *entry; | |
460 | ||
461 | if (index >= E820_NR_ENTRIES) | |
462 | return -EBUSY; | |
463 | entry = &e820_table.entry[index]; | |
464 | ||
465 | entry->address = address; | |
466 | entry->length = length; | |
467 | entry->type = type; | |
468 | ||
469 | e820_table.count++; | |
470 | return e820_table.count; | |
471 | } | |
472 | ||
bf483392 | 473 | static void *bochs_bios_init(void) |
80cabfad | 474 | { |
3cce6243 | 475 | void *fw_cfg; |
b6f6e3d3 AL |
476 | uint8_t *smbios_table; |
477 | size_t smbios_len; | |
11c2fd3e AL |
478 | uint64_t *numa_fw_cfg; |
479 | int i, j; | |
3cce6243 | 480 | |
b41a2cd1 FB |
481 | register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL); |
482 | register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL); | |
483 | register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL); | |
484 | register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL); | |
a2f659ee | 485 | register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL); |
b41a2cd1 FB |
486 | |
487 | register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL); | |
488 | register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL); | |
489 | register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL); | |
490 | register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL); | |
3cce6243 BS |
491 | |
492 | fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0); | |
bf483392 | 493 | |
3cce6243 | 494 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); |
905fdcb5 | 495 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
80deece2 BS |
496 | fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables, |
497 | acpi_tables_len); | |
6b35e7bf | 498 | fw_cfg_add_bytes(fw_cfg, FW_CFG_IRQ0_OVERRIDE, &irq0override, 1); |
b6f6e3d3 AL |
499 | |
500 | smbios_table = smbios_get_table(&smbios_len); | |
501 | if (smbios_table) | |
502 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES, | |
503 | smbios_table, smbios_len); | |
4c5b10b7 JS |
504 | fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table, |
505 | sizeof(struct e820_table)); | |
11c2fd3e AL |
506 | |
507 | /* allocate memory for the NUMA channel: one (64bit) word for the number | |
508 | * of nodes, one word for each VCPU->node and one word for each node to | |
509 | * hold the amount of memory. | |
510 | */ | |
511 | numa_fw_cfg = qemu_mallocz((1 + smp_cpus + nb_numa_nodes) * 8); | |
512 | numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes); | |
513 | for (i = 0; i < smp_cpus; i++) { | |
514 | for (j = 0; j < nb_numa_nodes; j++) { | |
515 | if (node_cpumask[j] & (1 << i)) { | |
516 | numa_fw_cfg[i + 1] = cpu_to_le64(j); | |
517 | break; | |
518 | } | |
519 | } | |
520 | } | |
521 | for (i = 0; i < nb_numa_nodes; i++) { | |
522 | numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]); | |
523 | } | |
524 | fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg, | |
525 | (1 + smp_cpus + nb_numa_nodes) * 8); | |
bf483392 AG |
526 | |
527 | return fw_cfg; | |
80cabfad FB |
528 | } |
529 | ||
642a4f96 TS |
530 | static long get_file_size(FILE *f) |
531 | { | |
532 | long where, size; | |
533 | ||
534 | /* XXX: on Unix systems, using fstat() probably makes more sense */ | |
535 | ||
536 | where = ftell(f); | |
537 | fseek(f, 0, SEEK_END); | |
538 | size = ftell(f); | |
539 | fseek(f, where, SEEK_SET); | |
540 | ||
541 | return size; | |
542 | } | |
543 | ||
f16408df | 544 | static void load_linux(void *fw_cfg, |
4fc9af53 | 545 | const char *kernel_filename, |
642a4f96 | 546 | const char *initrd_filename, |
e6ade764 | 547 | const char *kernel_cmdline, |
45a50b16 | 548 | target_phys_addr_t max_ram_size) |
642a4f96 TS |
549 | { |
550 | uint16_t protocol; | |
5cea8590 | 551 | int setup_size, kernel_size, initrd_size = 0, cmdline_size; |
642a4f96 | 552 | uint32_t initrd_max; |
57a46d05 | 553 | uint8_t header[8192], *setup, *kernel, *initrd_data; |
c227f099 | 554 | target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0; |
45a50b16 | 555 | FILE *f; |
bf4e5d92 | 556 | char *vmode; |
642a4f96 TS |
557 | |
558 | /* Align to 16 bytes as a paranoia measure */ | |
559 | cmdline_size = (strlen(kernel_cmdline)+16) & ~15; | |
560 | ||
561 | /* load the kernel header */ | |
562 | f = fopen(kernel_filename, "rb"); | |
563 | if (!f || !(kernel_size = get_file_size(f)) || | |
f16408df AG |
564 | fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) != |
565 | MIN(ARRAY_SIZE(header), kernel_size)) { | |
850810d0 JF |
566 | fprintf(stderr, "qemu: could not load kernel '%s': %s\n", |
567 | kernel_filename, strerror(errno)); | |
642a4f96 TS |
568 | exit(1); |
569 | } | |
570 | ||
571 | /* kernel protocol version */ | |
bc4edd79 | 572 | #if 0 |
642a4f96 | 573 | fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202)); |
bc4edd79 | 574 | #endif |
642a4f96 TS |
575 | if (ldl_p(header+0x202) == 0x53726448) |
576 | protocol = lduw_p(header+0x206); | |
f16408df AG |
577 | else { |
578 | /* This looks like a multiboot kernel. If it is, let's stop | |
579 | treating it like a Linux kernel. */ | |
52001445 AL |
580 | if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename, |
581 | kernel_cmdline, kernel_size, header)) | |
82663ee2 | 582 | return; |
642a4f96 | 583 | protocol = 0; |
f16408df | 584 | } |
642a4f96 TS |
585 | |
586 | if (protocol < 0x200 || !(header[0x211] & 0x01)) { | |
587 | /* Low kernel */ | |
a37af289 BS |
588 | real_addr = 0x90000; |
589 | cmdline_addr = 0x9a000 - cmdline_size; | |
590 | prot_addr = 0x10000; | |
642a4f96 TS |
591 | } else if (protocol < 0x202) { |
592 | /* High but ancient kernel */ | |
a37af289 BS |
593 | real_addr = 0x90000; |
594 | cmdline_addr = 0x9a000 - cmdline_size; | |
595 | prot_addr = 0x100000; | |
642a4f96 TS |
596 | } else { |
597 | /* High and recent kernel */ | |
a37af289 BS |
598 | real_addr = 0x10000; |
599 | cmdline_addr = 0x20000; | |
600 | prot_addr = 0x100000; | |
642a4f96 TS |
601 | } |
602 | ||
bc4edd79 | 603 | #if 0 |
642a4f96 | 604 | fprintf(stderr, |
526ccb7a AZ |
605 | "qemu: real_addr = 0x" TARGET_FMT_plx "\n" |
606 | "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n" | |
607 | "qemu: prot_addr = 0x" TARGET_FMT_plx "\n", | |
a37af289 BS |
608 | real_addr, |
609 | cmdline_addr, | |
610 | prot_addr); | |
bc4edd79 | 611 | #endif |
642a4f96 TS |
612 | |
613 | /* highest address for loading the initrd */ | |
614 | if (protocol >= 0x203) | |
615 | initrd_max = ldl_p(header+0x22c); | |
616 | else | |
617 | initrd_max = 0x37ffffff; | |
618 | ||
e6ade764 GC |
619 | if (initrd_max >= max_ram_size-ACPI_DATA_SIZE) |
620 | initrd_max = max_ram_size-ACPI_DATA_SIZE-1; | |
642a4f96 | 621 | |
57a46d05 AG |
622 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr); |
623 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1); | |
624 | fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA, | |
625 | (uint8_t*)strdup(kernel_cmdline), | |
626 | strlen(kernel_cmdline)+1); | |
642a4f96 TS |
627 | |
628 | if (protocol >= 0x202) { | |
a37af289 | 629 | stl_p(header+0x228, cmdline_addr); |
642a4f96 TS |
630 | } else { |
631 | stw_p(header+0x20, 0xA33F); | |
632 | stw_p(header+0x22, cmdline_addr-real_addr); | |
633 | } | |
634 | ||
bf4e5d92 PT |
635 | /* handle vga= parameter */ |
636 | vmode = strstr(kernel_cmdline, "vga="); | |
637 | if (vmode) { | |
638 | unsigned int video_mode; | |
639 | /* skip "vga=" */ | |
640 | vmode += 4; | |
641 | if (!strncmp(vmode, "normal", 6)) { | |
642 | video_mode = 0xffff; | |
643 | } else if (!strncmp(vmode, "ext", 3)) { | |
644 | video_mode = 0xfffe; | |
645 | } else if (!strncmp(vmode, "ask", 3)) { | |
646 | video_mode = 0xfffd; | |
647 | } else { | |
648 | video_mode = strtol(vmode, NULL, 0); | |
649 | } | |
650 | stw_p(header+0x1fa, video_mode); | |
651 | } | |
652 | ||
642a4f96 TS |
653 | /* loader type */ |
654 | /* High nybble = B reserved for Qemu; low nybble is revision number. | |
655 | If this code is substantially changed, you may want to consider | |
656 | incrementing the revision. */ | |
657 | if (protocol >= 0x200) | |
658 | header[0x210] = 0xB0; | |
659 | ||
660 | /* heap */ | |
661 | if (protocol >= 0x201) { | |
662 | header[0x211] |= 0x80; /* CAN_USE_HEAP */ | |
663 | stw_p(header+0x224, cmdline_addr-real_addr-0x200); | |
664 | } | |
665 | ||
666 | /* load initrd */ | |
667 | if (initrd_filename) { | |
668 | if (protocol < 0x200) { | |
669 | fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n"); | |
670 | exit(1); | |
671 | } | |
672 | ||
45a50b16 | 673 | initrd_size = get_image_size(initrd_filename); |
d6fa4b77 MK |
674 | if (initrd_size < 0) { |
675 | fprintf(stderr, "qemu: error reading initrd %s\n", | |
676 | initrd_filename); | |
677 | exit(1); | |
678 | } | |
679 | ||
45a50b16 | 680 | initrd_addr = (initrd_max-initrd_size) & ~4095; |
57a46d05 AG |
681 | |
682 | initrd_data = qemu_malloc(initrd_size); | |
683 | load_image(initrd_filename, initrd_data); | |
684 | ||
685 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); | |
686 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); | |
687 | fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size); | |
642a4f96 | 688 | |
a37af289 | 689 | stl_p(header+0x218, initrd_addr); |
642a4f96 TS |
690 | stl_p(header+0x21c, initrd_size); |
691 | } | |
692 | ||
45a50b16 | 693 | /* load kernel and setup */ |
642a4f96 TS |
694 | setup_size = header[0x1f1]; |
695 | if (setup_size == 0) | |
696 | setup_size = 4; | |
642a4f96 | 697 | setup_size = (setup_size+1)*512; |
45a50b16 | 698 | kernel_size -= setup_size; |
642a4f96 | 699 | |
45a50b16 GH |
700 | setup = qemu_malloc(setup_size); |
701 | kernel = qemu_malloc(kernel_size); | |
702 | fseek(f, 0, SEEK_SET); | |
5a41ecc5 KS |
703 | if (fread(setup, 1, setup_size, f) != setup_size) { |
704 | fprintf(stderr, "fread() failed\n"); | |
705 | exit(1); | |
706 | } | |
707 | if (fread(kernel, 1, kernel_size, f) != kernel_size) { | |
708 | fprintf(stderr, "fread() failed\n"); | |
709 | exit(1); | |
710 | } | |
642a4f96 | 711 | fclose(f); |
45a50b16 | 712 | memcpy(setup, header, MIN(sizeof(header), setup_size)); |
57a46d05 AG |
713 | |
714 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr); | |
715 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
716 | fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size); | |
717 | ||
718 | fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr); | |
719 | fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size); | |
720 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size); | |
721 | ||
722 | option_rom[nb_option_roms] = "linuxboot.bin"; | |
723 | nb_option_roms++; | |
642a4f96 TS |
724 | } |
725 | ||
b41a2cd1 FB |
726 | static const int ide_iobase[2] = { 0x1f0, 0x170 }; |
727 | static const int ide_iobase2[2] = { 0x3f6, 0x376 }; | |
728 | static const int ide_irq[2] = { 14, 15 }; | |
729 | ||
730 | #define NE2000_NB_MAX 6 | |
731 | ||
675d6f82 BS |
732 | static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, |
733 | 0x280, 0x380 }; | |
734 | static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 }; | |
b41a2cd1 | 735 | |
675d6f82 BS |
736 | static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc }; |
737 | static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 }; | |
6508fe59 | 738 | |
6a36d84e | 739 | #ifdef HAS_AUDIO |
d537cf6c | 740 | static void audio_init (PCIBus *pci_bus, qemu_irq *pic) |
6a36d84e FB |
741 | { |
742 | struct soundhw *c; | |
6a36d84e | 743 | |
3a8bae3e | 744 | for (c = soundhw; c->name; ++c) { |
745 | if (c->enabled) { | |
746 | if (c->isa) { | |
747 | c->init.init_isa(pic); | |
748 | } else { | |
749 | if (pci_bus) { | |
750 | c->init.init_pci(pci_bus); | |
6a36d84e FB |
751 | } |
752 | } | |
753 | } | |
754 | } | |
755 | } | |
756 | #endif | |
757 | ||
3a38d437 | 758 | static void pc_init_ne2k_isa(NICInfo *nd) |
a41b2ff2 PB |
759 | { |
760 | static int nb_ne2k = 0; | |
761 | ||
762 | if (nb_ne2k == NE2000_NB_MAX) | |
763 | return; | |
3a38d437 | 764 | isa_ne2000_init(ne2000_io[nb_ne2k], |
9453c5bc | 765 | ne2000_irq[nb_ne2k], nd); |
a41b2ff2 PB |
766 | nb_ne2k++; |
767 | } | |
768 | ||
678e12cc GN |
769 | int cpu_is_bsp(CPUState *env) |
770 | { | |
6cb2996c JK |
771 | /* We hard-wire the BSP to the first CPU. */ |
772 | return env->cpu_index == 0; | |
678e12cc GN |
773 | } |
774 | ||
53b67b30 BS |
775 | /* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE) |
776 | BIOS will read it and start S3 resume at POST Entry */ | |
777 | static void cmos_set_s3_resume(void *opaque, int irq, int level) | |
778 | { | |
779 | RTCState *s = opaque; | |
780 | ||
781 | if (level) { | |
782 | rtc_set_memory(s, 0xF, 0xFE); | |
783 | } | |
784 | } | |
785 | ||
786 | static void acpi_smi_interrupt(void *opaque, int irq, int level) | |
787 | { | |
788 | CPUState *s = opaque; | |
789 | ||
790 | if (level) { | |
791 | cpu_interrupt(s, CPU_INTERRUPT_SMI); | |
792 | } | |
793 | } | |
794 | ||
3a31f36a JK |
795 | static CPUState *pc_new_cpu(const char *cpu_model) |
796 | { | |
797 | CPUState *env; | |
798 | ||
799 | env = cpu_init(cpu_model); | |
800 | if (!env) { | |
801 | fprintf(stderr, "Unable to find x86 CPU definition\n"); | |
802 | exit(1); | |
803 | } | |
804 | if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) { | |
805 | env->cpuid_apic_id = env->cpu_index; | |
806 | /* APIC reset callback resets cpu */ | |
807 | apic_init(env); | |
808 | } else { | |
809 | qemu_register_reset((QEMUResetHandler*)cpu_reset, env); | |
810 | } | |
811 | return env; | |
812 | } | |
813 | ||
70166477 IY |
814 | static void pc_cpus_init(const char *cpu_model) |
815 | { | |
816 | int i; | |
817 | ||
818 | /* init CPUs */ | |
819 | if (cpu_model == NULL) { | |
820 | #ifdef TARGET_X86_64 | |
821 | cpu_model = "qemu64"; | |
822 | #else | |
823 | cpu_model = "qemu32"; | |
824 | #endif | |
825 | } | |
826 | ||
827 | for(i = 0; i < smp_cpus; i++) { | |
828 | pc_new_cpu(cpu_model); | |
829 | } | |
830 | } | |
831 | ||
6f09e686 IY |
832 | static qemu_irq *pc_allocate_cpu_irq(void) |
833 | { | |
834 | return qemu_allocate_irqs(pic_irq_request, NULL, 1); | |
835 | } | |
836 | ||
3d53f5c3 IY |
837 | static void pc_memory_init(ram_addr_t ram_size, |
838 | const char *kernel_filename, | |
839 | const char *kernel_cmdline, | |
840 | const char *initrd_filename, | |
841 | ram_addr_t *below_4g_mem_size_p, | |
842 | ram_addr_t *above_4g_mem_size_p) | |
80cabfad | 843 | { |
5cea8590 | 844 | char *filename; |
642a4f96 | 845 | int ret, linux_boot, i; |
c227f099 AL |
846 | ram_addr_t ram_addr, bios_offset, option_rom_offset; |
847 | ram_addr_t below_4g_mem_size, above_4g_mem_size = 0; | |
45a50b16 | 848 | int bios_size, isa_bios_size; |
3d53f5c3 | 849 | void **fw_cfg; |
d592d303 | 850 | |
00f82b8a AJ |
851 | if (ram_size >= 0xe0000000 ) { |
852 | above_4g_mem_size = ram_size - 0xe0000000; | |
853 | below_4g_mem_size = 0xe0000000; | |
854 | } else { | |
855 | below_4g_mem_size = ram_size; | |
856 | } | |
3d53f5c3 IY |
857 | *above_4g_mem_size_p = above_4g_mem_size; |
858 | *below_4g_mem_size_p = below_4g_mem_size; | |
00f82b8a | 859 | |
80cabfad FB |
860 | linux_boot = (kernel_filename != NULL); |
861 | ||
862 | /* allocate RAM */ | |
60e4c631 | 863 | ram_addr = qemu_ram_alloc(below_4g_mem_size); |
82b36dc3 | 864 | cpu_register_physical_memory(0, 0xa0000, ram_addr); |
82b36dc3 AL |
865 | cpu_register_physical_memory(0x100000, |
866 | below_4g_mem_size - 0x100000, | |
60e4c631 | 867 | ram_addr + 0x100000); |
00f82b8a AJ |
868 | |
869 | /* above 4giga memory allocation */ | |
870 | if (above_4g_mem_size > 0) { | |
8a637d44 PB |
871 | #if TARGET_PHYS_ADDR_BITS == 32 |
872 | hw_error("To much RAM for 32-bit physical address"); | |
873 | #else | |
82b36dc3 AL |
874 | ram_addr = qemu_ram_alloc(above_4g_mem_size); |
875 | cpu_register_physical_memory(0x100000000ULL, | |
526ccb7a | 876 | above_4g_mem_size, |
82b36dc3 | 877 | ram_addr); |
8a637d44 | 878 | #endif |
00f82b8a | 879 | } |
80cabfad | 880 | |
82b36dc3 | 881 | |
970ac5a3 | 882 | /* BIOS load */ |
1192dad8 JM |
883 | if (bios_name == NULL) |
884 | bios_name = BIOS_FILENAME; | |
5cea8590 PB |
885 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
886 | if (filename) { | |
887 | bios_size = get_image_size(filename); | |
888 | } else { | |
889 | bios_size = -1; | |
890 | } | |
5fafdf24 | 891 | if (bios_size <= 0 || |
970ac5a3 | 892 | (bios_size % 65536) != 0) { |
7587cf44 FB |
893 | goto bios_error; |
894 | } | |
970ac5a3 | 895 | bios_offset = qemu_ram_alloc(bios_size); |
51edd4e6 GH |
896 | ret = rom_add_file_fixed(bios_name, (uint32_t)(-bios_size)); |
897 | if (ret != 0) { | |
7587cf44 | 898 | bios_error: |
5cea8590 | 899 | fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name); |
80cabfad FB |
900 | exit(1); |
901 | } | |
5cea8590 PB |
902 | if (filename) { |
903 | qemu_free(filename); | |
904 | } | |
7587cf44 FB |
905 | /* map the last 128KB of the BIOS in ISA space */ |
906 | isa_bios_size = bios_size; | |
907 | if (isa_bios_size > (128 * 1024)) | |
908 | isa_bios_size = 128 * 1024; | |
5fafdf24 TS |
909 | cpu_register_physical_memory(0x100000 - isa_bios_size, |
910 | isa_bios_size, | |
7587cf44 | 911 | (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM); |
9ae02555 | 912 | |
45a50b16 GH |
913 | option_rom_offset = qemu_ram_alloc(PC_ROM_SIZE); |
914 | cpu_register_physical_memory(PC_ROM_MIN_VGA, PC_ROM_SIZE, option_rom_offset); | |
f753ff16 | 915 | |
1d108d97 AG |
916 | /* map all the bios at the top of memory */ |
917 | cpu_register_physical_memory((uint32_t)(-bios_size), | |
918 | bios_size, bios_offset | IO_MEM_ROM); | |
919 | ||
bf483392 | 920 | fw_cfg = bochs_bios_init(); |
8832cb80 | 921 | rom_set_fw(fw_cfg); |
1d108d97 | 922 | |
f753ff16 | 923 | if (linux_boot) { |
3d53f5c3 | 924 | load_linux(*fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size); |
f753ff16 PB |
925 | } |
926 | ||
927 | for (i = 0; i < nb_option_roms; i++) { | |
45a50b16 | 928 | rom_add_option(option_rom[i]); |
406c8df3 | 929 | } |
3d53f5c3 IY |
930 | } |
931 | ||
765d7908 IY |
932 | static void pc_vga_init(PCIBus *pci_bus) |
933 | { | |
934 | if (cirrus_vga_enabled) { | |
935 | if (pci_bus) { | |
936 | pci_cirrus_vga_init(pci_bus); | |
937 | } else { | |
938 | isa_cirrus_vga_init(); | |
939 | } | |
940 | } else if (vmsvga_enabled) { | |
941 | if (pci_bus) | |
942 | pci_vmsvga_init(pci_bus); | |
943 | else | |
944 | fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__); | |
945 | } else if (std_vga_enabled) { | |
946 | if (pci_bus) { | |
947 | pci_vga_init(pci_bus, 0, 0); | |
948 | } else { | |
949 | isa_vga_init(); | |
950 | } | |
951 | } | |
952 | } | |
953 | ||
ffe513da IY |
954 | static void pc_basic_device_init(qemu_irq *isa_irq, |
955 | FDCtrl **floppy_controller, | |
956 | RTCState **rtc_state) | |
957 | { | |
958 | int i; | |
959 | DriveInfo *fd[MAX_FD]; | |
960 | PITState *pit; | |
961 | ||
962 | register_ioport_write(0x80, 1, 1, ioport80_write, NULL); | |
963 | ||
964 | register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL); | |
965 | ||
966 | *rtc_state = rtc_init(2000); | |
967 | ||
968 | qemu_register_boot_set(pc_boot_set, *rtc_state); | |
969 | ||
970 | register_ioport_read(0x92, 1, 1, ioport92_read, NULL); | |
971 | register_ioport_write(0x92, 1, 1, ioport92_write, NULL); | |
972 | ||
973 | pit = pit_init(0x40, isa_reserve_irq(0)); | |
974 | pcspk_init(pit); | |
975 | if (!no_hpet) { | |
976 | hpet_init(isa_irq); | |
977 | } | |
978 | ||
979 | for(i = 0; i < MAX_SERIAL_PORTS; i++) { | |
980 | if (serial_hds[i]) { | |
981 | serial_isa_init(i, serial_hds[i]); | |
982 | } | |
983 | } | |
984 | ||
985 | for(i = 0; i < MAX_PARALLEL_PORTS; i++) { | |
986 | if (parallel_hds[i]) { | |
987 | parallel_init(i, parallel_hds[i]); | |
988 | } | |
989 | } | |
990 | ||
991 | isa_create_simple("i8042"); | |
992 | DMA_init(0); | |
993 | ||
994 | for(i = 0; i < MAX_FD; i++) { | |
995 | fd[i] = drive_get(IF_FLOPPY, 0, i); | |
996 | } | |
997 | *floppy_controller = fdctrl_init_isa(fd); | |
998 | } | |
999 | ||
3d53f5c3 IY |
1000 | /* PC hardware initialisation */ |
1001 | static void pc_init1(ram_addr_t ram_size, | |
1002 | const char *boot_device, | |
1003 | const char *kernel_filename, | |
1004 | const char *kernel_cmdline, | |
1005 | const char *initrd_filename, | |
1006 | const char *cpu_model, | |
1007 | int pci_enabled) | |
1008 | { | |
1009 | int i; | |
1010 | ram_addr_t below_4g_mem_size, above_4g_mem_size; | |
1011 | PCIBus *pci_bus; | |
1012 | PCII440FXState *i440fx_state; | |
1013 | int piix3_devfn = -1; | |
1014 | qemu_irq *cpu_irq; | |
1015 | qemu_irq *isa_irq; | |
1016 | qemu_irq *i8259; | |
1017 | qemu_irq *cmos_s3; | |
1018 | qemu_irq *smi_irq; | |
1019 | IsaIrqState *isa_irq_state; | |
1020 | DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; | |
3d53f5c3 IY |
1021 | FDCtrl *floppy_controller; |
1022 | RTCState *rtc_state; | |
3d53f5c3 IY |
1023 | |
1024 | pc_cpus_init(cpu_model); | |
1025 | ||
1026 | vmport_init(); | |
1027 | ||
1028 | /* allocate ram and load rom/bios */ | |
1029 | pc_memory_init(ram_size, kernel_filename, kernel_cmdline, initrd_filename, | |
1030 | &below_4g_mem_size, &above_4g_mem_size); | |
406c8df3 | 1031 | |
6f09e686 | 1032 | cpu_irq = pc_allocate_cpu_irq(); |
d537cf6c | 1033 | i8259 = i8259_init(cpu_irq[0]); |
1452411b AK |
1034 | isa_irq_state = qemu_mallocz(sizeof(*isa_irq_state)); |
1035 | isa_irq_state->i8259 = i8259; | |
b8d6f539 IY |
1036 | if (pci_enabled) { |
1037 | isa_irq_state->ioapic = ioapic_init(); | |
1038 | } | |
1632dc6a | 1039 | isa_irq = qemu_allocate_irqs(isa_irq_handler, isa_irq_state, 24); |
d537cf6c | 1040 | |
69b91039 | 1041 | if (pci_enabled) { |
ec5f92ce | 1042 | pci_bus = i440fx_init(&i440fx_state, &piix3_devfn, isa_irq, ram_size); |
46e50e9d FB |
1043 | } else { |
1044 | pci_bus = NULL; | |
2091ba23 | 1045 | isa_bus_new(NULL); |
69b91039 | 1046 | } |
2091ba23 | 1047 | isa_bus_irqs(isa_irq); |
69b91039 | 1048 | |
8e78eb28 | 1049 | pc_register_ferr_irq(isa_reserve_irq(13)); |
3a38d437 | 1050 | |
765d7908 | 1051 | pc_vga_init(pci_enabled? pci_bus: NULL); |
80cabfad | 1052 | |
ffe513da IY |
1053 | /* init basic PC hardware */ |
1054 | pc_basic_device_init(isa_irq, &floppy_controller, &rtc_state); | |
6508fe59 | 1055 | |
a41b2ff2 | 1056 | for(i = 0; i < nb_nics; i++) { |
cb457d76 AL |
1057 | NICInfo *nd = &nd_table[i]; |
1058 | ||
1059 | if (!pci_enabled || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) | |
3a38d437 | 1060 | pc_init_ne2k_isa(nd); |
cb457d76 | 1061 | else |
07caea31 | 1062 | pci_nic_init_nofail(nd, "e1000", NULL); |
a41b2ff2 | 1063 | } |
b41a2cd1 | 1064 | |
e4bcb14c TS |
1065 | if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) { |
1066 | fprintf(stderr, "qemu: too many IDE bus\n"); | |
1067 | exit(1); | |
1068 | } | |
1069 | ||
1070 | for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) { | |
f455e98c | 1071 | hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS); |
e4bcb14c TS |
1072 | } |
1073 | ||
a41b2ff2 | 1074 | if (pci_enabled) { |
ae027ad3 | 1075 | pci_piix3_ide_init(pci_bus, hd, piix3_devfn + 1); |
a41b2ff2 | 1076 | } else { |
e4bcb14c | 1077 | for(i = 0; i < MAX_IDE_BUS; i++) { |
dea21e97 | 1078 | isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i], |
e4bcb14c | 1079 | hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]); |
69b91039 | 1080 | } |
b41a2cd1 | 1081 | } |
69b91039 | 1082 | |
6a36d84e | 1083 | #ifdef HAS_AUDIO |
1452411b | 1084 | audio_init(pci_enabled ? pci_bus : NULL, isa_irq); |
fb065187 | 1085 | #endif |
80cabfad | 1086 | |
01b9e8c1 | 1087 | cmos_init(below_4g_mem_size, above_4g_mem_size, boot_device, hd, |
ec2654fb | 1088 | floppy_controller, rtc_state); |
69b91039 | 1089 | |
bb36d470 | 1090 | if (pci_enabled && usb_enabled) { |
afcc3cdf | 1091 | usb_uhci_piix3_init(pci_bus, piix3_devfn + 2); |
bb36d470 FB |
1092 | } |
1093 | ||
6515b203 | 1094 | if (pci_enabled && acpi_enabled) { |
3fffc223 | 1095 | uint8_t *eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */ |
0ff596d0 PB |
1096 | i2c_bus *smbus; |
1097 | ||
53b67b30 BS |
1098 | cmos_s3 = qemu_allocate_irqs(cmos_set_s3_resume, rtc_state, 1); |
1099 | smi_irq = qemu_allocate_irqs(acpi_smi_interrupt, first_cpu, 1); | |
0ff596d0 | 1100 | /* TODO: Populate SPD eeprom data. */ |
3a38d437 | 1101 | smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100, |
53b67b30 BS |
1102 | isa_reserve_irq(9), *cmos_s3, *smi_irq, |
1103 | kvm_enabled()); | |
3fffc223 | 1104 | for (i = 0; i < 8; i++) { |
1ea96673 | 1105 | DeviceState *eeprom; |
02e2da45 | 1106 | eeprom = qdev_create((BusState *)smbus, "smbus-eeprom"); |
5b7f5327 | 1107 | qdev_prop_set_uint8(eeprom, "address", 0x50 + i); |
ee6847d1 | 1108 | qdev_prop_set_ptr(eeprom, "data", eeprom_buf + (i * 256)); |
e23a1b33 | 1109 | qdev_init_nofail(eeprom); |
3fffc223 | 1110 | } |
3f84865a | 1111 | piix4_acpi_system_hot_add_init(pci_bus); |
6515b203 | 1112 | } |
3b46e624 | 1113 | |
a5954d5c FB |
1114 | if (i440fx_state) { |
1115 | i440fx_init_memory_mappings(i440fx_state); | |
1116 | } | |
e4bcb14c | 1117 | |
7d8406be | 1118 | if (pci_enabled) { |
e4bcb14c | 1119 | int max_bus; |
9be5dafe | 1120 | int bus; |
96d30e48 | 1121 | |
e4bcb14c | 1122 | max_bus = drive_get_max_bus(IF_SCSI); |
e4bcb14c | 1123 | for (bus = 0; bus <= max_bus; bus++) { |
9be5dafe | 1124 | pci_create_simple(pci_bus, -1, "lsi53c895a"); |
e4bcb14c | 1125 | } |
7d8406be | 1126 | } |
80cabfad | 1127 | } |
b5ff2d6e | 1128 | |
c227f099 | 1129 | static void pc_init_pci(ram_addr_t ram_size, |
3023f332 | 1130 | const char *boot_device, |
5fafdf24 | 1131 | const char *kernel_filename, |
3dbbdc25 | 1132 | const char *kernel_cmdline, |
94fc95cd JM |
1133 | const char *initrd_filename, |
1134 | const char *cpu_model) | |
3dbbdc25 | 1135 | { |
fbe1b595 | 1136 | pc_init1(ram_size, boot_device, |
3dbbdc25 | 1137 | kernel_filename, kernel_cmdline, |
caea79a9 | 1138 | initrd_filename, cpu_model, 1); |
3dbbdc25 FB |
1139 | } |
1140 | ||
c227f099 | 1141 | static void pc_init_isa(ram_addr_t ram_size, |
3023f332 | 1142 | const char *boot_device, |
5fafdf24 | 1143 | const char *kernel_filename, |
3dbbdc25 | 1144 | const char *kernel_cmdline, |
94fc95cd JM |
1145 | const char *initrd_filename, |
1146 | const char *cpu_model) | |
3dbbdc25 | 1147 | { |
679a37af GH |
1148 | if (cpu_model == NULL) |
1149 | cpu_model = "486"; | |
fbe1b595 | 1150 | pc_init1(ram_size, boot_device, |
3dbbdc25 | 1151 | kernel_filename, kernel_cmdline, |
caea79a9 | 1152 | initrd_filename, cpu_model, 0); |
3dbbdc25 FB |
1153 | } |
1154 | ||
f80f9ec9 | 1155 | static QEMUMachine pc_machine = { |
d76fa62d | 1156 | .name = "pc-0.13", |
95747581 | 1157 | .alias = "pc", |
a245f2e7 AJ |
1158 | .desc = "Standard PC", |
1159 | .init = pc_init_pci, | |
b2097003 | 1160 | .max_cpus = 255, |
0c257437 | 1161 | .is_default = 1, |
3dbbdc25 FB |
1162 | }; |
1163 | ||
d76fa62d AS |
1164 | static QEMUMachine pc_machine_v0_12 = { |
1165 | .name = "pc-0.12", | |
1166 | .desc = "Standard PC", | |
1167 | .init = pc_init_pci, | |
1168 | .max_cpus = 255, | |
8bfbde6d AS |
1169 | .compat_props = (GlobalProperty[]) { |
1170 | { | |
1171 | .driver = "virtio-serial-pci", | |
1172 | .property = "max_nr_ports", | |
1173 | .value = stringify(1), | |
1174 | },{ | |
1175 | .driver = "virtio-serial-pci", | |
1176 | .property = "vectors", | |
1177 | .value = stringify(0), | |
1178 | }, | |
1179 | { /* end of list */ } | |
1180 | } | |
d76fa62d AS |
1181 | }; |
1182 | ||
2cae6f5e GH |
1183 | static QEMUMachine pc_machine_v0_11 = { |
1184 | .name = "pc-0.11", | |
1185 | .desc = "Standard PC, qemu 0.11", | |
1186 | .init = pc_init_pci, | |
1187 | .max_cpus = 255, | |
1188 | .compat_props = (GlobalProperty[]) { | |
1189 | { | |
1190 | .driver = "virtio-blk-pci", | |
1191 | .property = "vectors", | |
1192 | .value = stringify(0), | |
8bfbde6d AS |
1193 | },{ |
1194 | .driver = "virtio-serial-pci", | |
1195 | .property = "max_nr_ports", | |
1196 | .value = stringify(1), | |
1197 | },{ | |
1198 | .driver = "virtio-serial-pci", | |
1199 | .property = "vectors", | |
1200 | .value = stringify(0), | |
374ef704 GH |
1201 | },{ |
1202 | .driver = "ide-drive", | |
1203 | .property = "ver", | |
1204 | .value = "0.11", | |
1205 | },{ | |
1206 | .driver = "scsi-disk", | |
1207 | .property = "ver", | |
1208 | .value = "0.11", | |
20a86364 GH |
1209 | },{ |
1210 | .driver = "PCI", | |
1211 | .property = "rombar", | |
1212 | .value = stringify(0), | |
2cae6f5e GH |
1213 | }, |
1214 | { /* end of list */ } | |
1215 | } | |
1216 | }; | |
1217 | ||
96cc1810 GH |
1218 | static QEMUMachine pc_machine_v0_10 = { |
1219 | .name = "pc-0.10", | |
1220 | .desc = "Standard PC, qemu 0.10", | |
1221 | .init = pc_init_pci, | |
1222 | .max_cpus = 255, | |
458fb679 | 1223 | .compat_props = (GlobalProperty[]) { |
ab73ff29 GH |
1224 | { |
1225 | .driver = "virtio-blk-pci", | |
1226 | .property = "class", | |
1227 | .value = stringify(PCI_CLASS_STORAGE_OTHER), | |
d6beee99 | 1228 | },{ |
98b19252 | 1229 | .driver = "virtio-serial-pci", |
d6beee99 GH |
1230 | .property = "class", |
1231 | .value = stringify(PCI_CLASS_DISPLAY_OTHER), | |
8bfbde6d AS |
1232 | },{ |
1233 | .driver = "virtio-serial-pci", | |
1234 | .property = "max_nr_ports", | |
1235 | .value = stringify(1), | |
1236 | },{ | |
1237 | .driver = "virtio-serial-pci", | |
1238 | .property = "vectors", | |
1239 | .value = stringify(0), | |
a1e0fea5 GH |
1240 | },{ |
1241 | .driver = "virtio-net-pci", | |
1242 | .property = "vectors", | |
1243 | .value = stringify(0), | |
177539e0 GH |
1244 | },{ |
1245 | .driver = "virtio-blk-pci", | |
1246 | .property = "vectors", | |
1247 | .value = stringify(0), | |
374ef704 GH |
1248 | },{ |
1249 | .driver = "ide-drive", | |
1250 | .property = "ver", | |
1251 | .value = "0.10", | |
1252 | },{ | |
1253 | .driver = "scsi-disk", | |
1254 | .property = "ver", | |
1255 | .value = "0.10", | |
20a86364 GH |
1256 | },{ |
1257 | .driver = "PCI", | |
1258 | .property = "rombar", | |
1259 | .value = stringify(0), | |
ab73ff29 | 1260 | }, |
96cc1810 GH |
1261 | { /* end of list */ } |
1262 | }, | |
1263 | }; | |
1264 | ||
f80f9ec9 | 1265 | static QEMUMachine isapc_machine = { |
a245f2e7 AJ |
1266 | .name = "isapc", |
1267 | .desc = "ISA-only PC", | |
1268 | .init = pc_init_isa, | |
b2097003 | 1269 | .max_cpus = 1, |
b5ff2d6e | 1270 | }; |
f80f9ec9 AL |
1271 | |
1272 | static void pc_machine_init(void) | |
1273 | { | |
1274 | qemu_register_machine(&pc_machine); | |
d76fa62d | 1275 | qemu_register_machine(&pc_machine_v0_12); |
2cae6f5e | 1276 | qemu_register_machine(&pc_machine_v0_11); |
96cc1810 | 1277 | qemu_register_machine(&pc_machine_v0_10); |
f80f9ec9 AL |
1278 | qemu_register_machine(&isapc_machine); |
1279 | } | |
1280 | ||
1281 | machine_init(pc_machine_init); |