]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU PC System Emulator | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
83c9f4ca | 24 | #include "hw/hw.h" |
0d09e41a PB |
25 | #include "hw/i386/pc.h" |
26 | #include "hw/char/serial.h" | |
27 | #include "hw/i386/apic.h" | |
28 | #include "hw/block/fdc.h" | |
83c9f4ca PB |
29 | #include "hw/ide.h" |
30 | #include "hw/pci/pci.h" | |
83c9089e | 31 | #include "monitor/monitor.h" |
0d09e41a PB |
32 | #include "hw/nvram/fw_cfg.h" |
33 | #include "hw/timer/hpet.h" | |
34 | #include "hw/i386/smbios.h" | |
83c9f4ca | 35 | #include "hw/loader.h" |
ca20cf32 | 36 | #include "elf.h" |
47b43a1f | 37 | #include "multiboot.h" |
0d09e41a PB |
38 | #include "hw/timer/mc146818rtc.h" |
39 | #include "hw/timer/i8254.h" | |
40 | #include "hw/audio/pcspk.h" | |
83c9f4ca PB |
41 | #include "hw/pci/msi.h" |
42 | #include "hw/sysbus.h" | |
9c17d615 PB |
43 | #include "sysemu/sysemu.h" |
44 | #include "sysemu/kvm.h" | |
1d31f66b | 45 | #include "kvm_i386.h" |
0d09e41a | 46 | #include "hw/xen/xen.h" |
9c17d615 | 47 | #include "sysemu/blockdev.h" |
0d09e41a | 48 | #include "hw/block/block.h" |
a19cbfb3 | 49 | #include "ui/qemu-spice.h" |
022c62cb PB |
50 | #include "exec/memory.h" |
51 | #include "exec/address-spaces.h" | |
9c17d615 | 52 | #include "sysemu/arch_init.h" |
1de7afc9 | 53 | #include "qemu/bitmap.h" |
0c764a9d | 54 | #include "qemu/config-file.h" |
0445259b | 55 | #include "hw/acpi/acpi.h" |
53a89e26 | 56 | #include "hw/cpu/icc_bus.h" |
c649983b | 57 | #include "hw/boards.h" |
39848901 | 58 | #include "hw/pci/pci_host.h" |
80cabfad | 59 | |
471fd342 BS |
60 | /* debug PC/ISA interrupts */ |
61 | //#define DEBUG_IRQ | |
62 | ||
63 | #ifdef DEBUG_IRQ | |
64 | #define DPRINTF(fmt, ...) \ | |
65 | do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) | |
66 | #else | |
67 | #define DPRINTF(fmt, ...) | |
68 | #endif | |
69 | ||
a80274c3 PB |
70 | /* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */ |
71 | #define ACPI_DATA_SIZE 0x10000 | |
3cce6243 | 72 | #define BIOS_CFG_IOPORT 0x510 |
8a92ea2f | 73 | #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0) |
b6f6e3d3 | 74 | #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1) |
6b35e7bf | 75 | #define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2) |
4c5b10b7 | 76 | #define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3) |
40ac17cd | 77 | #define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4) |
80cabfad | 78 | |
4c5b10b7 JS |
79 | #define E820_NR_ENTRIES 16 |
80 | ||
81 | struct e820_entry { | |
82 | uint64_t address; | |
83 | uint64_t length; | |
84 | uint32_t type; | |
541dc0d4 | 85 | } QEMU_PACKED __attribute((__aligned__(4))); |
4c5b10b7 JS |
86 | |
87 | struct e820_table { | |
88 | uint32_t count; | |
89 | struct e820_entry entry[E820_NR_ENTRIES]; | |
541dc0d4 | 90 | } QEMU_PACKED __attribute((__aligned__(4))); |
4c5b10b7 JS |
91 | |
92 | static struct e820_table e820_table; | |
dd703b99 | 93 | struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX}; |
4c5b10b7 | 94 | |
b881fbe9 | 95 | void gsi_handler(void *opaque, int n, int level) |
1452411b | 96 | { |
b881fbe9 | 97 | GSIState *s = opaque; |
1452411b | 98 | |
b881fbe9 JK |
99 | DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n); |
100 | if (n < ISA_NUM_IRQS) { | |
101 | qemu_set_irq(s->i8259_irq[n], level); | |
1632dc6a | 102 | } |
b881fbe9 | 103 | qemu_set_irq(s->ioapic_irq[n], level); |
2e9947d2 | 104 | } |
1452411b | 105 | |
258711c6 JG |
106 | static void ioport80_write(void *opaque, hwaddr addr, uint64_t data, |
107 | unsigned size) | |
80cabfad FB |
108 | { |
109 | } | |
110 | ||
c02e1eac JG |
111 | static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size) |
112 | { | |
a6fc23e5 | 113 | return 0xffffffffffffffffULL; |
c02e1eac JG |
114 | } |
115 | ||
f929aad6 | 116 | /* MSDOS compatibility mode FPU exception support */ |
d537cf6c | 117 | static qemu_irq ferr_irq; |
8e78eb28 IY |
118 | |
119 | void pc_register_ferr_irq(qemu_irq irq) | |
120 | { | |
121 | ferr_irq = irq; | |
122 | } | |
123 | ||
f929aad6 FB |
124 | /* XXX: add IGNNE support */ |
125 | void cpu_set_ferr(CPUX86State *s) | |
126 | { | |
d537cf6c | 127 | qemu_irq_raise(ferr_irq); |
f929aad6 FB |
128 | } |
129 | ||
258711c6 JG |
130 | static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data, |
131 | unsigned size) | |
f929aad6 | 132 | { |
d537cf6c | 133 | qemu_irq_lower(ferr_irq); |
f929aad6 FB |
134 | } |
135 | ||
c02e1eac JG |
136 | static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size) |
137 | { | |
a6fc23e5 | 138 | return 0xffffffffffffffffULL; |
c02e1eac JG |
139 | } |
140 | ||
28ab0e2e | 141 | /* TSC handling */ |
28ab0e2e FB |
142 | uint64_t cpu_get_tsc(CPUX86State *env) |
143 | { | |
4a1418e0 | 144 | return cpu_get_ticks(); |
28ab0e2e FB |
145 | } |
146 | ||
a5954d5c | 147 | /* SMM support */ |
f885f1ea IY |
148 | |
149 | static cpu_set_smm_t smm_set; | |
150 | static void *smm_arg; | |
151 | ||
152 | void cpu_smm_register(cpu_set_smm_t callback, void *arg) | |
153 | { | |
154 | assert(smm_set == NULL); | |
155 | assert(smm_arg == NULL); | |
156 | smm_set = callback; | |
157 | smm_arg = arg; | |
158 | } | |
159 | ||
4a8fa5dc | 160 | void cpu_smm_update(CPUX86State *env) |
a5954d5c | 161 | { |
182735ef | 162 | if (smm_set && smm_arg && CPU(x86_env_get_cpu(env)) == first_cpu) { |
f885f1ea | 163 | smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg); |
182735ef | 164 | } |
a5954d5c FB |
165 | } |
166 | ||
167 | ||
3de388f6 | 168 | /* IRQ handling */ |
4a8fa5dc | 169 | int cpu_get_pic_interrupt(CPUX86State *env) |
3de388f6 FB |
170 | { |
171 | int intno; | |
172 | ||
cf6d64bf | 173 | intno = apic_get_interrupt(env->apic_state); |
3de388f6 | 174 | if (intno >= 0) { |
3de388f6 FB |
175 | return intno; |
176 | } | |
3de388f6 | 177 | /* read the irq from the PIC */ |
cf6d64bf | 178 | if (!apic_accept_pic_intr(env->apic_state)) { |
0e21e12b | 179 | return -1; |
cf6d64bf | 180 | } |
0e21e12b | 181 | |
3de388f6 FB |
182 | intno = pic_read_irq(isa_pic); |
183 | return intno; | |
184 | } | |
185 | ||
d537cf6c | 186 | static void pic_irq_request(void *opaque, int irq, int level) |
3de388f6 | 187 | { |
182735ef AF |
188 | CPUState *cs = first_cpu; |
189 | X86CPU *cpu = X86_CPU(cs); | |
190 | CPUX86State *env = &cpu->env; | |
a5b38b51 | 191 | |
471fd342 | 192 | DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq); |
d5529471 | 193 | if (env->apic_state) { |
182735ef AF |
194 | while (cs) { |
195 | cpu = X86_CPU(cs); | |
196 | env = &cpu->env; | |
cf6d64bf BS |
197 | if (apic_accept_pic_intr(env->apic_state)) { |
198 | apic_deliver_pic_intr(env->apic_state, level); | |
199 | } | |
182735ef | 200 | cs = cs->next_cpu; |
d5529471 AJ |
201 | } |
202 | } else { | |
d8ed887b | 203 | if (level) { |
c3affe56 | 204 | cpu_interrupt(cs, CPU_INTERRUPT_HARD); |
d8ed887b AF |
205 | } else { |
206 | cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); | |
207 | } | |
a5b38b51 | 208 | } |
3de388f6 FB |
209 | } |
210 | ||
b0a21b53 FB |
211 | /* PC cmos mappings */ |
212 | ||
80cabfad FB |
213 | #define REG_EQUIPMENT_BYTE 0x14 |
214 | ||
d288c7ba | 215 | static int cmos_get_fd_drive_type(FDriveType fd0) |
777428f2 FB |
216 | { |
217 | int val; | |
218 | ||
219 | switch (fd0) { | |
d288c7ba | 220 | case FDRIVE_DRV_144: |
777428f2 FB |
221 | /* 1.44 Mb 3"5 drive */ |
222 | val = 4; | |
223 | break; | |
d288c7ba | 224 | case FDRIVE_DRV_288: |
777428f2 FB |
225 | /* 2.88 Mb 3"5 drive */ |
226 | val = 5; | |
227 | break; | |
d288c7ba | 228 | case FDRIVE_DRV_120: |
777428f2 FB |
229 | /* 1.2 Mb 5"5 drive */ |
230 | val = 2; | |
231 | break; | |
d288c7ba | 232 | case FDRIVE_DRV_NONE: |
777428f2 FB |
233 | default: |
234 | val = 0; | |
235 | break; | |
236 | } | |
237 | return val; | |
238 | } | |
239 | ||
9139046c MA |
240 | static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs, |
241 | int16_t cylinders, int8_t heads, int8_t sectors) | |
ba6c2377 | 242 | { |
ba6c2377 FB |
243 | rtc_set_memory(s, type_ofs, 47); |
244 | rtc_set_memory(s, info_ofs, cylinders); | |
245 | rtc_set_memory(s, info_ofs + 1, cylinders >> 8); | |
246 | rtc_set_memory(s, info_ofs + 2, heads); | |
247 | rtc_set_memory(s, info_ofs + 3, 0xff); | |
248 | rtc_set_memory(s, info_ofs + 4, 0xff); | |
249 | rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3)); | |
250 | rtc_set_memory(s, info_ofs + 6, cylinders); | |
251 | rtc_set_memory(s, info_ofs + 7, cylinders >> 8); | |
252 | rtc_set_memory(s, info_ofs + 8, sectors); | |
253 | } | |
254 | ||
6ac0e82d AZ |
255 | /* convert boot_device letter to something recognizable by the bios */ |
256 | static int boot_device2nibble(char boot_device) | |
257 | { | |
258 | switch(boot_device) { | |
259 | case 'a': | |
260 | case 'b': | |
261 | return 0x01; /* floppy boot */ | |
262 | case 'c': | |
263 | return 0x02; /* hard drive boot */ | |
264 | case 'd': | |
265 | return 0x03; /* CD-ROM boot */ | |
266 | case 'n': | |
267 | return 0x04; /* Network boot */ | |
268 | } | |
269 | return 0; | |
270 | } | |
271 | ||
e1123015 | 272 | static int set_boot_dev(ISADevice *s, const char *boot_device) |
0ecdffbb AJ |
273 | { |
274 | #define PC_MAX_BOOT_DEVICES 3 | |
0ecdffbb AJ |
275 | int nbds, bds[3] = { 0, }; |
276 | int i; | |
277 | ||
278 | nbds = strlen(boot_device); | |
279 | if (nbds > PC_MAX_BOOT_DEVICES) { | |
1ecda02b | 280 | error_report("Too many boot devices for PC"); |
0ecdffbb AJ |
281 | return(1); |
282 | } | |
283 | for (i = 0; i < nbds; i++) { | |
284 | bds[i] = boot_device2nibble(boot_device[i]); | |
285 | if (bds[i] == 0) { | |
1ecda02b MA |
286 | error_report("Invalid boot device for PC: '%c'", |
287 | boot_device[i]); | |
0ecdffbb AJ |
288 | return(1); |
289 | } | |
290 | } | |
291 | rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]); | |
d9346e81 | 292 | rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1)); |
0ecdffbb AJ |
293 | return(0); |
294 | } | |
295 | ||
d9346e81 MA |
296 | static int pc_boot_set(void *opaque, const char *boot_device) |
297 | { | |
e1123015 | 298 | return set_boot_dev(opaque, boot_device); |
d9346e81 MA |
299 | } |
300 | ||
c0897e0c MA |
301 | typedef struct pc_cmos_init_late_arg { |
302 | ISADevice *rtc_state; | |
9139046c | 303 | BusState *idebus[2]; |
c0897e0c MA |
304 | } pc_cmos_init_late_arg; |
305 | ||
306 | static void pc_cmos_init_late(void *opaque) | |
307 | { | |
308 | pc_cmos_init_late_arg *arg = opaque; | |
309 | ISADevice *s = arg->rtc_state; | |
9139046c MA |
310 | int16_t cylinders; |
311 | int8_t heads, sectors; | |
c0897e0c | 312 | int val; |
2adc99b2 | 313 | int i, trans; |
c0897e0c | 314 | |
9139046c MA |
315 | val = 0; |
316 | if (ide_get_geometry(arg->idebus[0], 0, | |
317 | &cylinders, &heads, §ors) >= 0) { | |
318 | cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors); | |
319 | val |= 0xf0; | |
320 | } | |
321 | if (ide_get_geometry(arg->idebus[0], 1, | |
322 | &cylinders, &heads, §ors) >= 0) { | |
323 | cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors); | |
324 | val |= 0x0f; | |
325 | } | |
326 | rtc_set_memory(s, 0x12, val); | |
c0897e0c MA |
327 | |
328 | val = 0; | |
329 | for (i = 0; i < 4; i++) { | |
9139046c MA |
330 | /* NOTE: ide_get_geometry() returns the physical |
331 | geometry. It is always such that: 1 <= sects <= 63, 1 | |
332 | <= heads <= 16, 1 <= cylinders <= 16383. The BIOS | |
333 | geometry can be different if a translation is done. */ | |
334 | if (ide_get_geometry(arg->idebus[i / 2], i % 2, | |
335 | &cylinders, &heads, §ors) >= 0) { | |
2adc99b2 MA |
336 | trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1; |
337 | assert((trans & ~3) == 0); | |
338 | val |= trans << (i * 2); | |
c0897e0c MA |
339 | } |
340 | } | |
341 | rtc_set_memory(s, 0x39, val); | |
342 | ||
343 | qemu_unregister_reset(pc_cmos_init_late, opaque); | |
344 | } | |
345 | ||
b8b7456d IM |
346 | typedef struct RTCCPUHotplugArg { |
347 | Notifier cpu_added_notifier; | |
348 | ISADevice *rtc_state; | |
349 | } RTCCPUHotplugArg; | |
350 | ||
351 | static void rtc_notify_cpu_added(Notifier *notifier, void *data) | |
352 | { | |
353 | RTCCPUHotplugArg *arg = container_of(notifier, RTCCPUHotplugArg, | |
354 | cpu_added_notifier); | |
355 | ISADevice *s = arg->rtc_state; | |
356 | ||
357 | /* increment the number of CPUs */ | |
358 | rtc_set_memory(s, 0x5f, rtc_get_memory(s, 0x5f) + 1); | |
359 | } | |
360 | ||
845773ab | 361 | void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size, |
c0897e0c | 362 | const char *boot_device, |
34d4260e | 363 | ISADevice *floppy, BusState *idebus0, BusState *idebus1, |
63ffb564 | 364 | ISADevice *s) |
80cabfad | 365 | { |
61a8d649 | 366 | int val, nb, i; |
980bda8b | 367 | FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE }; |
c0897e0c | 368 | static pc_cmos_init_late_arg arg; |
b8b7456d | 369 | static RTCCPUHotplugArg cpu_hotplug_cb; |
b0a21b53 | 370 | |
b0a21b53 | 371 | /* various important CMOS locations needed by PC/Bochs bios */ |
80cabfad FB |
372 | |
373 | /* memory size */ | |
e89001f7 MA |
374 | /* base memory (first MiB) */ |
375 | val = MIN(ram_size / 1024, 640); | |
333190eb FB |
376 | rtc_set_memory(s, 0x15, val); |
377 | rtc_set_memory(s, 0x16, val >> 8); | |
e89001f7 MA |
378 | /* extended memory (next 64MiB) */ |
379 | if (ram_size > 1024 * 1024) { | |
380 | val = (ram_size - 1024 * 1024) / 1024; | |
381 | } else { | |
382 | val = 0; | |
383 | } | |
80cabfad FB |
384 | if (val > 65535) |
385 | val = 65535; | |
b0a21b53 FB |
386 | rtc_set_memory(s, 0x17, val); |
387 | rtc_set_memory(s, 0x18, val >> 8); | |
388 | rtc_set_memory(s, 0x30, val); | |
389 | rtc_set_memory(s, 0x31, val >> 8); | |
e89001f7 MA |
390 | /* memory between 16MiB and 4GiB */ |
391 | if (ram_size > 16 * 1024 * 1024) { | |
392 | val = (ram_size - 16 * 1024 * 1024) / 65536; | |
393 | } else { | |
9da98861 | 394 | val = 0; |
e89001f7 | 395 | } |
80cabfad FB |
396 | if (val > 65535) |
397 | val = 65535; | |
b0a21b53 FB |
398 | rtc_set_memory(s, 0x34, val); |
399 | rtc_set_memory(s, 0x35, val >> 8); | |
e89001f7 MA |
400 | /* memory above 4GiB */ |
401 | val = above_4g_mem_size / 65536; | |
402 | rtc_set_memory(s, 0x5b, val); | |
403 | rtc_set_memory(s, 0x5c, val >> 8); | |
404 | rtc_set_memory(s, 0x5d, val >> 16); | |
3b46e624 | 405 | |
298e01b6 AJ |
406 | /* set the number of CPU */ |
407 | rtc_set_memory(s, 0x5f, smp_cpus - 1); | |
b8b7456d IM |
408 | /* init CPU hotplug notifier */ |
409 | cpu_hotplug_cb.rtc_state = s; | |
410 | cpu_hotplug_cb.cpu_added_notifier.notify = rtc_notify_cpu_added; | |
411 | qemu_register_cpu_added_notifier(&cpu_hotplug_cb.cpu_added_notifier); | |
298e01b6 | 412 | |
e1123015 | 413 | if (set_boot_dev(s, boot_device)) { |
28c5af54 JM |
414 | exit(1); |
415 | } | |
80cabfad | 416 | |
b41a2cd1 | 417 | /* floppy type */ |
34d4260e | 418 | if (floppy) { |
34d4260e | 419 | for (i = 0; i < 2; i++) { |
61a8d649 | 420 | fd_type[i] = isa_fdc_get_drive_type(floppy, i); |
63ffb564 BS |
421 | } |
422 | } | |
423 | val = (cmos_get_fd_drive_type(fd_type[0]) << 4) | | |
424 | cmos_get_fd_drive_type(fd_type[1]); | |
b0a21b53 | 425 | rtc_set_memory(s, 0x10, val); |
3b46e624 | 426 | |
b0a21b53 | 427 | val = 0; |
b41a2cd1 | 428 | nb = 0; |
63ffb564 | 429 | if (fd_type[0] < FDRIVE_DRV_NONE) { |
80cabfad | 430 | nb++; |
d288c7ba | 431 | } |
63ffb564 | 432 | if (fd_type[1] < FDRIVE_DRV_NONE) { |
80cabfad | 433 | nb++; |
d288c7ba | 434 | } |
80cabfad FB |
435 | switch (nb) { |
436 | case 0: | |
437 | break; | |
438 | case 1: | |
b0a21b53 | 439 | val |= 0x01; /* 1 drive, ready for boot */ |
80cabfad FB |
440 | break; |
441 | case 2: | |
b0a21b53 | 442 | val |= 0x41; /* 2 drives, ready for boot */ |
80cabfad FB |
443 | break; |
444 | } | |
b0a21b53 FB |
445 | val |= 0x02; /* FPU is there */ |
446 | val |= 0x04; /* PS/2 mouse installed */ | |
447 | rtc_set_memory(s, REG_EQUIPMENT_BYTE, val); | |
448 | ||
ba6c2377 | 449 | /* hard drives */ |
c0897e0c | 450 | arg.rtc_state = s; |
9139046c MA |
451 | arg.idebus[0] = idebus0; |
452 | arg.idebus[1] = idebus1; | |
c0897e0c | 453 | qemu_register_reset(pc_cmos_init_late, &arg); |
80cabfad FB |
454 | } |
455 | ||
a0881c64 AF |
456 | #define TYPE_PORT92 "port92" |
457 | #define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92) | |
458 | ||
4b78a802 BS |
459 | /* port 92 stuff: could be split off */ |
460 | typedef struct Port92State { | |
a0881c64 AF |
461 | ISADevice parent_obj; |
462 | ||
23af670e | 463 | MemoryRegion io; |
4b78a802 BS |
464 | uint8_t outport; |
465 | qemu_irq *a20_out; | |
466 | } Port92State; | |
467 | ||
93ef4192 AG |
468 | static void port92_write(void *opaque, hwaddr addr, uint64_t val, |
469 | unsigned size) | |
4b78a802 BS |
470 | { |
471 | Port92State *s = opaque; | |
472 | ||
473 | DPRINTF("port92: write 0x%02x\n", val); | |
474 | s->outport = val; | |
475 | qemu_set_irq(*s->a20_out, (val >> 1) & 1); | |
476 | if (val & 1) { | |
477 | qemu_system_reset_request(); | |
478 | } | |
479 | } | |
480 | ||
93ef4192 AG |
481 | static uint64_t port92_read(void *opaque, hwaddr addr, |
482 | unsigned size) | |
4b78a802 BS |
483 | { |
484 | Port92State *s = opaque; | |
485 | uint32_t ret; | |
486 | ||
487 | ret = s->outport; | |
488 | DPRINTF("port92: read 0x%02x\n", ret); | |
489 | return ret; | |
490 | } | |
491 | ||
492 | static void port92_init(ISADevice *dev, qemu_irq *a20_out) | |
493 | { | |
a0881c64 | 494 | Port92State *s = PORT92(dev); |
4b78a802 BS |
495 | |
496 | s->a20_out = a20_out; | |
497 | } | |
498 | ||
499 | static const VMStateDescription vmstate_port92_isa = { | |
500 | .name = "port92", | |
501 | .version_id = 1, | |
502 | .minimum_version_id = 1, | |
503 | .minimum_version_id_old = 1, | |
504 | .fields = (VMStateField []) { | |
505 | VMSTATE_UINT8(outport, Port92State), | |
506 | VMSTATE_END_OF_LIST() | |
507 | } | |
508 | }; | |
509 | ||
510 | static void port92_reset(DeviceState *d) | |
511 | { | |
a0881c64 | 512 | Port92State *s = PORT92(d); |
4b78a802 BS |
513 | |
514 | s->outport &= ~1; | |
515 | } | |
516 | ||
23af670e | 517 | static const MemoryRegionOps port92_ops = { |
93ef4192 AG |
518 | .read = port92_read, |
519 | .write = port92_write, | |
520 | .impl = { | |
521 | .min_access_size = 1, | |
522 | .max_access_size = 1, | |
523 | }, | |
524 | .endianness = DEVICE_LITTLE_ENDIAN, | |
23af670e RH |
525 | }; |
526 | ||
db895a1e | 527 | static void port92_initfn(Object *obj) |
4b78a802 | 528 | { |
db895a1e | 529 | Port92State *s = PORT92(obj); |
4b78a802 | 530 | |
1437c94b | 531 | memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1); |
23af670e | 532 | |
4b78a802 | 533 | s->outport = 0; |
db895a1e AF |
534 | } |
535 | ||
536 | static void port92_realizefn(DeviceState *dev, Error **errp) | |
537 | { | |
538 | ISADevice *isadev = ISA_DEVICE(dev); | |
539 | Port92State *s = PORT92(dev); | |
540 | ||
541 | isa_register_ioport(isadev, &s->io, 0x92); | |
4b78a802 BS |
542 | } |
543 | ||
8f04ee08 AL |
544 | static void port92_class_initfn(ObjectClass *klass, void *data) |
545 | { | |
39bffca2 | 546 | DeviceClass *dc = DEVICE_CLASS(klass); |
db895a1e | 547 | |
39bffca2 | 548 | dc->no_user = 1; |
db895a1e | 549 | dc->realize = port92_realizefn; |
39bffca2 AL |
550 | dc->reset = port92_reset; |
551 | dc->vmsd = &vmstate_port92_isa; | |
8f04ee08 AL |
552 | } |
553 | ||
8c43a6f0 | 554 | static const TypeInfo port92_info = { |
a0881c64 | 555 | .name = TYPE_PORT92, |
39bffca2 AL |
556 | .parent = TYPE_ISA_DEVICE, |
557 | .instance_size = sizeof(Port92State), | |
db895a1e | 558 | .instance_init = port92_initfn, |
39bffca2 | 559 | .class_init = port92_class_initfn, |
4b78a802 BS |
560 | }; |
561 | ||
83f7d43a | 562 | static void port92_register_types(void) |
4b78a802 | 563 | { |
39bffca2 | 564 | type_register_static(&port92_info); |
4b78a802 | 565 | } |
83f7d43a AF |
566 | |
567 | type_init(port92_register_types) | |
4b78a802 | 568 | |
956a3e6b | 569 | static void handle_a20_line_change(void *opaque, int irq, int level) |
59b8ad81 | 570 | { |
cc36a7a2 | 571 | X86CPU *cpu = opaque; |
e1a23744 | 572 | |
956a3e6b | 573 | /* XXX: send to all CPUs ? */ |
4b78a802 | 574 | /* XXX: add logic to handle multiple A20 line sources */ |
cc36a7a2 | 575 | x86_cpu_set_a20(cpu, level); |
e1a23744 FB |
576 | } |
577 | ||
4c5b10b7 JS |
578 | int e820_add_entry(uint64_t address, uint64_t length, uint32_t type) |
579 | { | |
8ca209ad | 580 | int index = le32_to_cpu(e820_table.count); |
4c5b10b7 JS |
581 | struct e820_entry *entry; |
582 | ||
583 | if (index >= E820_NR_ENTRIES) | |
584 | return -EBUSY; | |
8ca209ad | 585 | entry = &e820_table.entry[index++]; |
4c5b10b7 | 586 | |
8ca209ad AW |
587 | entry->address = cpu_to_le64(address); |
588 | entry->length = cpu_to_le64(length); | |
589 | entry->type = cpu_to_le32(type); | |
4c5b10b7 | 590 | |
8ca209ad AW |
591 | e820_table.count = cpu_to_le32(index); |
592 | return index; | |
4c5b10b7 JS |
593 | } |
594 | ||
1d934e89 EH |
595 | /* Calculates the limit to CPU APIC ID values |
596 | * | |
597 | * This function returns the limit for the APIC ID value, so that all | |
598 | * CPU APIC IDs are < pc_apic_id_limit(). | |
599 | * | |
600 | * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init(). | |
601 | */ | |
602 | static unsigned int pc_apic_id_limit(unsigned int max_cpus) | |
603 | { | |
604 | return x86_cpu_apic_id_from_index(max_cpus - 1) + 1; | |
605 | } | |
606 | ||
a88b362c | 607 | static FWCfgState *bochs_bios_init(void) |
80cabfad | 608 | { |
a88b362c | 609 | FWCfgState *fw_cfg; |
b6f6e3d3 AL |
610 | uint8_t *smbios_table; |
611 | size_t smbios_len; | |
11c2fd3e AL |
612 | uint64_t *numa_fw_cfg; |
613 | int i, j; | |
1d934e89 | 614 | unsigned int apic_id_limit = pc_apic_id_limit(max_cpus); |
3cce6243 BS |
615 | |
616 | fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0); | |
1d934e89 EH |
617 | /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86: |
618 | * | |
619 | * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug | |
620 | * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC | |
621 | * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the | |
622 | * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS | |
623 | * may see". | |
624 | * | |
625 | * So, this means we must not use max_cpus, here, but the maximum possible | |
626 | * APIC ID value, plus one. | |
627 | * | |
628 | * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is | |
629 | * the APIC ID, not the "CPU index" | |
630 | */ | |
631 | fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit); | |
3cce6243 | 632 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); |
905fdcb5 | 633 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
089da572 MA |
634 | fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, |
635 | acpi_tables, acpi_tables_len); | |
9b5b76d4 | 636 | fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override()); |
b6f6e3d3 AL |
637 | |
638 | smbios_table = smbios_get_table(&smbios_len); | |
639 | if (smbios_table) | |
640 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES, | |
641 | smbios_table, smbios_len); | |
089da572 MA |
642 | fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, |
643 | &e820_table, sizeof(e820_table)); | |
11c2fd3e | 644 | |
089da572 | 645 | fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg)); |
11c2fd3e AL |
646 | /* allocate memory for the NUMA channel: one (64bit) word for the number |
647 | * of nodes, one word for each VCPU->node and one word for each node to | |
648 | * hold the amount of memory. | |
649 | */ | |
1d934e89 | 650 | numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes); |
11c2fd3e | 651 | numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes); |
991dfefd | 652 | for (i = 0; i < max_cpus; i++) { |
1d934e89 EH |
653 | unsigned int apic_id = x86_cpu_apic_id_from_index(i); |
654 | assert(apic_id < apic_id_limit); | |
11c2fd3e | 655 | for (j = 0; j < nb_numa_nodes; j++) { |
ee785fed | 656 | if (test_bit(i, node_cpumask[j])) { |
1d934e89 | 657 | numa_fw_cfg[apic_id + 1] = cpu_to_le64(j); |
11c2fd3e AL |
658 | break; |
659 | } | |
660 | } | |
661 | } | |
662 | for (i = 0; i < nb_numa_nodes; i++) { | |
1d934e89 | 663 | numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(node_mem[i]); |
11c2fd3e | 664 | } |
089da572 | 665 | fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg, |
1d934e89 EH |
666 | (1 + apic_id_limit + nb_numa_nodes) * |
667 | sizeof(*numa_fw_cfg)); | |
bf483392 AG |
668 | |
669 | return fw_cfg; | |
80cabfad FB |
670 | } |
671 | ||
642a4f96 TS |
672 | static long get_file_size(FILE *f) |
673 | { | |
674 | long where, size; | |
675 | ||
676 | /* XXX: on Unix systems, using fstat() probably makes more sense */ | |
677 | ||
678 | where = ftell(f); | |
679 | fseek(f, 0, SEEK_END); | |
680 | size = ftell(f); | |
681 | fseek(f, where, SEEK_SET); | |
682 | ||
683 | return size; | |
684 | } | |
685 | ||
a88b362c | 686 | static void load_linux(FWCfgState *fw_cfg, |
4fc9af53 | 687 | const char *kernel_filename, |
0f9d76e5 LG |
688 | const char *initrd_filename, |
689 | const char *kernel_cmdline, | |
a8170e5e | 690 | hwaddr max_ram_size) |
642a4f96 TS |
691 | { |
692 | uint16_t protocol; | |
5cea8590 | 693 | int setup_size, kernel_size, initrd_size = 0, cmdline_size; |
642a4f96 | 694 | uint32_t initrd_max; |
57a46d05 | 695 | uint8_t header[8192], *setup, *kernel, *initrd_data; |
a8170e5e | 696 | hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0; |
45a50b16 | 697 | FILE *f; |
bf4e5d92 | 698 | char *vmode; |
642a4f96 TS |
699 | |
700 | /* Align to 16 bytes as a paranoia measure */ | |
701 | cmdline_size = (strlen(kernel_cmdline)+16) & ~15; | |
702 | ||
703 | /* load the kernel header */ | |
704 | f = fopen(kernel_filename, "rb"); | |
705 | if (!f || !(kernel_size = get_file_size(f)) || | |
0f9d76e5 LG |
706 | fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) != |
707 | MIN(ARRAY_SIZE(header), kernel_size)) { | |
708 | fprintf(stderr, "qemu: could not load kernel '%s': %s\n", | |
709 | kernel_filename, strerror(errno)); | |
710 | exit(1); | |
642a4f96 TS |
711 | } |
712 | ||
713 | /* kernel protocol version */ | |
bc4edd79 | 714 | #if 0 |
642a4f96 | 715 | fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202)); |
bc4edd79 | 716 | #endif |
0f9d76e5 LG |
717 | if (ldl_p(header+0x202) == 0x53726448) { |
718 | protocol = lduw_p(header+0x206); | |
719 | } else { | |
720 | /* This looks like a multiboot kernel. If it is, let's stop | |
721 | treating it like a Linux kernel. */ | |
52001445 | 722 | if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename, |
0f9d76e5 | 723 | kernel_cmdline, kernel_size, header)) { |
82663ee2 | 724 | return; |
0f9d76e5 LG |
725 | } |
726 | protocol = 0; | |
f16408df | 727 | } |
642a4f96 TS |
728 | |
729 | if (protocol < 0x200 || !(header[0x211] & 0x01)) { | |
0f9d76e5 LG |
730 | /* Low kernel */ |
731 | real_addr = 0x90000; | |
732 | cmdline_addr = 0x9a000 - cmdline_size; | |
733 | prot_addr = 0x10000; | |
642a4f96 | 734 | } else if (protocol < 0x202) { |
0f9d76e5 LG |
735 | /* High but ancient kernel */ |
736 | real_addr = 0x90000; | |
737 | cmdline_addr = 0x9a000 - cmdline_size; | |
738 | prot_addr = 0x100000; | |
642a4f96 | 739 | } else { |
0f9d76e5 LG |
740 | /* High and recent kernel */ |
741 | real_addr = 0x10000; | |
742 | cmdline_addr = 0x20000; | |
743 | prot_addr = 0x100000; | |
642a4f96 TS |
744 | } |
745 | ||
bc4edd79 | 746 | #if 0 |
642a4f96 | 747 | fprintf(stderr, |
0f9d76e5 LG |
748 | "qemu: real_addr = 0x" TARGET_FMT_plx "\n" |
749 | "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n" | |
750 | "qemu: prot_addr = 0x" TARGET_FMT_plx "\n", | |
751 | real_addr, | |
752 | cmdline_addr, | |
753 | prot_addr); | |
bc4edd79 | 754 | #endif |
642a4f96 TS |
755 | |
756 | /* highest address for loading the initrd */ | |
0f9d76e5 LG |
757 | if (protocol >= 0x203) { |
758 | initrd_max = ldl_p(header+0x22c); | |
759 | } else { | |
760 | initrd_max = 0x37ffffff; | |
761 | } | |
642a4f96 | 762 | |
e6ade764 GC |
763 | if (initrd_max >= max_ram_size-ACPI_DATA_SIZE) |
764 | initrd_max = max_ram_size-ACPI_DATA_SIZE-1; | |
642a4f96 | 765 | |
57a46d05 AG |
766 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr); |
767 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1); | |
96f80586 | 768 | fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline); |
642a4f96 TS |
769 | |
770 | if (protocol >= 0x202) { | |
0f9d76e5 | 771 | stl_p(header+0x228, cmdline_addr); |
642a4f96 | 772 | } else { |
0f9d76e5 LG |
773 | stw_p(header+0x20, 0xA33F); |
774 | stw_p(header+0x22, cmdline_addr-real_addr); | |
642a4f96 TS |
775 | } |
776 | ||
bf4e5d92 PT |
777 | /* handle vga= parameter */ |
778 | vmode = strstr(kernel_cmdline, "vga="); | |
779 | if (vmode) { | |
780 | unsigned int video_mode; | |
781 | /* skip "vga=" */ | |
782 | vmode += 4; | |
783 | if (!strncmp(vmode, "normal", 6)) { | |
784 | video_mode = 0xffff; | |
785 | } else if (!strncmp(vmode, "ext", 3)) { | |
786 | video_mode = 0xfffe; | |
787 | } else if (!strncmp(vmode, "ask", 3)) { | |
788 | video_mode = 0xfffd; | |
789 | } else { | |
790 | video_mode = strtol(vmode, NULL, 0); | |
791 | } | |
792 | stw_p(header+0x1fa, video_mode); | |
793 | } | |
794 | ||
642a4f96 | 795 | /* loader type */ |
5cbdb3a3 | 796 | /* High nybble = B reserved for QEMU; low nybble is revision number. |
642a4f96 TS |
797 | If this code is substantially changed, you may want to consider |
798 | incrementing the revision. */ | |
0f9d76e5 LG |
799 | if (protocol >= 0x200) { |
800 | header[0x210] = 0xB0; | |
801 | } | |
642a4f96 TS |
802 | /* heap */ |
803 | if (protocol >= 0x201) { | |
0f9d76e5 LG |
804 | header[0x211] |= 0x80; /* CAN_USE_HEAP */ |
805 | stw_p(header+0x224, cmdline_addr-real_addr-0x200); | |
642a4f96 TS |
806 | } |
807 | ||
808 | /* load initrd */ | |
809 | if (initrd_filename) { | |
0f9d76e5 LG |
810 | if (protocol < 0x200) { |
811 | fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n"); | |
812 | exit(1); | |
813 | } | |
642a4f96 | 814 | |
0f9d76e5 | 815 | initrd_size = get_image_size(initrd_filename); |
d6fa4b77 MK |
816 | if (initrd_size < 0) { |
817 | fprintf(stderr, "qemu: error reading initrd %s\n", | |
818 | initrd_filename); | |
819 | exit(1); | |
820 | } | |
821 | ||
45a50b16 | 822 | initrd_addr = (initrd_max-initrd_size) & ~4095; |
57a46d05 | 823 | |
7267c094 | 824 | initrd_data = g_malloc(initrd_size); |
57a46d05 AG |
825 | load_image(initrd_filename, initrd_data); |
826 | ||
827 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); | |
828 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); | |
829 | fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size); | |
642a4f96 | 830 | |
0f9d76e5 LG |
831 | stl_p(header+0x218, initrd_addr); |
832 | stl_p(header+0x21c, initrd_size); | |
642a4f96 TS |
833 | } |
834 | ||
45a50b16 | 835 | /* load kernel and setup */ |
642a4f96 | 836 | setup_size = header[0x1f1]; |
0f9d76e5 LG |
837 | if (setup_size == 0) { |
838 | setup_size = 4; | |
839 | } | |
642a4f96 | 840 | setup_size = (setup_size+1)*512; |
45a50b16 | 841 | kernel_size -= setup_size; |
642a4f96 | 842 | |
7267c094 AL |
843 | setup = g_malloc(setup_size); |
844 | kernel = g_malloc(kernel_size); | |
45a50b16 | 845 | fseek(f, 0, SEEK_SET); |
5a41ecc5 KS |
846 | if (fread(setup, 1, setup_size, f) != setup_size) { |
847 | fprintf(stderr, "fread() failed\n"); | |
848 | exit(1); | |
849 | } | |
850 | if (fread(kernel, 1, kernel_size, f) != kernel_size) { | |
851 | fprintf(stderr, "fread() failed\n"); | |
852 | exit(1); | |
853 | } | |
642a4f96 | 854 | fclose(f); |
45a50b16 | 855 | memcpy(setup, header, MIN(sizeof(header), setup_size)); |
57a46d05 AG |
856 | |
857 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr); | |
858 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
859 | fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size); | |
860 | ||
861 | fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr); | |
862 | fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size); | |
863 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size); | |
864 | ||
2e55e842 GN |
865 | option_rom[nb_option_roms].name = "linuxboot.bin"; |
866 | option_rom[nb_option_roms].bootindex = 0; | |
57a46d05 | 867 | nb_option_roms++; |
642a4f96 TS |
868 | } |
869 | ||
b41a2cd1 FB |
870 | #define NE2000_NB_MAX 6 |
871 | ||
675d6f82 BS |
872 | static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, |
873 | 0x280, 0x380 }; | |
874 | static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 }; | |
b41a2cd1 | 875 | |
675d6f82 BS |
876 | static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc }; |
877 | static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 }; | |
6508fe59 | 878 | |
48a18b3c | 879 | void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd) |
a41b2ff2 PB |
880 | { |
881 | static int nb_ne2k = 0; | |
882 | ||
883 | if (nb_ne2k == NE2000_NB_MAX) | |
884 | return; | |
48a18b3c | 885 | isa_ne2000_init(bus, ne2000_io[nb_ne2k], |
9453c5bc | 886 | ne2000_irq[nb_ne2k], nd); |
a41b2ff2 PB |
887 | nb_ne2k++; |
888 | } | |
889 | ||
92a16d7a | 890 | DeviceState *cpu_get_current_apic(void) |
0e26b7b8 | 891 | { |
4917cf44 AF |
892 | if (current_cpu) { |
893 | X86CPU *cpu = X86_CPU(current_cpu); | |
894 | return cpu->env.apic_state; | |
0e26b7b8 BS |
895 | } else { |
896 | return NULL; | |
897 | } | |
898 | } | |
899 | ||
845773ab | 900 | void pc_acpi_smi_interrupt(void *opaque, int irq, int level) |
53b67b30 | 901 | { |
c3affe56 | 902 | X86CPU *cpu = opaque; |
53b67b30 BS |
903 | |
904 | if (level) { | |
c3affe56 | 905 | cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI); |
53b67b30 BS |
906 | } |
907 | } | |
908 | ||
62fc403f IM |
909 | static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id, |
910 | DeviceState *icc_bridge, Error **errp) | |
31050930 IM |
911 | { |
912 | X86CPU *cpu; | |
913 | Error *local_err = NULL; | |
914 | ||
cd7b87ff AF |
915 | cpu = cpu_x86_create(cpu_model, icc_bridge, &local_err); |
916 | if (local_err != NULL) { | |
917 | error_propagate(errp, local_err); | |
918 | return NULL; | |
31050930 IM |
919 | } |
920 | ||
921 | object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err); | |
922 | object_property_set_bool(OBJECT(cpu), true, "realized", &local_err); | |
923 | ||
924 | if (local_err) { | |
31050930 | 925 | error_propagate(errp, local_err); |
cd7b87ff AF |
926 | object_unref(OBJECT(cpu)); |
927 | cpu = NULL; | |
31050930 IM |
928 | } |
929 | return cpu; | |
930 | } | |
931 | ||
c649983b IM |
932 | static const char *current_cpu_model; |
933 | ||
934 | void pc_hot_add_cpu(const int64_t id, Error **errp) | |
935 | { | |
936 | DeviceState *icc_bridge; | |
937 | int64_t apic_id = x86_cpu_apic_id_from_index(id); | |
938 | ||
8de433cb IM |
939 | if (id < 0) { |
940 | error_setg(errp, "Invalid CPU id: %" PRIi64, id); | |
941 | return; | |
942 | } | |
943 | ||
c649983b IM |
944 | if (cpu_exists(apic_id)) { |
945 | error_setg(errp, "Unable to add CPU: %" PRIi64 | |
946 | ", it already exists", id); | |
947 | return; | |
948 | } | |
949 | ||
950 | if (id >= max_cpus) { | |
951 | error_setg(errp, "Unable to add CPU: %" PRIi64 | |
952 | ", max allowed: %d", id, max_cpus - 1); | |
953 | return; | |
954 | } | |
955 | ||
956 | icc_bridge = DEVICE(object_resolve_path_type("icc-bridge", | |
957 | TYPE_ICC_BRIDGE, NULL)); | |
958 | pc_new_cpu(current_cpu_model, apic_id, icc_bridge, errp); | |
959 | } | |
960 | ||
62fc403f | 961 | void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge) |
70166477 IY |
962 | { |
963 | int i; | |
53a89e26 | 964 | X86CPU *cpu = NULL; |
31050930 | 965 | Error *error = NULL; |
70166477 IY |
966 | |
967 | /* init CPUs */ | |
968 | if (cpu_model == NULL) { | |
969 | #ifdef TARGET_X86_64 | |
970 | cpu_model = "qemu64"; | |
971 | #else | |
972 | cpu_model = "qemu32"; | |
973 | #endif | |
974 | } | |
c649983b | 975 | current_cpu_model = cpu_model; |
70166477 | 976 | |
bdeec802 | 977 | for (i = 0; i < smp_cpus; i++) { |
53a89e26 IM |
978 | cpu = pc_new_cpu(cpu_model, x86_cpu_apic_id_from_index(i), |
979 | icc_bridge, &error); | |
31050930 | 980 | if (error) { |
4a44d85e | 981 | error_report("%s", error_get_pretty(error)); |
31050930 | 982 | error_free(error); |
bdeec802 IM |
983 | exit(1); |
984 | } | |
70166477 | 985 | } |
53a89e26 IM |
986 | |
987 | /* map APIC MMIO area if CPU has APIC */ | |
988 | if (cpu && cpu->env.apic_state) { | |
989 | /* XXX: what if the base changes? */ | |
990 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(icc_bridge), 0, | |
991 | APIC_DEFAULT_ADDRESS, 0x1000); | |
992 | } | |
70166477 IY |
993 | } |
994 | ||
f8c457b8 MT |
995 | /* pci-info ROM file. Little endian format */ |
996 | typedef struct PcRomPciInfo { | |
997 | uint64_t w32_min; | |
998 | uint64_t w32_max; | |
999 | uint64_t w64_min; | |
1000 | uint64_t w64_max; | |
1001 | } PcRomPciInfo; | |
1002 | ||
1003 | static void pc_fw_cfg_guest_info(PcGuestInfo *guest_info) | |
1004 | { | |
1005 | PcRomPciInfo *info; | |
39848901 IM |
1006 | Object *pci_info; |
1007 | bool ambiguous = false; | |
1008 | ||
d26d9e14 | 1009 | if (!guest_info->has_pci_info || !guest_info->fw_cfg) { |
f8c457b8 MT |
1010 | return; |
1011 | } | |
39848901 IM |
1012 | pci_info = object_resolve_path_type("", TYPE_PCI_HOST_BRIDGE, &ambiguous); |
1013 | g_assert(!ambiguous); | |
1014 | if (!pci_info) { | |
1015 | return; | |
1016 | } | |
f8c457b8 MT |
1017 | |
1018 | info = g_malloc(sizeof *info); | |
39848901 IM |
1019 | info->w32_min = cpu_to_le64(object_property_get_int(pci_info, |
1020 | PCI_HOST_PROP_PCI_HOLE_START, NULL)); | |
1021 | info->w32_max = cpu_to_le64(object_property_get_int(pci_info, | |
1022 | PCI_HOST_PROP_PCI_HOLE_END, NULL)); | |
1023 | info->w64_min = cpu_to_le64(object_property_get_int(pci_info, | |
1024 | PCI_HOST_PROP_PCI_HOLE64_START, NULL)); | |
1025 | info->w64_max = cpu_to_le64(object_property_get_int(pci_info, | |
1026 | PCI_HOST_PROP_PCI_HOLE64_END, NULL)); | |
f8c457b8 MT |
1027 | /* Pass PCI hole info to guest via a side channel. |
1028 | * Required so guest PCI enumeration does the right thing. */ | |
1029 | fw_cfg_add_file(guest_info->fw_cfg, "etc/pci-info", info, sizeof *info); | |
1030 | } | |
1031 | ||
3459a625 MT |
1032 | typedef struct PcGuestInfoState { |
1033 | PcGuestInfo info; | |
1034 | Notifier machine_done; | |
1035 | } PcGuestInfoState; | |
1036 | ||
1037 | static | |
1038 | void pc_guest_info_machine_done(Notifier *notifier, void *data) | |
1039 | { | |
1040 | PcGuestInfoState *guest_info_state = container_of(notifier, | |
1041 | PcGuestInfoState, | |
1042 | machine_done); | |
f8c457b8 | 1043 | pc_fw_cfg_guest_info(&guest_info_state->info); |
3459a625 MT |
1044 | } |
1045 | ||
1046 | PcGuestInfo *pc_guest_info_init(ram_addr_t below_4g_mem_size, | |
1047 | ram_addr_t above_4g_mem_size) | |
1048 | { | |
1049 | PcGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state); | |
1050 | PcGuestInfo *guest_info = &guest_info_state->info; | |
1051 | ||
3459a625 MT |
1052 | guest_info_state->machine_done.notify = pc_guest_info_machine_done; |
1053 | qemu_add_machine_init_done_notifier(&guest_info_state->machine_done); | |
1054 | return guest_info; | |
1055 | } | |
1056 | ||
39848901 IM |
1057 | void pc_init_pci64_hole(PcPciInfo *pci_info, uint64_t pci_hole64_start, |
1058 | uint64_t pci_hole64_size) | |
1059 | { | |
1060 | if ((sizeof(hwaddr) == 4) || (!pci_hole64_size)) { | |
1061 | return; | |
1062 | } | |
1063 | /* | |
1064 | * BIOS does not set MTRR entries for the 64 bit window, so no need to | |
1065 | * align address to power of two. Align address at 1G, this makes sure | |
1066 | * it can be exactly covered with a PAT entry even when using huge | |
1067 | * pages. | |
1068 | */ | |
1069 | pci_info->w64.begin = ROUND_UP(pci_hole64_start, 0x1ULL << 30); | |
1070 | pci_info->w64.end = pci_info->w64.begin + pci_hole64_size; | |
1071 | assert(pci_info->w64.begin <= pci_info->w64.end); | |
1072 | } | |
1073 | ||
f7e4dd6c GH |
1074 | void pc_acpi_init(const char *default_dsdt) |
1075 | { | |
c5a98cf3 | 1076 | char *filename; |
f7e4dd6c GH |
1077 | |
1078 | if (acpi_tables != NULL) { | |
1079 | /* manually set via -acpitable, leave it alone */ | |
1080 | return; | |
1081 | } | |
1082 | ||
1083 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt); | |
1084 | if (filename == NULL) { | |
1085 | fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt); | |
c5a98cf3 LE |
1086 | } else { |
1087 | char *arg; | |
1088 | QemuOpts *opts; | |
1089 | Error *err = NULL; | |
f7e4dd6c | 1090 | |
c5a98cf3 | 1091 | arg = g_strdup_printf("file=%s", filename); |
0c764a9d | 1092 | |
c5a98cf3 LE |
1093 | /* creates a deep copy of "arg" */ |
1094 | opts = qemu_opts_parse(qemu_find_opts("acpi"), arg, 0); | |
1095 | g_assert(opts != NULL); | |
0c764a9d | 1096 | |
c5a98cf3 LE |
1097 | acpi_table_add(opts, &err); |
1098 | if (err) { | |
4a44d85e SA |
1099 | error_report("WARNING: failed to load %s: %s", filename, |
1100 | error_get_pretty(err)); | |
c5a98cf3 LE |
1101 | error_free(err); |
1102 | } | |
1103 | g_free(arg); | |
1104 | g_free(filename); | |
f7e4dd6c | 1105 | } |
f7e4dd6c GH |
1106 | } |
1107 | ||
a88b362c LE |
1108 | FWCfgState *pc_memory_init(MemoryRegion *system_memory, |
1109 | const char *kernel_filename, | |
1110 | const char *kernel_cmdline, | |
1111 | const char *initrd_filename, | |
1112 | ram_addr_t below_4g_mem_size, | |
1113 | ram_addr_t above_4g_mem_size, | |
1114 | MemoryRegion *rom_memory, | |
3459a625 MT |
1115 | MemoryRegion **ram_memory, |
1116 | PcGuestInfo *guest_info) | |
80cabfad | 1117 | { |
cbc5b5f3 JJ |
1118 | int linux_boot, i; |
1119 | MemoryRegion *ram, *option_rom_mr; | |
00cb2a99 | 1120 | MemoryRegion *ram_below_4g, *ram_above_4g; |
a88b362c | 1121 | FWCfgState *fw_cfg; |
d592d303 | 1122 | |
80cabfad FB |
1123 | linux_boot = (kernel_filename != NULL); |
1124 | ||
00cb2a99 | 1125 | /* Allocate RAM. We allocate it as a single memory region and use |
66a0a2cb | 1126 | * aliases to address portions of it, mostly for backwards compatibility |
00cb2a99 AK |
1127 | * with older qemus that used qemu_ram_alloc(). |
1128 | */ | |
7267c094 | 1129 | ram = g_malloc(sizeof(*ram)); |
2c9b15ca | 1130 | memory_region_init_ram(ram, NULL, "pc.ram", |
00cb2a99 | 1131 | below_4g_mem_size + above_4g_mem_size); |
c5705a77 | 1132 | vmstate_register_ram_global(ram); |
ae0a5466 | 1133 | *ram_memory = ram; |
7267c094 | 1134 | ram_below_4g = g_malloc(sizeof(*ram_below_4g)); |
2c9b15ca | 1135 | memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram, |
00cb2a99 AK |
1136 | 0, below_4g_mem_size); |
1137 | memory_region_add_subregion(system_memory, 0, ram_below_4g); | |
bbe80adf | 1138 | if (above_4g_mem_size > 0) { |
7267c094 | 1139 | ram_above_4g = g_malloc(sizeof(*ram_above_4g)); |
2c9b15ca | 1140 | memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram, |
00cb2a99 AK |
1141 | below_4g_mem_size, above_4g_mem_size); |
1142 | memory_region_add_subregion(system_memory, 0x100000000ULL, | |
1143 | ram_above_4g); | |
bbe80adf | 1144 | } |
82b36dc3 | 1145 | |
cbc5b5f3 JJ |
1146 | |
1147 | /* Initialize PC system firmware */ | |
6dd2a5c9 | 1148 | pc_system_firmware_init(rom_memory, guest_info->isapc_ram_fw); |
00cb2a99 | 1149 | |
7267c094 | 1150 | option_rom_mr = g_malloc(sizeof(*option_rom_mr)); |
2c9b15ca | 1151 | memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE); |
c5705a77 | 1152 | vmstate_register_ram_global(option_rom_mr); |
4463aee6 | 1153 | memory_region_add_subregion_overlap(rom_memory, |
00cb2a99 AK |
1154 | PC_ROM_MIN_VGA, |
1155 | option_rom_mr, | |
1156 | 1); | |
f753ff16 | 1157 | |
bf483392 | 1158 | fw_cfg = bochs_bios_init(); |
8832cb80 | 1159 | rom_set_fw(fw_cfg); |
1d108d97 | 1160 | |
f753ff16 | 1161 | if (linux_boot) { |
81a204e4 | 1162 | load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size); |
f753ff16 PB |
1163 | } |
1164 | ||
1165 | for (i = 0; i < nb_option_roms; i++) { | |
2e55e842 | 1166 | rom_add_option(option_rom[i].name, option_rom[i].bootindex); |
406c8df3 | 1167 | } |
3459a625 | 1168 | guest_info->fw_cfg = fw_cfg; |
459ae5ea | 1169 | return fw_cfg; |
3d53f5c3 IY |
1170 | } |
1171 | ||
845773ab IY |
1172 | qemu_irq *pc_allocate_cpu_irq(void) |
1173 | { | |
1174 | return qemu_allocate_irqs(pic_irq_request, NULL, 1); | |
1175 | } | |
1176 | ||
48a18b3c | 1177 | DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus) |
765d7908 | 1178 | { |
ad6d45fa AL |
1179 | DeviceState *dev = NULL; |
1180 | ||
16094b75 AJ |
1181 | if (pci_bus) { |
1182 | PCIDevice *pcidev = pci_vga_init(pci_bus); | |
1183 | dev = pcidev ? &pcidev->qdev : NULL; | |
1184 | } else if (isa_bus) { | |
1185 | ISADevice *isadev = isa_vga_init(isa_bus); | |
4a17cc4f | 1186 | dev = isadev ? DEVICE(isadev) : NULL; |
765d7908 | 1187 | } |
ad6d45fa | 1188 | return dev; |
765d7908 IY |
1189 | } |
1190 | ||
4556bd8b BS |
1191 | static void cpu_request_exit(void *opaque, int irq, int level) |
1192 | { | |
4917cf44 | 1193 | CPUState *cpu = current_cpu; |
4556bd8b | 1194 | |
4917cf44 AF |
1195 | if (cpu && level) { |
1196 | cpu_exit(cpu); | |
4556bd8b BS |
1197 | } |
1198 | } | |
1199 | ||
258711c6 JG |
1200 | static const MemoryRegionOps ioport80_io_ops = { |
1201 | .write = ioport80_write, | |
c02e1eac | 1202 | .read = ioport80_read, |
258711c6 JG |
1203 | .endianness = DEVICE_NATIVE_ENDIAN, |
1204 | .impl = { | |
1205 | .min_access_size = 1, | |
1206 | .max_access_size = 1, | |
1207 | }, | |
1208 | }; | |
1209 | ||
1210 | static const MemoryRegionOps ioportF0_io_ops = { | |
1211 | .write = ioportF0_write, | |
c02e1eac | 1212 | .read = ioportF0_read, |
258711c6 JG |
1213 | .endianness = DEVICE_NATIVE_ENDIAN, |
1214 | .impl = { | |
1215 | .min_access_size = 1, | |
1216 | .max_access_size = 1, | |
1217 | }, | |
1218 | }; | |
1219 | ||
48a18b3c | 1220 | void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi, |
1611977c | 1221 | ISADevice **rtc_state, |
34d4260e | 1222 | ISADevice **floppy, |
1611977c | 1223 | bool no_vmport) |
ffe513da IY |
1224 | { |
1225 | int i; | |
1226 | DriveInfo *fd[MAX_FD]; | |
ce967e2f JK |
1227 | DeviceState *hpet = NULL; |
1228 | int pit_isa_irq = 0; | |
1229 | qemu_irq pit_alt_irq = NULL; | |
7d932dfd | 1230 | qemu_irq rtc_irq = NULL; |
956a3e6b | 1231 | qemu_irq *a20_line; |
c2d8d311 | 1232 | ISADevice *i8042, *port92, *vmmouse, *pit = NULL; |
4556bd8b | 1233 | qemu_irq *cpu_exit_irq; |
258711c6 JG |
1234 | MemoryRegion *ioport80_io = g_new(MemoryRegion, 1); |
1235 | MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1); | |
ffe513da | 1236 | |
2c9b15ca | 1237 | memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1); |
258711c6 | 1238 | memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io); |
ffe513da | 1239 | |
2c9b15ca | 1240 | memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1); |
258711c6 | 1241 | memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io); |
ffe513da | 1242 | |
5d17c0d2 JK |
1243 | /* |
1244 | * Check if an HPET shall be created. | |
1245 | * | |
1246 | * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT | |
1247 | * when the HPET wants to take over. Thus we have to disable the latter. | |
1248 | */ | |
1249 | if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) { | |
ce967e2f | 1250 | hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL); |
822557eb | 1251 | |
dd703b99 | 1252 | if (hpet) { |
b881fbe9 | 1253 | for (i = 0; i < GSI_NUM_PINS; i++) { |
1356b98d | 1254 | sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]); |
dd703b99 | 1255 | } |
ce967e2f JK |
1256 | pit_isa_irq = -1; |
1257 | pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT); | |
1258 | rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT); | |
822557eb | 1259 | } |
ffe513da | 1260 | } |
48a18b3c | 1261 | *rtc_state = rtc_init(isa_bus, 2000, rtc_irq); |
7d932dfd JK |
1262 | |
1263 | qemu_register_boot_set(pc_boot_set, *rtc_state); | |
1264 | ||
c2d8d311 SS |
1265 | if (!xen_enabled()) { |
1266 | if (kvm_irqchip_in_kernel()) { | |
1267 | pit = kvm_pit_init(isa_bus, 0x40); | |
1268 | } else { | |
1269 | pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq); | |
1270 | } | |
1271 | if (hpet) { | |
1272 | /* connect PIT to output control line of the HPET */ | |
4a17cc4f | 1273 | qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0)); |
c2d8d311 SS |
1274 | } |
1275 | pcspk_init(isa_bus, pit); | |
ce967e2f | 1276 | } |
ffe513da IY |
1277 | |
1278 | for(i = 0; i < MAX_SERIAL_PORTS; i++) { | |
1279 | if (serial_hds[i]) { | |
48a18b3c | 1280 | serial_isa_init(isa_bus, i, serial_hds[i]); |
ffe513da IY |
1281 | } |
1282 | } | |
1283 | ||
1284 | for(i = 0; i < MAX_PARALLEL_PORTS; i++) { | |
1285 | if (parallel_hds[i]) { | |
48a18b3c | 1286 | parallel_init(isa_bus, i, parallel_hds[i]); |
ffe513da IY |
1287 | } |
1288 | } | |
1289 | ||
182735ef | 1290 | a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2); |
48a18b3c | 1291 | i8042 = isa_create_simple(isa_bus, "i8042"); |
4b78a802 | 1292 | i8042_setup_a20_line(i8042, &a20_line[0]); |
1611977c | 1293 | if (!no_vmport) { |
48a18b3c HP |
1294 | vmport_init(isa_bus); |
1295 | vmmouse = isa_try_create(isa_bus, "vmmouse"); | |
1611977c AP |
1296 | } else { |
1297 | vmmouse = NULL; | |
1298 | } | |
86d86414 | 1299 | if (vmmouse) { |
4a17cc4f AF |
1300 | DeviceState *dev = DEVICE(vmmouse); |
1301 | qdev_prop_set_ptr(dev, "ps2_mouse", i8042); | |
1302 | qdev_init_nofail(dev); | |
86d86414 | 1303 | } |
48a18b3c | 1304 | port92 = isa_create_simple(isa_bus, "port92"); |
4b78a802 | 1305 | port92_init(port92, &a20_line[1]); |
956a3e6b | 1306 | |
4556bd8b BS |
1307 | cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1); |
1308 | DMA_init(0, cpu_exit_irq); | |
ffe513da IY |
1309 | |
1310 | for(i = 0; i < MAX_FD; i++) { | |
1311 | fd[i] = drive_get(IF_FLOPPY, 0, i); | |
1312 | } | |
48a18b3c | 1313 | *floppy = fdctrl_init_isa(isa_bus, fd); |
ffe513da IY |
1314 | } |
1315 | ||
9011a1a7 IY |
1316 | void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus) |
1317 | { | |
1318 | int i; | |
1319 | ||
1320 | for (i = 0; i < nb_nics; i++) { | |
1321 | NICInfo *nd = &nd_table[i]; | |
1322 | ||
1323 | if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) { | |
1324 | pc_init_ne2k_isa(isa_bus, nd); | |
1325 | } else { | |
29b358f9 | 1326 | pci_nic_init_nofail(nd, pci_bus, "e1000", NULL); |
9011a1a7 IY |
1327 | } |
1328 | } | |
1329 | } | |
1330 | ||
845773ab | 1331 | void pc_pci_device_init(PCIBus *pci_bus) |
e3a5cf42 IY |
1332 | { |
1333 | int max_bus; | |
1334 | int bus; | |
1335 | ||
1336 | max_bus = drive_get_max_bus(IF_SCSI); | |
1337 | for (bus = 0; bus <= max_bus; bus++) { | |
1338 | pci_create_simple(pci_bus, -1, "lsi53c895a"); | |
1339 | } | |
1340 | } | |
a39e3564 JB |
1341 | |
1342 | void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name) | |
1343 | { | |
1344 | DeviceState *dev; | |
1345 | SysBusDevice *d; | |
1346 | unsigned int i; | |
1347 | ||
1348 | if (kvm_irqchip_in_kernel()) { | |
1349 | dev = qdev_create(NULL, "kvm-ioapic"); | |
1350 | } else { | |
1351 | dev = qdev_create(NULL, "ioapic"); | |
1352 | } | |
1353 | if (parent_name) { | |
1354 | object_property_add_child(object_resolve_path(parent_name, NULL), | |
1355 | "ioapic", OBJECT(dev), NULL); | |
1356 | } | |
1357 | qdev_init_nofail(dev); | |
1356b98d | 1358 | d = SYS_BUS_DEVICE(dev); |
3a4a4697 | 1359 | sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS); |
a39e3564 JB |
1360 | |
1361 | for (i = 0; i < IOAPIC_NUM_PINS; i++) { | |
1362 | gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i); | |
1363 | } | |
1364 | } |