]> Git Repo - qemu.git/blame - target/m68k/translate.c
target/m68k: implement flogn
[qemu.git] / target / m68k / translate.c
CommitLineData
e6e5906b
PB
1/*
2 * m68k translation
5fafdf24 3 *
0633879f 4 * Copyright (c) 2005-2007 CodeSourcery
e6e5906b
PB
5 * Written by Paul Brook
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
e6e5906b 19 */
e6e5906b 20
d8416665 21#include "qemu/osdep.h"
e6e5906b 22#include "cpu.h"
76cad711 23#include "disas/disas.h"
63c91552 24#include "exec/exec-all.h"
57fec1fe 25#include "tcg-op.h"
1de7afc9 26#include "qemu/log.h"
f08b6170 27#include "exec/cpu_ldst.h"
77fc6f5e 28#include "exec/translator.h"
e1f3808e 29
2ef6175a
RH
30#include "exec/helper-proto.h"
31#include "exec/helper-gen.h"
e6e5906b 32
a7e30d84 33#include "trace-tcg.h"
508127e2 34#include "exec/log.h"
24f91e81
AB
35#include "fpu/softfloat.h"
36
a7e30d84 37
0633879f
PB
38//#define DEBUG_DISPATCH 1
39
e1f3808e 40#define DEFO32(name, offset) static TCGv QREG_##name;
a7812ae4 41#define DEFO64(name, offset) static TCGv_i64 QREG_##name;
e1f3808e
PB
42#include "qregs.def"
43#undef DEFO32
44#undef DEFO64
e1f3808e 45
259186a7 46static TCGv_i32 cpu_halted;
27103424 47static TCGv_i32 cpu_exception_index;
259186a7 48
f83311e4 49static char cpu_reg_names[2 * 8 * 3 + 5 * 4];
e1f3808e
PB
50static TCGv cpu_dregs[8];
51static TCGv cpu_aregs[8];
a7812ae4 52static TCGv_i64 cpu_macc[4];
e1f3808e 53
8a1e52b6 54#define REG(insn, pos) (((insn) >> (pos)) & 7)
bcc098b0 55#define DREG(insn, pos) cpu_dregs[REG(insn, pos)]
8a1e52b6 56#define AREG(insn, pos) get_areg(s, REG(insn, pos))
8a1e52b6
RH
57#define MACREG(acc) cpu_macc[acc]
58#define QREG_SP get_areg(s, 7)
e1f3808e
PB
59
60static TCGv NULL_QREG;
11f4e8f8 61#define IS_NULL_QREG(t) (t == NULL_QREG)
e1f3808e
PB
62/* Used to distinguish stores from bad addressing modes. */
63static TCGv store_dummy;
64
022c62cb 65#include "exec/gen-icount.h"
2e70f6ef 66
e1f3808e
PB
67void m68k_tcg_init(void)
68{
69 char *p;
70 int i;
71
e1ccc054
RH
72#define DEFO32(name, offset) \
73 QREG_##name = tcg_global_mem_new_i32(cpu_env, \
74 offsetof(CPUM68KState, offset), #name);
75#define DEFO64(name, offset) \
76 QREG_##name = tcg_global_mem_new_i64(cpu_env, \
77 offsetof(CPUM68KState, offset), #name);
e1f3808e
PB
78#include "qregs.def"
79#undef DEFO32
80#undef DEFO64
e1f3808e 81
e1ccc054 82 cpu_halted = tcg_global_mem_new_i32(cpu_env,
259186a7
AF
83 -offsetof(M68kCPU, env) +
84 offsetof(CPUState, halted), "HALTED");
e1ccc054 85 cpu_exception_index = tcg_global_mem_new_i32(cpu_env,
27103424
AF
86 -offsetof(M68kCPU, env) +
87 offsetof(CPUState, exception_index),
88 "EXCEPTION");
259186a7 89
e1f3808e
PB
90 p = cpu_reg_names;
91 for (i = 0; i < 8; i++) {
92 sprintf(p, "D%d", i);
e1ccc054 93 cpu_dregs[i] = tcg_global_mem_new(cpu_env,
e1f3808e
PB
94 offsetof(CPUM68KState, dregs[i]), p);
95 p += 3;
96 sprintf(p, "A%d", i);
e1ccc054 97 cpu_aregs[i] = tcg_global_mem_new(cpu_env,
e1f3808e
PB
98 offsetof(CPUM68KState, aregs[i]), p);
99 p += 3;
e1f3808e
PB
100 }
101 for (i = 0; i < 4; i++) {
102 sprintf(p, "ACC%d", i);
e1ccc054 103 cpu_macc[i] = tcg_global_mem_new_i64(cpu_env,
e1f3808e
PB
104 offsetof(CPUM68KState, macc[i]), p);
105 p += 5;
106 }
107
e1ccc054
RH
108 NULL_QREG = tcg_global_mem_new(cpu_env, -4, "NULL");
109 store_dummy = tcg_global_mem_new(cpu_env, -8, "NULL");
e1f3808e
PB
110}
111
e6e5906b
PB
112/* internal defines */
113typedef struct DisasContext {
e6dbd3b3 114 CPUM68KState *env;
510ff0b7 115 target_ulong insn_pc; /* Start of the current instruction. */
e6e5906b
PB
116 target_ulong pc;
117 int is_jmp;
9fdb533f 118 CCOp cc_op; /* Current CC operation */
620c6cf6 119 int cc_op_synced;
e6e5906b
PB
120 struct TranslationBlock *tb;
121 int singlestep_enabled;
a7812ae4
PB
122 TCGv_i64 mactmp;
123 int done_mac;
8a1e52b6
RH
124 int writeback_mask;
125 TCGv writeback[8];
e6e5906b
PB
126} DisasContext;
127
8a1e52b6
RH
128static TCGv get_areg(DisasContext *s, unsigned regno)
129{
130 if (s->writeback_mask & (1 << regno)) {
131 return s->writeback[regno];
132 } else {
133 return cpu_aregs[regno];
134 }
135}
136
137static void delay_set_areg(DisasContext *s, unsigned regno,
138 TCGv val, bool give_temp)
139{
140 if (s->writeback_mask & (1 << regno)) {
141 if (give_temp) {
142 tcg_temp_free(s->writeback[regno]);
143 s->writeback[regno] = val;
144 } else {
145 tcg_gen_mov_i32(s->writeback[regno], val);
146 }
147 } else {
148 s->writeback_mask |= 1 << regno;
149 if (give_temp) {
150 s->writeback[regno] = val;
151 } else {
152 TCGv tmp = tcg_temp_new();
153 s->writeback[regno] = tmp;
154 tcg_gen_mov_i32(tmp, val);
155 }
156 }
157}
158
159static void do_writebacks(DisasContext *s)
160{
161 unsigned mask = s->writeback_mask;
162 if (mask) {
163 s->writeback_mask = 0;
164 do {
165 unsigned regno = ctz32(mask);
166 tcg_gen_mov_i32(cpu_aregs[regno], s->writeback[regno]);
167 tcg_temp_free(s->writeback[regno]);
168 mask &= mask - 1;
169 } while (mask);
170 }
171}
172
77fc6f5e
LV
173/* is_jmp field values */
174#define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */
175#define DISAS_UPDATE DISAS_TARGET_1 /* cpu state was modified dynamically */
176#define DISAS_TB_JUMP DISAS_TARGET_2 /* only pc was modified statically */
177#define DISAS_JUMP_NEXT DISAS_TARGET_3
e6e5906b 178
0633879f
PB
179#if defined(CONFIG_USER_ONLY)
180#define IS_USER(s) 1
181#else
5fa9f1f2
LV
182#define IS_USER(s) (!(s->tb->flags & TB_FLAGS_MSR_S))
183#define SFC_INDEX(s) ((s->tb->flags & TB_FLAGS_SFC_S) ? \
184 MMU_KERNEL_IDX : MMU_USER_IDX)
185#define DFC_INDEX(s) ((s->tb->flags & TB_FLAGS_DFC_S) ? \
186 MMU_KERNEL_IDX : MMU_USER_IDX)
0633879f
PB
187#endif
188
d4d79bb1 189typedef void (*disas_proc)(CPUM68KState *env, DisasContext *s, uint16_t insn);
e6e5906b 190
0633879f 191#ifdef DEBUG_DISPATCH
d4d79bb1
BS
192#define DISAS_INSN(name) \
193 static void real_disas_##name(CPUM68KState *env, DisasContext *s, \
194 uint16_t insn); \
195 static void disas_##name(CPUM68KState *env, DisasContext *s, \
196 uint16_t insn) \
197 { \
198 qemu_log("Dispatch " #name "\n"); \
a1ff1930 199 real_disas_##name(env, s, insn); \
d4d79bb1
BS
200 } \
201 static void real_disas_##name(CPUM68KState *env, DisasContext *s, \
202 uint16_t insn)
0633879f 203#else
d4d79bb1
BS
204#define DISAS_INSN(name) \
205 static void disas_##name(CPUM68KState *env, DisasContext *s, \
206 uint16_t insn)
0633879f 207#endif
e6e5906b 208
9fdb533f 209static const uint8_t cc_op_live[CC_OP_NB] = {
7deddf96 210 [CC_OP_DYNAMIC] = CCF_C | CCF_V | CCF_Z | CCF_N | CCF_X,
620c6cf6 211 [CC_OP_FLAGS] = CCF_C | CCF_V | CCF_Z | CCF_N | CCF_X,
db3d7945
LV
212 [CC_OP_ADDB ... CC_OP_ADDL] = CCF_X | CCF_N | CCF_V,
213 [CC_OP_SUBB ... CC_OP_SUBL] = CCF_X | CCF_N | CCF_V,
214 [CC_OP_CMPB ... CC_OP_CMPL] = CCF_X | CCF_N | CCF_V,
620c6cf6 215 [CC_OP_LOGIC] = CCF_X | CCF_N
9fdb533f
LV
216};
217
218static void set_cc_op(DisasContext *s, CCOp op)
219{
620c6cf6 220 CCOp old_op = s->cc_op;
9fdb533f
LV
221 int dead;
222
620c6cf6 223 if (old_op == op) {
9fdb533f
LV
224 return;
225 }
620c6cf6
RH
226 s->cc_op = op;
227 s->cc_op_synced = 0;
9fdb533f 228
620c6cf6
RH
229 /* Discard CC computation that will no longer be used.
230 Note that X and N are never dead. */
231 dead = cc_op_live[old_op] & ~cc_op_live[op];
232 if (dead & CCF_C) {
233 tcg_gen_discard_i32(QREG_CC_C);
9fdb533f 234 }
620c6cf6
RH
235 if (dead & CCF_Z) {
236 tcg_gen_discard_i32(QREG_CC_Z);
9fdb533f 237 }
620c6cf6
RH
238 if (dead & CCF_V) {
239 tcg_gen_discard_i32(QREG_CC_V);
9fdb533f 240 }
9fdb533f
LV
241}
242
243/* Update the CPU env CC_OP state. */
620c6cf6 244static void update_cc_op(DisasContext *s)
9fdb533f 245{
620c6cf6
RH
246 if (!s->cc_op_synced) {
247 s->cc_op_synced = 1;
9fdb533f
LV
248 tcg_gen_movi_i32(QREG_CC_OP, s->cc_op);
249 }
250}
251
f83311e4
LV
252/* Generate a jump to an immediate address. */
253static void gen_jmp_im(DisasContext *s, uint32_t dest)
254{
255 update_cc_op(s);
256 tcg_gen_movi_i32(QREG_PC, dest);
257 s->is_jmp = DISAS_JUMP;
258}
259
260/* Generate a jump to the address in qreg DEST. */
261static void gen_jmp(DisasContext *s, TCGv dest)
262{
263 update_cc_op(s);
264 tcg_gen_mov_i32(QREG_PC, dest);
265 s->is_jmp = DISAS_JUMP;
266}
267
268static void gen_raise_exception(int nr)
269{
270 TCGv_i32 tmp = tcg_const_i32(nr);
271
272 gen_helper_raise_exception(cpu_env, tmp);
273 tcg_temp_free_i32(tmp);
274}
275
276static void gen_exception(DisasContext *s, uint32_t where, int nr)
277{
f83311e4
LV
278 gen_jmp_im(s, where);
279 gen_raise_exception(nr);
280}
281
282static inline void gen_addr_fault(DisasContext *s)
283{
284 gen_exception(s, s->insn_pc, EXCP_ADDRESS);
285}
286
e6e5906b
PB
287/* Generate a load from the specified address. Narrow values are
288 sign extended to full register width. */
54e1e0b5
LV
289static inline TCGv gen_load(DisasContext *s, int opsize, TCGv addr,
290 int sign, int index)
e6e5906b 291{
e1f3808e 292 TCGv tmp;
a7812ae4 293 tmp = tcg_temp_new_i32();
e6e5906b
PB
294 switch(opsize) {
295 case OS_BYTE:
e6e5906b 296 if (sign)
e1f3808e 297 tcg_gen_qemu_ld8s(tmp, addr, index);
e6e5906b 298 else
e1f3808e 299 tcg_gen_qemu_ld8u(tmp, addr, index);
e6e5906b
PB
300 break;
301 case OS_WORD:
e6e5906b 302 if (sign)
e1f3808e 303 tcg_gen_qemu_ld16s(tmp, addr, index);
e6e5906b 304 else
e1f3808e 305 tcg_gen_qemu_ld16u(tmp, addr, index);
e6e5906b
PB
306 break;
307 case OS_LONG:
a7812ae4 308 tcg_gen_qemu_ld32u(tmp, addr, index);
e6e5906b
PB
309 break;
310 default:
7372c2b9 311 g_assert_not_reached();
e6e5906b 312 }
e6e5906b
PB
313 return tmp;
314}
315
316/* Generate a store. */
54e1e0b5
LV
317static inline void gen_store(DisasContext *s, int opsize, TCGv addr, TCGv val,
318 int index)
e6e5906b
PB
319{
320 switch(opsize) {
321 case OS_BYTE:
e1f3808e 322 tcg_gen_qemu_st8(val, addr, index);
e6e5906b
PB
323 break;
324 case OS_WORD:
e1f3808e 325 tcg_gen_qemu_st16(val, addr, index);
e6e5906b
PB
326 break;
327 case OS_LONG:
a7812ae4 328 tcg_gen_qemu_st32(val, addr, index);
e6e5906b
PB
329 break;
330 default:
7372c2b9 331 g_assert_not_reached();
e6e5906b 332 }
e6e5906b
PB
333}
334
e1f3808e
PB
335typedef enum {
336 EA_STORE,
337 EA_LOADU,
338 EA_LOADS
339} ea_what;
340
e6e5906b
PB
341/* Generate an unsigned load if VAL is 0 a signed load if val is -1,
342 otherwise generate a store. */
e1f3808e 343static TCGv gen_ldst(DisasContext *s, int opsize, TCGv addr, TCGv val,
54e1e0b5 344 ea_what what, int index)
e6e5906b 345{
e1f3808e 346 if (what == EA_STORE) {
54e1e0b5 347 gen_store(s, opsize, addr, val, index);
e1f3808e 348 return store_dummy;
e6e5906b 349 } else {
54e1e0b5 350 return gen_load(s, opsize, addr, what == EA_LOADS, index);
e6e5906b
PB
351 }
352}
353
28b68cd7
LV
354/* Read a 16-bit immediate constant */
355static inline uint16_t read_im16(CPUM68KState *env, DisasContext *s)
356{
357 uint16_t im;
358 im = cpu_lduw_code(env, s->pc);
359 s->pc += 2;
360 return im;
361}
362
363/* Read an 8-bit immediate constant */
364static inline uint8_t read_im8(CPUM68KState *env, DisasContext *s)
365{
366 return read_im16(env, s);
367}
368
e6dbd3b3 369/* Read a 32-bit immediate constant. */
d4d79bb1 370static inline uint32_t read_im32(CPUM68KState *env, DisasContext *s)
e6dbd3b3
PB
371{
372 uint32_t im;
28b68cd7
LV
373 im = read_im16(env, s) << 16;
374 im |= 0xffff & read_im16(env, s);
e6dbd3b3
PB
375 return im;
376}
377
f83311e4
LV
378/* Read a 64-bit immediate constant. */
379static inline uint64_t read_im64(CPUM68KState *env, DisasContext *s)
380{
381 uint64_t im;
382 im = (uint64_t)read_im32(env, s) << 32;
383 im |= (uint64_t)read_im32(env, s);
384 return im;
385}
386
e6dbd3b3 387/* Calculate and address index. */
8a1e52b6 388static TCGv gen_addr_index(DisasContext *s, uint16_t ext, TCGv tmp)
e6dbd3b3 389{
e1f3808e 390 TCGv add;
e6dbd3b3
PB
391 int scale;
392
393 add = (ext & 0x8000) ? AREG(ext, 12) : DREG(ext, 12);
394 if ((ext & 0x800) == 0) {
e1f3808e 395 tcg_gen_ext16s_i32(tmp, add);
e6dbd3b3
PB
396 add = tmp;
397 }
398 scale = (ext >> 9) & 3;
399 if (scale != 0) {
e1f3808e 400 tcg_gen_shli_i32(tmp, add, scale);
e6dbd3b3
PB
401 add = tmp;
402 }
403 return add;
404}
405
e1f3808e
PB
406/* Handle a base + index + displacement effective addresss.
407 A NULL_QREG base means pc-relative. */
a4356126 408static TCGv gen_lea_indexed(CPUM68KState *env, DisasContext *s, TCGv base)
e6e5906b 409{
e6e5906b
PB
410 uint32_t offset;
411 uint16_t ext;
e1f3808e
PB
412 TCGv add;
413 TCGv tmp;
e6dbd3b3 414 uint32_t bd, od;
e6e5906b
PB
415
416 offset = s->pc;
28b68cd7 417 ext = read_im16(env, s);
e6dbd3b3
PB
418
419 if ((ext & 0x800) == 0 && !m68k_feature(s->env, M68K_FEATURE_WORD_INDEX))
e1f3808e 420 return NULL_QREG;
e6dbd3b3 421
d8633620
LV
422 if (m68k_feature(s->env, M68K_FEATURE_M68000) &&
423 !m68k_feature(s->env, M68K_FEATURE_SCALED_INDEX)) {
424 ext &= ~(3 << 9);
425 }
426
e6dbd3b3
PB
427 if (ext & 0x100) {
428 /* full extension word format */
429 if (!m68k_feature(s->env, M68K_FEATURE_EXT_FULL))
e1f3808e 430 return NULL_QREG;
e6dbd3b3
PB
431
432 if ((ext & 0x30) > 0x10) {
433 /* base displacement */
434 if ((ext & 0x30) == 0x20) {
28b68cd7 435 bd = (int16_t)read_im16(env, s);
e6dbd3b3 436 } else {
d4d79bb1 437 bd = read_im32(env, s);
e6dbd3b3
PB
438 }
439 } else {
440 bd = 0;
441 }
a7812ae4 442 tmp = tcg_temp_new();
e6dbd3b3
PB
443 if ((ext & 0x44) == 0) {
444 /* pre-index */
8a1e52b6 445 add = gen_addr_index(s, ext, tmp);
e6dbd3b3 446 } else {
e1f3808e 447 add = NULL_QREG;
e6dbd3b3
PB
448 }
449 if ((ext & 0x80) == 0) {
450 /* base not suppressed */
e1f3808e 451 if (IS_NULL_QREG(base)) {
351326a6 452 base = tcg_const_i32(offset + bd);
e6dbd3b3
PB
453 bd = 0;
454 }
e1f3808e
PB
455 if (!IS_NULL_QREG(add)) {
456 tcg_gen_add_i32(tmp, add, base);
e6dbd3b3
PB
457 add = tmp;
458 } else {
459 add = base;
460 }
461 }
e1f3808e 462 if (!IS_NULL_QREG(add)) {
e6dbd3b3 463 if (bd != 0) {
e1f3808e 464 tcg_gen_addi_i32(tmp, add, bd);
e6dbd3b3
PB
465 add = tmp;
466 }
467 } else {
351326a6 468 add = tcg_const_i32(bd);
e6dbd3b3
PB
469 }
470 if ((ext & 3) != 0) {
471 /* memory indirect */
54e1e0b5 472 base = gen_load(s, OS_LONG, add, 0, IS_USER(s));
e6dbd3b3 473 if ((ext & 0x44) == 4) {
8a1e52b6 474 add = gen_addr_index(s, ext, tmp);
e1f3808e 475 tcg_gen_add_i32(tmp, add, base);
e6dbd3b3
PB
476 add = tmp;
477 } else {
478 add = base;
479 }
480 if ((ext & 3) > 1) {
481 /* outer displacement */
482 if ((ext & 3) == 2) {
28b68cd7 483 od = (int16_t)read_im16(env, s);
e6dbd3b3 484 } else {
d4d79bb1 485 od = read_im32(env, s);
e6dbd3b3
PB
486 }
487 } else {
488 od = 0;
489 }
490 if (od != 0) {
e1f3808e 491 tcg_gen_addi_i32(tmp, add, od);
e6dbd3b3
PB
492 add = tmp;
493 }
494 }
e6e5906b 495 } else {
e6dbd3b3 496 /* brief extension word format */
a7812ae4 497 tmp = tcg_temp_new();
8a1e52b6 498 add = gen_addr_index(s, ext, tmp);
e1f3808e
PB
499 if (!IS_NULL_QREG(base)) {
500 tcg_gen_add_i32(tmp, add, base);
e6dbd3b3 501 if ((int8_t)ext)
e1f3808e 502 tcg_gen_addi_i32(tmp, tmp, (int8_t)ext);
e6dbd3b3 503 } else {
e1f3808e 504 tcg_gen_addi_i32(tmp, add, offset + (int8_t)ext);
e6dbd3b3
PB
505 }
506 add = tmp;
e6e5906b 507 }
e6dbd3b3 508 return add;
e6e5906b
PB
509}
510
db3d7945
LV
511/* Sign or zero extend a value. */
512
513static inline void gen_ext(TCGv res, TCGv val, int opsize, int sign)
514{
515 switch (opsize) {
516 case OS_BYTE:
517 if (sign) {
518 tcg_gen_ext8s_i32(res, val);
519 } else {
520 tcg_gen_ext8u_i32(res, val);
521 }
522 break;
523 case OS_WORD:
524 if (sign) {
525 tcg_gen_ext16s_i32(res, val);
526 } else {
527 tcg_gen_ext16u_i32(res, val);
528 }
529 break;
530 case OS_LONG:
531 tcg_gen_mov_i32(res, val);
532 break;
533 default:
534 g_assert_not_reached();
535 }
536}
537
e6e5906b 538/* Evaluate all the CC flags. */
9fdb533f 539
620c6cf6 540static void gen_flush_flags(DisasContext *s)
e6e5906b 541{
36f0399d 542 TCGv t0, t1;
620c6cf6
RH
543
544 switch (s->cc_op) {
545 case CC_OP_FLAGS:
e6e5906b 546 return;
36f0399d 547
db3d7945
LV
548 case CC_OP_ADDB:
549 case CC_OP_ADDW:
550 case CC_OP_ADDL:
36f0399d
RH
551 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
552 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
553 /* Compute signed overflow for addition. */
554 t0 = tcg_temp_new();
555 t1 = tcg_temp_new();
556 tcg_gen_sub_i32(t0, QREG_CC_N, QREG_CC_V);
db3d7945 557 gen_ext(t0, t0, s->cc_op - CC_OP_ADDB, 1);
36f0399d
RH
558 tcg_gen_xor_i32(t1, QREG_CC_N, QREG_CC_V);
559 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_V, t0);
560 tcg_temp_free(t0);
561 tcg_gen_andc_i32(QREG_CC_V, t1, QREG_CC_V);
562 tcg_temp_free(t1);
563 break;
564
db3d7945
LV
565 case CC_OP_SUBB:
566 case CC_OP_SUBW:
567 case CC_OP_SUBL:
36f0399d
RH
568 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
569 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
570 /* Compute signed overflow for subtraction. */
571 t0 = tcg_temp_new();
572 t1 = tcg_temp_new();
573 tcg_gen_add_i32(t0, QREG_CC_N, QREG_CC_V);
db3d7945 574 gen_ext(t0, t0, s->cc_op - CC_OP_SUBB, 1);
043b936e 575 tcg_gen_xor_i32(t1, QREG_CC_N, t0);
36f0399d
RH
576 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_V, t0);
577 tcg_temp_free(t0);
578 tcg_gen_and_i32(QREG_CC_V, QREG_CC_V, t1);
579 tcg_temp_free(t1);
580 break;
581
db3d7945
LV
582 case CC_OP_CMPB:
583 case CC_OP_CMPW:
584 case CC_OP_CMPL:
36f0399d
RH
585 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_C, QREG_CC_N, QREG_CC_V);
586 tcg_gen_sub_i32(QREG_CC_Z, QREG_CC_N, QREG_CC_V);
db3d7945 587 gen_ext(QREG_CC_Z, QREG_CC_Z, s->cc_op - CC_OP_CMPB, 1);
36f0399d
RH
588 /* Compute signed overflow for subtraction. */
589 t0 = tcg_temp_new();
590 tcg_gen_xor_i32(t0, QREG_CC_Z, QREG_CC_N);
591 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_V, QREG_CC_N);
592 tcg_gen_and_i32(QREG_CC_V, QREG_CC_V, t0);
593 tcg_temp_free(t0);
594 tcg_gen_mov_i32(QREG_CC_N, QREG_CC_Z);
595 break;
596
597 case CC_OP_LOGIC:
598 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
599 tcg_gen_movi_i32(QREG_CC_C, 0);
600 tcg_gen_movi_i32(QREG_CC_V, 0);
601 break;
602
620c6cf6
RH
603 case CC_OP_DYNAMIC:
604 gen_helper_flush_flags(cpu_env, QREG_CC_OP);
695576db 605 s->cc_op_synced = 1;
620c6cf6 606 break;
36f0399d 607
620c6cf6 608 default:
36f0399d
RH
609 t0 = tcg_const_i32(s->cc_op);
610 gen_helper_flush_flags(cpu_env, t0);
611 tcg_temp_free(t0);
695576db 612 s->cc_op_synced = 1;
620c6cf6
RH
613 break;
614 }
615
616 /* Note that flush_flags also assigned to env->cc_op. */
617 s->cc_op = CC_OP_FLAGS;
620c6cf6
RH
618}
619
db3d7945 620static inline TCGv gen_extend(TCGv val, int opsize, int sign)
620c6cf6
RH
621{
622 TCGv tmp;
623
624 if (opsize == OS_LONG) {
625 tmp = val;
626 } else {
627 tmp = tcg_temp_new();
628 gen_ext(tmp, val, opsize, sign);
629 }
630
631 return tmp;
632}
5dbb6784
LV
633
634static void gen_logic_cc(DisasContext *s, TCGv val, int opsize)
e1f3808e 635{
620c6cf6
RH
636 gen_ext(QREG_CC_N, val, opsize, 1);
637 set_cc_op(s, CC_OP_LOGIC);
e1f3808e
PB
638}
639
ff99b952
LV
640static void gen_update_cc_cmp(DisasContext *s, TCGv dest, TCGv src, int opsize)
641{
642 tcg_gen_mov_i32(QREG_CC_N, dest);
643 tcg_gen_mov_i32(QREG_CC_V, src);
644 set_cc_op(s, CC_OP_CMPB + opsize);
645}
646
db3d7945 647static void gen_update_cc_add(TCGv dest, TCGv src, int opsize)
e1f3808e 648{
db3d7945 649 gen_ext(QREG_CC_N, dest, opsize, 1);
620c6cf6 650 tcg_gen_mov_i32(QREG_CC_V, src);
e1f3808e
PB
651}
652
e6e5906b
PB
653static inline int opsize_bytes(int opsize)
654{
655 switch (opsize) {
656 case OS_BYTE: return 1;
657 case OS_WORD: return 2;
658 case OS_LONG: return 4;
659 case OS_SINGLE: return 4;
660 case OS_DOUBLE: return 8;
7ef25cdd
LV
661 case OS_EXTENDED: return 12;
662 case OS_PACKED: return 12;
663 default:
664 g_assert_not_reached();
665 }
666}
667
668static inline int insn_opsize(int insn)
669{
670 switch ((insn >> 6) & 3) {
671 case 0: return OS_BYTE;
672 case 1: return OS_WORD;
673 case 2: return OS_LONG;
e6e5906b 674 default:
7372c2b9 675 g_assert_not_reached();
e6e5906b
PB
676 }
677}
678
69e69822
LV
679static inline int ext_opsize(int ext, int pos)
680{
681 switch ((ext >> pos) & 7) {
682 case 0: return OS_LONG;
683 case 1: return OS_SINGLE;
684 case 2: return OS_EXTENDED;
685 case 3: return OS_PACKED;
686 case 4: return OS_WORD;
687 case 5: return OS_DOUBLE;
688 case 6: return OS_BYTE;
689 default:
690 g_assert_not_reached();
691 }
692}
693
e6e5906b
PB
694/* Assign value to a register. If the width is less than the register width
695 only the low part of the register is set. */
e1f3808e 696static void gen_partset_reg(int opsize, TCGv reg, TCGv val)
e6e5906b 697{
e1f3808e 698 TCGv tmp;
e6e5906b
PB
699 switch (opsize) {
700 case OS_BYTE:
e1f3808e 701 tcg_gen_andi_i32(reg, reg, 0xffffff00);
a7812ae4 702 tmp = tcg_temp_new();
e1f3808e
PB
703 tcg_gen_ext8u_i32(tmp, val);
704 tcg_gen_or_i32(reg, reg, tmp);
2b5e2170 705 tcg_temp_free(tmp);
e6e5906b
PB
706 break;
707 case OS_WORD:
e1f3808e 708 tcg_gen_andi_i32(reg, reg, 0xffff0000);
a7812ae4 709 tmp = tcg_temp_new();
e1f3808e
PB
710 tcg_gen_ext16u_i32(tmp, val);
711 tcg_gen_or_i32(reg, reg, tmp);
2b5e2170 712 tcg_temp_free(tmp);
e6e5906b
PB
713 break;
714 case OS_LONG:
e6e5906b 715 case OS_SINGLE:
a7812ae4 716 tcg_gen_mov_i32(reg, val);
e6e5906b
PB
717 break;
718 default:
7372c2b9 719 g_assert_not_reached();
e6e5906b
PB
720 }
721}
722
e6e5906b 723/* Generate code for an "effective address". Does not adjust the base
1addc7c5 724 register for autoincrement addressing modes. */
f84aab26
RH
725static TCGv gen_lea_mode(CPUM68KState *env, DisasContext *s,
726 int mode, int reg0, int opsize)
e6e5906b 727{
e1f3808e
PB
728 TCGv reg;
729 TCGv tmp;
e6e5906b
PB
730 uint16_t ext;
731 uint32_t offset;
732
f84aab26 733 switch (mode) {
e6e5906b
PB
734 case 0: /* Data register direct. */
735 case 1: /* Address register direct. */
e1f3808e 736 return NULL_QREG;
e6e5906b 737 case 3: /* Indirect postincrement. */
f2224f2c
RH
738 if (opsize == OS_UNSIZED) {
739 return NULL_QREG;
740 }
741 /* fallthru */
742 case 2: /* Indirect register */
f84aab26 743 return get_areg(s, reg0);
e6e5906b 744 case 4: /* Indirect predecrememnt. */
f2224f2c
RH
745 if (opsize == OS_UNSIZED) {
746 return NULL_QREG;
747 }
f84aab26 748 reg = get_areg(s, reg0);
a7812ae4 749 tmp = tcg_temp_new();
727d937b
LV
750 if (reg0 == 7 && opsize == OS_BYTE &&
751 m68k_feature(s->env, M68K_FEATURE_M68000)) {
752 tcg_gen_subi_i32(tmp, reg, 2);
753 } else {
754 tcg_gen_subi_i32(tmp, reg, opsize_bytes(opsize));
755 }
e6e5906b
PB
756 return tmp;
757 case 5: /* Indirect displacement. */
f84aab26 758 reg = get_areg(s, reg0);
a7812ae4 759 tmp = tcg_temp_new();
28b68cd7 760 ext = read_im16(env, s);
e1f3808e 761 tcg_gen_addi_i32(tmp, reg, (int16_t)ext);
e6e5906b
PB
762 return tmp;
763 case 6: /* Indirect index + displacement. */
f84aab26 764 reg = get_areg(s, reg0);
a4356126 765 return gen_lea_indexed(env, s, reg);
e6e5906b 766 case 7: /* Other */
f84aab26 767 switch (reg0) {
e6e5906b 768 case 0: /* Absolute short. */
28b68cd7 769 offset = (int16_t)read_im16(env, s);
351326a6 770 return tcg_const_i32(offset);
e6e5906b 771 case 1: /* Absolute long. */
d4d79bb1 772 offset = read_im32(env, s);
351326a6 773 return tcg_const_i32(offset);
e6e5906b 774 case 2: /* pc displacement */
e6e5906b 775 offset = s->pc;
28b68cd7 776 offset += (int16_t)read_im16(env, s);
351326a6 777 return tcg_const_i32(offset);
e6e5906b 778 case 3: /* pc index+displacement. */
a4356126 779 return gen_lea_indexed(env, s, NULL_QREG);
e6e5906b
PB
780 case 4: /* Immediate. */
781 default:
e1f3808e 782 return NULL_QREG;
e6e5906b
PB
783 }
784 }
785 /* Should never happen. */
e1f3808e 786 return NULL_QREG;
e6e5906b
PB
787}
788
f84aab26
RH
789static TCGv gen_lea(CPUM68KState *env, DisasContext *s, uint16_t insn,
790 int opsize)
e6e5906b 791{
f84aab26
RH
792 int mode = extract32(insn, 3, 3);
793 int reg0 = REG(insn, 0);
794 return gen_lea_mode(env, s, mode, reg0, opsize);
e6e5906b
PB
795}
796
f84aab26 797/* Generate code to load/store a value from/into an EA. If WHAT > 0 this is
e6e5906b
PB
798 a write otherwise it is a read (0 == sign extend, -1 == zero extend).
799 ADDRP is non-null for readwrite operands. */
f84aab26 800static TCGv gen_ea_mode(CPUM68KState *env, DisasContext *s, int mode, int reg0,
54e1e0b5
LV
801 int opsize, TCGv val, TCGv *addrp, ea_what what,
802 int index)
e6e5906b 803{
f84aab26
RH
804 TCGv reg, tmp, result;
805 int32_t offset;
e6e5906b 806
f84aab26 807 switch (mode) {
e6e5906b 808 case 0: /* Data register direct. */
f84aab26 809 reg = cpu_dregs[reg0];
e1f3808e 810 if (what == EA_STORE) {
e6e5906b 811 gen_partset_reg(opsize, reg, val);
e1f3808e 812 return store_dummy;
e6e5906b 813 } else {
e1f3808e 814 return gen_extend(reg, opsize, what == EA_LOADS);
e6e5906b
PB
815 }
816 case 1: /* Address register direct. */
f84aab26 817 reg = get_areg(s, reg0);
e1f3808e
PB
818 if (what == EA_STORE) {
819 tcg_gen_mov_i32(reg, val);
820 return store_dummy;
e6e5906b 821 } else {
e1f3808e 822 return gen_extend(reg, opsize, what == EA_LOADS);
e6e5906b
PB
823 }
824 case 2: /* Indirect register */
f84aab26 825 reg = get_areg(s, reg0);
54e1e0b5 826 return gen_ldst(s, opsize, reg, val, what, index);
e6e5906b 827 case 3: /* Indirect postincrement. */
f84aab26 828 reg = get_areg(s, reg0);
54e1e0b5 829 result = gen_ldst(s, opsize, reg, val, what, index);
8a1e52b6
RH
830 if (what == EA_STORE || !addrp) {
831 TCGv tmp = tcg_temp_new();
727d937b
LV
832 if (reg0 == 7 && opsize == OS_BYTE &&
833 m68k_feature(s->env, M68K_FEATURE_M68000)) {
834 tcg_gen_addi_i32(tmp, reg, 2);
835 } else {
836 tcg_gen_addi_i32(tmp, reg, opsize_bytes(opsize));
837 }
f84aab26 838 delay_set_areg(s, reg0, tmp, true);
8a1e52b6 839 }
e6e5906b
PB
840 return result;
841 case 4: /* Indirect predecrememnt. */
f84aab26
RH
842 if (addrp && what == EA_STORE) {
843 tmp = *addrp;
844 } else {
845 tmp = gen_lea_mode(env, s, mode, reg0, opsize);
846 if (IS_NULL_QREG(tmp)) {
847 return tmp;
e6e5906b 848 }
f84aab26
RH
849 if (addrp) {
850 *addrp = tmp;
e6e5906b
PB
851 }
852 }
54e1e0b5 853 result = gen_ldst(s, opsize, tmp, val, what, index);
f84aab26
RH
854 if (what == EA_STORE || !addrp) {
855 delay_set_areg(s, reg0, tmp, false);
856 }
e6e5906b
PB
857 return result;
858 case 5: /* Indirect displacement. */
859 case 6: /* Indirect index + displacement. */
f84aab26
RH
860 do_indirect:
861 if (addrp && what == EA_STORE) {
862 tmp = *addrp;
863 } else {
864 tmp = gen_lea_mode(env, s, mode, reg0, opsize);
865 if (IS_NULL_QREG(tmp)) {
866 return tmp;
867 }
868 if (addrp) {
869 *addrp = tmp;
870 }
871 }
54e1e0b5 872 return gen_ldst(s, opsize, tmp, val, what, index);
e6e5906b 873 case 7: /* Other */
f84aab26 874 switch (reg0) {
e6e5906b
PB
875 case 0: /* Absolute short. */
876 case 1: /* Absolute long. */
877 case 2: /* pc displacement */
878 case 3: /* pc index+displacement. */
f84aab26 879 goto do_indirect;
e6e5906b
PB
880 case 4: /* Immediate. */
881 /* Sign extend values for consistency. */
882 switch (opsize) {
883 case OS_BYTE:
31871141 884 if (what == EA_LOADS) {
28b68cd7 885 offset = (int8_t)read_im8(env, s);
31871141 886 } else {
28b68cd7 887 offset = read_im8(env, s);
31871141 888 }
e6e5906b
PB
889 break;
890 case OS_WORD:
31871141 891 if (what == EA_LOADS) {
28b68cd7 892 offset = (int16_t)read_im16(env, s);
31871141 893 } else {
28b68cd7 894 offset = read_im16(env, s);
31871141 895 }
e6e5906b
PB
896 break;
897 case OS_LONG:
d4d79bb1 898 offset = read_im32(env, s);
e6e5906b
PB
899 break;
900 default:
7372c2b9 901 g_assert_not_reached();
e6e5906b 902 }
e1f3808e 903 return tcg_const_i32(offset);
e6e5906b 904 default:
e1f3808e 905 return NULL_QREG;
e6e5906b
PB
906 }
907 }
908 /* Should never happen. */
e1f3808e 909 return NULL_QREG;
e6e5906b
PB
910}
911
f84aab26 912static TCGv gen_ea(CPUM68KState *env, DisasContext *s, uint16_t insn,
54e1e0b5 913 int opsize, TCGv val, TCGv *addrp, ea_what what, int index)
f84aab26
RH
914{
915 int mode = extract32(insn, 3, 3);
916 int reg0 = REG(insn, 0);
54e1e0b5 917 return gen_ea_mode(env, s, mode, reg0, opsize, val, addrp, what, index);
f84aab26
RH
918}
919
f83311e4
LV
920static TCGv_ptr gen_fp_ptr(int freg)
921{
922 TCGv_ptr fp = tcg_temp_new_ptr();
923 tcg_gen_addi_ptr(fp, cpu_env, offsetof(CPUM68KState, fregs[freg]));
924 return fp;
925}
926
927static TCGv_ptr gen_fp_result_ptr(void)
928{
929 TCGv_ptr fp = tcg_temp_new_ptr();
930 tcg_gen_addi_ptr(fp, cpu_env, offsetof(CPUM68KState, fp_result));
931 return fp;
932}
933
934static void gen_fp_move(TCGv_ptr dest, TCGv_ptr src)
935{
936 TCGv t32;
937 TCGv_i64 t64;
938
939 t32 = tcg_temp_new();
940 tcg_gen_ld16u_i32(t32, src, offsetof(FPReg, l.upper));
941 tcg_gen_st16_i32(t32, dest, offsetof(FPReg, l.upper));
942 tcg_temp_free(t32);
943
944 t64 = tcg_temp_new_i64();
945 tcg_gen_ld_i64(t64, src, offsetof(FPReg, l.lower));
946 tcg_gen_st_i64(t64, dest, offsetof(FPReg, l.lower));
947 tcg_temp_free_i64(t64);
948}
949
54e1e0b5
LV
950static void gen_load_fp(DisasContext *s, int opsize, TCGv addr, TCGv_ptr fp,
951 int index)
f83311e4
LV
952{
953 TCGv tmp;
954 TCGv_i64 t64;
f83311e4
LV
955
956 t64 = tcg_temp_new_i64();
957 tmp = tcg_temp_new();
958 switch (opsize) {
959 case OS_BYTE:
960 tcg_gen_qemu_ld8s(tmp, addr, index);
961 gen_helper_exts32(cpu_env, fp, tmp);
962 break;
963 case OS_WORD:
964 tcg_gen_qemu_ld16s(tmp, addr, index);
965 gen_helper_exts32(cpu_env, fp, tmp);
966 break;
967 case OS_LONG:
968 tcg_gen_qemu_ld32u(tmp, addr, index);
969 gen_helper_exts32(cpu_env, fp, tmp);
970 break;
971 case OS_SINGLE:
972 tcg_gen_qemu_ld32u(tmp, addr, index);
973 gen_helper_extf32(cpu_env, fp, tmp);
974 break;
975 case OS_DOUBLE:
976 tcg_gen_qemu_ld64(t64, addr, index);
977 gen_helper_extf64(cpu_env, fp, t64);
f83311e4
LV
978 break;
979 case OS_EXTENDED:
980 if (m68k_feature(s->env, M68K_FEATURE_CF_FPU)) {
981 gen_exception(s, s->insn_pc, EXCP_FP_UNIMP);
982 break;
983 }
984 tcg_gen_qemu_ld32u(tmp, addr, index);
985 tcg_gen_shri_i32(tmp, tmp, 16);
986 tcg_gen_st16_i32(tmp, fp, offsetof(FPReg, l.upper));
987 tcg_gen_addi_i32(tmp, addr, 4);
988 tcg_gen_qemu_ld64(t64, tmp, index);
989 tcg_gen_st_i64(t64, fp, offsetof(FPReg, l.lower));
990 break;
991 case OS_PACKED:
992 /* unimplemented data type on 68040/ColdFire
993 * FIXME if needed for another FPU
994 */
995 gen_exception(s, s->insn_pc, EXCP_FP_UNIMP);
996 break;
997 default:
998 g_assert_not_reached();
999 }
1000 tcg_temp_free(tmp);
1001 tcg_temp_free_i64(t64);
f83311e4
LV
1002}
1003
54e1e0b5
LV
1004static void gen_store_fp(DisasContext *s, int opsize, TCGv addr, TCGv_ptr fp,
1005 int index)
f83311e4
LV
1006{
1007 TCGv tmp;
1008 TCGv_i64 t64;
f83311e4
LV
1009
1010 t64 = tcg_temp_new_i64();
1011 tmp = tcg_temp_new();
1012 switch (opsize) {
1013 case OS_BYTE:
1014 gen_helper_reds32(tmp, cpu_env, fp);
1015 tcg_gen_qemu_st8(tmp, addr, index);
1016 break;
1017 case OS_WORD:
1018 gen_helper_reds32(tmp, cpu_env, fp);
1019 tcg_gen_qemu_st16(tmp, addr, index);
1020 break;
1021 case OS_LONG:
1022 gen_helper_reds32(tmp, cpu_env, fp);
1023 tcg_gen_qemu_st32(tmp, addr, index);
1024 break;
1025 case OS_SINGLE:
1026 gen_helper_redf32(tmp, cpu_env, fp);
1027 tcg_gen_qemu_st32(tmp, addr, index);
1028 break;
1029 case OS_DOUBLE:
1030 gen_helper_redf64(t64, cpu_env, fp);
1031 tcg_gen_qemu_st64(t64, addr, index);
1032 break;
1033 case OS_EXTENDED:
1034 if (m68k_feature(s->env, M68K_FEATURE_CF_FPU)) {
1035 gen_exception(s, s->insn_pc, EXCP_FP_UNIMP);
1036 break;
1037 }
1038 tcg_gen_ld16u_i32(tmp, fp, offsetof(FPReg, l.upper));
1039 tcg_gen_shli_i32(tmp, tmp, 16);
1040 tcg_gen_qemu_st32(tmp, addr, index);
1041 tcg_gen_addi_i32(tmp, addr, 4);
1042 tcg_gen_ld_i64(t64, fp, offsetof(FPReg, l.lower));
1043 tcg_gen_qemu_st64(t64, tmp, index);
1044 break;
1045 case OS_PACKED:
1046 /* unimplemented data type on 68040/ColdFire
1047 * FIXME if needed for another FPU
1048 */
1049 gen_exception(s, s->insn_pc, EXCP_FP_UNIMP);
1050 break;
1051 default:
1052 g_assert_not_reached();
1053 }
1054 tcg_temp_free(tmp);
1055 tcg_temp_free_i64(t64);
f83311e4
LV
1056}
1057
1058static void gen_ldst_fp(DisasContext *s, int opsize, TCGv addr,
54e1e0b5 1059 TCGv_ptr fp, ea_what what, int index)
f83311e4
LV
1060{
1061 if (what == EA_STORE) {
54e1e0b5 1062 gen_store_fp(s, opsize, addr, fp, index);
f83311e4 1063 } else {
54e1e0b5 1064 gen_load_fp(s, opsize, addr, fp, index);
f83311e4
LV
1065 }
1066}
1067
1068static int gen_ea_mode_fp(CPUM68KState *env, DisasContext *s, int mode,
54e1e0b5
LV
1069 int reg0, int opsize, TCGv_ptr fp, ea_what what,
1070 int index)
f83311e4
LV
1071{
1072 TCGv reg, addr, tmp;
1073 TCGv_i64 t64;
1074
1075 switch (mode) {
1076 case 0: /* Data register direct. */
1077 reg = cpu_dregs[reg0];
1078 if (what == EA_STORE) {
1079 switch (opsize) {
1080 case OS_BYTE:
1081 case OS_WORD:
1082 case OS_LONG:
1083 gen_helper_reds32(reg, cpu_env, fp);
1084 break;
1085 case OS_SINGLE:
1086 gen_helper_redf32(reg, cpu_env, fp);
1087 break;
1088 default:
1089 g_assert_not_reached();
1090 }
1091 } else {
1092 tmp = tcg_temp_new();
1093 switch (opsize) {
1094 case OS_BYTE:
1095 tcg_gen_ext8s_i32(tmp, reg);
1096 gen_helper_exts32(cpu_env, fp, tmp);
1097 break;
1098 case OS_WORD:
1099 tcg_gen_ext16s_i32(tmp, reg);
1100 gen_helper_exts32(cpu_env, fp, tmp);
1101 break;
1102 case OS_LONG:
1103 gen_helper_exts32(cpu_env, fp, reg);
1104 break;
1105 case OS_SINGLE:
1106 gen_helper_extf32(cpu_env, fp, reg);
1107 break;
1108 default:
1109 g_assert_not_reached();
1110 }
1111 tcg_temp_free(tmp);
1112 }
1113 return 0;
1114 case 1: /* Address register direct. */
1115 return -1;
1116 case 2: /* Indirect register */
1117 addr = get_areg(s, reg0);
54e1e0b5 1118 gen_ldst_fp(s, opsize, addr, fp, what, index);
f83311e4
LV
1119 return 0;
1120 case 3: /* Indirect postincrement. */
1121 addr = cpu_aregs[reg0];
54e1e0b5 1122 gen_ldst_fp(s, opsize, addr, fp, what, index);
f83311e4
LV
1123 tcg_gen_addi_i32(addr, addr, opsize_bytes(opsize));
1124 return 0;
1125 case 4: /* Indirect predecrememnt. */
1126 addr = gen_lea_mode(env, s, mode, reg0, opsize);
1127 if (IS_NULL_QREG(addr)) {
1128 return -1;
1129 }
54e1e0b5 1130 gen_ldst_fp(s, opsize, addr, fp, what, index);
f83311e4
LV
1131 tcg_gen_mov_i32(cpu_aregs[reg0], addr);
1132 return 0;
1133 case 5: /* Indirect displacement. */
1134 case 6: /* Indirect index + displacement. */
1135 do_indirect:
1136 addr = gen_lea_mode(env, s, mode, reg0, opsize);
1137 if (IS_NULL_QREG(addr)) {
1138 return -1;
1139 }
54e1e0b5 1140 gen_ldst_fp(s, opsize, addr, fp, what, index);
f83311e4
LV
1141 return 0;
1142 case 7: /* Other */
1143 switch (reg0) {
1144 case 0: /* Absolute short. */
1145 case 1: /* Absolute long. */
1146 case 2: /* pc displacement */
1147 case 3: /* pc index+displacement. */
1148 goto do_indirect;
1149 case 4: /* Immediate. */
1150 if (what == EA_STORE) {
1151 return -1;
1152 }
1153 switch (opsize) {
1154 case OS_BYTE:
1155 tmp = tcg_const_i32((int8_t)read_im8(env, s));
1156 gen_helper_exts32(cpu_env, fp, tmp);
1157 tcg_temp_free(tmp);
1158 break;
1159 case OS_WORD:
1160 tmp = tcg_const_i32((int16_t)read_im16(env, s));
1161 gen_helper_exts32(cpu_env, fp, tmp);
1162 tcg_temp_free(tmp);
1163 break;
1164 case OS_LONG:
1165 tmp = tcg_const_i32(read_im32(env, s));
1166 gen_helper_exts32(cpu_env, fp, tmp);
1167 tcg_temp_free(tmp);
1168 break;
1169 case OS_SINGLE:
1170 tmp = tcg_const_i32(read_im32(env, s));
1171 gen_helper_extf32(cpu_env, fp, tmp);
1172 tcg_temp_free(tmp);
1173 break;
1174 case OS_DOUBLE:
1175 t64 = tcg_const_i64(read_im64(env, s));
1176 gen_helper_extf64(cpu_env, fp, t64);
1177 tcg_temp_free_i64(t64);
1178 break;
1179 case OS_EXTENDED:
1180 if (m68k_feature(s->env, M68K_FEATURE_CF_FPU)) {
1181 gen_exception(s, s->insn_pc, EXCP_FP_UNIMP);
1182 break;
1183 }
1184 tmp = tcg_const_i32(read_im32(env, s) >> 16);
1185 tcg_gen_st16_i32(tmp, fp, offsetof(FPReg, l.upper));
1186 tcg_temp_free(tmp);
1187 t64 = tcg_const_i64(read_im64(env, s));
1188 tcg_gen_st_i64(t64, fp, offsetof(FPReg, l.lower));
1189 tcg_temp_free_i64(t64);
1190 break;
1191 case OS_PACKED:
1192 /* unimplemented data type on 68040/ColdFire
1193 * FIXME if needed for another FPU
1194 */
1195 gen_exception(s, s->insn_pc, EXCP_FP_UNIMP);
1196 break;
1197 default:
1198 g_assert_not_reached();
1199 }
1200 return 0;
1201 default:
1202 return -1;
1203 }
1204 }
1205 return -1;
1206}
1207
1208static int gen_ea_fp(CPUM68KState *env, DisasContext *s, uint16_t insn,
54e1e0b5 1209 int opsize, TCGv_ptr fp, ea_what what, int index)
f83311e4
LV
1210{
1211 int mode = extract32(insn, 3, 3);
1212 int reg0 = REG(insn, 0);
54e1e0b5 1213 return gen_ea_mode_fp(env, s, mode, reg0, opsize, fp, what, index);
f83311e4
LV
1214}
1215
6a432295
RH
1216typedef struct {
1217 TCGCond tcond;
1218 bool g1;
1219 bool g2;
1220 TCGv v1;
1221 TCGv v2;
1222} DisasCompare;
1223
1224static void gen_cc_cond(DisasCompare *c, DisasContext *s, int cond)
e6e5906b 1225{
620c6cf6
RH
1226 TCGv tmp, tmp2;
1227 TCGCond tcond;
9d896621 1228 CCOp op = s->cc_op;
e6e5906b 1229
9d896621 1230 /* The CC_OP_CMP form can handle most normal comparisons directly. */
db3d7945 1231 if (op == CC_OP_CMPB || op == CC_OP_CMPW || op == CC_OP_CMPL) {
9d896621
RH
1232 c->g1 = c->g2 = 1;
1233 c->v1 = QREG_CC_N;
1234 c->v2 = QREG_CC_V;
1235 switch (cond) {
1236 case 2: /* HI */
1237 case 3: /* LS */
1238 tcond = TCG_COND_LEU;
1239 goto done;
1240 case 4: /* CC */
1241 case 5: /* CS */
1242 tcond = TCG_COND_LTU;
1243 goto done;
1244 case 6: /* NE */
1245 case 7: /* EQ */
1246 tcond = TCG_COND_EQ;
1247 goto done;
1248 case 10: /* PL */
1249 case 11: /* MI */
1250 c->g1 = c->g2 = 0;
1251 c->v2 = tcg_const_i32(0);
1252 c->v1 = tmp = tcg_temp_new();
1253 tcg_gen_sub_i32(tmp, QREG_CC_N, QREG_CC_V);
db3d7945 1254 gen_ext(tmp, tmp, op - CC_OP_CMPB, 1);
9d896621
RH
1255 /* fallthru */
1256 case 12: /* GE */
1257 case 13: /* LT */
1258 tcond = TCG_COND_LT;
1259 goto done;
1260 case 14: /* GT */
1261 case 15: /* LE */
1262 tcond = TCG_COND_LE;
1263 goto done;
1264 }
1265 }
6a432295
RH
1266
1267 c->g1 = 1;
1268 c->g2 = 0;
1269 c->v2 = tcg_const_i32(0);
1270
e6e5906b
PB
1271 switch (cond) {
1272 case 0: /* T */
e6e5906b 1273 case 1: /* F */
6a432295
RH
1274 c->v1 = c->v2;
1275 tcond = TCG_COND_NEVER;
9d896621
RH
1276 goto done;
1277 case 14: /* GT (!(Z || (N ^ V))) */
1278 case 15: /* LE (Z || (N ^ V)) */
1279 /* Logic operations clear V, which simplifies LE to (Z || N),
1280 and since Z and N are co-located, this becomes a normal
1281 comparison vs N. */
1282 if (op == CC_OP_LOGIC) {
1283 c->v1 = QREG_CC_N;
1284 tcond = TCG_COND_LE;
1285 goto done;
1286 }
6a432295 1287 break;
9d896621
RH
1288 case 12: /* GE (!(N ^ V)) */
1289 case 13: /* LT (N ^ V) */
1290 /* Logic operations clear V, which simplifies this to N. */
1291 if (op != CC_OP_LOGIC) {
1292 break;
1293 }
1294 /* fallthru */
1295 case 10: /* PL (!N) */
1296 case 11: /* MI (N) */
1297 /* Several cases represent N normally. */
db3d7945
LV
1298 if (op == CC_OP_ADDB || op == CC_OP_ADDW || op == CC_OP_ADDL ||
1299 op == CC_OP_SUBB || op == CC_OP_SUBW || op == CC_OP_SUBL ||
1300 op == CC_OP_LOGIC) {
9d896621
RH
1301 c->v1 = QREG_CC_N;
1302 tcond = TCG_COND_LT;
1303 goto done;
1304 }
1305 break;
1306 case 6: /* NE (!Z) */
1307 case 7: /* EQ (Z) */
1308 /* Some cases fold Z into N. */
db3d7945
LV
1309 if (op == CC_OP_ADDB || op == CC_OP_ADDW || op == CC_OP_ADDL ||
1310 op == CC_OP_SUBB || op == CC_OP_SUBW || op == CC_OP_SUBL ||
1311 op == CC_OP_LOGIC) {
9d896621
RH
1312 tcond = TCG_COND_EQ;
1313 c->v1 = QREG_CC_N;
1314 goto done;
1315 }
1316 break;
1317 case 4: /* CC (!C) */
1318 case 5: /* CS (C) */
1319 /* Some cases fold C into X. */
db3d7945 1320 if (op == CC_OP_ADDB || op == CC_OP_ADDW || op == CC_OP_ADDL ||
4b5660e4 1321 op == CC_OP_SUBB || op == CC_OP_SUBW || op == CC_OP_SUBL) {
9d896621
RH
1322 tcond = TCG_COND_NE;
1323 c->v1 = QREG_CC_X;
1324 goto done;
1325 }
1326 /* fallthru */
1327 case 8: /* VC (!V) */
1328 case 9: /* VS (V) */
1329 /* Logic operations clear V and C. */
1330 if (op == CC_OP_LOGIC) {
1331 tcond = TCG_COND_NEVER;
1332 c->v1 = c->v2;
1333 goto done;
1334 }
1335 break;
1336 }
1337
1338 /* Otherwise, flush flag state to CC_OP_FLAGS. */
1339 gen_flush_flags(s);
1340
1341 switch (cond) {
1342 case 0: /* T */
1343 case 1: /* F */
1344 default:
1345 /* Invalid, or handled above. */
1346 abort();
620c6cf6 1347 case 2: /* HI (!C && !Z) -> !(C || Z)*/
e6e5906b 1348 case 3: /* LS (C || Z) */
6a432295
RH
1349 c->v1 = tmp = tcg_temp_new();
1350 c->g1 = 0;
1351 tcg_gen_setcond_i32(TCG_COND_EQ, tmp, QREG_CC_Z, c->v2);
620c6cf6 1352 tcg_gen_or_i32(tmp, tmp, QREG_CC_C);
6a432295 1353 tcond = TCG_COND_NE;
e6e5906b
PB
1354 break;
1355 case 4: /* CC (!C) */
e6e5906b 1356 case 5: /* CS (C) */
6a432295
RH
1357 c->v1 = QREG_CC_C;
1358 tcond = TCG_COND_NE;
e6e5906b
PB
1359 break;
1360 case 6: /* NE (!Z) */
e6e5906b 1361 case 7: /* EQ (Z) */
6a432295
RH
1362 c->v1 = QREG_CC_Z;
1363 tcond = TCG_COND_EQ;
e6e5906b
PB
1364 break;
1365 case 8: /* VC (!V) */
e6e5906b 1366 case 9: /* VS (V) */
6a432295
RH
1367 c->v1 = QREG_CC_V;
1368 tcond = TCG_COND_LT;
e6e5906b
PB
1369 break;
1370 case 10: /* PL (!N) */
e6e5906b 1371 case 11: /* MI (N) */
6a432295
RH
1372 c->v1 = QREG_CC_N;
1373 tcond = TCG_COND_LT;
e6e5906b
PB
1374 break;
1375 case 12: /* GE (!(N ^ V)) */
e6e5906b 1376 case 13: /* LT (N ^ V) */
6a432295
RH
1377 c->v1 = tmp = tcg_temp_new();
1378 c->g1 = 0;
620c6cf6 1379 tcg_gen_xor_i32(tmp, QREG_CC_N, QREG_CC_V);
6a432295 1380 tcond = TCG_COND_LT;
e6e5906b
PB
1381 break;
1382 case 14: /* GT (!(Z || (N ^ V))) */
e6e5906b 1383 case 15: /* LE (Z || (N ^ V)) */
6a432295
RH
1384 c->v1 = tmp = tcg_temp_new();
1385 c->g1 = 0;
1386 tcg_gen_setcond_i32(TCG_COND_EQ, tmp, QREG_CC_Z, c->v2);
620c6cf6
RH
1387 tcg_gen_neg_i32(tmp, tmp);
1388 tmp2 = tcg_temp_new();
1389 tcg_gen_xor_i32(tmp2, QREG_CC_N, QREG_CC_V);
1390 tcg_gen_or_i32(tmp, tmp, tmp2);
6a432295
RH
1391 tcg_temp_free(tmp2);
1392 tcond = TCG_COND_LT;
e6e5906b 1393 break;
e6e5906b 1394 }
9d896621
RH
1395
1396 done:
6a432295
RH
1397 if ((cond & 1) == 0) {
1398 tcond = tcg_invert_cond(tcond);
1399 }
1400 c->tcond = tcond;
1401}
1402
1403static void free_cond(DisasCompare *c)
1404{
1405 if (!c->g1) {
1406 tcg_temp_free(c->v1);
1407 }
1408 if (!c->g2) {
1409 tcg_temp_free(c->v2);
1410 }
1411}
1412
1413static void gen_jmpcc(DisasContext *s, int cond, TCGLabel *l1)
1414{
1415 DisasCompare c;
1416
1417 gen_cc_cond(&c, s, cond);
1418 update_cc_op(s);
1419 tcg_gen_brcond_i32(c.tcond, c.v1, c.v2, l1);
1420 free_cond(&c);
e6e5906b
PB
1421}
1422
0633879f
PB
1423/* Force a TB lookup after an instruction that changes the CPU state. */
1424static void gen_lookup_tb(DisasContext *s)
1425{
9fdb533f 1426 update_cc_op(s);
e1f3808e 1427 tcg_gen_movi_i32(QREG_PC, s->pc);
0633879f
PB
1428 s->is_jmp = DISAS_UPDATE;
1429}
1430
d4d79bb1
BS
1431#define SRC_EA(env, result, opsize, op_sign, addrp) do { \
1432 result = gen_ea(env, s, insn, opsize, NULL_QREG, addrp, \
54e1e0b5 1433 op_sign ? EA_LOADS : EA_LOADU, IS_USER(s)); \
d4d79bb1
BS
1434 if (IS_NULL_QREG(result)) { \
1435 gen_addr_fault(s); \
1436 return; \
1437 } \
510ff0b7
PB
1438 } while (0)
1439
d4d79bb1 1440#define DEST_EA(env, insn, opsize, val, addrp) do { \
54e1e0b5
LV
1441 TCGv ea_result = gen_ea(env, s, insn, opsize, val, addrp, \
1442 EA_STORE, IS_USER(s)); \
d4d79bb1
BS
1443 if (IS_NULL_QREG(ea_result)) { \
1444 gen_addr_fault(s); \
1445 return; \
1446 } \
510ff0b7
PB
1447 } while (0)
1448
90aa39a1
SF
1449static inline bool use_goto_tb(DisasContext *s, uint32_t dest)
1450{
1451#ifndef CONFIG_USER_ONLY
1452 return (s->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) ||
1453 (s->insn_pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK);
1454#else
1455 return true;
1456#endif
1457}
1458
e6e5906b
PB
1459/* Generate a jump to an immediate address. */
1460static void gen_jmp_tb(DisasContext *s, int n, uint32_t dest)
1461{
551bd27f 1462 if (unlikely(s->singlestep_enabled)) {
e6e5906b 1463 gen_exception(s, dest, EXCP_DEBUG);
90aa39a1 1464 } else if (use_goto_tb(s, dest)) {
57fec1fe 1465 tcg_gen_goto_tb(n);
e1f3808e 1466 tcg_gen_movi_i32(QREG_PC, dest);
90aa39a1 1467 tcg_gen_exit_tb((uintptr_t)s->tb + n);
e6e5906b 1468 } else {
e1f3808e 1469 gen_jmp_im(s, dest);
57fec1fe 1470 tcg_gen_exit_tb(0);
e6e5906b
PB
1471 }
1472 s->is_jmp = DISAS_TB_JUMP;
1473}
1474
d5a3cf33
LV
1475DISAS_INSN(scc)
1476{
1477 DisasCompare c;
1478 int cond;
1479 TCGv tmp;
1480
1481 cond = (insn >> 8) & 0xf;
1482 gen_cc_cond(&c, s, cond);
1483
1484 tmp = tcg_temp_new();
1485 tcg_gen_setcond_i32(c.tcond, tmp, c.v1, c.v2);
1486 free_cond(&c);
1487
1488 tcg_gen_neg_i32(tmp, tmp);
1489 DEST_EA(env, insn, OS_BYTE, tmp, NULL);
1490 tcg_temp_free(tmp);
1491}
1492
beff27ab
LV
1493DISAS_INSN(dbcc)
1494{
1495 TCGLabel *l1;
1496 TCGv reg;
1497 TCGv tmp;
1498 int16_t offset;
1499 uint32_t base;
1500
1501 reg = DREG(insn, 0);
1502 base = s->pc;
1503 offset = (int16_t)read_im16(env, s);
1504 l1 = gen_new_label();
1505 gen_jmpcc(s, (insn >> 8) & 0xf, l1);
1506
1507 tmp = tcg_temp_new();
1508 tcg_gen_ext16s_i32(tmp, reg);
1509 tcg_gen_addi_i32(tmp, tmp, -1);
1510 gen_partset_reg(OS_WORD, reg, tmp);
1511 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, -1, l1);
1512 gen_jmp_tb(s, 1, base + offset);
1513 gen_set_label(l1);
1514 gen_jmp_tb(s, 0, s->pc);
1515}
1516
e6e5906b
PB
1517DISAS_INSN(undef_mac)
1518{
16a14cdf 1519 gen_exception(s, s->insn_pc, EXCP_LINEA);
e6e5906b
PB
1520}
1521
1522DISAS_INSN(undef_fpu)
1523{
16a14cdf 1524 gen_exception(s, s->insn_pc, EXCP_LINEF);
e6e5906b
PB
1525}
1526
1527DISAS_INSN(undef)
1528{
72d2e4b6
RH
1529 /* ??? This is both instructions that are as yet unimplemented
1530 for the 680x0 series, as well as those that are implemented
1531 but actually illegal for CPU32 or pre-68020. */
1532 qemu_log_mask(LOG_UNIMP, "Illegal instruction: %04x @ %08x",
16a14cdf
LV
1533 insn, s->insn_pc);
1534 gen_exception(s, s->insn_pc, EXCP_UNSUPPORTED);
e6e5906b
PB
1535}
1536
1537DISAS_INSN(mulw)
1538{
e1f3808e
PB
1539 TCGv reg;
1540 TCGv tmp;
1541 TCGv src;
e6e5906b
PB
1542 int sign;
1543
1544 sign = (insn & 0x100) != 0;
1545 reg = DREG(insn, 9);
a7812ae4 1546 tmp = tcg_temp_new();
e6e5906b 1547 if (sign)
e1f3808e 1548 tcg_gen_ext16s_i32(tmp, reg);
e6e5906b 1549 else
e1f3808e 1550 tcg_gen_ext16u_i32(tmp, reg);
d4d79bb1 1551 SRC_EA(env, src, OS_WORD, sign, NULL);
e1f3808e
PB
1552 tcg_gen_mul_i32(tmp, tmp, src);
1553 tcg_gen_mov_i32(reg, tmp);
4a18cd44 1554 gen_logic_cc(s, tmp, OS_LONG);
2b5e2170 1555 tcg_temp_free(tmp);
e6e5906b
PB
1556}
1557
1558DISAS_INSN(divw)
1559{
e6e5906b 1560 int sign;
0ccb9c1d
LV
1561 TCGv src;
1562 TCGv destr;
1563
1564 /* divX.w <EA>,Dn 32/16 -> 16r:16q */
e6e5906b
PB
1565
1566 sign = (insn & 0x100) != 0;
0ccb9c1d
LV
1567
1568 /* dest.l / src.w */
1569
d4d79bb1 1570 SRC_EA(env, src, OS_WORD, sign, NULL);
0ccb9c1d 1571 destr = tcg_const_i32(REG(insn, 9));
e6e5906b 1572 if (sign) {
0ccb9c1d 1573 gen_helper_divsw(cpu_env, destr, src);
e6e5906b 1574 } else {
0ccb9c1d 1575 gen_helper_divuw(cpu_env, destr, src);
e6e5906b 1576 }
0ccb9c1d 1577 tcg_temp_free(destr);
620c6cf6 1578
9fdb533f 1579 set_cc_op(s, CC_OP_FLAGS);
e6e5906b
PB
1580}
1581
1582DISAS_INSN(divl)
1583{
0ccb9c1d
LV
1584 TCGv num, reg, den;
1585 int sign;
e6e5906b
PB
1586 uint16_t ext;
1587
28b68cd7 1588 ext = read_im16(env, s);
0ccb9c1d
LV
1589
1590 sign = (ext & 0x0800) != 0;
1591
1592 if (ext & 0x400) {
1593 if (!m68k_feature(s->env, M68K_FEATURE_QUAD_MULDIV)) {
1594 gen_exception(s, s->insn_pc, EXCP_ILLEGAL);
1595 return;
1596 }
1597
1598 /* divX.l <EA>, Dr:Dq 64/32 -> 32r:32q */
1599
1600 SRC_EA(env, den, OS_LONG, 0, NULL);
1601 num = tcg_const_i32(REG(ext, 12));
1602 reg = tcg_const_i32(REG(ext, 0));
1603 if (sign) {
1604 gen_helper_divsll(cpu_env, num, reg, den);
1605 } else {
1606 gen_helper_divull(cpu_env, num, reg, den);
1607 }
1608 tcg_temp_free(reg);
1609 tcg_temp_free(num);
1610 set_cc_op(s, CC_OP_FLAGS);
e6e5906b
PB
1611 return;
1612 }
0ccb9c1d
LV
1613
1614 /* divX.l <EA>, Dq 32/32 -> 32q */
1615 /* divXl.l <EA>, Dr:Dq 32/32 -> 32r:32q */
1616
d4d79bb1 1617 SRC_EA(env, den, OS_LONG, 0, NULL);
0ccb9c1d
LV
1618 num = tcg_const_i32(REG(ext, 12));
1619 reg = tcg_const_i32(REG(ext, 0));
1620 if (sign) {
1621 gen_helper_divsl(cpu_env, num, reg, den);
e6e5906b 1622 } else {
0ccb9c1d 1623 gen_helper_divul(cpu_env, num, reg, den);
e6e5906b 1624 }
0ccb9c1d
LV
1625 tcg_temp_free(reg);
1626 tcg_temp_free(num);
1627
9fdb533f 1628 set_cc_op(s, CC_OP_FLAGS);
e6e5906b
PB
1629}
1630
fb5543d8
LV
1631static void bcd_add(TCGv dest, TCGv src)
1632{
1633 TCGv t0, t1;
1634
1635 /* dest10 = dest10 + src10 + X
1636 *
1637 * t1 = src
1638 * t2 = t1 + 0x066
1639 * t3 = t2 + dest + X
1640 * t4 = t2 ^ dest
1641 * t5 = t3 ^ t4
1642 * t6 = ~t5 & 0x110
1643 * t7 = (t6 >> 2) | (t6 >> 3)
1644 * return t3 - t7
1645 */
1646
1647 /* t1 = (src + 0x066) + dest + X
1648 * = result with some possible exceding 0x6
1649 */
1650
1651 t0 = tcg_const_i32(0x066);
1652 tcg_gen_add_i32(t0, t0, src);
1653
1654 t1 = tcg_temp_new();
1655 tcg_gen_add_i32(t1, t0, dest);
1656 tcg_gen_add_i32(t1, t1, QREG_CC_X);
1657
1658 /* we will remove exceding 0x6 where there is no carry */
1659
1660 /* t0 = (src + 0x0066) ^ dest
1661 * = t1 without carries
1662 */
1663
1664 tcg_gen_xor_i32(t0, t0, dest);
1665
1666 /* extract the carries
1667 * t0 = t0 ^ t1
1668 * = only the carries
1669 */
1670
1671 tcg_gen_xor_i32(t0, t0, t1);
1672
1673 /* generate 0x1 where there is no carry
1674 * and for each 0x10, generate a 0x6
1675 */
1676
1677 tcg_gen_shri_i32(t0, t0, 3);
1678 tcg_gen_not_i32(t0, t0);
1679 tcg_gen_andi_i32(t0, t0, 0x22);
1680 tcg_gen_add_i32(dest, t0, t0);
1681 tcg_gen_add_i32(dest, dest, t0);
1682 tcg_temp_free(t0);
1683
1684 /* remove the exceding 0x6
1685 * for digits that have not generated a carry
1686 */
1687
1688 tcg_gen_sub_i32(dest, t1, dest);
1689 tcg_temp_free(t1);
1690}
1691
1692static void bcd_sub(TCGv dest, TCGv src)
1693{
1694 TCGv t0, t1, t2;
1695
1696 /* dest10 = dest10 - src10 - X
1697 * = bcd_add(dest + 1 - X, 0x199 - src)
1698 */
1699
1700 /* t0 = 0x066 + (0x199 - src) */
1701
1702 t0 = tcg_temp_new();
1703 tcg_gen_subfi_i32(t0, 0x1ff, src);
1704
1705 /* t1 = t0 + dest + 1 - X*/
1706
1707 t1 = tcg_temp_new();
1708 tcg_gen_add_i32(t1, t0, dest);
1709 tcg_gen_addi_i32(t1, t1, 1);
1710 tcg_gen_sub_i32(t1, t1, QREG_CC_X);
1711
1712 /* t2 = t0 ^ dest */
1713
1714 t2 = tcg_temp_new();
1715 tcg_gen_xor_i32(t2, t0, dest);
1716
1717 /* t0 = t1 ^ t2 */
1718
1719 tcg_gen_xor_i32(t0, t1, t2);
1720
1721 /* t2 = ~t0 & 0x110
1722 * t0 = (t2 >> 2) | (t2 >> 3)
1723 *
1724 * to fit on 8bit operands, changed in:
1725 *
1726 * t2 = ~(t0 >> 3) & 0x22
1727 * t0 = t2 + t2
1728 * t0 = t0 + t2
1729 */
1730
1731 tcg_gen_shri_i32(t2, t0, 3);
1732 tcg_gen_not_i32(t2, t2);
1733 tcg_gen_andi_i32(t2, t2, 0x22);
1734 tcg_gen_add_i32(t0, t2, t2);
1735 tcg_gen_add_i32(t0, t0, t2);
1736 tcg_temp_free(t2);
1737
1738 /* return t1 - t0 */
1739
1740 tcg_gen_sub_i32(dest, t1, t0);
1741 tcg_temp_free(t0);
1742 tcg_temp_free(t1);
1743}
1744
1745static void bcd_flags(TCGv val)
1746{
1747 tcg_gen_andi_i32(QREG_CC_C, val, 0x0ff);
1748 tcg_gen_or_i32(QREG_CC_Z, QREG_CC_Z, QREG_CC_C);
1749
0d9acef2 1750 tcg_gen_extract_i32(QREG_CC_C, val, 8, 1);
fb5543d8
LV
1751
1752 tcg_gen_mov_i32(QREG_CC_X, QREG_CC_C);
1753}
1754
1755DISAS_INSN(abcd_reg)
1756{
1757 TCGv src;
1758 TCGv dest;
1759
1760 gen_flush_flags(s); /* !Z is sticky */
1761
1762 src = gen_extend(DREG(insn, 0), OS_BYTE, 0);
1763 dest = gen_extend(DREG(insn, 9), OS_BYTE, 0);
1764 bcd_add(dest, src);
1765 gen_partset_reg(OS_BYTE, DREG(insn, 9), dest);
1766
1767 bcd_flags(dest);
1768}
1769
1770DISAS_INSN(abcd_mem)
1771{
1772 TCGv src, dest, addr;
1773
1774 gen_flush_flags(s); /* !Z is sticky */
1775
1776 /* Indirect pre-decrement load (mode 4) */
1777
1778 src = gen_ea_mode(env, s, 4, REG(insn, 0), OS_BYTE,
54e1e0b5 1779 NULL_QREG, NULL, EA_LOADU, IS_USER(s));
fb5543d8 1780 dest = gen_ea_mode(env, s, 4, REG(insn, 9), OS_BYTE,
54e1e0b5 1781 NULL_QREG, &addr, EA_LOADU, IS_USER(s));
fb5543d8
LV
1782
1783 bcd_add(dest, src);
1784
54e1e0b5
LV
1785 gen_ea_mode(env, s, 4, REG(insn, 9), OS_BYTE, dest, &addr,
1786 EA_STORE, IS_USER(s));
fb5543d8
LV
1787
1788 bcd_flags(dest);
1789}
1790
1791DISAS_INSN(sbcd_reg)
1792{
1793 TCGv src, dest;
1794
1795 gen_flush_flags(s); /* !Z is sticky */
1796
1797 src = gen_extend(DREG(insn, 0), OS_BYTE, 0);
1798 dest = gen_extend(DREG(insn, 9), OS_BYTE, 0);
1799
1800 bcd_sub(dest, src);
1801
1802 gen_partset_reg(OS_BYTE, DREG(insn, 9), dest);
1803
1804 bcd_flags(dest);
1805}
1806
1807DISAS_INSN(sbcd_mem)
1808{
1809 TCGv src, dest, addr;
1810
1811 gen_flush_flags(s); /* !Z is sticky */
1812
1813 /* Indirect pre-decrement load (mode 4) */
1814
1815 src = gen_ea_mode(env, s, 4, REG(insn, 0), OS_BYTE,
54e1e0b5 1816 NULL_QREG, NULL, EA_LOADU, IS_USER(s));
fb5543d8 1817 dest = gen_ea_mode(env, s, 4, REG(insn, 9), OS_BYTE,
54e1e0b5 1818 NULL_QREG, &addr, EA_LOADU, IS_USER(s));
fb5543d8
LV
1819
1820 bcd_sub(dest, src);
1821
54e1e0b5
LV
1822 gen_ea_mode(env, s, 4, REG(insn, 9), OS_BYTE, dest, &addr,
1823 EA_STORE, IS_USER(s));
fb5543d8
LV
1824
1825 bcd_flags(dest);
1826}
1827
1828DISAS_INSN(nbcd)
1829{
1830 TCGv src, dest;
1831 TCGv addr;
1832
1833 gen_flush_flags(s); /* !Z is sticky */
1834
1835 SRC_EA(env, src, OS_BYTE, 0, &addr);
1836
1837 dest = tcg_const_i32(0);
1838 bcd_sub(dest, src);
1839
1840 DEST_EA(env, insn, OS_BYTE, dest, &addr);
1841
1842 bcd_flags(dest);
1843
1844 tcg_temp_free(dest);
1845}
1846
e6e5906b
PB
1847DISAS_INSN(addsub)
1848{
e1f3808e
PB
1849 TCGv reg;
1850 TCGv dest;
1851 TCGv src;
1852 TCGv tmp;
1853 TCGv addr;
e6e5906b 1854 int add;
8a370c6c 1855 int opsize;
e6e5906b
PB
1856
1857 add = (insn & 0x4000) != 0;
8a370c6c
LV
1858 opsize = insn_opsize(insn);
1859 reg = gen_extend(DREG(insn, 9), opsize, 1);
a7812ae4 1860 dest = tcg_temp_new();
e6e5906b 1861 if (insn & 0x100) {
8a370c6c 1862 SRC_EA(env, tmp, opsize, 1, &addr);
e6e5906b
PB
1863 src = reg;
1864 } else {
1865 tmp = reg;
8a370c6c 1866 SRC_EA(env, src, opsize, 1, NULL);
e6e5906b
PB
1867 }
1868 if (add) {
e1f3808e 1869 tcg_gen_add_i32(dest, tmp, src);
f9083519 1870 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, dest, src);
8a370c6c 1871 set_cc_op(s, CC_OP_ADDB + opsize);
e6e5906b 1872 } else {
f9083519 1873 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, tmp, src);
e1f3808e 1874 tcg_gen_sub_i32(dest, tmp, src);
8a370c6c 1875 set_cc_op(s, CC_OP_SUBB + opsize);
e6e5906b 1876 }
8a370c6c 1877 gen_update_cc_add(dest, src, opsize);
e6e5906b 1878 if (insn & 0x100) {
8a370c6c 1879 DEST_EA(env, insn, opsize, dest, &addr);
e6e5906b 1880 } else {
8a370c6c 1881 gen_partset_reg(opsize, DREG(insn, 9), dest);
e6e5906b 1882 }
8a370c6c 1883 tcg_temp_free(dest);
e6e5906b
PB
1884}
1885
e6e5906b
PB
1886/* Reverse the order of the bits in REG. */
1887DISAS_INSN(bitrev)
1888{
e1f3808e 1889 TCGv reg;
e6e5906b 1890 reg = DREG(insn, 0);
e1f3808e 1891 gen_helper_bitrev(reg, reg);
e6e5906b
PB
1892}
1893
1894DISAS_INSN(bitop_reg)
1895{
1896 int opsize;
1897 int op;
e1f3808e
PB
1898 TCGv src1;
1899 TCGv src2;
1900 TCGv tmp;
1901 TCGv addr;
1902 TCGv dest;
e6e5906b
PB
1903
1904 if ((insn & 0x38) != 0)
1905 opsize = OS_BYTE;
1906 else
1907 opsize = OS_LONG;
1908 op = (insn >> 6) & 3;
d4d79bb1 1909 SRC_EA(env, src1, opsize, 0, op ? &addr: NULL);
e6e5906b 1910
3c980d2e
LV
1911 gen_flush_flags(s);
1912 src2 = tcg_temp_new();
e6e5906b 1913 if (opsize == OS_BYTE)
3c980d2e 1914 tcg_gen_andi_i32(src2, DREG(insn, 9), 7);
e6e5906b 1915 else
3c980d2e 1916 tcg_gen_andi_i32(src2, DREG(insn, 9), 31);
620c6cf6 1917
3c980d2e
LV
1918 tmp = tcg_const_i32(1);
1919 tcg_gen_shl_i32(tmp, tmp, src2);
1920 tcg_temp_free(src2);
620c6cf6 1921
3c980d2e 1922 tcg_gen_and_i32(QREG_CC_Z, src1, tmp);
620c6cf6 1923
3c980d2e 1924 dest = tcg_temp_new();
e6e5906b
PB
1925 switch (op) {
1926 case 1: /* bchg */
3c980d2e 1927 tcg_gen_xor_i32(dest, src1, tmp);
e6e5906b
PB
1928 break;
1929 case 2: /* bclr */
3c980d2e 1930 tcg_gen_andc_i32(dest, src1, tmp);
e6e5906b
PB
1931 break;
1932 case 3: /* bset */
3c980d2e 1933 tcg_gen_or_i32(dest, src1, tmp);
e6e5906b
PB
1934 break;
1935 default: /* btst */
1936 break;
1937 }
3c980d2e 1938 tcg_temp_free(tmp);
620c6cf6 1939 if (op) {
d4d79bb1 1940 DEST_EA(env, insn, opsize, dest, &addr);
620c6cf6
RH
1941 }
1942 tcg_temp_free(dest);
e6e5906b
PB
1943}
1944
1945DISAS_INSN(sats)
1946{
e1f3808e 1947 TCGv reg;
e6e5906b 1948 reg = DREG(insn, 0);
e6e5906b 1949 gen_flush_flags(s);
620c6cf6 1950 gen_helper_sats(reg, reg, QREG_CC_V);
5dbb6784 1951 gen_logic_cc(s, reg, OS_LONG);
e6e5906b
PB
1952}
1953
e1f3808e 1954static void gen_push(DisasContext *s, TCGv val)
e6e5906b 1955{
e1f3808e 1956 TCGv tmp;
e6e5906b 1957
a7812ae4 1958 tmp = tcg_temp_new();
e1f3808e 1959 tcg_gen_subi_i32(tmp, QREG_SP, 4);
54e1e0b5 1960 gen_store(s, OS_LONG, tmp, val, IS_USER(s));
e1f3808e 1961 tcg_gen_mov_i32(QREG_SP, tmp);
2b5e2170 1962 tcg_temp_free(tmp);
e6e5906b
PB
1963}
1964
7b542eb9
LV
1965static TCGv mreg(int reg)
1966{
1967 if (reg < 8) {
1968 /* Dx */
1969 return cpu_dregs[reg];
1970 }
1971 /* Ax */
1972 return cpu_aregs[reg & 7];
1973}
1974
e6e5906b
PB
1975DISAS_INSN(movem)
1976{
7b542eb9
LV
1977 TCGv addr, incr, tmp, r[16];
1978 int is_load = (insn & 0x0400) != 0;
1979 int opsize = (insn & 0x40) != 0 ? OS_LONG : OS_WORD;
1980 uint16_t mask = read_im16(env, s);
1981 int mode = extract32(insn, 3, 3);
1982 int reg0 = REG(insn, 0);
e6e5906b 1983 int i;
e6e5906b 1984
7b542eb9
LV
1985 tmp = cpu_aregs[reg0];
1986
1987 switch (mode) {
1988 case 0: /* data register direct */
1989 case 1: /* addr register direct */
1990 do_addr_fault:
510ff0b7
PB
1991 gen_addr_fault(s);
1992 return;
7b542eb9
LV
1993
1994 case 2: /* indirect */
1995 break;
1996
1997 case 3: /* indirect post-increment */
1998 if (!is_load) {
1999 /* post-increment is not allowed */
2000 goto do_addr_fault;
2001 }
2002 break;
2003
2004 case 4: /* indirect pre-decrement */
2005 if (is_load) {
2006 /* pre-decrement is not allowed */
2007 goto do_addr_fault;
2008 }
2009 /* We want a bare copy of the address reg, without any pre-decrement
2010 adjustment, as gen_lea would provide. */
2011 break;
2012
2013 default:
2014 tmp = gen_lea_mode(env, s, mode, reg0, opsize);
2015 if (IS_NULL_QREG(tmp)) {
2016 goto do_addr_fault;
2017 }
2018 break;
510ff0b7 2019 }
7b542eb9 2020
a7812ae4 2021 addr = tcg_temp_new();
e1f3808e 2022 tcg_gen_mov_i32(addr, tmp);
7b542eb9
LV
2023 incr = tcg_const_i32(opsize_bytes(opsize));
2024
2025 if (is_load) {
2026 /* memory to register */
2027 for (i = 0; i < 16; i++) {
2028 if (mask & (1 << i)) {
54e1e0b5 2029 r[i] = gen_load(s, opsize, addr, 1, IS_USER(s));
7b542eb9
LV
2030 tcg_gen_add_i32(addr, addr, incr);
2031 }
2032 }
2033 for (i = 0; i < 16; i++) {
2034 if (mask & (1 << i)) {
2035 tcg_gen_mov_i32(mreg(i), r[i]);
2036 tcg_temp_free(r[i]);
2037 }
2038 }
2039 if (mode == 3) {
2040 /* post-increment: movem (An)+,X */
2041 tcg_gen_mov_i32(cpu_aregs[reg0], addr);
2042 }
2043 } else {
2044 /* register to memory */
2045 if (mode == 4) {
2046 /* pre-decrement: movem X,-(An) */
2047 for (i = 15; i >= 0; i--) {
2048 if ((mask << i) & 0x8000) {
2049 tcg_gen_sub_i32(addr, addr, incr);
2050 if (reg0 + 8 == i &&
2051 m68k_feature(s->env, M68K_FEATURE_EXT_FULL)) {
2052 /* M68020+: if the addressing register is the
2053 * register moved to memory, the value written
2054 * is the initial value decremented by the size of
2055 * the operation, regardless of how many actual
2056 * stores have been performed until this point.
2057 * M68000/M68010: the value is the initial value.
2058 */
2059 tmp = tcg_temp_new();
2060 tcg_gen_sub_i32(tmp, cpu_aregs[reg0], incr);
54e1e0b5 2061 gen_store(s, opsize, addr, tmp, IS_USER(s));
7b542eb9
LV
2062 tcg_temp_free(tmp);
2063 } else {
54e1e0b5 2064 gen_store(s, opsize, addr, mreg(i), IS_USER(s));
7b542eb9
LV
2065 }
2066 }
2067 }
2068 tcg_gen_mov_i32(cpu_aregs[reg0], addr);
2069 } else {
2070 for (i = 0; i < 16; i++) {
2071 if (mask & (1 << i)) {
54e1e0b5 2072 gen_store(s, opsize, addr, mreg(i), IS_USER(s));
7b542eb9
LV
2073 tcg_gen_add_i32(addr, addr, incr);
2074 }
e6e5906b 2075 }
e6e5906b
PB
2076 }
2077 }
7b542eb9
LV
2078
2079 tcg_temp_free(incr);
2080 tcg_temp_free(addr);
e6e5906b
PB
2081}
2082
1226e212
PD
2083DISAS_INSN(movep)
2084{
2085 uint8_t i;
2086 int16_t displ;
2087 TCGv reg;
2088 TCGv addr;
2089 TCGv abuf;
2090 TCGv dbuf;
2091
2092 displ = read_im16(env, s);
2093
2094 addr = AREG(insn, 0);
2095 reg = DREG(insn, 9);
2096
2097 abuf = tcg_temp_new();
2098 tcg_gen_addi_i32(abuf, addr, displ);
2099 dbuf = tcg_temp_new();
2100
2101 if (insn & 0x40) {
2102 i = 4;
2103 } else {
2104 i = 2;
2105 }
2106
2107 if (insn & 0x80) {
2108 for ( ; i > 0 ; i--) {
2109 tcg_gen_shri_i32(dbuf, reg, (i - 1) * 8);
2110 tcg_gen_qemu_st8(dbuf, abuf, IS_USER(s));
2111 if (i > 1) {
2112 tcg_gen_addi_i32(abuf, abuf, 2);
2113 }
2114 }
2115 } else {
2116 for ( ; i > 0 ; i--) {
2117 tcg_gen_qemu_ld8u(dbuf, abuf, IS_USER(s));
2118 tcg_gen_deposit_i32(reg, reg, dbuf, (i - 1) * 8, 8);
2119 if (i > 1) {
2120 tcg_gen_addi_i32(abuf, abuf, 2);
2121 }
2122 }
2123 }
2124 tcg_temp_free(abuf);
2125 tcg_temp_free(dbuf);
2126}
2127
e6e5906b
PB
2128DISAS_INSN(bitop_im)
2129{
2130 int opsize;
2131 int op;
e1f3808e 2132 TCGv src1;
e6e5906b
PB
2133 uint32_t mask;
2134 int bitnum;
e1f3808e
PB
2135 TCGv tmp;
2136 TCGv addr;
e6e5906b
PB
2137
2138 if ((insn & 0x38) != 0)
2139 opsize = OS_BYTE;
2140 else
2141 opsize = OS_LONG;
2142 op = (insn >> 6) & 3;
2143
28b68cd7 2144 bitnum = read_im16(env, s);
fe53c2be
LV
2145 if (m68k_feature(s->env, M68K_FEATURE_M68000)) {
2146 if (bitnum & 0xfe00) {
2147 disas_undef(env, s, insn);
2148 return;
2149 }
2150 } else {
2151 if (bitnum & 0xff00) {
2152 disas_undef(env, s, insn);
2153 return;
2154 }
e6e5906b
PB
2155 }
2156
d4d79bb1 2157 SRC_EA(env, src1, opsize, 0, op ? &addr: NULL);
e6e5906b 2158
3c980d2e 2159 gen_flush_flags(s);
e6e5906b
PB
2160 if (opsize == OS_BYTE)
2161 bitnum &= 7;
2162 else
2163 bitnum &= 31;
2164 mask = 1 << bitnum;
2165
3c980d2e 2166 tcg_gen_andi_i32(QREG_CC_Z, src1, mask);
620c6cf6 2167
e1f3808e 2168 if (op) {
620c6cf6 2169 tmp = tcg_temp_new();
e1f3808e
PB
2170 switch (op) {
2171 case 1: /* bchg */
2172 tcg_gen_xori_i32(tmp, src1, mask);
2173 break;
2174 case 2: /* bclr */
2175 tcg_gen_andi_i32(tmp, src1, ~mask);
2176 break;
2177 case 3: /* bset */
2178 tcg_gen_ori_i32(tmp, src1, mask);
2179 break;
2180 default: /* btst */
2181 break;
2182 }
d4d79bb1 2183 DEST_EA(env, insn, opsize, tmp, &addr);
620c6cf6 2184 tcg_temp_free(tmp);
e6e5906b 2185 }
e6e5906b 2186}
620c6cf6 2187
01490ea8
LV
2188static TCGv gen_get_ccr(DisasContext *s)
2189{
2190 TCGv dest;
2191
2192 update_cc_op(s);
2193 dest = tcg_temp_new();
2194 gen_helper_get_ccr(dest, cpu_env);
2195 return dest;
2196}
2197
2198static TCGv gen_get_sr(DisasContext *s)
2199{
2200 TCGv ccr;
2201 TCGv sr;
2202
2203 ccr = gen_get_ccr(s);
2204 sr = tcg_temp_new();
2205 tcg_gen_andi_i32(sr, QREG_SR, 0xffe0);
2206 tcg_gen_or_i32(sr, sr, ccr);
2207 return sr;
2208}
2209
2210static void gen_set_sr_im(DisasContext *s, uint16_t val, int ccr_only)
2211{
2212 if (ccr_only) {
2213 tcg_gen_movi_i32(QREG_CC_C, val & CCF_C ? 1 : 0);
2214 tcg_gen_movi_i32(QREG_CC_V, val & CCF_V ? -1 : 0);
2215 tcg_gen_movi_i32(QREG_CC_Z, val & CCF_Z ? 0 : 1);
2216 tcg_gen_movi_i32(QREG_CC_N, val & CCF_N ? -1 : 0);
2217 tcg_gen_movi_i32(QREG_CC_X, val & CCF_X ? 1 : 0);
2218 } else {
b6a21d8d
LV
2219 TCGv sr = tcg_const_i32(val);
2220 gen_helper_set_sr(cpu_env, sr);
2221 tcg_temp_free(sr);
01490ea8
LV
2222 }
2223 set_cc_op(s, CC_OP_FLAGS);
2224}
2225
b6a21d8d 2226static void gen_set_sr(DisasContext *s, TCGv val, int ccr_only)
01490ea8 2227{
b6a21d8d
LV
2228 if (ccr_only) {
2229 gen_helper_set_ccr(cpu_env, val);
2230 } else {
2231 gen_helper_set_sr(cpu_env, val);
2232 }
2233 set_cc_op(s, CC_OP_FLAGS);
2234}
2235
2236static void gen_move_to_sr(CPUM68KState *env, DisasContext *s, uint16_t insn,
2237 bool ccr_only)
2238{
2239 if ((insn & 0x3f) == 0x3c) {
01490ea8
LV
2240 uint16_t val;
2241 val = read_im16(env, s);
2242 gen_set_sr_im(s, val, ccr_only);
2243 } else {
b6a21d8d
LV
2244 TCGv src;
2245 SRC_EA(env, src, OS_WORD, 0, NULL);
2246 gen_set_sr(s, src, ccr_only);
01490ea8
LV
2247 }
2248}
2249
e6e5906b
PB
2250DISAS_INSN(arith_im)
2251{
2252 int op;
92c62548 2253 TCGv im;
e1f3808e
PB
2254 TCGv src1;
2255 TCGv dest;
2256 TCGv addr;
92c62548 2257 int opsize;
b5ae1edc 2258 bool with_SR = ((insn & 0x3f) == 0x3c);
e6e5906b
PB
2259
2260 op = (insn >> 9) & 7;
92c62548
LV
2261 opsize = insn_opsize(insn);
2262 switch (opsize) {
2263 case OS_BYTE:
2264 im = tcg_const_i32((int8_t)read_im8(env, s));
2265 break;
2266 case OS_WORD:
2267 im = tcg_const_i32((int16_t)read_im16(env, s));
2268 break;
2269 case OS_LONG:
2270 im = tcg_const_i32(read_im32(env, s));
2271 break;
2272 default:
2273 abort();
2274 }
b5ae1edc
LV
2275
2276 if (with_SR) {
2277 /* SR/CCR can only be used with andi/eori/ori */
2278 if (op == 2 || op == 3 || op == 6) {
2279 disas_undef(env, s, insn);
2280 return;
2281 }
2282 switch (opsize) {
2283 case OS_BYTE:
2284 src1 = gen_get_ccr(s);
2285 break;
2286 case OS_WORD:
2287 if (IS_USER(s)) {
2288 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
2289 return;
2290 }
2291 src1 = gen_get_sr(s);
2292 break;
2293 case OS_LONG:
2294 disas_undef(env, s, insn);
2295 return;
2296 }
2297 } else {
2298 SRC_EA(env, src1, opsize, 1, (op == 6) ? NULL : &addr);
2299 }
a7812ae4 2300 dest = tcg_temp_new();
e6e5906b
PB
2301 switch (op) {
2302 case 0: /* ori */
92c62548 2303 tcg_gen_or_i32(dest, src1, im);
b5ae1edc
LV
2304 if (with_SR) {
2305 gen_set_sr(s, dest, opsize == OS_BYTE);
2306 } else {
2307 DEST_EA(env, insn, opsize, dest, &addr);
2308 gen_logic_cc(s, dest, opsize);
2309 }
e6e5906b
PB
2310 break;
2311 case 1: /* andi */
92c62548 2312 tcg_gen_and_i32(dest, src1, im);
b5ae1edc
LV
2313 if (with_SR) {
2314 gen_set_sr(s, dest, opsize == OS_BYTE);
2315 } else {
2316 DEST_EA(env, insn, opsize, dest, &addr);
2317 gen_logic_cc(s, dest, opsize);
2318 }
e6e5906b
PB
2319 break;
2320 case 2: /* subi */
92c62548
LV
2321 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, src1, im);
2322 tcg_gen_sub_i32(dest, src1, im);
2323 gen_update_cc_add(dest, im, opsize);
2324 set_cc_op(s, CC_OP_SUBB + opsize);
b5ae1edc 2325 DEST_EA(env, insn, opsize, dest, &addr);
e6e5906b
PB
2326 break;
2327 case 3: /* addi */
92c62548
LV
2328 tcg_gen_add_i32(dest, src1, im);
2329 gen_update_cc_add(dest, im, opsize);
2330 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, dest, im);
2331 set_cc_op(s, CC_OP_ADDB + opsize);
b5ae1edc 2332 DEST_EA(env, insn, opsize, dest, &addr);
e6e5906b
PB
2333 break;
2334 case 5: /* eori */
92c62548 2335 tcg_gen_xor_i32(dest, src1, im);
b5ae1edc
LV
2336 if (with_SR) {
2337 gen_set_sr(s, dest, opsize == OS_BYTE);
2338 } else {
2339 DEST_EA(env, insn, opsize, dest, &addr);
2340 gen_logic_cc(s, dest, opsize);
2341 }
e6e5906b
PB
2342 break;
2343 case 6: /* cmpi */
92c62548 2344 gen_update_cc_cmp(s, src1, im, opsize);
e6e5906b
PB
2345 break;
2346 default:
2347 abort();
2348 }
92c62548 2349 tcg_temp_free(im);
92c62548 2350 tcg_temp_free(dest);
e6e5906b
PB
2351}
2352
14f94406
LV
2353DISAS_INSN(cas)
2354{
2355 int opsize;
2356 TCGv addr;
2357 uint16_t ext;
2358 TCGv load;
2359 TCGv cmp;
2360 TCGMemOp opc;
2361
2362 switch ((insn >> 9) & 3) {
2363 case 1:
2364 opsize = OS_BYTE;
2365 opc = MO_SB;
2366 break;
2367 case 2:
2368 opsize = OS_WORD;
2369 opc = MO_TESW;
2370 break;
2371 case 3:
2372 opsize = OS_LONG;
2373 opc = MO_TESL;
2374 break;
2375 default:
2376 g_assert_not_reached();
2377 }
14f94406
LV
2378
2379 ext = read_im16(env, s);
2380
2381 /* cas Dc,Du,<EA> */
2382
2383 addr = gen_lea(env, s, insn, opsize);
2384 if (IS_NULL_QREG(addr)) {
2385 gen_addr_fault(s);
2386 return;
2387 }
2388
2389 cmp = gen_extend(DREG(ext, 0), opsize, 1);
2390
2391 /* if <EA> == Dc then
2392 * <EA> = Du
2393 * Dc = <EA> (because <EA> == Dc)
2394 * else
2395 * Dc = <EA>
2396 */
2397
2398 load = tcg_temp_new();
2399 tcg_gen_atomic_cmpxchg_i32(load, addr, cmp, DREG(ext, 6),
2400 IS_USER(s), opc);
2401 /* update flags before setting cmp to load */
2402 gen_update_cc_cmp(s, load, cmp, opsize);
2403 gen_partset_reg(opsize, DREG(ext, 0), load);
2404
2405 tcg_temp_free(load);
308feb93
LV
2406
2407 switch (extract32(insn, 3, 3)) {
2408 case 3: /* Indirect postincrement. */
2409 tcg_gen_addi_i32(AREG(insn, 0), addr, opsize_bytes(opsize));
2410 break;
2411 case 4: /* Indirect predecrememnt. */
2412 tcg_gen_mov_i32(AREG(insn, 0), addr);
2413 break;
2414 }
14f94406
LV
2415}
2416
2417DISAS_INSN(cas2w)
2418{
2419 uint16_t ext1, ext2;
2420 TCGv addr1, addr2;
2421 TCGv regs;
2422
2423 /* cas2 Dc1:Dc2,Du1:Du2,(Rn1):(Rn2) */
2424
2425 ext1 = read_im16(env, s);
2426
2427 if (ext1 & 0x8000) {
2428 /* Address Register */
2429 addr1 = AREG(ext1, 12);
2430 } else {
2431 /* Data Register */
2432 addr1 = DREG(ext1, 12);
2433 }
2434
2435 ext2 = read_im16(env, s);
2436 if (ext2 & 0x8000) {
2437 /* Address Register */
2438 addr2 = AREG(ext2, 12);
2439 } else {
2440 /* Data Register */
2441 addr2 = DREG(ext2, 12);
2442 }
2443
2444 /* if (R1) == Dc1 && (R2) == Dc2 then
2445 * (R1) = Du1
2446 * (R2) = Du2
2447 * else
2448 * Dc1 = (R1)
2449 * Dc2 = (R2)
2450 */
2451
2452 regs = tcg_const_i32(REG(ext2, 6) |
2453 (REG(ext1, 6) << 3) |
2454 (REG(ext2, 0) << 6) |
2455 (REG(ext1, 0) << 9));
f0ddf11b
EC
2456 if (tb_cflags(s->tb) & CF_PARALLEL) {
2457 gen_helper_exit_atomic(cpu_env);
2458 } else {
2459 gen_helper_cas2w(cpu_env, regs, addr1, addr2);
2460 }
14f94406
LV
2461 tcg_temp_free(regs);
2462
2463 /* Note that cas2w also assigned to env->cc_op. */
2464 s->cc_op = CC_OP_CMPW;
2465 s->cc_op_synced = 1;
2466}
2467
2468DISAS_INSN(cas2l)
2469{
2470 uint16_t ext1, ext2;
2471 TCGv addr1, addr2, regs;
2472
2473 /* cas2 Dc1:Dc2,Du1:Du2,(Rn1):(Rn2) */
2474
2475 ext1 = read_im16(env, s);
2476
2477 if (ext1 & 0x8000) {
2478 /* Address Register */
2479 addr1 = AREG(ext1, 12);
2480 } else {
2481 /* Data Register */
2482 addr1 = DREG(ext1, 12);
2483 }
2484
2485 ext2 = read_im16(env, s);
2486 if (ext2 & 0x8000) {
2487 /* Address Register */
2488 addr2 = AREG(ext2, 12);
2489 } else {
2490 /* Data Register */
2491 addr2 = DREG(ext2, 12);
2492 }
2493
2494 /* if (R1) == Dc1 && (R2) == Dc2 then
2495 * (R1) = Du1
2496 * (R2) = Du2
2497 * else
2498 * Dc1 = (R1)
2499 * Dc2 = (R2)
2500 */
2501
2502 regs = tcg_const_i32(REG(ext2, 6) |
2503 (REG(ext1, 6) << 3) |
2504 (REG(ext2, 0) << 6) |
2505 (REG(ext1, 0) << 9));
f0ddf11b
EC
2506 if (tb_cflags(s->tb) & CF_PARALLEL) {
2507 gen_helper_cas2l_parallel(cpu_env, regs, addr1, addr2);
2508 } else {
2509 gen_helper_cas2l(cpu_env, regs, addr1, addr2);
2510 }
14f94406
LV
2511 tcg_temp_free(regs);
2512
2513 /* Note that cas2l also assigned to env->cc_op. */
2514 s->cc_op = CC_OP_CMPL;
2515 s->cc_op_synced = 1;
2516}
2517
e6e5906b
PB
2518DISAS_INSN(byterev)
2519{
e1f3808e 2520 TCGv reg;
e6e5906b
PB
2521
2522 reg = DREG(insn, 0);
66896cb8 2523 tcg_gen_bswap32_i32(reg, reg);
e6e5906b
PB
2524}
2525
2526DISAS_INSN(move)
2527{
e1f3808e
PB
2528 TCGv src;
2529 TCGv dest;
e6e5906b
PB
2530 int op;
2531 int opsize;
2532
2533 switch (insn >> 12) {
2534 case 1: /* move.b */
2535 opsize = OS_BYTE;
2536 break;
2537 case 2: /* move.l */
2538 opsize = OS_LONG;
2539 break;
2540 case 3: /* move.w */
2541 opsize = OS_WORD;
2542 break;
2543 default:
2544 abort();
2545 }
d4d79bb1 2546 SRC_EA(env, src, opsize, 1, NULL);
e6e5906b
PB
2547 op = (insn >> 6) & 7;
2548 if (op == 1) {
2549 /* movea */
2550 /* The value will already have been sign extended. */
2551 dest = AREG(insn, 9);
e1f3808e 2552 tcg_gen_mov_i32(dest, src);
e6e5906b
PB
2553 } else {
2554 /* normal move */
2555 uint16_t dest_ea;
2556 dest_ea = ((insn >> 9) & 7) | (op << 3);
d4d79bb1 2557 DEST_EA(env, dest_ea, opsize, src, NULL);
e6e5906b 2558 /* This will be correct because loads sign extend. */
5dbb6784 2559 gen_logic_cc(s, src, opsize);
e6e5906b
PB
2560 }
2561}
2562
2563DISAS_INSN(negx)
2564{
a665a820
RH
2565 TCGv z;
2566 TCGv src;
2567 TCGv addr;
2568 int opsize;
e6e5906b 2569
a665a820
RH
2570 opsize = insn_opsize(insn);
2571 SRC_EA(env, src, opsize, 1, &addr);
2572
2573 gen_flush_flags(s); /* compute old Z */
2574
2575 /* Perform substract with borrow.
2576 * (X, N) = -(src + X);
2577 */
2578
2579 z = tcg_const_i32(0);
2580 tcg_gen_add2_i32(QREG_CC_N, QREG_CC_X, src, z, QREG_CC_X, z);
2581 tcg_gen_sub2_i32(QREG_CC_N, QREG_CC_X, z, z, QREG_CC_N, QREG_CC_X);
2582 tcg_temp_free(z);
2583 gen_ext(QREG_CC_N, QREG_CC_N, opsize, 1);
2584
2585 tcg_gen_andi_i32(QREG_CC_X, QREG_CC_X, 1);
2586
2587 /* Compute signed-overflow for negation. The normal formula for
2588 * subtraction is (res ^ src) & (src ^ dest), but with dest==0
2589 * this simplies to res & src.
2590 */
2591
2592 tcg_gen_and_i32(QREG_CC_V, QREG_CC_N, src);
2593
2594 /* Copy the rest of the results into place. */
2595 tcg_gen_or_i32(QREG_CC_Z, QREG_CC_Z, QREG_CC_N); /* !Z is sticky */
2596 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
2597
2598 set_cc_op(s, CC_OP_FLAGS);
2599
2600 /* result is in QREG_CC_N */
2601
2602 DEST_EA(env, insn, opsize, QREG_CC_N, &addr);
e6e5906b
PB
2603}
2604
2605DISAS_INSN(lea)
2606{
e1f3808e
PB
2607 TCGv reg;
2608 TCGv tmp;
e6e5906b
PB
2609
2610 reg = AREG(insn, 9);
d4d79bb1 2611 tmp = gen_lea(env, s, insn, OS_LONG);
e1f3808e 2612 if (IS_NULL_QREG(tmp)) {
510ff0b7
PB
2613 gen_addr_fault(s);
2614 return;
2615 }
e1f3808e 2616 tcg_gen_mov_i32(reg, tmp);
e6e5906b
PB
2617}
2618
2619DISAS_INSN(clr)
2620{
2621 int opsize;
2b5e2170
LV
2622 TCGv zero;
2623
2624 zero = tcg_const_i32(0);
e6e5906b 2625
7ef25cdd 2626 opsize = insn_opsize(insn);
2b5e2170
LV
2627 DEST_EA(env, insn, opsize, zero, NULL);
2628 gen_logic_cc(s, zero, opsize);
2629 tcg_temp_free(zero);
e6e5906b
PB
2630}
2631
0633879f
PB
2632DISAS_INSN(move_from_ccr)
2633{
e1f3808e 2634 TCGv ccr;
0633879f
PB
2635
2636 ccr = gen_get_ccr(s);
7c0eb318 2637 DEST_EA(env, insn, OS_WORD, ccr, NULL);
e6e5906b
PB
2638}
2639
2640DISAS_INSN(neg)
2641{
e1f3808e 2642 TCGv src1;
227de713
LV
2643 TCGv dest;
2644 TCGv addr;
2645 int opsize;
e6e5906b 2646
227de713
LV
2647 opsize = insn_opsize(insn);
2648 SRC_EA(env, src1, opsize, 1, &addr);
2649 dest = tcg_temp_new();
2650 tcg_gen_neg_i32(dest, src1);
2651 set_cc_op(s, CC_OP_SUBB + opsize);
2652 gen_update_cc_add(dest, src1, opsize);
2653 tcg_gen_setcondi_i32(TCG_COND_NE, QREG_CC_X, dest, 0);
2654 DEST_EA(env, insn, opsize, dest, &addr);
2655 tcg_temp_free(dest);
e6e5906b
PB
2656}
2657
0633879f
PB
2658DISAS_INSN(move_to_ccr)
2659{
b6a21d8d 2660 gen_move_to_sr(env, s, insn, true);
0633879f
PB
2661}
2662
e6e5906b
PB
2663DISAS_INSN(not)
2664{
ea4f2a84
LV
2665 TCGv src1;
2666 TCGv dest;
2667 TCGv addr;
2668 int opsize;
e6e5906b 2669
ea4f2a84
LV
2670 opsize = insn_opsize(insn);
2671 SRC_EA(env, src1, opsize, 1, &addr);
2672 dest = tcg_temp_new();
2673 tcg_gen_not_i32(dest, src1);
2674 DEST_EA(env, insn, opsize, dest, &addr);
2675 gen_logic_cc(s, dest, opsize);
e6e5906b
PB
2676}
2677
2678DISAS_INSN(swap)
2679{
e1f3808e
PB
2680 TCGv src1;
2681 TCGv src2;
2682 TCGv reg;
e6e5906b 2683
a7812ae4
PB
2684 src1 = tcg_temp_new();
2685 src2 = tcg_temp_new();
e6e5906b 2686 reg = DREG(insn, 0);
e1f3808e
PB
2687 tcg_gen_shli_i32(src1, reg, 16);
2688 tcg_gen_shri_i32(src2, reg, 16);
2689 tcg_gen_or_i32(reg, src1, src2);
2b5e2170
LV
2690 tcg_temp_free(src2);
2691 tcg_temp_free(src1);
5dbb6784 2692 gen_logic_cc(s, reg, OS_LONG);
e6e5906b
PB
2693}
2694
71600eda
LV
2695DISAS_INSN(bkpt)
2696{
16a14cdf 2697 gen_exception(s, s->insn_pc, EXCP_DEBUG);
71600eda
LV
2698}
2699
e6e5906b
PB
2700DISAS_INSN(pea)
2701{
e1f3808e 2702 TCGv tmp;
e6e5906b 2703
d4d79bb1 2704 tmp = gen_lea(env, s, insn, OS_LONG);
e1f3808e 2705 if (IS_NULL_QREG(tmp)) {
510ff0b7
PB
2706 gen_addr_fault(s);
2707 return;
2708 }
0633879f 2709 gen_push(s, tmp);
e6e5906b
PB
2710}
2711
2712DISAS_INSN(ext)
2713{
e6e5906b 2714 int op;
e1f3808e
PB
2715 TCGv reg;
2716 TCGv tmp;
e6e5906b
PB
2717
2718 reg = DREG(insn, 0);
2719 op = (insn >> 6) & 7;
a7812ae4 2720 tmp = tcg_temp_new();
e6e5906b 2721 if (op == 3)
e1f3808e 2722 tcg_gen_ext16s_i32(tmp, reg);
e6e5906b 2723 else
e1f3808e 2724 tcg_gen_ext8s_i32(tmp, reg);
e6e5906b
PB
2725 if (op == 2)
2726 gen_partset_reg(OS_WORD, reg, tmp);
2727 else
e1f3808e 2728 tcg_gen_mov_i32(reg, tmp);
5dbb6784 2729 gen_logic_cc(s, tmp, OS_LONG);
2b5e2170 2730 tcg_temp_free(tmp);
e6e5906b
PB
2731}
2732
2733DISAS_INSN(tst)
2734{
2735 int opsize;
e1f3808e 2736 TCGv tmp;
e6e5906b 2737
7ef25cdd 2738 opsize = insn_opsize(insn);
d4d79bb1 2739 SRC_EA(env, tmp, opsize, 1, NULL);
5dbb6784 2740 gen_logic_cc(s, tmp, opsize);
e6e5906b
PB
2741}
2742
2743DISAS_INSN(pulse)
2744{
2745 /* Implemented as a NOP. */
2746}
2747
2748DISAS_INSN(illegal)
2749{
16a14cdf 2750 gen_exception(s, s->insn_pc, EXCP_ILLEGAL);
e6e5906b
PB
2751}
2752
2753/* ??? This should be atomic. */
2754DISAS_INSN(tas)
2755{
e1f3808e
PB
2756 TCGv dest;
2757 TCGv src1;
2758 TCGv addr;
e6e5906b 2759
a7812ae4 2760 dest = tcg_temp_new();
d4d79bb1 2761 SRC_EA(env, src1, OS_BYTE, 1, &addr);
5dbb6784 2762 gen_logic_cc(s, src1, OS_BYTE);
e1f3808e 2763 tcg_gen_ori_i32(dest, src1, 0x80);
d4d79bb1 2764 DEST_EA(env, insn, OS_BYTE, dest, &addr);
2b5e2170 2765 tcg_temp_free(dest);
e6e5906b
PB
2766}
2767
2768DISAS_INSN(mull)
2769{
2770 uint16_t ext;
e1f3808e 2771 TCGv src1;
8be95def 2772 int sign;
e6e5906b 2773
28b68cd7 2774 ext = read_im16(env, s);
8be95def
LV
2775
2776 sign = ext & 0x800;
2777
2778 if (ext & 0x400) {
2779 if (!m68k_feature(s->env, M68K_FEATURE_QUAD_MULDIV)) {
16a14cdf 2780 gen_exception(s, s->insn_pc, EXCP_UNSUPPORTED);
8be95def
LV
2781 return;
2782 }
2783
2784 SRC_EA(env, src1, OS_LONG, 0, NULL);
2785
2786 if (sign) {
2787 tcg_gen_muls2_i32(QREG_CC_Z, QREG_CC_N, src1, DREG(ext, 12));
2788 } else {
2789 tcg_gen_mulu2_i32(QREG_CC_Z, QREG_CC_N, src1, DREG(ext, 12));
2790 }
2791 /* if Dl == Dh, 68040 returns low word */
2792 tcg_gen_mov_i32(DREG(ext, 0), QREG_CC_N);
2793 tcg_gen_mov_i32(DREG(ext, 12), QREG_CC_Z);
2794 tcg_gen_or_i32(QREG_CC_Z, QREG_CC_Z, QREG_CC_N);
2795
2796 tcg_gen_movi_i32(QREG_CC_V, 0);
2797 tcg_gen_movi_i32(QREG_CC_C, 0);
2798
2799 set_cc_op(s, CC_OP_FLAGS);
e6e5906b
PB
2800 return;
2801 }
d4d79bb1 2802 SRC_EA(env, src1, OS_LONG, 0, NULL);
8be95def
LV
2803 if (m68k_feature(s->env, M68K_FEATURE_M68000)) {
2804 tcg_gen_movi_i32(QREG_CC_C, 0);
2805 if (sign) {
2806 tcg_gen_muls2_i32(QREG_CC_N, QREG_CC_V, src1, DREG(ext, 12));
2807 /* QREG_CC_V is -(QREG_CC_V != (QREG_CC_N >> 31)) */
2808 tcg_gen_sari_i32(QREG_CC_Z, QREG_CC_N, 31);
2809 tcg_gen_setcond_i32(TCG_COND_NE, QREG_CC_V, QREG_CC_V, QREG_CC_Z);
2810 } else {
2811 tcg_gen_mulu2_i32(QREG_CC_N, QREG_CC_V, src1, DREG(ext, 12));
2812 /* QREG_CC_V is -(QREG_CC_V != 0), use QREG_CC_C as 0 */
2813 tcg_gen_setcond_i32(TCG_COND_NE, QREG_CC_V, QREG_CC_V, QREG_CC_C);
2814 }
2815 tcg_gen_neg_i32(QREG_CC_V, QREG_CC_V);
2816 tcg_gen_mov_i32(DREG(ext, 12), QREG_CC_N);
2817
2818 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
2819
2820 set_cc_op(s, CC_OP_FLAGS);
2821 } else {
2822 /* The upper 32 bits of the product are discarded, so
2823 muls.l and mulu.l are functionally equivalent. */
2824 tcg_gen_mul_i32(DREG(ext, 12), src1, DREG(ext, 12));
2825 gen_logic_cc(s, DREG(ext, 12), OS_LONG);
2826 }
e6e5906b
PB
2827}
2828
c630e436 2829static void gen_link(DisasContext *s, uint16_t insn, int32_t offset)
e6e5906b 2830{
e1f3808e
PB
2831 TCGv reg;
2832 TCGv tmp;
e6e5906b 2833
e6e5906b 2834 reg = AREG(insn, 0);
a7812ae4 2835 tmp = tcg_temp_new();
e1f3808e 2836 tcg_gen_subi_i32(tmp, QREG_SP, 4);
54e1e0b5 2837 gen_store(s, OS_LONG, tmp, reg, IS_USER(s));
c630e436 2838 if ((insn & 7) != 7) {
e1f3808e 2839 tcg_gen_mov_i32(reg, tmp);
c630e436 2840 }
e1f3808e 2841 tcg_gen_addi_i32(QREG_SP, tmp, offset);
c630e436
LV
2842 tcg_temp_free(tmp);
2843}
2844
2845DISAS_INSN(link)
2846{
2847 int16_t offset;
2848
2849 offset = read_im16(env, s);
2850 gen_link(s, insn, offset);
2851}
2852
2853DISAS_INSN(linkl)
2854{
2855 int32_t offset;
2856
2857 offset = read_im32(env, s);
2858 gen_link(s, insn, offset);
e6e5906b
PB
2859}
2860
2861DISAS_INSN(unlk)
2862{
e1f3808e
PB
2863 TCGv src;
2864 TCGv reg;
2865 TCGv tmp;
e6e5906b 2866
a7812ae4 2867 src = tcg_temp_new();
e6e5906b 2868 reg = AREG(insn, 0);
e1f3808e 2869 tcg_gen_mov_i32(src, reg);
54e1e0b5 2870 tmp = gen_load(s, OS_LONG, src, 0, IS_USER(s));
e1f3808e
PB
2871 tcg_gen_mov_i32(reg, tmp);
2872 tcg_gen_addi_i32(QREG_SP, src, 4);
2b5e2170 2873 tcg_temp_free(src);
24989f0e 2874 tcg_temp_free(tmp);
e6e5906b
PB
2875}
2876
0bdb2b3b
LV
2877#if defined(CONFIG_SOFTMMU)
2878DISAS_INSN(reset)
2879{
2880 if (IS_USER(s)) {
2881 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
2882 return;
2883 }
2884
2885 gen_helper_reset(cpu_env);
2886}
2887#endif
2888
e6e5906b
PB
2889DISAS_INSN(nop)
2890{
2891}
2892
18059c9e
LV
2893DISAS_INSN(rtd)
2894{
2895 TCGv tmp;
2896 int16_t offset = read_im16(env, s);
2897
54e1e0b5 2898 tmp = gen_load(s, OS_LONG, QREG_SP, 0, IS_USER(s));
18059c9e
LV
2899 tcg_gen_addi_i32(QREG_SP, QREG_SP, offset + 4);
2900 gen_jmp(s, tmp);
2901}
2902
e6e5906b
PB
2903DISAS_INSN(rts)
2904{
e1f3808e 2905 TCGv tmp;
e6e5906b 2906
54e1e0b5 2907 tmp = gen_load(s, OS_LONG, QREG_SP, 0, IS_USER(s));
e1f3808e 2908 tcg_gen_addi_i32(QREG_SP, QREG_SP, 4);
e6e5906b
PB
2909 gen_jmp(s, tmp);
2910}
2911
2912DISAS_INSN(jump)
2913{
e1f3808e 2914 TCGv tmp;
e6e5906b
PB
2915
2916 /* Load the target address first to ensure correct exception
2917 behavior. */
d4d79bb1 2918 tmp = gen_lea(env, s, insn, OS_LONG);
e1f3808e 2919 if (IS_NULL_QREG(tmp)) {
510ff0b7
PB
2920 gen_addr_fault(s);
2921 return;
2922 }
e6e5906b
PB
2923 if ((insn & 0x40) == 0) {
2924 /* jsr */
351326a6 2925 gen_push(s, tcg_const_i32(s->pc));
e6e5906b
PB
2926 }
2927 gen_jmp(s, tmp);
2928}
2929
2930DISAS_INSN(addsubq)
2931{
8a370c6c 2932 TCGv src;
e1f3808e 2933 TCGv dest;
8a370c6c
LV
2934 TCGv val;
2935 int imm;
e1f3808e 2936 TCGv addr;
8a370c6c 2937 int opsize;
e6e5906b 2938
8a370c6c
LV
2939 if ((insn & 070) == 010) {
2940 /* Operation on address register is always long. */
2941 opsize = OS_LONG;
2942 } else {
2943 opsize = insn_opsize(insn);
2944 }
2945 SRC_EA(env, src, opsize, 1, &addr);
2946 imm = (insn >> 9) & 7;
2947 if (imm == 0) {
2948 imm = 8;
2949 }
2950 val = tcg_const_i32(imm);
a7812ae4 2951 dest = tcg_temp_new();
8a370c6c 2952 tcg_gen_mov_i32(dest, src);
e6e5906b
PB
2953 if ((insn & 0x38) == 0x08) {
2954 /* Don't update condition codes if the destination is an
2955 address register. */
2956 if (insn & 0x0100) {
8a370c6c 2957 tcg_gen_sub_i32(dest, dest, val);
e6e5906b 2958 } else {
8a370c6c 2959 tcg_gen_add_i32(dest, dest, val);
e6e5906b
PB
2960 }
2961 } else {
2962 if (insn & 0x0100) {
8a370c6c
LV
2963 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, dest, val);
2964 tcg_gen_sub_i32(dest, dest, val);
2965 set_cc_op(s, CC_OP_SUBB + opsize);
e6e5906b 2966 } else {
8a370c6c
LV
2967 tcg_gen_add_i32(dest, dest, val);
2968 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, dest, val);
2969 set_cc_op(s, CC_OP_ADDB + opsize);
e6e5906b 2970 }
8a370c6c 2971 gen_update_cc_add(dest, val, opsize);
e6e5906b 2972 }
2b5e2170 2973 tcg_temp_free(val);
8a370c6c 2974 DEST_EA(env, insn, opsize, dest, &addr);
2b5e2170 2975 tcg_temp_free(dest);
e6e5906b
PB
2976}
2977
2978DISAS_INSN(tpf)
2979{
2980 switch (insn & 7) {
2981 case 2: /* One extension word. */
2982 s->pc += 2;
2983 break;
2984 case 3: /* Two extension words. */
2985 s->pc += 4;
2986 break;
2987 case 4: /* No extension words. */
2988 break;
2989 default:
d4d79bb1 2990 disas_undef(env, s, insn);
e6e5906b
PB
2991 }
2992}
2993
2994DISAS_INSN(branch)
2995{
2996 int32_t offset;
2997 uint32_t base;
2998 int op;
42a268c2 2999 TCGLabel *l1;
3b46e624 3000
e6e5906b
PB
3001 base = s->pc;
3002 op = (insn >> 8) & 0xf;
3003 offset = (int8_t)insn;
3004 if (offset == 0) {
28b68cd7 3005 offset = (int16_t)read_im16(env, s);
e6e5906b 3006 } else if (offset == -1) {
d4d79bb1 3007 offset = read_im32(env, s);
e6e5906b
PB
3008 }
3009 if (op == 1) {
3010 /* bsr */
351326a6 3011 gen_push(s, tcg_const_i32(s->pc));
e6e5906b 3012 }
e6e5906b
PB
3013 if (op > 1) {
3014 /* Bcc */
3015 l1 = gen_new_label();
3016 gen_jmpcc(s, ((insn >> 8) & 0xf) ^ 1, l1);
3017 gen_jmp_tb(s, 1, base + offset);
3018 gen_set_label(l1);
3019 gen_jmp_tb(s, 0, s->pc);
3020 } else {
3021 /* Unconditional branch. */
7cd7b5ca 3022 update_cc_op(s);
e6e5906b
PB
3023 gen_jmp_tb(s, 0, base + offset);
3024 }
3025}
3026
3027DISAS_INSN(moveq)
3028{
2b5e2170
LV
3029 tcg_gen_movi_i32(DREG(insn, 9), (int8_t)insn);
3030 gen_logic_cc(s, DREG(insn, 9), OS_LONG);
e6e5906b
PB
3031}
3032
3033DISAS_INSN(mvzs)
3034{
3035 int opsize;
e1f3808e
PB
3036 TCGv src;
3037 TCGv reg;
e6e5906b
PB
3038
3039 if (insn & 0x40)
3040 opsize = OS_WORD;
3041 else
3042 opsize = OS_BYTE;
d4d79bb1 3043 SRC_EA(env, src, opsize, (insn & 0x80) == 0, NULL);
e6e5906b 3044 reg = DREG(insn, 9);
e1f3808e 3045 tcg_gen_mov_i32(reg, src);
5dbb6784 3046 gen_logic_cc(s, src, opsize);
e6e5906b
PB
3047}
3048
3049DISAS_INSN(or)
3050{
e1f3808e
PB
3051 TCGv reg;
3052 TCGv dest;
3053 TCGv src;
3054 TCGv addr;
020a4659 3055 int opsize;
e6e5906b 3056
020a4659
LV
3057 opsize = insn_opsize(insn);
3058 reg = gen_extend(DREG(insn, 9), opsize, 0);
a7812ae4 3059 dest = tcg_temp_new();
e6e5906b 3060 if (insn & 0x100) {
020a4659 3061 SRC_EA(env, src, opsize, 0, &addr);
e1f3808e 3062 tcg_gen_or_i32(dest, src, reg);
020a4659 3063 DEST_EA(env, insn, opsize, dest, &addr);
e6e5906b 3064 } else {
020a4659 3065 SRC_EA(env, src, opsize, 0, NULL);
e1f3808e 3066 tcg_gen_or_i32(dest, src, reg);
020a4659 3067 gen_partset_reg(opsize, DREG(insn, 9), dest);
e6e5906b 3068 }
020a4659 3069 gen_logic_cc(s, dest, opsize);
2b5e2170 3070 tcg_temp_free(dest);
e6e5906b
PB
3071}
3072
3073DISAS_INSN(suba)
3074{
e1f3808e
PB
3075 TCGv src;
3076 TCGv reg;
e6e5906b 3077
415f4b62 3078 SRC_EA(env, src, (insn & 0x100) ? OS_LONG : OS_WORD, 1, NULL);
e6e5906b 3079 reg = AREG(insn, 9);
e1f3808e 3080 tcg_gen_sub_i32(reg, reg, src);
e6e5906b
PB
3081}
3082
a665a820 3083static inline void gen_subx(DisasContext *s, TCGv src, TCGv dest, int opsize)
e6e5906b 3084{
a665a820
RH
3085 TCGv tmp;
3086
3087 gen_flush_flags(s); /* compute old Z */
3088
3089 /* Perform substract with borrow.
3090 * (X, N) = dest - (src + X);
3091 */
3092
3093 tmp = tcg_const_i32(0);
3094 tcg_gen_add2_i32(QREG_CC_N, QREG_CC_X, src, tmp, QREG_CC_X, tmp);
3095 tcg_gen_sub2_i32(QREG_CC_N, QREG_CC_X, dest, tmp, QREG_CC_N, QREG_CC_X);
3096 gen_ext(QREG_CC_N, QREG_CC_N, opsize, 1);
3097 tcg_gen_andi_i32(QREG_CC_X, QREG_CC_X, 1);
3098
3099 /* Compute signed-overflow for substract. */
3100
3101 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_N, dest);
3102 tcg_gen_xor_i32(tmp, dest, src);
3103 tcg_gen_and_i32(QREG_CC_V, QREG_CC_V, tmp);
3104 tcg_temp_free(tmp);
3105
3106 /* Copy the rest of the results into place. */
3107 tcg_gen_or_i32(QREG_CC_Z, QREG_CC_Z, QREG_CC_N); /* !Z is sticky */
3108 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
3109
3110 set_cc_op(s, CC_OP_FLAGS);
3111
3112 /* result is in QREG_CC_N */
3113}
3114
3115DISAS_INSN(subx_reg)
3116{
3117 TCGv dest;
e1f3808e 3118 TCGv src;
a665a820 3119 int opsize;
e6e5906b 3120
a665a820
RH
3121 opsize = insn_opsize(insn);
3122
3123 src = gen_extend(DREG(insn, 0), opsize, 1);
3124 dest = gen_extend(DREG(insn, 9), opsize, 1);
3125
3126 gen_subx(s, src, dest, opsize);
3127
3128 gen_partset_reg(opsize, DREG(insn, 9), QREG_CC_N);
3129}
3130
3131DISAS_INSN(subx_mem)
3132{
3133 TCGv src;
3134 TCGv addr_src;
3135 TCGv dest;
3136 TCGv addr_dest;
3137 int opsize;
3138
3139 opsize = insn_opsize(insn);
3140
3141 addr_src = AREG(insn, 0);
3142 tcg_gen_subi_i32(addr_src, addr_src, opsize);
54e1e0b5 3143 src = gen_load(s, opsize, addr_src, 1, IS_USER(s));
a665a820
RH
3144
3145 addr_dest = AREG(insn, 9);
3146 tcg_gen_subi_i32(addr_dest, addr_dest, opsize);
54e1e0b5 3147 dest = gen_load(s, opsize, addr_dest, 1, IS_USER(s));
a665a820
RH
3148
3149 gen_subx(s, src, dest, opsize);
3150
54e1e0b5 3151 gen_store(s, opsize, addr_dest, QREG_CC_N, IS_USER(s));
24989f0e
LV
3152
3153 tcg_temp_free(dest);
3154 tcg_temp_free(src);
e6e5906b
PB
3155}
3156
3157DISAS_INSN(mov3q)
3158{
e1f3808e 3159 TCGv src;
e6e5906b
PB
3160 int val;
3161
3162 val = (insn >> 9) & 7;
3163 if (val == 0)
3164 val = -1;
351326a6 3165 src = tcg_const_i32(val);
5dbb6784 3166 gen_logic_cc(s, src, OS_LONG);
d4d79bb1 3167 DEST_EA(env, insn, OS_LONG, src, NULL);
2b5e2170 3168 tcg_temp_free(src);
e6e5906b
PB
3169}
3170
3171DISAS_INSN(cmp)
3172{
e1f3808e
PB
3173 TCGv src;
3174 TCGv reg;
e6e5906b
PB
3175 int opsize;
3176
5dbb6784 3177 opsize = insn_opsize(insn);
ff99b952
LV
3178 SRC_EA(env, src, opsize, 1, NULL);
3179 reg = gen_extend(DREG(insn, 9), opsize, 1);
3180 gen_update_cc_cmp(s, reg, src, opsize);
e6e5906b
PB
3181}
3182
3183DISAS_INSN(cmpa)
3184{
3185 int opsize;
e1f3808e
PB
3186 TCGv src;
3187 TCGv reg;
e6e5906b
PB
3188
3189 if (insn & 0x100) {
3190 opsize = OS_LONG;
3191 } else {
3192 opsize = OS_WORD;
3193 }
d4d79bb1 3194 SRC_EA(env, src, opsize, 1, NULL);
e6e5906b 3195 reg = AREG(insn, 9);
5436c29d 3196 gen_update_cc_cmp(s, reg, src, OS_LONG);
e6e5906b
PB
3197}
3198
817af1c7
LV
3199DISAS_INSN(cmpm)
3200{
3201 int opsize = insn_opsize(insn);
3202 TCGv src, dst;
3203
3204 /* Post-increment load (mode 3) from Ay. */
3205 src = gen_ea_mode(env, s, 3, REG(insn, 0), opsize,
54e1e0b5 3206 NULL_QREG, NULL, EA_LOADS, IS_USER(s));
817af1c7
LV
3207 /* Post-increment load (mode 3) from Ax. */
3208 dst = gen_ea_mode(env, s, 3, REG(insn, 9), opsize,
54e1e0b5 3209 NULL_QREG, NULL, EA_LOADS, IS_USER(s));
817af1c7
LV
3210
3211 gen_update_cc_cmp(s, dst, src, opsize);
3212}
3213
e6e5906b
PB
3214DISAS_INSN(eor)
3215{
e1f3808e 3216 TCGv src;
e1f3808e
PB
3217 TCGv dest;
3218 TCGv addr;
eec37aec 3219 int opsize;
e6e5906b 3220
eec37aec
LV
3221 opsize = insn_opsize(insn);
3222
3223 SRC_EA(env, src, opsize, 0, &addr);
a7812ae4 3224 dest = tcg_temp_new();
eec37aec
LV
3225 tcg_gen_xor_i32(dest, src, DREG(insn, 9));
3226 gen_logic_cc(s, dest, opsize);
3227 DEST_EA(env, insn, opsize, dest, &addr);
2b5e2170 3228 tcg_temp_free(dest);
e6e5906b
PB
3229}
3230
29cf437d
LV
3231static void do_exg(TCGv reg1, TCGv reg2)
3232{
3233 TCGv temp = tcg_temp_new();
3234 tcg_gen_mov_i32(temp, reg1);
3235 tcg_gen_mov_i32(reg1, reg2);
3236 tcg_gen_mov_i32(reg2, temp);
3237 tcg_temp_free(temp);
3238}
3239
c090c97d 3240DISAS_INSN(exg_dd)
29cf437d
LV
3241{
3242 /* exchange Dx and Dy */
3243 do_exg(DREG(insn, 9), DREG(insn, 0));
3244}
3245
c090c97d 3246DISAS_INSN(exg_aa)
29cf437d
LV
3247{
3248 /* exchange Ax and Ay */
3249 do_exg(AREG(insn, 9), AREG(insn, 0));
3250}
3251
3252DISAS_INSN(exg_da)
3253{
3254 /* exchange Dx and Ay */
3255 do_exg(DREG(insn, 9), AREG(insn, 0));
3256}
3257
e6e5906b
PB
3258DISAS_INSN(and)
3259{
e1f3808e
PB
3260 TCGv src;
3261 TCGv reg;
3262 TCGv dest;
3263 TCGv addr;
52dc23c5 3264 int opsize;
e6e5906b 3265
a7812ae4 3266 dest = tcg_temp_new();
52dc23c5
LV
3267
3268 opsize = insn_opsize(insn);
3269 reg = DREG(insn, 9);
e6e5906b 3270 if (insn & 0x100) {
52dc23c5 3271 SRC_EA(env, src, opsize, 0, &addr);
e1f3808e 3272 tcg_gen_and_i32(dest, src, reg);
52dc23c5 3273 DEST_EA(env, insn, opsize, dest, &addr);
e6e5906b 3274 } else {
52dc23c5 3275 SRC_EA(env, src, opsize, 0, NULL);
e1f3808e 3276 tcg_gen_and_i32(dest, src, reg);
52dc23c5 3277 gen_partset_reg(opsize, reg, dest);
e6e5906b 3278 }
52dc23c5 3279 gen_logic_cc(s, dest, opsize);
2b5e2170 3280 tcg_temp_free(dest);
e6e5906b
PB
3281}
3282
3283DISAS_INSN(adda)
3284{
e1f3808e
PB
3285 TCGv src;
3286 TCGv reg;
e6e5906b 3287
415f4b62 3288 SRC_EA(env, src, (insn & 0x100) ? OS_LONG : OS_WORD, 1, NULL);
e6e5906b 3289 reg = AREG(insn, 9);
e1f3808e 3290 tcg_gen_add_i32(reg, reg, src);
e6e5906b
PB
3291}
3292
a665a820 3293static inline void gen_addx(DisasContext *s, TCGv src, TCGv dest, int opsize)
e6e5906b 3294{
a665a820
RH
3295 TCGv tmp;
3296
3297 gen_flush_flags(s); /* compute old Z */
3298
3299 /* Perform addition with carry.
3300 * (X, N) = src + dest + X;
3301 */
3302
3303 tmp = tcg_const_i32(0);
3304 tcg_gen_add2_i32(QREG_CC_N, QREG_CC_X, QREG_CC_X, tmp, dest, tmp);
3305 tcg_gen_add2_i32(QREG_CC_N, QREG_CC_X, QREG_CC_N, QREG_CC_X, src, tmp);
3306 gen_ext(QREG_CC_N, QREG_CC_N, opsize, 1);
3307
3308 /* Compute signed-overflow for addition. */
3309
3310 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_N, src);
3311 tcg_gen_xor_i32(tmp, dest, src);
3312 tcg_gen_andc_i32(QREG_CC_V, QREG_CC_V, tmp);
3313 tcg_temp_free(tmp);
3314
3315 /* Copy the rest of the results into place. */
3316 tcg_gen_or_i32(QREG_CC_Z, QREG_CC_Z, QREG_CC_N); /* !Z is sticky */
3317 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
3318
3319 set_cc_op(s, CC_OP_FLAGS);
3320
3321 /* result is in QREG_CC_N */
3322}
3323
3324DISAS_INSN(addx_reg)
3325{
3326 TCGv dest;
e1f3808e 3327 TCGv src;
a665a820 3328 int opsize;
e6e5906b 3329
a665a820
RH
3330 opsize = insn_opsize(insn);
3331
3332 dest = gen_extend(DREG(insn, 9), opsize, 1);
3333 src = gen_extend(DREG(insn, 0), opsize, 1);
3334
3335 gen_addx(s, src, dest, opsize);
3336
3337 gen_partset_reg(opsize, DREG(insn, 9), QREG_CC_N);
3338}
3339
3340DISAS_INSN(addx_mem)
3341{
3342 TCGv src;
3343 TCGv addr_src;
3344 TCGv dest;
3345 TCGv addr_dest;
3346 int opsize;
3347
3348 opsize = insn_opsize(insn);
3349
3350 addr_src = AREG(insn, 0);
3351 tcg_gen_subi_i32(addr_src, addr_src, opsize_bytes(opsize));
54e1e0b5 3352 src = gen_load(s, opsize, addr_src, 1, IS_USER(s));
a665a820
RH
3353
3354 addr_dest = AREG(insn, 9);
3355 tcg_gen_subi_i32(addr_dest, addr_dest, opsize_bytes(opsize));
54e1e0b5 3356 dest = gen_load(s, opsize, addr_dest, 1, IS_USER(s));
a665a820
RH
3357
3358 gen_addx(s, src, dest, opsize);
3359
54e1e0b5 3360 gen_store(s, opsize, addr_dest, QREG_CC_N, IS_USER(s));
24989f0e
LV
3361
3362 tcg_temp_free(dest);
3363 tcg_temp_free(src);
e6e5906b
PB
3364}
3365
367790cc 3366static inline void shift_im(DisasContext *s, uint16_t insn, int opsize)
e6e5906b 3367{
367790cc
RH
3368 int count = (insn >> 9) & 7;
3369 int logical = insn & 8;
3370 int left = insn & 0x100;
3371 int bits = opsize_bytes(opsize) * 8;
3372 TCGv reg = gen_extend(DREG(insn, 0), opsize, !logical);
3373
3374 if (count == 0) {
3375 count = 8;
3376 }
3377
3378 tcg_gen_movi_i32(QREG_CC_V, 0);
3379 if (left) {
3380 tcg_gen_shri_i32(QREG_CC_C, reg, bits - count);
3381 tcg_gen_shli_i32(QREG_CC_N, reg, count);
3382
3383 /* Note that ColdFire always clears V (done above),
3384 while M68000 sets if the most significant bit is changed at
3385 any time during the shift operation */
3386 if (!logical && m68k_feature(s->env, M68K_FEATURE_M68000)) {
3387 /* if shift count >= bits, V is (reg != 0) */
3388 if (count >= bits) {
3389 tcg_gen_setcond_i32(TCG_COND_NE, QREG_CC_V, reg, QREG_CC_V);
3390 } else {
3391 TCGv t0 = tcg_temp_new();
3392 tcg_gen_sari_i32(QREG_CC_V, reg, bits - 1);
3393 tcg_gen_sari_i32(t0, reg, bits - count - 1);
3394 tcg_gen_setcond_i32(TCG_COND_NE, QREG_CC_V, QREG_CC_V, t0);
3395 tcg_temp_free(t0);
3396 }
3397 tcg_gen_neg_i32(QREG_CC_V, QREG_CC_V);
3398 }
3399 } else {
3400 tcg_gen_shri_i32(QREG_CC_C, reg, count - 1);
3401 if (logical) {
3402 tcg_gen_shri_i32(QREG_CC_N, reg, count);
3403 } else {
3404 tcg_gen_sari_i32(QREG_CC_N, reg, count);
3405 }
3406 }
3407
3408 gen_ext(QREG_CC_N, QREG_CC_N, opsize, 1);
3409 tcg_gen_andi_i32(QREG_CC_C, QREG_CC_C, 1);
3410 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
3411 tcg_gen_mov_i32(QREG_CC_X, QREG_CC_C);
e6e5906b 3412
367790cc 3413 gen_partset_reg(opsize, DREG(insn, 0), QREG_CC_N);
620c6cf6 3414 set_cc_op(s, CC_OP_FLAGS);
367790cc 3415}
620c6cf6 3416
367790cc
RH
3417static inline void shift_reg(DisasContext *s, uint16_t insn, int opsize)
3418{
3419 int logical = insn & 8;
3420 int left = insn & 0x100;
3421 int bits = opsize_bytes(opsize) * 8;
3422 TCGv reg = gen_extend(DREG(insn, 0), opsize, !logical);
3423 TCGv s32;
3424 TCGv_i64 t64, s64;
3425
3426 t64 = tcg_temp_new_i64();
3427 s64 = tcg_temp_new_i64();
3428 s32 = tcg_temp_new();
3429
3430 /* Note that m68k truncates the shift count modulo 64, not 32.
3431 In addition, a 64-bit shift makes it easy to find "the last
3432 bit shifted out", for the carry flag. */
3433 tcg_gen_andi_i32(s32, DREG(insn, 9), 63);
3434 tcg_gen_extu_i32_i64(s64, s32);
3435 tcg_gen_extu_i32_i64(t64, reg);
3436
3437 /* Optimistically set V=0. Also used as a zero source below. */
3438 tcg_gen_movi_i32(QREG_CC_V, 0);
3439 if (left) {
3440 tcg_gen_shl_i64(t64, t64, s64);
3441
3442 if (opsize == OS_LONG) {
3443 tcg_gen_extr_i64_i32(QREG_CC_N, QREG_CC_C, t64);
3444 /* Note that C=0 if shift count is 0, and we get that for free. */
3445 } else {
3446 TCGv zero = tcg_const_i32(0);
3447 tcg_gen_extrl_i64_i32(QREG_CC_N, t64);
3448 tcg_gen_shri_i32(QREG_CC_C, QREG_CC_N, bits);
3449 tcg_gen_movcond_i32(TCG_COND_EQ, QREG_CC_C,
3450 s32, zero, zero, QREG_CC_C);
3451 tcg_temp_free(zero);
3452 }
3453 tcg_gen_andi_i32(QREG_CC_C, QREG_CC_C, 1);
3454
3455 /* X = C, but only if the shift count was non-zero. */
3456 tcg_gen_movcond_i32(TCG_COND_NE, QREG_CC_X, s32, QREG_CC_V,
3457 QREG_CC_C, QREG_CC_X);
3458
3459 /* M68000 sets V if the most significant bit is changed at
3460 * any time during the shift operation. Do this via creating
3461 * an extension of the sign bit, comparing, and discarding
3462 * the bits below the sign bit. I.e.
3463 * int64_t s = (intN_t)reg;
3464 * int64_t t = (int64_t)(intN_t)reg << count;
3465 * V = ((s ^ t) & (-1 << (bits - 1))) != 0
3466 */
3467 if (!logical && m68k_feature(s->env, M68K_FEATURE_M68000)) {
3468 TCGv_i64 tt = tcg_const_i64(32);
3469 /* if shift is greater than 32, use 32 */
3470 tcg_gen_movcond_i64(TCG_COND_GT, s64, s64, tt, tt, s64);
3471 tcg_temp_free_i64(tt);
3472 /* Sign extend the input to 64 bits; re-do the shift. */
3473 tcg_gen_ext_i32_i64(t64, reg);
3474 tcg_gen_shl_i64(s64, t64, s64);
3475 /* Clear all bits that are unchanged. */
3476 tcg_gen_xor_i64(t64, t64, s64);
3477 /* Ignore the bits below the sign bit. */
3478 tcg_gen_andi_i64(t64, t64, -1ULL << (bits - 1));
3479 /* If any bits remain set, we have overflow. */
3480 tcg_gen_setcondi_i64(TCG_COND_NE, t64, t64, 0);
3481 tcg_gen_extrl_i64_i32(QREG_CC_V, t64);
3482 tcg_gen_neg_i32(QREG_CC_V, QREG_CC_V);
3483 }
e6e5906b 3484 } else {
367790cc
RH
3485 tcg_gen_shli_i64(t64, t64, 32);
3486 if (logical) {
3487 tcg_gen_shr_i64(t64, t64, s64);
e6e5906b 3488 } else {
367790cc 3489 tcg_gen_sar_i64(t64, t64, s64);
e6e5906b 3490 }
367790cc
RH
3491 tcg_gen_extr_i64_i32(QREG_CC_C, QREG_CC_N, t64);
3492
3493 /* Note that C=0 if shift count is 0, and we get that for free. */
3494 tcg_gen_shri_i32(QREG_CC_C, QREG_CC_C, 31);
3495
3496 /* X = C, but only if the shift count was non-zero. */
3497 tcg_gen_movcond_i32(TCG_COND_NE, QREG_CC_X, s32, QREG_CC_V,
3498 QREG_CC_C, QREG_CC_X);
e6e5906b 3499 }
367790cc
RH
3500 gen_ext(QREG_CC_N, QREG_CC_N, opsize, 1);
3501 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
3502
3503 tcg_temp_free(s32);
3504 tcg_temp_free_i64(s64);
3505 tcg_temp_free_i64(t64);
3506
3507 /* Write back the result. */
3508 gen_partset_reg(opsize, DREG(insn, 0), QREG_CC_N);
3509 set_cc_op(s, CC_OP_FLAGS);
3510}
3511
3512DISAS_INSN(shift8_im)
3513{
3514 shift_im(s, insn, OS_BYTE);
3515}
3516
3517DISAS_INSN(shift16_im)
3518{
3519 shift_im(s, insn, OS_WORD);
3520}
3521
3522DISAS_INSN(shift_im)
3523{
3524 shift_im(s, insn, OS_LONG);
3525}
3526
3527DISAS_INSN(shift8_reg)
3528{
3529 shift_reg(s, insn, OS_BYTE);
3530}
3531
3532DISAS_INSN(shift16_reg)
3533{
3534 shift_reg(s, insn, OS_WORD);
e6e5906b
PB
3535}
3536
3537DISAS_INSN(shift_reg)
3538{
367790cc
RH
3539 shift_reg(s, insn, OS_LONG);
3540}
e6e5906b 3541
367790cc
RH
3542DISAS_INSN(shift_mem)
3543{
3544 int logical = insn & 8;
3545 int left = insn & 0x100;
3546 TCGv src;
3547 TCGv addr;
3548
3549 SRC_EA(env, src, OS_WORD, !logical, &addr);
3550 tcg_gen_movi_i32(QREG_CC_V, 0);
3551 if (left) {
3552 tcg_gen_shri_i32(QREG_CC_C, src, 15);
3553 tcg_gen_shli_i32(QREG_CC_N, src, 1);
3554
3555 /* Note that ColdFire always clears V,
3556 while M68000 sets if the most significant bit is changed at
3557 any time during the shift operation */
3558 if (!logical && m68k_feature(s->env, M68K_FEATURE_M68000)) {
3559 src = gen_extend(src, OS_WORD, 1);
3560 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_N, src);
3561 }
e6e5906b 3562 } else {
367790cc
RH
3563 tcg_gen_mov_i32(QREG_CC_C, src);
3564 if (logical) {
3565 tcg_gen_shri_i32(QREG_CC_N, src, 1);
e6e5906b 3566 } else {
367790cc 3567 tcg_gen_sari_i32(QREG_CC_N, src, 1);
e6e5906b
PB
3568 }
3569 }
367790cc
RH
3570
3571 gen_ext(QREG_CC_N, QREG_CC_N, OS_WORD, 1);
3572 tcg_gen_andi_i32(QREG_CC_C, QREG_CC_C, 1);
3573 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
3574 tcg_gen_mov_i32(QREG_CC_X, QREG_CC_C);
3575
3576 DEST_EA(env, insn, OS_WORD, QREG_CC_N, &addr);
620c6cf6 3577 set_cc_op(s, CC_OP_FLAGS);
e6e5906b
PB
3578}
3579
0194cf31
LV
3580static void rotate(TCGv reg, TCGv shift, int left, int size)
3581{
3582 switch (size) {
3583 case 8:
3584 /* Replicate the 8-bit input so that a 32-bit rotate works. */
3585 tcg_gen_ext8u_i32(reg, reg);
3586 tcg_gen_muli_i32(reg, reg, 0x01010101);
3587 goto do_long;
3588 case 16:
3589 /* Replicate the 16-bit input so that a 32-bit rotate works. */
3590 tcg_gen_deposit_i32(reg, reg, reg, 16, 16);
3591 goto do_long;
3592 do_long:
3593 default:
3594 if (left) {
3595 tcg_gen_rotl_i32(reg, reg, shift);
3596 } else {
3597 tcg_gen_rotr_i32(reg, reg, shift);
3598 }
3599 }
3600
3601 /* compute flags */
3602
3603 switch (size) {
3604 case 8:
3605 tcg_gen_ext8s_i32(reg, reg);
3606 break;
3607 case 16:
3608 tcg_gen_ext16s_i32(reg, reg);
3609 break;
3610 default:
3611 break;
3612 }
3613
3614 /* QREG_CC_X is not affected */
3615
3616 tcg_gen_mov_i32(QREG_CC_N, reg);
3617 tcg_gen_mov_i32(QREG_CC_Z, reg);
3618
3619 if (left) {
3620 tcg_gen_andi_i32(QREG_CC_C, reg, 1);
3621 } else {
3622 tcg_gen_shri_i32(QREG_CC_C, reg, 31);
3623 }
3624
3625 tcg_gen_movi_i32(QREG_CC_V, 0); /* always cleared */
3626}
3627
3628static void rotate_x_flags(TCGv reg, TCGv X, int size)
3629{
3630 switch (size) {
3631 case 8:
3632 tcg_gen_ext8s_i32(reg, reg);
3633 break;
3634 case 16:
3635 tcg_gen_ext16s_i32(reg, reg);
3636 break;
3637 default:
3638 break;
3639 }
3640 tcg_gen_mov_i32(QREG_CC_N, reg);
3641 tcg_gen_mov_i32(QREG_CC_Z, reg);
3642 tcg_gen_mov_i32(QREG_CC_X, X);
3643 tcg_gen_mov_i32(QREG_CC_C, X);
3644 tcg_gen_movi_i32(QREG_CC_V, 0);
3645}
3646
3647/* Result of rotate_x() is valid if 0 <= shift <= size */
3648static TCGv rotate_x(TCGv reg, TCGv shift, int left, int size)
3649{
3650 TCGv X, shl, shr, shx, sz, zero;
3651
3652 sz = tcg_const_i32(size);
3653
3654 shr = tcg_temp_new();
3655 shl = tcg_temp_new();
3656 shx = tcg_temp_new();
3657 if (left) {
3658 tcg_gen_mov_i32(shl, shift); /* shl = shift */
3659 tcg_gen_movi_i32(shr, size + 1);
3660 tcg_gen_sub_i32(shr, shr, shift); /* shr = size + 1 - shift */
3661 tcg_gen_subi_i32(shx, shift, 1); /* shx = shift - 1 */
3662 /* shx = shx < 0 ? size : shx; */
3663 zero = tcg_const_i32(0);
3664 tcg_gen_movcond_i32(TCG_COND_LT, shx, shx, zero, sz, shx);
3665 tcg_temp_free(zero);
3666 } else {
3667 tcg_gen_mov_i32(shr, shift); /* shr = shift */
3668 tcg_gen_movi_i32(shl, size + 1);
3669 tcg_gen_sub_i32(shl, shl, shift); /* shl = size + 1 - shift */
3670 tcg_gen_sub_i32(shx, sz, shift); /* shx = size - shift */
3671 }
3672
3673 /* reg = (reg << shl) | (reg >> shr) | (x << shx); */
3674
3675 tcg_gen_shl_i32(shl, reg, shl);
3676 tcg_gen_shr_i32(shr, reg, shr);
3677 tcg_gen_or_i32(reg, shl, shr);
3678 tcg_temp_free(shl);
3679 tcg_temp_free(shr);
3680 tcg_gen_shl_i32(shx, QREG_CC_X, shx);
3681 tcg_gen_or_i32(reg, reg, shx);
3682 tcg_temp_free(shx);
3683
3684 /* X = (reg >> size) & 1 */
3685
3686 X = tcg_temp_new();
3687 tcg_gen_shr_i32(X, reg, sz);
3688 tcg_gen_andi_i32(X, X, 1);
3689 tcg_temp_free(sz);
3690
3691 return X;
3692}
3693
3694/* Result of rotate32_x() is valid if 0 <= shift < 33 */
3695static TCGv rotate32_x(TCGv reg, TCGv shift, int left)
3696{
3697 TCGv_i64 t0, shift64;
3698 TCGv X, lo, hi, zero;
3699
3700 shift64 = tcg_temp_new_i64();
3701 tcg_gen_extu_i32_i64(shift64, shift);
3702
3703 t0 = tcg_temp_new_i64();
3704
3705 X = tcg_temp_new();
3706 lo = tcg_temp_new();
3707 hi = tcg_temp_new();
3708
3709 if (left) {
3710 /* create [reg:X:..] */
3711
3712 tcg_gen_shli_i32(lo, QREG_CC_X, 31);
3713 tcg_gen_concat_i32_i64(t0, lo, reg);
3714
3715 /* rotate */
3716
3717 tcg_gen_rotl_i64(t0, t0, shift64);
3718 tcg_temp_free_i64(shift64);
3719
3720 /* result is [reg:..:reg:X] */
3721
3722 tcg_gen_extr_i64_i32(lo, hi, t0);
3723 tcg_gen_andi_i32(X, lo, 1);
3724
3725 tcg_gen_shri_i32(lo, lo, 1);
3726 } else {
3727 /* create [..:X:reg] */
3728
3729 tcg_gen_concat_i32_i64(t0, reg, QREG_CC_X);
3730
3731 tcg_gen_rotr_i64(t0, t0, shift64);
3732 tcg_temp_free_i64(shift64);
3733
3734 /* result is value: [X:reg:..:reg] */
3735
3736 tcg_gen_extr_i64_i32(lo, hi, t0);
3737
3738 /* extract X */
3739
3740 tcg_gen_shri_i32(X, hi, 31);
3741
3742 /* extract result */
3743
3744 tcg_gen_shli_i32(hi, hi, 1);
3745 }
3746 tcg_temp_free_i64(t0);
3747 tcg_gen_or_i32(lo, lo, hi);
3748 tcg_temp_free(hi);
3749
3750 /* if shift == 0, register and X are not affected */
3751
3752 zero = tcg_const_i32(0);
3753 tcg_gen_movcond_i32(TCG_COND_EQ, X, shift, zero, QREG_CC_X, X);
3754 tcg_gen_movcond_i32(TCG_COND_EQ, reg, shift, zero, reg, lo);
3755 tcg_temp_free(zero);
3756 tcg_temp_free(lo);
3757
3758 return X;
3759}
3760
3761DISAS_INSN(rotate_im)
3762{
3763 TCGv shift;
3764 int tmp;
3765 int left = (insn & 0x100);
3766
3767 tmp = (insn >> 9) & 7;
3768 if (tmp == 0) {
3769 tmp = 8;
3770 }
3771
3772 shift = tcg_const_i32(tmp);
3773 if (insn & 8) {
3774 rotate(DREG(insn, 0), shift, left, 32);
3775 } else {
3776 TCGv X = rotate32_x(DREG(insn, 0), shift, left);
3777 rotate_x_flags(DREG(insn, 0), X, 32);
3778 tcg_temp_free(X);
3779 }
3780 tcg_temp_free(shift);
3781
3782 set_cc_op(s, CC_OP_FLAGS);
3783}
3784
3785DISAS_INSN(rotate8_im)
3786{
3787 int left = (insn & 0x100);
3788 TCGv reg;
3789 TCGv shift;
3790 int tmp;
3791
3792 reg = gen_extend(DREG(insn, 0), OS_BYTE, 0);
3793
3794 tmp = (insn >> 9) & 7;
3795 if (tmp == 0) {
3796 tmp = 8;
3797 }
3798
3799 shift = tcg_const_i32(tmp);
3800 if (insn & 8) {
3801 rotate(reg, shift, left, 8);
3802 } else {
3803 TCGv X = rotate_x(reg, shift, left, 8);
3804 rotate_x_flags(reg, X, 8);
3805 tcg_temp_free(X);
3806 }
3807 tcg_temp_free(shift);
3808 gen_partset_reg(OS_BYTE, DREG(insn, 0), reg);
3809 set_cc_op(s, CC_OP_FLAGS);
3810}
3811
3812DISAS_INSN(rotate16_im)
3813{
3814 int left = (insn & 0x100);
3815 TCGv reg;
3816 TCGv shift;
3817 int tmp;
3818
3819 reg = gen_extend(DREG(insn, 0), OS_WORD, 0);
3820 tmp = (insn >> 9) & 7;
3821 if (tmp == 0) {
3822 tmp = 8;
3823 }
3824
3825 shift = tcg_const_i32(tmp);
3826 if (insn & 8) {
3827 rotate(reg, shift, left, 16);
3828 } else {
3829 TCGv X = rotate_x(reg, shift, left, 16);
3830 rotate_x_flags(reg, X, 16);
3831 tcg_temp_free(X);
3832 }
3833 tcg_temp_free(shift);
3834 gen_partset_reg(OS_WORD, DREG(insn, 0), reg);
3835 set_cc_op(s, CC_OP_FLAGS);
3836}
3837
3838DISAS_INSN(rotate_reg)
3839{
3840 TCGv reg;
3841 TCGv src;
3842 TCGv t0, t1;
3843 int left = (insn & 0x100);
3844
3845 reg = DREG(insn, 0);
3846 src = DREG(insn, 9);
3847 /* shift in [0..63] */
3848 t0 = tcg_temp_new();
3849 tcg_gen_andi_i32(t0, src, 63);
3850 t1 = tcg_temp_new_i32();
3851 if (insn & 8) {
3852 tcg_gen_andi_i32(t1, src, 31);
3853 rotate(reg, t1, left, 32);
3854 /* if shift == 0, clear C */
3855 tcg_gen_movcond_i32(TCG_COND_EQ, QREG_CC_C,
3856 t0, QREG_CC_V /* 0 */,
3857 QREG_CC_V /* 0 */, QREG_CC_C);
3858 } else {
3859 TCGv X;
3860 /* modulo 33 */
3861 tcg_gen_movi_i32(t1, 33);
3862 tcg_gen_remu_i32(t1, t0, t1);
3863 X = rotate32_x(DREG(insn, 0), t1, left);
3864 rotate_x_flags(DREG(insn, 0), X, 32);
3865 tcg_temp_free(X);
3866 }
3867 tcg_temp_free(t1);
3868 tcg_temp_free(t0);
3869 set_cc_op(s, CC_OP_FLAGS);
3870}
3871
3872DISAS_INSN(rotate8_reg)
3873{
3874 TCGv reg;
3875 TCGv src;
3876 TCGv t0, t1;
3877 int left = (insn & 0x100);
3878
3879 reg = gen_extend(DREG(insn, 0), OS_BYTE, 0);
3880 src = DREG(insn, 9);
3881 /* shift in [0..63] */
3882 t0 = tcg_temp_new_i32();
3883 tcg_gen_andi_i32(t0, src, 63);
3884 t1 = tcg_temp_new_i32();
3885 if (insn & 8) {
3886 tcg_gen_andi_i32(t1, src, 7);
3887 rotate(reg, t1, left, 8);
3888 /* if shift == 0, clear C */
3889 tcg_gen_movcond_i32(TCG_COND_EQ, QREG_CC_C,
3890 t0, QREG_CC_V /* 0 */,
3891 QREG_CC_V /* 0 */, QREG_CC_C);
3892 } else {
3893 TCGv X;
3894 /* modulo 9 */
3895 tcg_gen_movi_i32(t1, 9);
3896 tcg_gen_remu_i32(t1, t0, t1);
3897 X = rotate_x(reg, t1, left, 8);
3898 rotate_x_flags(reg, X, 8);
3899 tcg_temp_free(X);
3900 }
3901 tcg_temp_free(t1);
3902 tcg_temp_free(t0);
3903 gen_partset_reg(OS_BYTE, DREG(insn, 0), reg);
3904 set_cc_op(s, CC_OP_FLAGS);
3905}
3906
3907DISAS_INSN(rotate16_reg)
3908{
3909 TCGv reg;
3910 TCGv src;
3911 TCGv t0, t1;
3912 int left = (insn & 0x100);
3913
3914 reg = gen_extend(DREG(insn, 0), OS_WORD, 0);
3915 src = DREG(insn, 9);
3916 /* shift in [0..63] */
3917 t0 = tcg_temp_new_i32();
3918 tcg_gen_andi_i32(t0, src, 63);
3919 t1 = tcg_temp_new_i32();
3920 if (insn & 8) {
3921 tcg_gen_andi_i32(t1, src, 15);
3922 rotate(reg, t1, left, 16);
3923 /* if shift == 0, clear C */
3924 tcg_gen_movcond_i32(TCG_COND_EQ, QREG_CC_C,
3925 t0, QREG_CC_V /* 0 */,
3926 QREG_CC_V /* 0 */, QREG_CC_C);
3927 } else {
3928 TCGv X;
3929 /* modulo 17 */
3930 tcg_gen_movi_i32(t1, 17);
3931 tcg_gen_remu_i32(t1, t0, t1);
3932 X = rotate_x(reg, t1, left, 16);
3933 rotate_x_flags(reg, X, 16);
3934 tcg_temp_free(X);
3935 }
3936 tcg_temp_free(t1);
3937 tcg_temp_free(t0);
3938 gen_partset_reg(OS_WORD, DREG(insn, 0), reg);
3939 set_cc_op(s, CC_OP_FLAGS);
3940}
3941
3942DISAS_INSN(rotate_mem)
3943{
3944 TCGv src;
3945 TCGv addr;
3946 TCGv shift;
3947 int left = (insn & 0x100);
3948
3949 SRC_EA(env, src, OS_WORD, 0, &addr);
3950
3951 shift = tcg_const_i32(1);
3952 if (insn & 0x0200) {
3953 rotate(src, shift, left, 16);
3954 } else {
3955 TCGv X = rotate_x(src, shift, left, 16);
3956 rotate_x_flags(src, X, 16);
3957 tcg_temp_free(X);
3958 }
3959 tcg_temp_free(shift);
3960 DEST_EA(env, insn, OS_WORD, src, &addr);
3961 set_cc_op(s, CC_OP_FLAGS);
3962}
3963
ac815f46
RH
3964DISAS_INSN(bfext_reg)
3965{
3966 int ext = read_im16(env, s);
3967 int is_sign = insn & 0x200;
3968 TCGv src = DREG(insn, 0);
3969 TCGv dst = DREG(ext, 12);
3970 int len = ((extract32(ext, 0, 5) - 1) & 31) + 1;
3971 int ofs = extract32(ext, 6, 5); /* big bit-endian */
3972 int pos = 32 - ofs - len; /* little bit-endian */
3973 TCGv tmp = tcg_temp_new();
3974 TCGv shift;
3975
3976 /* In general, we're going to rotate the field so that it's at the
3977 top of the word and then right-shift by the compliment of the
3978 width to extend the field. */
3979 if (ext & 0x20) {
3980 /* Variable width. */
3981 if (ext & 0x800) {
3982 /* Variable offset. */
3983 tcg_gen_andi_i32(tmp, DREG(ext, 6), 31);
3984 tcg_gen_rotl_i32(tmp, src, tmp);
3985 } else {
3986 tcg_gen_rotli_i32(tmp, src, ofs);
3987 }
3988
3989 shift = tcg_temp_new();
3990 tcg_gen_neg_i32(shift, DREG(ext, 0));
3991 tcg_gen_andi_i32(shift, shift, 31);
3992 tcg_gen_sar_i32(QREG_CC_N, tmp, shift);
3993 if (is_sign) {
3994 tcg_gen_mov_i32(dst, QREG_CC_N);
3995 } else {
3996 tcg_gen_shr_i32(dst, tmp, shift);
3997 }
3998 tcg_temp_free(shift);
3999 } else {
4000 /* Immediate width. */
4001 if (ext & 0x800) {
4002 /* Variable offset */
4003 tcg_gen_andi_i32(tmp, DREG(ext, 6), 31);
4004 tcg_gen_rotl_i32(tmp, src, tmp);
4005 src = tmp;
4006 pos = 32 - len;
4007 } else {
4008 /* Immediate offset. If the field doesn't wrap around the
4009 end of the word, rely on (s)extract completely. */
4010 if (pos < 0) {
4011 tcg_gen_rotli_i32(tmp, src, ofs);
4012 src = tmp;
4013 pos = 32 - len;
4014 }
4015 }
4016
4017 tcg_gen_sextract_i32(QREG_CC_N, src, pos, len);
4018 if (is_sign) {
4019 tcg_gen_mov_i32(dst, QREG_CC_N);
4020 } else {
4021 tcg_gen_extract_i32(dst, src, pos, len);
4022 }
4023 }
4024
4025 tcg_temp_free(tmp);
4026 set_cc_op(s, CC_OP_LOGIC);
4027}
4028
f2224f2c
RH
4029DISAS_INSN(bfext_mem)
4030{
4031 int ext = read_im16(env, s);
4032 int is_sign = insn & 0x200;
4033 TCGv dest = DREG(ext, 12);
4034 TCGv addr, len, ofs;
4035
4036 addr = gen_lea(env, s, insn, OS_UNSIZED);
4037 if (IS_NULL_QREG(addr)) {
4038 gen_addr_fault(s);
4039 return;
4040 }
4041
4042 if (ext & 0x20) {
4043 len = DREG(ext, 0);
4044 } else {
4045 len = tcg_const_i32(extract32(ext, 0, 5));
4046 }
4047 if (ext & 0x800) {
4048 ofs = DREG(ext, 6);
4049 } else {
4050 ofs = tcg_const_i32(extract32(ext, 6, 5));
4051 }
4052
4053 if (is_sign) {
4054 gen_helper_bfexts_mem(dest, cpu_env, addr, ofs, len);
4055 tcg_gen_mov_i32(QREG_CC_N, dest);
4056 } else {
4057 TCGv_i64 tmp = tcg_temp_new_i64();
4058 gen_helper_bfextu_mem(tmp, cpu_env, addr, ofs, len);
4059 tcg_gen_extr_i64_i32(dest, QREG_CC_N, tmp);
4060 tcg_temp_free_i64(tmp);
4061 }
4062 set_cc_op(s, CC_OP_LOGIC);
4063
4064 if (!(ext & 0x20)) {
4065 tcg_temp_free(len);
4066 }
4067 if (!(ext & 0x800)) {
4068 tcg_temp_free(ofs);
4069 }
4070}
4071
ac815f46
RH
4072DISAS_INSN(bfop_reg)
4073{
4074 int ext = read_im16(env, s);
4075 TCGv src = DREG(insn, 0);
4076 int len = ((extract32(ext, 0, 5) - 1) & 31) + 1;
4077 int ofs = extract32(ext, 6, 5); /* big bit-endian */
a45f1763
RH
4078 TCGv mask, tofs, tlen;
4079
f764718d
RH
4080 tofs = NULL;
4081 tlen = NULL;
a45f1763
RH
4082 if ((insn & 0x0f00) == 0x0d00) { /* bfffo */
4083 tofs = tcg_temp_new();
4084 tlen = tcg_temp_new();
4085 }
ac815f46
RH
4086
4087 if ((ext & 0x820) == 0) {
4088 /* Immediate width and offset. */
4089 uint32_t maski = 0x7fffffffu >> (len - 1);
4090 if (ofs + len <= 32) {
4091 tcg_gen_shli_i32(QREG_CC_N, src, ofs);
4092 } else {
4093 tcg_gen_rotli_i32(QREG_CC_N, src, ofs);
4094 }
4095 tcg_gen_andi_i32(QREG_CC_N, QREG_CC_N, ~maski);
4096 mask = tcg_const_i32(ror32(maski, ofs));
f764718d 4097 if (tofs) {
a45f1763
RH
4098 tcg_gen_movi_i32(tofs, ofs);
4099 tcg_gen_movi_i32(tlen, len);
4100 }
ac815f46
RH
4101 } else {
4102 TCGv tmp = tcg_temp_new();
4103 if (ext & 0x20) {
4104 /* Variable width */
4105 tcg_gen_subi_i32(tmp, DREG(ext, 0), 1);
4106 tcg_gen_andi_i32(tmp, tmp, 31);
4107 mask = tcg_const_i32(0x7fffffffu);
4108 tcg_gen_shr_i32(mask, mask, tmp);
f764718d 4109 if (tlen) {
a45f1763
RH
4110 tcg_gen_addi_i32(tlen, tmp, 1);
4111 }
ac815f46
RH
4112 } else {
4113 /* Immediate width */
4114 mask = tcg_const_i32(0x7fffffffu >> (len - 1));
f764718d 4115 if (tlen) {
a45f1763
RH
4116 tcg_gen_movi_i32(tlen, len);
4117 }
ac815f46
RH
4118 }
4119 if (ext & 0x800) {
4120 /* Variable offset */
4121 tcg_gen_andi_i32(tmp, DREG(ext, 6), 31);
4122 tcg_gen_rotl_i32(QREG_CC_N, src, tmp);
4123 tcg_gen_andc_i32(QREG_CC_N, QREG_CC_N, mask);
4124 tcg_gen_rotr_i32(mask, mask, tmp);
f764718d 4125 if (tofs) {
a45f1763
RH
4126 tcg_gen_mov_i32(tofs, tmp);
4127 }
ac815f46
RH
4128 } else {
4129 /* Immediate offset (and variable width) */
4130 tcg_gen_rotli_i32(QREG_CC_N, src, ofs);
4131 tcg_gen_andc_i32(QREG_CC_N, QREG_CC_N, mask);
4132 tcg_gen_rotri_i32(mask, mask, ofs);
f764718d 4133 if (tofs) {
a45f1763
RH
4134 tcg_gen_movi_i32(tofs, ofs);
4135 }
ac815f46
RH
4136 }
4137 tcg_temp_free(tmp);
4138 }
4139 set_cc_op(s, CC_OP_LOGIC);
4140
4141 switch (insn & 0x0f00) {
4142 case 0x0a00: /* bfchg */
4143 tcg_gen_eqv_i32(src, src, mask);
4144 break;
4145 case 0x0c00: /* bfclr */
4146 tcg_gen_and_i32(src, src, mask);
4147 break;
a45f1763
RH
4148 case 0x0d00: /* bfffo */
4149 gen_helper_bfffo_reg(DREG(ext, 12), QREG_CC_N, tofs, tlen);
4150 tcg_temp_free(tlen);
4151 tcg_temp_free(tofs);
4152 break;
ac815f46
RH
4153 case 0x0e00: /* bfset */
4154 tcg_gen_orc_i32(src, src, mask);
4155 break;
4156 case 0x0800: /* bftst */
4157 /* flags already set; no other work to do. */
4158 break;
4159 default:
4160 g_assert_not_reached();
4161 }
4162 tcg_temp_free(mask);
4163}
4164
f2224f2c
RH
4165DISAS_INSN(bfop_mem)
4166{
4167 int ext = read_im16(env, s);
4168 TCGv addr, len, ofs;
a45f1763 4169 TCGv_i64 t64;
f2224f2c
RH
4170
4171 addr = gen_lea(env, s, insn, OS_UNSIZED);
4172 if (IS_NULL_QREG(addr)) {
4173 gen_addr_fault(s);
4174 return;
4175 }
4176
4177 if (ext & 0x20) {
4178 len = DREG(ext, 0);
4179 } else {
4180 len = tcg_const_i32(extract32(ext, 0, 5));
4181 }
4182 if (ext & 0x800) {
4183 ofs = DREG(ext, 6);
4184 } else {
4185 ofs = tcg_const_i32(extract32(ext, 6, 5));
4186 }
4187
4188 switch (insn & 0x0f00) {
4189 case 0x0a00: /* bfchg */
4190 gen_helper_bfchg_mem(QREG_CC_N, cpu_env, addr, ofs, len);
4191 break;
4192 case 0x0c00: /* bfclr */
4193 gen_helper_bfclr_mem(QREG_CC_N, cpu_env, addr, ofs, len);
4194 break;
a45f1763
RH
4195 case 0x0d00: /* bfffo */
4196 t64 = tcg_temp_new_i64();
4197 gen_helper_bfffo_mem(t64, cpu_env, addr, ofs, len);
4198 tcg_gen_extr_i64_i32(DREG(ext, 12), QREG_CC_N, t64);
4199 tcg_temp_free_i64(t64);
4200 break;
f2224f2c
RH
4201 case 0x0e00: /* bfset */
4202 gen_helper_bfset_mem(QREG_CC_N, cpu_env, addr, ofs, len);
4203 break;
4204 case 0x0800: /* bftst */
4205 gen_helper_bfexts_mem(QREG_CC_N, cpu_env, addr, ofs, len);
4206 break;
4207 default:
4208 g_assert_not_reached();
4209 }
4210 set_cc_op(s, CC_OP_LOGIC);
4211
4212 if (!(ext & 0x20)) {
4213 tcg_temp_free(len);
4214 }
4215 if (!(ext & 0x800)) {
4216 tcg_temp_free(ofs);
4217 }
4218}
4219
ac815f46
RH
4220DISAS_INSN(bfins_reg)
4221{
4222 int ext = read_im16(env, s);
4223 TCGv dst = DREG(insn, 0);
4224 TCGv src = DREG(ext, 12);
4225 int len = ((extract32(ext, 0, 5) - 1) & 31) + 1;
4226 int ofs = extract32(ext, 6, 5); /* big bit-endian */
4227 int pos = 32 - ofs - len; /* little bit-endian */
4228 TCGv tmp;
4229
4230 tmp = tcg_temp_new();
4231
4232 if (ext & 0x20) {
4233 /* Variable width */
4234 tcg_gen_neg_i32(tmp, DREG(ext, 0));
4235 tcg_gen_andi_i32(tmp, tmp, 31);
4236 tcg_gen_shl_i32(QREG_CC_N, src, tmp);
4237 } else {
4238 /* Immediate width */
4239 tcg_gen_shli_i32(QREG_CC_N, src, 32 - len);
4240 }
4241 set_cc_op(s, CC_OP_LOGIC);
4242
4243 /* Immediate width and offset */
4244 if ((ext & 0x820) == 0) {
4245 /* Check for suitability for deposit. */
4246 if (pos >= 0) {
4247 tcg_gen_deposit_i32(dst, dst, src, pos, len);
4248 } else {
4249 uint32_t maski = -2U << (len - 1);
4250 uint32_t roti = (ofs + len) & 31;
4251 tcg_gen_andi_i32(tmp, src, ~maski);
4252 tcg_gen_rotri_i32(tmp, tmp, roti);
4253 tcg_gen_andi_i32(dst, dst, ror32(maski, roti));
4254 tcg_gen_or_i32(dst, dst, tmp);
4255 }
4256 } else {
4257 TCGv mask = tcg_temp_new();
4258 TCGv rot = tcg_temp_new();
4259
4260 if (ext & 0x20) {
4261 /* Variable width */
4262 tcg_gen_subi_i32(rot, DREG(ext, 0), 1);
4263 tcg_gen_andi_i32(rot, rot, 31);
4264 tcg_gen_movi_i32(mask, -2);
4265 tcg_gen_shl_i32(mask, mask, rot);
4266 tcg_gen_mov_i32(rot, DREG(ext, 0));
4267 tcg_gen_andc_i32(tmp, src, mask);
4268 } else {
4269 /* Immediate width (variable offset) */
4270 uint32_t maski = -2U << (len - 1);
4271 tcg_gen_andi_i32(tmp, src, ~maski);
4272 tcg_gen_movi_i32(mask, maski);
4273 tcg_gen_movi_i32(rot, len & 31);
4274 }
4275 if (ext & 0x800) {
4276 /* Variable offset */
4277 tcg_gen_add_i32(rot, rot, DREG(ext, 6));
4278 } else {
4279 /* Immediate offset (variable width) */
4280 tcg_gen_addi_i32(rot, rot, ofs);
4281 }
4282 tcg_gen_andi_i32(rot, rot, 31);
4283 tcg_gen_rotr_i32(mask, mask, rot);
4284 tcg_gen_rotr_i32(tmp, tmp, rot);
4285 tcg_gen_and_i32(dst, dst, mask);
4286 tcg_gen_or_i32(dst, dst, tmp);
4287
4288 tcg_temp_free(rot);
4289 tcg_temp_free(mask);
4290 }
4291 tcg_temp_free(tmp);
4292}
4293
f2224f2c
RH
4294DISAS_INSN(bfins_mem)
4295{
4296 int ext = read_im16(env, s);
4297 TCGv src = DREG(ext, 12);
4298 TCGv addr, len, ofs;
4299
4300 addr = gen_lea(env, s, insn, OS_UNSIZED);
4301 if (IS_NULL_QREG(addr)) {
4302 gen_addr_fault(s);
4303 return;
4304 }
4305
4306 if (ext & 0x20) {
4307 len = DREG(ext, 0);
4308 } else {
4309 len = tcg_const_i32(extract32(ext, 0, 5));
4310 }
4311 if (ext & 0x800) {
4312 ofs = DREG(ext, 6);
4313 } else {
4314 ofs = tcg_const_i32(extract32(ext, 6, 5));
4315 }
4316
4317 gen_helper_bfins_mem(QREG_CC_N, cpu_env, addr, src, ofs, len);
4318 set_cc_op(s, CC_OP_LOGIC);
4319
4320 if (!(ext & 0x20)) {
4321 tcg_temp_free(len);
4322 }
4323 if (!(ext & 0x800)) {
4324 tcg_temp_free(ofs);
4325 }
4326}
4327
e6e5906b
PB
4328DISAS_INSN(ff1)
4329{
e1f3808e 4330 TCGv reg;
821f7e76 4331 reg = DREG(insn, 0);
5dbb6784 4332 gen_logic_cc(s, reg, OS_LONG);
e1f3808e 4333 gen_helper_ff1(reg, reg);
e6e5906b
PB
4334}
4335
8bf6cbaf 4336DISAS_INSN(chk)
0633879f 4337{
8bf6cbaf
LV
4338 TCGv src, reg;
4339 int opsize;
0633879f 4340
8bf6cbaf
LV
4341 switch ((insn >> 7) & 3) {
4342 case 3:
4343 opsize = OS_WORD;
4344 break;
4345 case 2:
4346 if (m68k_feature(env, M68K_FEATURE_CHK2)) {
4347 opsize = OS_LONG;
4348 break;
4349 }
4350 /* fallthru */
4351 default:
4352 gen_exception(s, s->insn_pc, EXCP_ILLEGAL);
4353 return;
4354 }
4355 SRC_EA(env, src, opsize, 1, NULL);
4356 reg = gen_extend(DREG(insn, 9), opsize, 1);
4357
4358 gen_flush_flags(s);
4359 gen_helper_chk(cpu_env, reg, src);
4360}
4361
4362DISAS_INSN(chk2)
4363{
4364 uint16_t ext;
4365 TCGv addr1, addr2, bound1, bound2, reg;
4366 int opsize;
4367
4368 switch ((insn >> 9) & 3) {
4369 case 0:
4370 opsize = OS_BYTE;
4371 break;
4372 case 1:
4373 opsize = OS_WORD;
4374 break;
4375 case 2:
4376 opsize = OS_LONG;
4377 break;
4378 default:
4379 gen_exception(s, s->insn_pc, EXCP_ILLEGAL);
4380 return;
4381 }
4382
4383 ext = read_im16(env, s);
4384 if ((ext & 0x0800) == 0) {
4385 gen_exception(s, s->insn_pc, EXCP_ILLEGAL);
4386 return;
4387 }
4388
4389 addr1 = gen_lea(env, s, insn, OS_UNSIZED);
4390 addr2 = tcg_temp_new();
4391 tcg_gen_addi_i32(addr2, addr1, opsize_bytes(opsize));
4392
54e1e0b5 4393 bound1 = gen_load(s, opsize, addr1, 1, IS_USER(s));
8bf6cbaf 4394 tcg_temp_free(addr1);
54e1e0b5 4395 bound2 = gen_load(s, opsize, addr2, 1, IS_USER(s));
8bf6cbaf
LV
4396 tcg_temp_free(addr2);
4397
4398 reg = tcg_temp_new();
4399 if (ext & 0x8000) {
4400 tcg_gen_mov_i32(reg, AREG(ext, 12));
4401 } else {
4402 gen_ext(reg, DREG(ext, 12), opsize, 1);
4403 }
4404
4405 gen_flush_flags(s);
4406 gen_helper_chk2(cpu_env, reg, bound1, bound2);
4407 tcg_temp_free(reg);
24989f0e
LV
4408 tcg_temp_free(bound1);
4409 tcg_temp_free(bound2);
8bf6cbaf
LV
4410}
4411
9d4f0429
LV
4412static void m68k_copy_line(TCGv dst, TCGv src, int index)
4413{
4414 TCGv addr;
4415 TCGv_i64 t0, t1;
4416
4417 addr = tcg_temp_new();
4418
4419 t0 = tcg_temp_new_i64();
4420 t1 = tcg_temp_new_i64();
4421
4422 tcg_gen_andi_i32(addr, src, ~15);
4423 tcg_gen_qemu_ld64(t0, addr, index);
4424 tcg_gen_addi_i32(addr, addr, 8);
4425 tcg_gen_qemu_ld64(t1, addr, index);
4426
4427 tcg_gen_andi_i32(addr, dst, ~15);
4428 tcg_gen_qemu_st64(t0, addr, index);
4429 tcg_gen_addi_i32(addr, addr, 8);
4430 tcg_gen_qemu_st64(t1, addr, index);
4431
4432 tcg_temp_free_i64(t0);
4433 tcg_temp_free_i64(t1);
4434 tcg_temp_free(addr);
4435}
4436
4437DISAS_INSN(move16_reg)
4438{
4439 int index = IS_USER(s);
4440 TCGv tmp;
4441 uint16_t ext;
4442
4443 ext = read_im16(env, s);
4444 if ((ext & (1 << 15)) == 0) {
4445 gen_exception(s, s->insn_pc, EXCP_ILLEGAL);
4446 }
4447
4448 m68k_copy_line(AREG(ext, 12), AREG(insn, 0), index);
4449
4450 /* Ax can be Ay, so save Ay before incrementing Ax */
4451 tmp = tcg_temp_new();
4452 tcg_gen_mov_i32(tmp, AREG(ext, 12));
4453 tcg_gen_addi_i32(AREG(insn, 0), AREG(insn, 0), 16);
4454 tcg_gen_addi_i32(AREG(ext, 12), tmp, 16);
4455 tcg_temp_free(tmp);
4456}
4457
4458DISAS_INSN(move16_mem)
4459{
4460 int index = IS_USER(s);
4461 TCGv reg, addr;
4462
4463 reg = AREG(insn, 0);
4464 addr = tcg_const_i32(read_im32(env, s));
4465
4466 if ((insn >> 3) & 1) {
4467 /* MOVE16 (xxx).L, (Ay) */
4468 m68k_copy_line(reg, addr, index);
4469 } else {
4470 /* MOVE16 (Ay), (xxx).L */
4471 m68k_copy_line(addr, reg, index);
4472 }
4473
4474 tcg_temp_free(addr);
4475
4476 if (((insn >> 3) & 2) == 0) {
4477 /* (Ay)+ */
4478 tcg_gen_addi_i32(reg, reg, 16);
4479 }
0633879f
PB
4480}
4481
e6e5906b
PB
4482DISAS_INSN(strldsr)
4483{
4484 uint16_t ext;
4485 uint32_t addr;
4486
4487 addr = s->pc - 2;
28b68cd7 4488 ext = read_im16(env, s);
0633879f 4489 if (ext != 0x46FC) {
e6e5906b 4490 gen_exception(s, addr, EXCP_UNSUPPORTED);
0633879f
PB
4491 return;
4492 }
28b68cd7 4493 ext = read_im16(env, s);
0633879f 4494 if (IS_USER(s) || (ext & SR_S) == 0) {
e6e5906b 4495 gen_exception(s, addr, EXCP_PRIVILEGE);
0633879f
PB
4496 return;
4497 }
4498 gen_push(s, gen_get_sr(s));
4499 gen_set_sr_im(s, ext, 0);
e6e5906b
PB
4500}
4501
4502DISAS_INSN(move_from_sr)
4503{
e1f3808e 4504 TCGv sr;
0633879f 4505
7c0eb318 4506 if (IS_USER(s) && !m68k_feature(env, M68K_FEATURE_M68000)) {
16a14cdf 4507 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
0633879f
PB
4508 return;
4509 }
4510 sr = gen_get_sr(s);
7c0eb318 4511 DEST_EA(env, insn, OS_WORD, sr, NULL);
e6e5906b
PB
4512}
4513
6ad25764 4514#if defined(CONFIG_SOFTMMU)
5fa9f1f2
LV
4515DISAS_INSN(moves)
4516{
4517 int opsize;
4518 uint16_t ext;
4519 TCGv reg;
4520 TCGv addr;
4521 int extend;
4522
4523 if (IS_USER(s)) {
4524 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
4525 return;
4526 }
4527
4528 ext = read_im16(env, s);
4529
4530 opsize = insn_opsize(insn);
4531
4532 if (ext & 0x8000) {
4533 /* address register */
4534 reg = AREG(ext, 12);
4535 extend = 1;
4536 } else {
4537 /* data register */
4538 reg = DREG(ext, 12);
4539 extend = 0;
4540 }
4541
4542 addr = gen_lea(env, s, insn, opsize);
4543 if (IS_NULL_QREG(addr)) {
4544 gen_addr_fault(s);
4545 return;
4546 }
4547
4548 if (ext & 0x0800) {
4549 /* from reg to ea */
4550 gen_store(s, opsize, addr, reg, DFC_INDEX(s));
4551 } else {
4552 /* from ea to reg */
4553 TCGv tmp = gen_load(s, opsize, addr, 0, SFC_INDEX(s));
4554 if (extend) {
4555 gen_ext(reg, tmp, opsize, 1);
4556 } else {
4557 gen_partset_reg(opsize, reg, tmp);
4558 }
24989f0e 4559 tcg_temp_free(tmp);
5fa9f1f2
LV
4560 }
4561 switch (extract32(insn, 3, 3)) {
4562 case 3: /* Indirect postincrement. */
4563 tcg_gen_addi_i32(AREG(insn, 0), addr,
4564 REG(insn, 0) == 7 && opsize == OS_BYTE
4565 ? 2
4566 : opsize_bytes(opsize));
4567 break;
4568 case 4: /* Indirect predecrememnt. */
4569 tcg_gen_mov_i32(AREG(insn, 0), addr);
4570 break;
4571 }
4572}
4573
e6e5906b
PB
4574DISAS_INSN(move_to_sr)
4575{
0633879f 4576 if (IS_USER(s)) {
16a14cdf 4577 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
0633879f
PB
4578 return;
4579 }
b6a21d8d 4580 gen_move_to_sr(env, s, insn, false);
0633879f 4581 gen_lookup_tb(s);
e6e5906b
PB
4582}
4583
4584DISAS_INSN(move_from_usp)
4585{
0633879f 4586 if (IS_USER(s)) {
16a14cdf 4587 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
0633879f
PB
4588 return;
4589 }
2a8327e8
GU
4590 tcg_gen_ld_i32(AREG(insn, 0), cpu_env,
4591 offsetof(CPUM68KState, sp[M68K_USP]));
e6e5906b
PB
4592}
4593
4594DISAS_INSN(move_to_usp)
4595{
0633879f 4596 if (IS_USER(s)) {
16a14cdf 4597 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
0633879f
PB
4598 return;
4599 }
2a8327e8
GU
4600 tcg_gen_st_i32(AREG(insn, 0), cpu_env,
4601 offsetof(CPUM68KState, sp[M68K_USP]));
e6e5906b
PB
4602}
4603
4604DISAS_INSN(halt)
4605{
6ad25764
LV
4606 if (IS_USER(s)) {
4607 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
4608 return;
4609 }
4610
e1f3808e 4611 gen_exception(s, s->pc, EXCP_HALT_INSN);
e6e5906b
PB
4612}
4613
4614DISAS_INSN(stop)
4615{
0633879f
PB
4616 uint16_t ext;
4617
4618 if (IS_USER(s)) {
16a14cdf 4619 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
0633879f
PB
4620 return;
4621 }
4622
28b68cd7 4623 ext = read_im16(env, s);
0633879f
PB
4624
4625 gen_set_sr_im(s, ext, 0);
259186a7 4626 tcg_gen_movi_i32(cpu_halted, 1);
e1f3808e 4627 gen_exception(s, s->pc, EXCP_HLT);
e6e5906b
PB
4628}
4629
4630DISAS_INSN(rte)
4631{
0633879f 4632 if (IS_USER(s)) {
16a14cdf 4633 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
0633879f
PB
4634 return;
4635 }
16a14cdf 4636 gen_exception(s, s->insn_pc, EXCP_RTE);
e6e5906b
PB
4637}
4638
6e22b28e 4639DISAS_INSN(cf_movec)
e6e5906b 4640{
0633879f 4641 uint16_t ext;
e1f3808e 4642 TCGv reg;
0633879f
PB
4643
4644 if (IS_USER(s)) {
16a14cdf 4645 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
0633879f
PB
4646 return;
4647 }
4648
28b68cd7 4649 ext = read_im16(env, s);
0633879f
PB
4650
4651 if (ext & 0x8000) {
4652 reg = AREG(ext, 12);
4653 } else {
4654 reg = DREG(ext, 12);
4655 }
6e22b28e
LV
4656 gen_helper_cf_movec_to(cpu_env, tcg_const_i32(ext & 0xfff), reg);
4657 gen_lookup_tb(s);
4658}
4659
4660DISAS_INSN(m68k_movec)
4661{
4662 uint16_t ext;
4663 TCGv reg;
4664
4665 if (IS_USER(s)) {
4666 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
4667 return;
4668 }
4669
4670 ext = read_im16(env, s);
4671
4672 if (ext & 0x8000) {
4673 reg = AREG(ext, 12);
4674 } else {
4675 reg = DREG(ext, 12);
4676 }
4677 if (insn & 1) {
4678 gen_helper_m68k_movec_to(cpu_env, tcg_const_i32(ext & 0xfff), reg);
4679 } else {
4680 gen_helper_m68k_movec_from(reg, cpu_env, tcg_const_i32(ext & 0xfff));
4681 }
0633879f 4682 gen_lookup_tb(s);
e6e5906b
PB
4683}
4684
4685DISAS_INSN(intouch)
4686{
0633879f 4687 if (IS_USER(s)) {
16a14cdf 4688 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
0633879f
PB
4689 return;
4690 }
4691 /* ICache fetch. Implement as no-op. */
e6e5906b
PB
4692}
4693
4694DISAS_INSN(cpushl)
4695{
0633879f 4696 if (IS_USER(s)) {
16a14cdf 4697 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
0633879f
PB
4698 return;
4699 }
4700 /* Cache push/invalidate. Implement as no-op. */
e6e5906b
PB
4701}
4702
f58ed1c5
LV
4703DISAS_INSN(cpush)
4704{
4705 if (IS_USER(s)) {
4706 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
4707 return;
4708 }
4709 /* Cache push/invalidate. Implement as no-op. */
4710}
4711
4712DISAS_INSN(cinv)
4713{
4714 if (IS_USER(s)) {
4715 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
4716 return;
4717 }
4718 /* Invalidate cache line. Implement as no-op. */
4719}
4720
e55886c3
LV
4721#if defined(CONFIG_SOFTMMU)
4722DISAS_INSN(pflush)
4723{
4724 TCGv opmode;
4725
4726 if (IS_USER(s)) {
4727 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
4728 return;
4729 }
4730
4731 opmode = tcg_const_i32((insn >> 3) & 3);
4732 gen_helper_pflush(cpu_env, AREG(insn, 0), opmode);
4733 tcg_temp_free(opmode);
4734}
4735
4736DISAS_INSN(ptest)
4737{
4738 TCGv is_read;
4739
4740 if (IS_USER(s)) {
4741 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
4742 return;
4743 }
4744 is_read = tcg_const_i32((insn >> 5) & 1);
4745 gen_helper_ptest(cpu_env, AREG(insn, 0), is_read);
4746 tcg_temp_free(is_read);
4747}
4748#endif
4749
e6e5906b
PB
4750DISAS_INSN(wddata)
4751{
16a14cdf 4752 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
e6e5906b
PB
4753}
4754
4755DISAS_INSN(wdebug)
4756{
a47dddd7
AF
4757 M68kCPU *cpu = m68k_env_get_cpu(env);
4758
0633879f 4759 if (IS_USER(s)) {
16a14cdf 4760 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
0633879f
PB
4761 return;
4762 }
4763 /* TODO: Implement wdebug. */
a47dddd7 4764 cpu_abort(CPU(cpu), "WDEBUG not implemented");
e6e5906b 4765}
6ad25764 4766#endif
e6e5906b
PB
4767
4768DISAS_INSN(trap)
4769{
16a14cdf 4770 gen_exception(s, s->insn_pc, EXCP_TRAP0 + (insn & 0xf));
e6e5906b
PB
4771}
4772
ba624944
LV
4773static void gen_load_fcr(DisasContext *s, TCGv res, int reg)
4774{
4775 switch (reg) {
4776 case M68K_FPIAR:
4777 tcg_gen_movi_i32(res, 0);
4778 break;
4779 case M68K_FPSR:
4780 tcg_gen_ld_i32(res, cpu_env, offsetof(CPUM68KState, fpsr));
4781 break;
4782 case M68K_FPCR:
4783 tcg_gen_ld_i32(res, cpu_env, offsetof(CPUM68KState, fpcr));
4784 break;
4785 }
4786}
4787
4788static void gen_store_fcr(DisasContext *s, TCGv val, int reg)
4789{
4790 switch (reg) {
4791 case M68K_FPIAR:
4792 break;
4793 case M68K_FPSR:
4794 tcg_gen_st_i32(val, cpu_env, offsetof(CPUM68KState, fpsr));
4795 break;
4796 case M68K_FPCR:
4797 gen_helper_set_fpcr(cpu_env, val);
4798 break;
4799 }
4800}
4801
4802static void gen_qemu_store_fcr(DisasContext *s, TCGv addr, int reg)
4803{
4804 int index = IS_USER(s);
4805 TCGv tmp;
4806
4807 tmp = tcg_temp_new();
4808 gen_load_fcr(s, tmp, reg);
4809 tcg_gen_qemu_st32(tmp, addr, index);
4810 tcg_temp_free(tmp);
4811}
4812
4813static void gen_qemu_load_fcr(DisasContext *s, TCGv addr, int reg)
4814{
4815 int index = IS_USER(s);
4816 TCGv tmp;
4817
4818 tmp = tcg_temp_new();
4819 tcg_gen_qemu_ld32u(tmp, addr, index);
4820 gen_store_fcr(s, tmp, reg);
4821 tcg_temp_free(tmp);
4822}
4823
4824
860b9ac7
LV
4825static void gen_op_fmove_fcr(CPUM68KState *env, DisasContext *s,
4826 uint32_t insn, uint32_t ext)
4827{
4828 int mask = (ext >> 10) & 7;
4829 int is_write = (ext >> 13) & 1;
ba624944
LV
4830 int mode = extract32(insn, 3, 3);
4831 int i;
4832 TCGv addr, tmp;
860b9ac7 4833
ba624944
LV
4834 switch (mode) {
4835 case 0: /* Dn */
4836 if (mask != M68K_FPIAR && mask != M68K_FPSR && mask != M68K_FPCR) {
4837 gen_exception(s, s->insn_pc, EXCP_ILLEGAL);
4838 return;
4839 }
860b9ac7 4840 if (is_write) {
ba624944
LV
4841 gen_load_fcr(s, DREG(insn, 0), mask);
4842 } else {
4843 gen_store_fcr(s, DREG(insn, 0), mask);
860b9ac7 4844 }
ba624944
LV
4845 return;
4846 case 1: /* An, only with FPIAR */
4847 if (mask != M68K_FPIAR) {
4848 gen_exception(s, s->insn_pc, EXCP_ILLEGAL);
4849 return;
4850 }
4851 if (is_write) {
4852 gen_load_fcr(s, AREG(insn, 0), mask);
4853 } else {
4854 gen_store_fcr(s, AREG(insn, 0), mask);
4855 }
4856 return;
4857 default:
860b9ac7
LV
4858 break;
4859 }
ba624944
LV
4860
4861 tmp = gen_lea(env, s, insn, OS_LONG);
4862 if (IS_NULL_QREG(tmp)) {
4863 gen_addr_fault(s);
4864 return;
4865 }
4866
4867 addr = tcg_temp_new();
4868 tcg_gen_mov_i32(addr, tmp);
4869
4870 /* mask:
4871 *
4872 * 0b100 Floating-Point Control Register
4873 * 0b010 Floating-Point Status Register
4874 * 0b001 Floating-Point Instruction Address Register
4875 *
4876 */
4877
4878 if (is_write && mode == 4) {
4879 for (i = 2; i >= 0; i--, mask >>= 1) {
4880 if (mask & 1) {
4881 gen_qemu_store_fcr(s, addr, 1 << i);
4882 if (mask != 1) {
4883 tcg_gen_subi_i32(addr, addr, opsize_bytes(OS_LONG));
4884 }
4885 }
4886 }
4887 tcg_gen_mov_i32(AREG(insn, 0), addr);
4888 } else {
4889 for (i = 0; i < 3; i++, mask >>= 1) {
4890 if (mask & 1) {
4891 if (is_write) {
4892 gen_qemu_store_fcr(s, addr, 1 << i);
4893 } else {
4894 gen_qemu_load_fcr(s, addr, 1 << i);
4895 }
4896 if (mask != 1 || mode == 3) {
4897 tcg_gen_addi_i32(addr, addr, opsize_bytes(OS_LONG));
4898 }
4899 }
4900 }
4901 if (mode == 3) {
4902 tcg_gen_mov_i32(AREG(insn, 0), addr);
4903 }
4904 }
4905 tcg_temp_free_i32(addr);
860b9ac7
LV
4906}
4907
a1e58ddc
LV
4908static void gen_op_fmovem(CPUM68KState *env, DisasContext *s,
4909 uint32_t insn, uint32_t ext)
4910{
4911 int opsize;
4912 TCGv addr, tmp;
4913 int mode = (ext >> 11) & 0x3;
4914 int is_load = ((ext & 0x2000) == 0);
4915
4916 if (m68k_feature(s->env, M68K_FEATURE_FPU)) {
4917 opsize = OS_EXTENDED;
4918 } else {
4919 opsize = OS_DOUBLE; /* FIXME */
4920 }
4921
4922 addr = gen_lea(env, s, insn, opsize);
4923 if (IS_NULL_QREG(addr)) {
4924 gen_addr_fault(s);
4925 return;
4926 }
4927
4928 tmp = tcg_temp_new();
4929 if (mode & 0x1) {
4930 /* Dynamic register list */
4931 tcg_gen_ext8u_i32(tmp, DREG(ext, 4));
4932 } else {
4933 /* Static register list */
4934 tcg_gen_movi_i32(tmp, ext & 0xff);
4935 }
4936
4937 if (!is_load && (mode & 2) == 0) {
4938 /* predecrement addressing mode
4939 * only available to store register to memory
4940 */
4941 if (opsize == OS_EXTENDED) {
4942 gen_helper_fmovemx_st_predec(tmp, cpu_env, addr, tmp);
4943 } else {
4944 gen_helper_fmovemd_st_predec(tmp, cpu_env, addr, tmp);
4945 }
4946 } else {
4947 /* postincrement addressing mode */
4948 if (opsize == OS_EXTENDED) {
4949 if (is_load) {
4950 gen_helper_fmovemx_ld_postinc(tmp, cpu_env, addr, tmp);
4951 } else {
4952 gen_helper_fmovemx_st_postinc(tmp, cpu_env, addr, tmp);
4953 }
4954 } else {
4955 if (is_load) {
4956 gen_helper_fmovemd_ld_postinc(tmp, cpu_env, addr, tmp);
4957 } else {
4958 gen_helper_fmovemd_st_postinc(tmp, cpu_env, addr, tmp);
4959 }
4960 }
4961 }
4962 if ((insn & 070) == 030 || (insn & 070) == 040) {
4963 tcg_gen_mov_i32(AREG(insn, 0), tmp);
4964 }
4965 tcg_temp_free(tmp);
4966}
4967
e6e5906b
PB
4968/* ??? FP exceptions are not implemented. Most exceptions are deferred until
4969 immediately before the next FP instruction is executed. */
4970DISAS_INSN(fpu)
4971{
4972 uint16_t ext;
4973 int opmode;
e6e5906b 4974 int opsize;
f83311e4 4975 TCGv_ptr cpu_src, cpu_dest;
e6e5906b 4976
28b68cd7 4977 ext = read_im16(env, s);
e6e5906b
PB
4978 opmode = ext & 0x7f;
4979 switch ((ext >> 13) & 7) {
9d403660 4980 case 0:
e6e5906b
PB
4981 break;
4982 case 1:
4983 goto undef;
9d403660
LV
4984 case 2:
4985 if (insn == 0xf200 && (ext & 0xfc00) == 0x5c00) {
4986 /* fmovecr */
4987 TCGv rom_offset = tcg_const_i32(opmode);
4988 cpu_dest = gen_fp_ptr(REG(ext, 7));
4989 gen_helper_fconst(cpu_env, cpu_dest, rom_offset);
4990 tcg_temp_free_ptr(cpu_dest);
4991 tcg_temp_free(rom_offset);
4992 return;
4993 }
4994 break;
e6e5906b 4995 case 3: /* fmove out */
f83311e4 4996 cpu_src = gen_fp_ptr(REG(ext, 7));
69e69822 4997 opsize = ext_opsize(ext, 10);
54e1e0b5
LV
4998 if (gen_ea_fp(env, s, insn, opsize, cpu_src,
4999 EA_STORE, IS_USER(s)) == -1) {
f83311e4 5000 gen_addr_fault(s);
e6e5906b 5001 }
ba624944 5002 gen_helper_ftst(cpu_env, cpu_src);
f83311e4 5003 tcg_temp_free_ptr(cpu_src);
e6e5906b
PB
5004 return;
5005 case 4: /* fmove to control register. */
e6e5906b 5006 case 5: /* fmove from control register. */
860b9ac7
LV
5007 gen_op_fmove_fcr(env, s, insn, ext);
5008 return;
5fafdf24 5009 case 6: /* fmovem */
e6e5906b 5010 case 7:
a1e58ddc
LV
5011 if ((ext & 0x1000) == 0 && !m68k_feature(s->env, M68K_FEATURE_FPU)) {
5012 goto undef;
e6e5906b 5013 }
a1e58ddc 5014 gen_op_fmovem(env, s, insn, ext);
e6e5906b
PB
5015 return;
5016 }
5017 if (ext & (1 << 14)) {
e6e5906b 5018 /* Source effective address. */
69e69822 5019 opsize = ext_opsize(ext, 10);
f83311e4 5020 cpu_src = gen_fp_result_ptr();
54e1e0b5
LV
5021 if (gen_ea_fp(env, s, insn, opsize, cpu_src,
5022 EA_LOADS, IS_USER(s)) == -1) {
f83311e4
LV
5023 gen_addr_fault(s);
5024 return;
e6e5906b
PB
5025 }
5026 } else {
5027 /* Source register. */
f83311e4
LV
5028 opsize = OS_EXTENDED;
5029 cpu_src = gen_fp_ptr(REG(ext, 10));
e6e5906b 5030 }
f83311e4 5031 cpu_dest = gen_fp_ptr(REG(ext, 7));
e6e5906b 5032 switch (opmode) {
77bdb229 5033 case 0: /* fmove */
f83311e4 5034 gen_fp_move(cpu_dest, cpu_src);
e6e5906b 5035 break;
77bdb229
LV
5036 case 0x40: /* fsmove */
5037 gen_helper_fsround(cpu_env, cpu_dest, cpu_src);
5038 break;
5039 case 0x44: /* fdmove */
5040 gen_helper_fdround(cpu_env, cpu_dest, cpu_src);
5041 break;
e6e5906b 5042 case 1: /* fint */
f83311e4 5043 gen_helper_firound(cpu_env, cpu_dest, cpu_src);
e6e5906b
PB
5044 break;
5045 case 3: /* fintrz */
f83311e4 5046 gen_helper_fitrunc(cpu_env, cpu_dest, cpu_src);
e6e5906b 5047 break;
a51b6bc3 5048 case 4: /* fsqrt */
f83311e4 5049 gen_helper_fsqrt(cpu_env, cpu_dest, cpu_src);
e6e5906b 5050 break;
a51b6bc3
LV
5051 case 0x41: /* fssqrt */
5052 gen_helper_fssqrt(cpu_env, cpu_dest, cpu_src);
5053 break;
5054 case 0x45: /* fdsqrt */
5055 gen_helper_fdsqrt(cpu_env, cpu_dest, cpu_src);
5056 break;
4b5c65b8
LV
5057 case 0x06: /* flognp1 */
5058 gen_helper_flognp1(cpu_env, cpu_dest, cpu_src);
5059 break;
50067bd1
LV
5060 case 0x14: /* flogn */
5061 gen_helper_flogn(cpu_env, cpu_dest, cpu_src);
5062 break;
77bdb229 5063 case 0x18: /* fabs */
f83311e4 5064 gen_helper_fabs(cpu_env, cpu_dest, cpu_src);
e6e5906b 5065 break;
77bdb229
LV
5066 case 0x58: /* fsabs */
5067 gen_helper_fsabs(cpu_env, cpu_dest, cpu_src);
5068 break;
5069 case 0x5c: /* fdabs */
5070 gen_helper_fdabs(cpu_env, cpu_dest, cpu_src);
5071 break;
5072 case 0x1a: /* fneg */
5073 gen_helper_fneg(cpu_env, cpu_dest, cpu_src);
5074 break;
5075 case 0x5a: /* fsneg */
5076 gen_helper_fsneg(cpu_env, cpu_dest, cpu_src);
5077 break;
5078 case 0x5e: /* fdneg */
5079 gen_helper_fdneg(cpu_env, cpu_dest, cpu_src);
e6e5906b 5080 break;
0d379c17
LV
5081 case 0x1e: /* fgetexp */
5082 gen_helper_fgetexp(cpu_env, cpu_dest, cpu_src);
5083 break;
5084 case 0x1f: /* fgetman */
5085 gen_helper_fgetman(cpu_env, cpu_dest, cpu_src);
5086 break;
a51b6bc3 5087 case 0x20: /* fdiv */
f83311e4 5088 gen_helper_fdiv(cpu_env, cpu_dest, cpu_src, cpu_dest);
e6e5906b 5089 break;
a51b6bc3
LV
5090 case 0x60: /* fsdiv */
5091 gen_helper_fsdiv(cpu_env, cpu_dest, cpu_src, cpu_dest);
5092 break;
5093 case 0x64: /* fddiv */
5094 gen_helper_fddiv(cpu_env, cpu_dest, cpu_src, cpu_dest);
5095 break;
591596b7
LV
5096 case 0x21: /* fmod */
5097 gen_helper_fmod(cpu_env, cpu_dest, cpu_src, cpu_dest);
5098 break;
a51b6bc3 5099 case 0x22: /* fadd */
f83311e4 5100 gen_helper_fadd(cpu_env, cpu_dest, cpu_src, cpu_dest);
e6e5906b 5101 break;
a51b6bc3
LV
5102 case 0x62: /* fsadd */
5103 gen_helper_fsadd(cpu_env, cpu_dest, cpu_src, cpu_dest);
5104 break;
5105 case 0x66: /* fdadd */
5106 gen_helper_fdadd(cpu_env, cpu_dest, cpu_src, cpu_dest);
5107 break;
5108 case 0x23: /* fmul */
f83311e4 5109 gen_helper_fmul(cpu_env, cpu_dest, cpu_src, cpu_dest);
e6e5906b 5110 break;
a51b6bc3
LV
5111 case 0x63: /* fsmul */
5112 gen_helper_fsmul(cpu_env, cpu_dest, cpu_src, cpu_dest);
5113 break;
5114 case 0x67: /* fdmul */
5115 gen_helper_fdmul(cpu_env, cpu_dest, cpu_src, cpu_dest);
5116 break;
2f77995c
LV
5117 case 0x24: /* fsgldiv */
5118 gen_helper_fsgldiv(cpu_env, cpu_dest, cpu_src, cpu_dest);
591596b7
LV
5119 break;
5120 case 0x25: /* frem */
5121 gen_helper_frem(cpu_env, cpu_dest, cpu_src, cpu_dest);
0d379c17
LV
5122 break;
5123 case 0x26: /* fscale */
5124 gen_helper_fscale(cpu_env, cpu_dest, cpu_src, cpu_dest);
2f77995c
LV
5125 break;
5126 case 0x27: /* fsglmul */
5127 gen_helper_fsglmul(cpu_env, cpu_dest, cpu_src, cpu_dest);
5128 break;
a51b6bc3 5129 case 0x28: /* fsub */
f83311e4 5130 gen_helper_fsub(cpu_env, cpu_dest, cpu_src, cpu_dest);
e6e5906b 5131 break;
a51b6bc3
LV
5132 case 0x68: /* fssub */
5133 gen_helper_fssub(cpu_env, cpu_dest, cpu_src, cpu_dest);
5134 break;
5135 case 0x6c: /* fdsub */
5136 gen_helper_fdsub(cpu_env, cpu_dest, cpu_src, cpu_dest);
5137 break;
e6e5906b 5138 case 0x38: /* fcmp */
ba624944
LV
5139 gen_helper_fcmp(cpu_env, cpu_src, cpu_dest);
5140 return;
e6e5906b 5141 case 0x3a: /* ftst */
ba624944
LV
5142 gen_helper_ftst(cpu_env, cpu_src);
5143 return;
e6e5906b
PB
5144 default:
5145 goto undef;
5146 }
f83311e4 5147 tcg_temp_free_ptr(cpu_src);
ba624944 5148 gen_helper_ftst(cpu_env, cpu_dest);
f83311e4 5149 tcg_temp_free_ptr(cpu_dest);
e6e5906b
PB
5150 return;
5151undef:
a7812ae4 5152 /* FIXME: Is this right for offset addressing modes? */
e6e5906b 5153 s->pc -= 2;
d4d79bb1 5154 disas_undef_fpu(env, s, insn);
e6e5906b
PB
5155}
5156
dd337bf8 5157static void gen_fcc_cond(DisasCompare *c, DisasContext *s, int cond)
e6e5906b 5158{
dd337bf8 5159 TCGv fpsr;
e6e5906b 5160
dd337bf8
LV
5161 c->g1 = 1;
5162 c->v2 = tcg_const_i32(0);
5163 c->g2 = 0;
5164 /* TODO: Raise BSUN exception. */
ba624944
LV
5165 fpsr = tcg_temp_new();
5166 gen_load_fcr(s, fpsr, M68K_FPSR);
dd337bf8 5167 switch (cond) {
ba624944
LV
5168 case 0: /* False */
5169 case 16: /* Signaling False */
dd337bf8
LV
5170 c->v1 = c->v2;
5171 c->tcond = TCG_COND_NEVER;
e6e5906b 5172 break;
ba624944
LV
5173 case 1: /* EQual Z */
5174 case 17: /* Signaling EQual Z */
dd337bf8
LV
5175 c->v1 = tcg_temp_new();
5176 c->g1 = 0;
5177 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_Z);
5178 c->tcond = TCG_COND_NE;
e6e5906b 5179 break;
ba624944
LV
5180 case 2: /* Ordered Greater Than !(A || Z || N) */
5181 case 18: /* Greater Than !(A || Z || N) */
dd337bf8
LV
5182 c->v1 = tcg_temp_new();
5183 c->g1 = 0;
5184 tcg_gen_andi_i32(c->v1, fpsr,
ba624944 5185 FPSR_CC_A | FPSR_CC_Z | FPSR_CC_N);
dd337bf8 5186 c->tcond = TCG_COND_EQ;
e6e5906b 5187 break;
ba624944
LV
5188 case 3: /* Ordered Greater than or Equal Z || !(A || N) */
5189 case 19: /* Greater than or Equal Z || !(A || N) */
dd337bf8
LV
5190 c->v1 = tcg_temp_new();
5191 c->g1 = 0;
5192 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_A);
5193 tcg_gen_shli_i32(c->v1, c->v1, ctz32(FPSR_CC_N) - ctz32(FPSR_CC_A));
5194 tcg_gen_andi_i32(fpsr, fpsr, FPSR_CC_Z | FPSR_CC_N);
5195 tcg_gen_or_i32(c->v1, c->v1, fpsr);
5196 tcg_gen_xori_i32(c->v1, c->v1, FPSR_CC_N);
5197 c->tcond = TCG_COND_NE;
e6e5906b 5198 break;
ba624944
LV
5199 case 4: /* Ordered Less Than !(!N || A || Z); */
5200 case 20: /* Less Than !(!N || A || Z); */
dd337bf8
LV
5201 c->v1 = tcg_temp_new();
5202 c->g1 = 0;
5203 tcg_gen_xori_i32(c->v1, fpsr, FPSR_CC_N);
5204 tcg_gen_andi_i32(c->v1, c->v1, FPSR_CC_N | FPSR_CC_A | FPSR_CC_Z);
5205 c->tcond = TCG_COND_EQ;
e6e5906b 5206 break;
ba624944
LV
5207 case 5: /* Ordered Less than or Equal Z || (N && !A) */
5208 case 21: /* Less than or Equal Z || (N && !A) */
dd337bf8
LV
5209 c->v1 = tcg_temp_new();
5210 c->g1 = 0;
5211 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_A);
5212 tcg_gen_shli_i32(c->v1, c->v1, ctz32(FPSR_CC_N) - ctz32(FPSR_CC_A));
5213 tcg_gen_andc_i32(c->v1, fpsr, c->v1);
5214 tcg_gen_andi_i32(c->v1, c->v1, FPSR_CC_Z | FPSR_CC_N);
5215 c->tcond = TCG_COND_NE;
e6e5906b 5216 break;
ba624944
LV
5217 case 6: /* Ordered Greater or Less than !(A || Z) */
5218 case 22: /* Greater or Less than !(A || Z) */
dd337bf8
LV
5219 c->v1 = tcg_temp_new();
5220 c->g1 = 0;
5221 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_A | FPSR_CC_Z);
5222 c->tcond = TCG_COND_EQ;
e6e5906b 5223 break;
ba624944
LV
5224 case 7: /* Ordered !A */
5225 case 23: /* Greater, Less or Equal !A */
dd337bf8
LV
5226 c->v1 = tcg_temp_new();
5227 c->g1 = 0;
5228 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_A);
5229 c->tcond = TCG_COND_EQ;
e6e5906b 5230 break;
ba624944
LV
5231 case 8: /* Unordered A */
5232 case 24: /* Not Greater, Less or Equal A */
dd337bf8
LV
5233 c->v1 = tcg_temp_new();
5234 c->g1 = 0;
5235 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_A);
5236 c->tcond = TCG_COND_NE;
e6e5906b 5237 break;
ba624944
LV
5238 case 9: /* Unordered or Equal A || Z */
5239 case 25: /* Not Greater or Less then A || Z */
dd337bf8
LV
5240 c->v1 = tcg_temp_new();
5241 c->g1 = 0;
5242 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_A | FPSR_CC_Z);
5243 c->tcond = TCG_COND_NE;
e6e5906b 5244 break;
ba624944
LV
5245 case 10: /* Unordered or Greater Than A || !(N || Z)) */
5246 case 26: /* Not Less or Equal A || !(N || Z)) */
dd337bf8
LV
5247 c->v1 = tcg_temp_new();
5248 c->g1 = 0;
5249 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_Z);
5250 tcg_gen_shli_i32(c->v1, c->v1, ctz32(FPSR_CC_N) - ctz32(FPSR_CC_Z));
5251 tcg_gen_andi_i32(fpsr, fpsr, FPSR_CC_A | FPSR_CC_N);
5252 tcg_gen_or_i32(c->v1, c->v1, fpsr);
5253 tcg_gen_xori_i32(c->v1, c->v1, FPSR_CC_N);
5254 c->tcond = TCG_COND_NE;
e6e5906b 5255 break;
ba624944
LV
5256 case 11: /* Unordered or Greater or Equal A || Z || !N */
5257 case 27: /* Not Less Than A || Z || !N */
dd337bf8
LV
5258 c->v1 = tcg_temp_new();
5259 c->g1 = 0;
5260 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_A | FPSR_CC_Z | FPSR_CC_N);
5261 tcg_gen_xori_i32(c->v1, c->v1, FPSR_CC_N);
5262 c->tcond = TCG_COND_NE;
e6e5906b 5263 break;
ba624944
LV
5264 case 12: /* Unordered or Less Than A || (N && !Z) */
5265 case 28: /* Not Greater than or Equal A || (N && !Z) */
dd337bf8
LV
5266 c->v1 = tcg_temp_new();
5267 c->g1 = 0;
5268 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_Z);
5269 tcg_gen_shli_i32(c->v1, c->v1, ctz32(FPSR_CC_N) - ctz32(FPSR_CC_Z));
5270 tcg_gen_andc_i32(c->v1, fpsr, c->v1);
5271 tcg_gen_andi_i32(c->v1, c->v1, FPSR_CC_A | FPSR_CC_N);
5272 c->tcond = TCG_COND_NE;
e6e5906b 5273 break;
ba624944
LV
5274 case 13: /* Unordered or Less or Equal A || Z || N */
5275 case 29: /* Not Greater Than A || Z || N */
dd337bf8
LV
5276 c->v1 = tcg_temp_new();
5277 c->g1 = 0;
5278 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_A | FPSR_CC_Z | FPSR_CC_N);
5279 c->tcond = TCG_COND_NE;
e6e5906b 5280 break;
ba624944
LV
5281 case 14: /* Not Equal !Z */
5282 case 30: /* Signaling Not Equal !Z */
dd337bf8
LV
5283 c->v1 = tcg_temp_new();
5284 c->g1 = 0;
5285 tcg_gen_andi_i32(c->v1, fpsr, FPSR_CC_Z);
5286 c->tcond = TCG_COND_EQ;
e6e5906b 5287 break;
ba624944
LV
5288 case 15: /* True */
5289 case 31: /* Signaling True */
dd337bf8
LV
5290 c->v1 = c->v2;
5291 c->tcond = TCG_COND_ALWAYS;
e6e5906b
PB
5292 break;
5293 }
ba624944 5294 tcg_temp_free(fpsr);
dd337bf8
LV
5295}
5296
5297static void gen_fjmpcc(DisasContext *s, int cond, TCGLabel *l1)
5298{
5299 DisasCompare c;
5300
5301 gen_fcc_cond(&c, s, cond);
7cd7b5ca 5302 update_cc_op(s);
dd337bf8
LV
5303 tcg_gen_brcond_i32(c.tcond, c.v1, c.v2, l1);
5304 free_cond(&c);
5305}
5306
5307DISAS_INSN(fbcc)
5308{
5309 uint32_t offset;
5310 uint32_t base;
5311 TCGLabel *l1;
5312
5313 base = s->pc;
5314 offset = (int16_t)read_im16(env, s);
5315 if (insn & (1 << 6)) {
5316 offset = (offset << 16) | read_im16(env, s);
5317 }
5318
5319 l1 = gen_new_label();
5320 update_cc_op(s);
5321 gen_fjmpcc(s, insn & 0x3f, l1);
e6e5906b
PB
5322 gen_jmp_tb(s, 0, s->pc);
5323 gen_set_label(l1);
dd337bf8
LV
5324 gen_jmp_tb(s, 1, base + offset);
5325}
5326
5327DISAS_INSN(fscc)
5328{
5329 DisasCompare c;
5330 int cond;
5331 TCGv tmp;
5332 uint16_t ext;
5333
5334 ext = read_im16(env, s);
5335 cond = ext & 0x3f;
5336 gen_fcc_cond(&c, s, cond);
5337
5338 tmp = tcg_temp_new();
5339 tcg_gen_setcond_i32(c.tcond, tmp, c.v1, c.v2);
5340 free_cond(&c);
5341
5342 tcg_gen_neg_i32(tmp, tmp);
5343 DEST_EA(env, insn, OS_BYTE, tmp, NULL);
5344 tcg_temp_free(tmp);
e6e5906b
PB
5345}
5346
6ad25764 5347#if defined(CONFIG_SOFTMMU)
0633879f
PB
5348DISAS_INSN(frestore)
5349{
fff3b4b0 5350 TCGv addr;
a47dddd7 5351
6ad25764
LV
5352 if (IS_USER(s)) {
5353 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
5354 return;
5355 }
fff3b4b0
LV
5356 if (m68k_feature(s->env, M68K_FEATURE_M68040)) {
5357 SRC_EA(env, addr, OS_LONG, 0, NULL);
5358 /* FIXME: check the state frame */
5359 } else {
5360 disas_undef(env, s, insn);
5361 }
0633879f
PB
5362}
5363
5364DISAS_INSN(fsave)
5365{
6ad25764
LV
5366 if (IS_USER(s)) {
5367 gen_exception(s, s->insn_pc, EXCP_PRIVILEGE);
5368 return;
5369 }
a47dddd7 5370
fff3b4b0
LV
5371 if (m68k_feature(s->env, M68K_FEATURE_M68040)) {
5372 /* always write IDLE */
5373 TCGv idle = tcg_const_i32(0x41000000);
5374 DEST_EA(env, insn, OS_LONG, idle, NULL);
5375 tcg_temp_free(idle);
5376 } else {
5377 disas_undef(env, s, insn);
5378 }
0633879f 5379}
6ad25764 5380#endif
0633879f 5381
e1f3808e 5382static inline TCGv gen_mac_extract_word(DisasContext *s, TCGv val, int upper)
acf930aa 5383{
a7812ae4 5384 TCGv tmp = tcg_temp_new();
acf930aa
PB
5385 if (s->env->macsr & MACSR_FI) {
5386 if (upper)
e1f3808e 5387 tcg_gen_andi_i32(tmp, val, 0xffff0000);
acf930aa 5388 else
e1f3808e 5389 tcg_gen_shli_i32(tmp, val, 16);
acf930aa
PB
5390 } else if (s->env->macsr & MACSR_SU) {
5391 if (upper)
e1f3808e 5392 tcg_gen_sari_i32(tmp, val, 16);
acf930aa 5393 else
e1f3808e 5394 tcg_gen_ext16s_i32(tmp, val);
acf930aa
PB
5395 } else {
5396 if (upper)
e1f3808e 5397 tcg_gen_shri_i32(tmp, val, 16);
acf930aa 5398 else
e1f3808e 5399 tcg_gen_ext16u_i32(tmp, val);
acf930aa
PB
5400 }
5401 return tmp;
5402}
5403
e1f3808e
PB
5404static void gen_mac_clear_flags(void)
5405{
5406 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR,
5407 ~(MACSR_V | MACSR_Z | MACSR_N | MACSR_EV));
5408}
5409
acf930aa
PB
5410DISAS_INSN(mac)
5411{
e1f3808e
PB
5412 TCGv rx;
5413 TCGv ry;
acf930aa
PB
5414 uint16_t ext;
5415 int acc;
e1f3808e
PB
5416 TCGv tmp;
5417 TCGv addr;
5418 TCGv loadval;
acf930aa 5419 int dual;
e1f3808e
PB
5420 TCGv saved_flags;
5421
a7812ae4
PB
5422 if (!s->done_mac) {
5423 s->mactmp = tcg_temp_new_i64();
5424 s->done_mac = 1;
5425 }
acf930aa 5426
28b68cd7 5427 ext = read_im16(env, s);
acf930aa
PB
5428
5429 acc = ((insn >> 7) & 1) | ((ext >> 3) & 2);
5430 dual = ((insn & 0x30) != 0 && (ext & 3) != 0);
d315c888 5431 if (dual && !m68k_feature(s->env, M68K_FEATURE_CF_EMAC_B)) {
d4d79bb1 5432 disas_undef(env, s, insn);
d315c888
PB
5433 return;
5434 }
acf930aa
PB
5435 if (insn & 0x30) {
5436 /* MAC with load. */
d4d79bb1 5437 tmp = gen_lea(env, s, insn, OS_LONG);
a7812ae4 5438 addr = tcg_temp_new();
e1f3808e 5439 tcg_gen_and_i32(addr, tmp, QREG_MAC_MASK);
acf930aa
PB
5440 /* Load the value now to ensure correct exception behavior.
5441 Perform writeback after reading the MAC inputs. */
54e1e0b5 5442 loadval = gen_load(s, OS_LONG, addr, 0, IS_USER(s));
acf930aa
PB
5443
5444 acc ^= 1;
5445 rx = (ext & 0x8000) ? AREG(ext, 12) : DREG(insn, 12);
5446 ry = (ext & 8) ? AREG(ext, 0) : DREG(ext, 0);
5447 } else {
e1f3808e 5448 loadval = addr = NULL_QREG;
acf930aa
PB
5449 rx = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9);
5450 ry = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
5451 }
5452
e1f3808e
PB
5453 gen_mac_clear_flags();
5454#if 0
acf930aa 5455 l1 = -1;
e1f3808e 5456 /* Disabled because conditional branches clobber temporary vars. */
acf930aa
PB
5457 if ((s->env->macsr & MACSR_OMC) != 0 && !dual) {
5458 /* Skip the multiply if we know we will ignore it. */
5459 l1 = gen_new_label();
a7812ae4 5460 tmp = tcg_temp_new();
e1f3808e 5461 tcg_gen_andi_i32(tmp, QREG_MACSR, 1 << (acc + 8));
acf930aa
PB
5462 gen_op_jmp_nz32(tmp, l1);
5463 }
e1f3808e 5464#endif
acf930aa
PB
5465
5466 if ((ext & 0x0800) == 0) {
5467 /* Word. */
5468 rx = gen_mac_extract_word(s, rx, (ext & 0x80) != 0);
5469 ry = gen_mac_extract_word(s, ry, (ext & 0x40) != 0);
5470 }
5471 if (s->env->macsr & MACSR_FI) {
e1f3808e 5472 gen_helper_macmulf(s->mactmp, cpu_env, rx, ry);
acf930aa
PB
5473 } else {
5474 if (s->env->macsr & MACSR_SU)
e1f3808e 5475 gen_helper_macmuls(s->mactmp, cpu_env, rx, ry);
acf930aa 5476 else
e1f3808e 5477 gen_helper_macmulu(s->mactmp, cpu_env, rx, ry);
acf930aa
PB
5478 switch ((ext >> 9) & 3) {
5479 case 1:
e1f3808e 5480 tcg_gen_shli_i64(s->mactmp, s->mactmp, 1);
acf930aa
PB
5481 break;
5482 case 3:
e1f3808e 5483 tcg_gen_shri_i64(s->mactmp, s->mactmp, 1);
acf930aa
PB
5484 break;
5485 }
5486 }
5487
5488 if (dual) {
5489 /* Save the overflow flag from the multiply. */
a7812ae4 5490 saved_flags = tcg_temp_new();
e1f3808e
PB
5491 tcg_gen_mov_i32(saved_flags, QREG_MACSR);
5492 } else {
5493 saved_flags = NULL_QREG;
acf930aa
PB
5494 }
5495
e1f3808e
PB
5496#if 0
5497 /* Disabled because conditional branches clobber temporary vars. */
acf930aa
PB
5498 if ((s->env->macsr & MACSR_OMC) != 0 && dual) {
5499 /* Skip the accumulate if the value is already saturated. */
5500 l1 = gen_new_label();
a7812ae4 5501 tmp = tcg_temp_new();
351326a6 5502 gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc));
acf930aa
PB
5503 gen_op_jmp_nz32(tmp, l1);
5504 }
e1f3808e 5505#endif
acf930aa
PB
5506
5507 if (insn & 0x100)
e1f3808e 5508 tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp);
acf930aa 5509 else
e1f3808e 5510 tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp);
acf930aa
PB
5511
5512 if (s->env->macsr & MACSR_FI)
e1f3808e 5513 gen_helper_macsatf(cpu_env, tcg_const_i32(acc));
acf930aa 5514 else if (s->env->macsr & MACSR_SU)
e1f3808e 5515 gen_helper_macsats(cpu_env, tcg_const_i32(acc));
acf930aa 5516 else
e1f3808e 5517 gen_helper_macsatu(cpu_env, tcg_const_i32(acc));
acf930aa 5518
e1f3808e
PB
5519#if 0
5520 /* Disabled because conditional branches clobber temporary vars. */
acf930aa
PB
5521 if (l1 != -1)
5522 gen_set_label(l1);
e1f3808e 5523#endif
acf930aa
PB
5524
5525 if (dual) {
5526 /* Dual accumulate variant. */
5527 acc = (ext >> 2) & 3;
5528 /* Restore the overflow flag from the multiplier. */
e1f3808e
PB
5529 tcg_gen_mov_i32(QREG_MACSR, saved_flags);
5530#if 0
5531 /* Disabled because conditional branches clobber temporary vars. */
acf930aa
PB
5532 if ((s->env->macsr & MACSR_OMC) != 0) {
5533 /* Skip the accumulate if the value is already saturated. */
5534 l1 = gen_new_label();
a7812ae4 5535 tmp = tcg_temp_new();
351326a6 5536 gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc));
acf930aa
PB
5537 gen_op_jmp_nz32(tmp, l1);
5538 }
e1f3808e 5539#endif
acf930aa 5540 if (ext & 2)
e1f3808e 5541 tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp);
acf930aa 5542 else
e1f3808e 5543 tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp);
acf930aa 5544 if (s->env->macsr & MACSR_FI)
e1f3808e 5545 gen_helper_macsatf(cpu_env, tcg_const_i32(acc));
acf930aa 5546 else if (s->env->macsr & MACSR_SU)
e1f3808e 5547 gen_helper_macsats(cpu_env, tcg_const_i32(acc));
acf930aa 5548 else
e1f3808e
PB
5549 gen_helper_macsatu(cpu_env, tcg_const_i32(acc));
5550#if 0
5551 /* Disabled because conditional branches clobber temporary vars. */
acf930aa
PB
5552 if (l1 != -1)
5553 gen_set_label(l1);
e1f3808e 5554#endif
acf930aa 5555 }
e1f3808e 5556 gen_helper_mac_set_flags(cpu_env, tcg_const_i32(acc));
acf930aa
PB
5557
5558 if (insn & 0x30) {
e1f3808e 5559 TCGv rw;
acf930aa 5560 rw = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9);
e1f3808e 5561 tcg_gen_mov_i32(rw, loadval);
acf930aa
PB
5562 /* FIXME: Should address writeback happen with the masked or
5563 unmasked value? */
5564 switch ((insn >> 3) & 7) {
5565 case 3: /* Post-increment. */
e1f3808e 5566 tcg_gen_addi_i32(AREG(insn, 0), addr, 4);
acf930aa
PB
5567 break;
5568 case 4: /* Pre-decrement. */
e1f3808e 5569 tcg_gen_mov_i32(AREG(insn, 0), addr);
acf930aa 5570 }
24989f0e 5571 tcg_temp_free(loadval);
acf930aa
PB
5572 }
5573}
5574
5575DISAS_INSN(from_mac)
5576{
e1f3808e 5577 TCGv rx;
a7812ae4 5578 TCGv_i64 acc;
e1f3808e 5579 int accnum;
acf930aa
PB
5580
5581 rx = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
e1f3808e
PB
5582 accnum = (insn >> 9) & 3;
5583 acc = MACREG(accnum);
acf930aa 5584 if (s->env->macsr & MACSR_FI) {
a7812ae4 5585 gen_helper_get_macf(rx, cpu_env, acc);
acf930aa 5586 } else if ((s->env->macsr & MACSR_OMC) == 0) {
ecc7b3aa 5587 tcg_gen_extrl_i64_i32(rx, acc);
acf930aa 5588 } else if (s->env->macsr & MACSR_SU) {
e1f3808e 5589 gen_helper_get_macs(rx, acc);
acf930aa 5590 } else {
e1f3808e
PB
5591 gen_helper_get_macu(rx, acc);
5592 }
5593 if (insn & 0x40) {
5594 tcg_gen_movi_i64(acc, 0);
5595 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum));
acf930aa 5596 }
acf930aa
PB
5597}
5598
5599DISAS_INSN(move_mac)
5600{
e1f3808e 5601 /* FIXME: This can be done without a helper. */
acf930aa 5602 int src;
e1f3808e 5603 TCGv dest;
acf930aa 5604 src = insn & 3;
e1f3808e
PB
5605 dest = tcg_const_i32((insn >> 9) & 3);
5606 gen_helper_mac_move(cpu_env, dest, tcg_const_i32(src));
5607 gen_mac_clear_flags();
5608 gen_helper_mac_set_flags(cpu_env, dest);
acf930aa
PB
5609}
5610
5611DISAS_INSN(from_macsr)
5612{
e1f3808e 5613 TCGv reg;
acf930aa
PB
5614
5615 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
e1f3808e 5616 tcg_gen_mov_i32(reg, QREG_MACSR);
acf930aa
PB
5617}
5618
5619DISAS_INSN(from_mask)
5620{
e1f3808e 5621 TCGv reg;
acf930aa 5622 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
e1f3808e 5623 tcg_gen_mov_i32(reg, QREG_MAC_MASK);
acf930aa
PB
5624}
5625
5626DISAS_INSN(from_mext)
5627{
e1f3808e
PB
5628 TCGv reg;
5629 TCGv acc;
acf930aa 5630 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
e1f3808e 5631 acc = tcg_const_i32((insn & 0x400) ? 2 : 0);
acf930aa 5632 if (s->env->macsr & MACSR_FI)
e1f3808e 5633 gen_helper_get_mac_extf(reg, cpu_env, acc);
acf930aa 5634 else
e1f3808e 5635 gen_helper_get_mac_exti(reg, cpu_env, acc);
acf930aa
PB
5636}
5637
5638DISAS_INSN(macsr_to_ccr)
5639{
620c6cf6
RH
5640 TCGv tmp = tcg_temp_new();
5641 tcg_gen_andi_i32(tmp, QREG_MACSR, 0xf);
5642 gen_helper_set_sr(cpu_env, tmp);
5643 tcg_temp_free(tmp);
9fdb533f 5644 set_cc_op(s, CC_OP_FLAGS);
acf930aa
PB
5645}
5646
5647DISAS_INSN(to_mac)
5648{
a7812ae4 5649 TCGv_i64 acc;
e1f3808e
PB
5650 TCGv val;
5651 int accnum;
5652 accnum = (insn >> 9) & 3;
5653 acc = MACREG(accnum);
d4d79bb1 5654 SRC_EA(env, val, OS_LONG, 0, NULL);
acf930aa 5655 if (s->env->macsr & MACSR_FI) {
e1f3808e
PB
5656 tcg_gen_ext_i32_i64(acc, val);
5657 tcg_gen_shli_i64(acc, acc, 8);
acf930aa 5658 } else if (s->env->macsr & MACSR_SU) {
e1f3808e 5659 tcg_gen_ext_i32_i64(acc, val);
acf930aa 5660 } else {
e1f3808e 5661 tcg_gen_extu_i32_i64(acc, val);
acf930aa 5662 }
e1f3808e
PB
5663 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum));
5664 gen_mac_clear_flags();
5665 gen_helper_mac_set_flags(cpu_env, tcg_const_i32(accnum));
acf930aa
PB
5666}
5667
5668DISAS_INSN(to_macsr)
5669{
e1f3808e 5670 TCGv val;
d4d79bb1 5671 SRC_EA(env, val, OS_LONG, 0, NULL);
e1f3808e 5672 gen_helper_set_macsr(cpu_env, val);
acf930aa
PB
5673 gen_lookup_tb(s);
5674}
5675
5676DISAS_INSN(to_mask)
5677{
e1f3808e 5678 TCGv val;
d4d79bb1 5679 SRC_EA(env, val, OS_LONG, 0, NULL);
e1f3808e 5680 tcg_gen_ori_i32(QREG_MAC_MASK, val, 0xffff0000);
acf930aa
PB
5681}
5682
5683DISAS_INSN(to_mext)
5684{
e1f3808e
PB
5685 TCGv val;
5686 TCGv acc;
d4d79bb1 5687 SRC_EA(env, val, OS_LONG, 0, NULL);
e1f3808e 5688 acc = tcg_const_i32((insn & 0x400) ? 2 : 0);
acf930aa 5689 if (s->env->macsr & MACSR_FI)
e1f3808e 5690 gen_helper_set_mac_extf(cpu_env, val, acc);
acf930aa 5691 else if (s->env->macsr & MACSR_SU)
e1f3808e 5692 gen_helper_set_mac_exts(cpu_env, val, acc);
acf930aa 5693 else
e1f3808e 5694 gen_helper_set_mac_extu(cpu_env, val, acc);
acf930aa
PB
5695}
5696
e6e5906b
PB
5697static disas_proc opcode_table[65536];
5698
5699static void
5700register_opcode (disas_proc proc, uint16_t opcode, uint16_t mask)
5701{
5702 int i;
5703 int from;
5704 int to;
5705
5706 /* Sanity check. All set bits must be included in the mask. */
5fc4adf6
PB
5707 if (opcode & ~mask) {
5708 fprintf(stderr,
5709 "qemu internal error: bogus opcode definition %04x/%04x\n",
5710 opcode, mask);
e6e5906b 5711 abort();
5fc4adf6 5712 }
e6e5906b
PB
5713 /* This could probably be cleverer. For now just optimize the case where
5714 the top bits are known. */
5715 /* Find the first zero bit in the mask. */
5716 i = 0x8000;
5717 while ((i & mask) != 0)
5718 i >>= 1;
5719 /* Iterate over all combinations of this and lower bits. */
5720 if (i == 0)
5721 i = 1;
5722 else
5723 i <<= 1;
5724 from = opcode & ~(i - 1);
5725 to = from + i;
0633879f 5726 for (i = from; i < to; i++) {
e6e5906b
PB
5727 if ((i & mask) == opcode)
5728 opcode_table[i] = proc;
0633879f 5729 }
e6e5906b
PB
5730}
5731
5732/* Register m68k opcode handlers. Order is important.
5733 Later insn override earlier ones. */
0402f767 5734void register_m68k_insns (CPUM68KState *env)
e6e5906b 5735{
b2085257
JPAG
5736 /* Build the opcode table only once to avoid
5737 multithreading issues. */
5738 if (opcode_table[0] != NULL) {
5739 return;
5740 }
f076803b
LV
5741
5742 /* use BASE() for instruction available
5743 * for CF_ISA_A and M68000.
5744 */
5745#define BASE(name, opcode, mask) \
5746 register_opcode(disas_##name, 0x##opcode, 0x##mask)
d315c888 5747#define INSN(name, opcode, mask, feature) do { \
0402f767 5748 if (m68k_feature(env, M68K_FEATURE_##feature)) \
f076803b 5749 BASE(name, opcode, mask); \
d315c888 5750 } while(0)
f076803b 5751 BASE(undef, 0000, 0000);
0402f767 5752 INSN(arith_im, 0080, fff8, CF_ISA_A);
f076803b 5753 INSN(arith_im, 0000, ff00, M68000);
8bf6cbaf 5754 INSN(chk2, 00c0, f9c0, CHK2);
d315c888 5755 INSN(bitrev, 00c0, fff8, CF_ISA_APLUSC);
f076803b
LV
5756 BASE(bitop_reg, 0100, f1c0);
5757 BASE(bitop_reg, 0140, f1c0);
5758 BASE(bitop_reg, 0180, f1c0);
5759 BASE(bitop_reg, 01c0, f1c0);
1226e212 5760 INSN(movep, 0108, f138, MOVEP);
0402f767 5761 INSN(arith_im, 0280, fff8, CF_ISA_A);
f076803b
LV
5762 INSN(arith_im, 0200, ff00, M68000);
5763 INSN(undef, 02c0, ffc0, M68000);
d315c888 5764 INSN(byterev, 02c0, fff8, CF_ISA_APLUSC);
0402f767 5765 INSN(arith_im, 0480, fff8, CF_ISA_A);
f076803b
LV
5766 INSN(arith_im, 0400, ff00, M68000);
5767 INSN(undef, 04c0, ffc0, M68000);
5768 INSN(arith_im, 0600, ff00, M68000);
5769 INSN(undef, 06c0, ffc0, M68000);
d315c888 5770 INSN(ff1, 04c0, fff8, CF_ISA_APLUSC);
0402f767 5771 INSN(arith_im, 0680, fff8, CF_ISA_A);
0402f767 5772 INSN(arith_im, 0c00, ff38, CF_ISA_A);
f076803b
LV
5773 INSN(arith_im, 0c00, ff00, M68000);
5774 BASE(bitop_im, 0800, ffc0);
5775 BASE(bitop_im, 0840, ffc0);
5776 BASE(bitop_im, 0880, ffc0);
5777 BASE(bitop_im, 08c0, ffc0);
5778 INSN(arith_im, 0a80, fff8, CF_ISA_A);
5779 INSN(arith_im, 0a00, ff00, M68000);
5fa9f1f2
LV
5780#if defined(CONFIG_SOFTMMU)
5781 INSN(moves, 0e00, ff00, M68000);
5782#endif
14f94406
LV
5783 INSN(cas, 0ac0, ffc0, CAS);
5784 INSN(cas, 0cc0, ffc0, CAS);
5785 INSN(cas, 0ec0, ffc0, CAS);
5786 INSN(cas2w, 0cfc, ffff, CAS);
5787 INSN(cas2l, 0efc, ffff, CAS);
f076803b
LV
5788 BASE(move, 1000, f000);
5789 BASE(move, 2000, f000);
5790 BASE(move, 3000, f000);
8bf6cbaf 5791 INSN(chk, 4000, f040, M68000);
d315c888 5792 INSN(strldsr, 40e7, ffff, CF_ISA_APLUSC);
0402f767 5793 INSN(negx, 4080, fff8, CF_ISA_A);
a665a820
RH
5794 INSN(negx, 4000, ff00, M68000);
5795 INSN(undef, 40c0, ffc0, M68000);
0402f767 5796 INSN(move_from_sr, 40c0, fff8, CF_ISA_A);
f076803b
LV
5797 INSN(move_from_sr, 40c0, ffc0, M68000);
5798 BASE(lea, 41c0, f1c0);
5799 BASE(clr, 4200, ff00);
5800 BASE(undef, 42c0, ffc0);
0402f767 5801 INSN(move_from_ccr, 42c0, fff8, CF_ISA_A);
7c0eb318 5802 INSN(move_from_ccr, 42c0, ffc0, M68000);
0402f767 5803 INSN(neg, 4480, fff8, CF_ISA_A);
f076803b
LV
5804 INSN(neg, 4400, ff00, M68000);
5805 INSN(undef, 44c0, ffc0, M68000);
5806 BASE(move_to_ccr, 44c0, ffc0);
0402f767 5807 INSN(not, 4680, fff8, CF_ISA_A);
f076803b 5808 INSN(not, 4600, ff00, M68000);
6ad25764 5809#if defined(CONFIG_SOFTMMU)
b6a21d8d 5810 BASE(move_to_sr, 46c0, ffc0);
6ad25764 5811#endif
fb5543d8 5812 INSN(nbcd, 4800, ffc0, M68000);
c630e436 5813 INSN(linkl, 4808, fff8, M68000);
f076803b
LV
5814 BASE(pea, 4840, ffc0);
5815 BASE(swap, 4840, fff8);
71600eda 5816 INSN(bkpt, 4848, fff8, BKPT);
7b542eb9
LV
5817 INSN(movem, 48d0, fbf8, CF_ISA_A);
5818 INSN(movem, 48e8, fbf8, CF_ISA_A);
5819 INSN(movem, 4880, fb80, M68000);
f076803b
LV
5820 BASE(ext, 4880, fff8);
5821 BASE(ext, 48c0, fff8);
5822 BASE(ext, 49c0, fff8);
5823 BASE(tst, 4a00, ff00);
0402f767 5824 INSN(tas, 4ac0, ffc0, CF_ISA_B);
f076803b 5825 INSN(tas, 4ac0, ffc0, M68000);
6ad25764 5826#if defined(CONFIG_SOFTMMU)
0402f767 5827 INSN(halt, 4ac8, ffff, CF_ISA_A);
6ad25764 5828#endif
0402f767 5829 INSN(pulse, 4acc, ffff, CF_ISA_A);
f076803b 5830 BASE(illegal, 4afc, ffff);
0402f767 5831 INSN(mull, 4c00, ffc0, CF_ISA_A);
f076803b 5832 INSN(mull, 4c00, ffc0, LONG_MULDIV);
0402f767 5833 INSN(divl, 4c40, ffc0, CF_ISA_A);
f076803b 5834 INSN(divl, 4c40, ffc0, LONG_MULDIV);
0402f767 5835 INSN(sats, 4c80, fff8, CF_ISA_B);
f076803b
LV
5836 BASE(trap, 4e40, fff0);
5837 BASE(link, 4e50, fff8);
5838 BASE(unlk, 4e58, fff8);
6ad25764 5839#if defined(CONFIG_SOFTMMU)
20dcee94
PB
5840 INSN(move_to_usp, 4e60, fff8, USP);
5841 INSN(move_from_usp, 4e68, fff8, USP);
0bdb2b3b 5842 INSN(reset, 4e70, ffff, M68000);
f076803b
LV
5843 BASE(stop, 4e72, ffff);
5844 BASE(rte, 4e73, ffff);
6e22b28e
LV
5845 INSN(cf_movec, 4e7b, ffff, CF_ISA_A);
5846 INSN(m68k_movec, 4e7a, fffe, M68000);
6ad25764
LV
5847#endif
5848 BASE(nop, 4e71, ffff);
18059c9e 5849 INSN(rtd, 4e74, ffff, RTD);
f076803b 5850 BASE(rts, 4e75, ffff);
f076803b 5851 BASE(jump, 4e80, ffc0);
8a370c6c 5852 BASE(jump, 4ec0, ffc0);
f076803b 5853 INSN(addsubq, 5000, f080, M68000);
8a370c6c 5854 BASE(addsubq, 5080, f0c0);
d5a3cf33
LV
5855 INSN(scc, 50c0, f0f8, CF_ISA_A); /* Scc.B Dx */
5856 INSN(scc, 50c0, f0c0, M68000); /* Scc.B <EA> */
beff27ab 5857 INSN(dbcc, 50c8, f0f8, M68000);
0402f767 5858 INSN(tpf, 51f8, fff8, CF_ISA_A);
d315c888
PB
5859
5860 /* Branch instructions. */
f076803b 5861 BASE(branch, 6000, f000);
d315c888 5862 /* Disable long branch instructions, then add back the ones we want. */
f076803b 5863 BASE(undef, 60ff, f0ff); /* All long branches. */
d315c888
PB
5864 INSN(branch, 60ff, f0ff, CF_ISA_B);
5865 INSN(undef, 60ff, ffff, CF_ISA_B); /* bra.l */
5866 INSN(branch, 60ff, ffff, BRAL);
f076803b 5867 INSN(branch, 60ff, f0ff, BCCL);
d315c888 5868
f076803b 5869 BASE(moveq, 7000, f100);
0402f767 5870 INSN(mvzs, 7100, f100, CF_ISA_B);
f076803b
LV
5871 BASE(or, 8000, f000);
5872 BASE(divw, 80c0, f0c0);
fb5543d8
LV
5873 INSN(sbcd_reg, 8100, f1f8, M68000);
5874 INSN(sbcd_mem, 8108, f1f8, M68000);
f076803b 5875 BASE(addsub, 9000, f000);
a665a820
RH
5876 INSN(undef, 90c0, f0c0, CF_ISA_A);
5877 INSN(subx_reg, 9180, f1f8, CF_ISA_A);
5878 INSN(subx_reg, 9100, f138, M68000);
5879 INSN(subx_mem, 9108, f138, M68000);
0402f767 5880 INSN(suba, 91c0, f1c0, CF_ISA_A);
415f4b62 5881 INSN(suba, 90c0, f0c0, M68000);
acf930aa 5882
f076803b 5883 BASE(undef_mac, a000, f000);
acf930aa
PB
5884 INSN(mac, a000, f100, CF_EMAC);
5885 INSN(from_mac, a180, f9b0, CF_EMAC);
5886 INSN(move_mac, a110, f9fc, CF_EMAC);
5887 INSN(from_macsr,a980, f9f0, CF_EMAC);
5888 INSN(from_mask, ad80, fff0, CF_EMAC);
5889 INSN(from_mext, ab80, fbf0, CF_EMAC);
5890 INSN(macsr_to_ccr, a9c0, ffff, CF_EMAC);
5891 INSN(to_mac, a100, f9c0, CF_EMAC);
5892 INSN(to_macsr, a900, ffc0, CF_EMAC);
5893 INSN(to_mext, ab00, fbc0, CF_EMAC);
5894 INSN(to_mask, ad00, ffc0, CF_EMAC);
5895
0402f767
PB
5896 INSN(mov3q, a140, f1c0, CF_ISA_B);
5897 INSN(cmp, b000, f1c0, CF_ISA_B); /* cmp.b */
5898 INSN(cmp, b040, f1c0, CF_ISA_B); /* cmp.w */
5899 INSN(cmpa, b0c0, f1c0, CF_ISA_B); /* cmpa.w */
5900 INSN(cmp, b080, f1c0, CF_ISA_A);
5901 INSN(cmpa, b1c0, f1c0, CF_ISA_A);
f076803b
LV
5902 INSN(cmp, b000, f100, M68000);
5903 INSN(eor, b100, f100, M68000);
817af1c7 5904 INSN(cmpm, b108, f138, M68000);
f076803b 5905 INSN(cmpa, b0c0, f0c0, M68000);
0402f767 5906 INSN(eor, b180, f1c0, CF_ISA_A);
f076803b 5907 BASE(and, c000, f000);
29cf437d
LV
5908 INSN(exg_dd, c140, f1f8, M68000);
5909 INSN(exg_aa, c148, f1f8, M68000);
5910 INSN(exg_da, c188, f1f8, M68000);
f076803b 5911 BASE(mulw, c0c0, f0c0);
fb5543d8
LV
5912 INSN(abcd_reg, c100, f1f8, M68000);
5913 INSN(abcd_mem, c108, f1f8, M68000);
f076803b 5914 BASE(addsub, d000, f000);
a665a820
RH
5915 INSN(undef, d0c0, f0c0, CF_ISA_A);
5916 INSN(addx_reg, d180, f1f8, CF_ISA_A);
5917 INSN(addx_reg, d100, f138, M68000);
5918 INSN(addx_mem, d108, f138, M68000);
0402f767 5919 INSN(adda, d1c0, f1c0, CF_ISA_A);
f076803b 5920 INSN(adda, d0c0, f0c0, M68000);
0402f767
PB
5921 INSN(shift_im, e080, f0f0, CF_ISA_A);
5922 INSN(shift_reg, e0a0, f0f0, CF_ISA_A);
367790cc
RH
5923 INSN(shift8_im, e000, f0f0, M68000);
5924 INSN(shift16_im, e040, f0f0, M68000);
5925 INSN(shift_im, e080, f0f0, M68000);
5926 INSN(shift8_reg, e020, f0f0, M68000);
5927 INSN(shift16_reg, e060, f0f0, M68000);
5928 INSN(shift_reg, e0a0, f0f0, M68000);
5929 INSN(shift_mem, e0c0, fcc0, M68000);
0194cf31
LV
5930 INSN(rotate_im, e090, f0f0, M68000);
5931 INSN(rotate8_im, e010, f0f0, M68000);
5932 INSN(rotate16_im, e050, f0f0, M68000);
5933 INSN(rotate_reg, e0b0, f0f0, M68000);
5934 INSN(rotate8_reg, e030, f0f0, M68000);
5935 INSN(rotate16_reg, e070, f0f0, M68000);
5936 INSN(rotate_mem, e4c0, fcc0, M68000);
f2224f2c
RH
5937 INSN(bfext_mem, e9c0, fdc0, BITFIELD); /* bfextu & bfexts */
5938 INSN(bfext_reg, e9c0, fdf8, BITFIELD);
5939 INSN(bfins_mem, efc0, ffc0, BITFIELD);
ac815f46 5940 INSN(bfins_reg, efc0, fff8, BITFIELD);
f2224f2c 5941 INSN(bfop_mem, eac0, ffc0, BITFIELD); /* bfchg */
ac815f46 5942 INSN(bfop_reg, eac0, fff8, BITFIELD); /* bfchg */
f2224f2c 5943 INSN(bfop_mem, ecc0, ffc0, BITFIELD); /* bfclr */
ac815f46 5944 INSN(bfop_reg, ecc0, fff8, BITFIELD); /* bfclr */
a45f1763
RH
5945 INSN(bfop_mem, edc0, ffc0, BITFIELD); /* bfffo */
5946 INSN(bfop_reg, edc0, fff8, BITFIELD); /* bfffo */
f2224f2c 5947 INSN(bfop_mem, eec0, ffc0, BITFIELD); /* bfset */
ac815f46 5948 INSN(bfop_reg, eec0, fff8, BITFIELD); /* bfset */
f2224f2c 5949 INSN(bfop_mem, e8c0, ffc0, BITFIELD); /* bftst */
ac815f46 5950 INSN(bfop_reg, e8c0, fff8, BITFIELD); /* bftst */
f83311e4 5951 BASE(undef_fpu, f000, f000);
e6e5906b
PB
5952 INSN(fpu, f200, ffc0, CF_FPU);
5953 INSN(fbcc, f280, ffc0, CF_FPU);
f83311e4 5954 INSN(fpu, f200, ffc0, FPU);
dd337bf8 5955 INSN(fscc, f240, ffc0, FPU);
f83311e4 5956 INSN(fbcc, f280, ff80, FPU);
6ad25764
LV
5957#if defined(CONFIG_SOFTMMU)
5958 INSN(frestore, f340, ffc0, CF_FPU);
5959 INSN(fsave, f300, ffc0, CF_FPU);
f83311e4
LV
5960 INSN(frestore, f340, ffc0, FPU);
5961 INSN(fsave, f300, ffc0, FPU);
0402f767
PB
5962 INSN(intouch, f340, ffc0, CF_ISA_A);
5963 INSN(cpushl, f428, ff38, CF_ISA_A);
f58ed1c5
LV
5964 INSN(cpush, f420, ff20, M68040);
5965 INSN(cinv, f400, ff20, M68040);
e55886c3
LV
5966 INSN(pflush, f500, ffe0, M68040);
5967 INSN(ptest, f548, ffd8, M68040);
0402f767
PB
5968 INSN(wddata, fb00, ff00, CF_ISA_A);
5969 INSN(wdebug, fbc0, ffc0, CF_ISA_A);
6ad25764
LV
5970#endif
5971 INSN(move16_mem, f600, ffe0, M68040);
5972 INSN(move16_reg, f620, fff8, M68040);
e6e5906b
PB
5973#undef INSN
5974}
5975
5976/* ??? Some of this implementation is not exception safe. We should always
5977 write back the result to memory before setting the condition codes. */
2b3e3cfe 5978static void disas_m68k_insn(CPUM68KState * env, DisasContext *s)
e6e5906b 5979{
8a1e52b6 5980 uint16_t insn = read_im16(env, s);
d4d79bb1 5981 opcode_table[insn](env, s, insn);
8a1e52b6 5982 do_writebacks(s);
e6e5906b
PB
5983}
5984
e6e5906b 5985/* generate intermediate code for basic block 'tb'. */
9c489ea6 5986void gen_intermediate_code(CPUState *cs, TranslationBlock *tb)
e6e5906b 5987{
9c489ea6 5988 CPUM68KState *env = cs->env_ptr;
e6e5906b 5989 DisasContext dc1, *dc = &dc1;
e6e5906b
PB
5990 target_ulong pc_start;
5991 int pc_offset;
2e70f6ef
PB
5992 int num_insns;
5993 int max_insns;
e6e5906b
PB
5994
5995 /* generate intermediate code */
5996 pc_start = tb->pc;
3b46e624 5997
e6e5906b
PB
5998 dc->tb = tb;
5999
e6dbd3b3 6000 dc->env = env;
e6e5906b
PB
6001 dc->is_jmp = DISAS_NEXT;
6002 dc->pc = pc_start;
6003 dc->cc_op = CC_OP_DYNAMIC;
620c6cf6 6004 dc->cc_op_synced = 1;
ed2803da 6005 dc->singlestep_enabled = cs->singlestep_enabled;
a7812ae4 6006 dc->done_mac = 0;
8a1e52b6 6007 dc->writeback_mask = 0;
2e70f6ef 6008 num_insns = 0;
c5a49c63 6009 max_insns = tb_cflags(tb) & CF_COUNT_MASK;
190ce7fb 6010 if (max_insns == 0) {
2e70f6ef 6011 max_insns = CF_COUNT_MASK;
190ce7fb
RH
6012 }
6013 if (max_insns > TCG_MAX_INSNS) {
6014 max_insns = TCG_MAX_INSNS;
6015 }
2e70f6ef 6016
cd42d5b2 6017 gen_tb_start(tb);
e6e5906b 6018 do {
e6e5906b 6019 pc_offset = dc->pc - pc_start;
20a8856e 6020 tcg_gen_insn_start(dc->pc, dc->cc_op);
959082fc 6021 num_insns++;
667b8e29 6022
b933066a
RH
6023 if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) {
6024 gen_exception(dc, dc->pc, EXCP_DEBUG);
6025 dc->is_jmp = DISAS_JUMP;
522a0d4e
RH
6026 /* The address covered by the breakpoint must be included in
6027 [tb->pc, tb->pc + tb->size) in order to for it to be
6028 properly cleared -- thus we increment the PC here so that
6029 the logic setting tb->size below does the right thing. */
6030 dc->pc += 2;
b933066a
RH
6031 break;
6032 }
6033
c5a49c63 6034 if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) {
2e70f6ef 6035 gen_io_start();
667b8e29
RH
6036 }
6037
510ff0b7 6038 dc->insn_pc = dc->pc;
e6e5906b 6039 disas_m68k_insn(env, dc);
fe700adb 6040 } while (!dc->is_jmp && !tcg_op_buf_full() &&
ed2803da 6041 !cs->singlestep_enabled &&
1b530a6d 6042 !singlestep &&
2e70f6ef
PB
6043 (pc_offset) < (TARGET_PAGE_SIZE - 32) &&
6044 num_insns < max_insns);
e6e5906b 6045
c5a49c63 6046 if (tb_cflags(tb) & CF_LAST_IO)
2e70f6ef 6047 gen_io_end();
ed2803da 6048 if (unlikely(cs->singlestep_enabled)) {
e6e5906b
PB
6049 /* Make sure the pc is updated, and raise a debug exception. */
6050 if (!dc->is_jmp) {
9fdb533f 6051 update_cc_op(dc);
e1f3808e 6052 tcg_gen_movi_i32(QREG_PC, dc->pc);
e6e5906b 6053 }
31871141 6054 gen_helper_raise_exception(cpu_env, tcg_const_i32(EXCP_DEBUG));
e6e5906b
PB
6055 } else {
6056 switch(dc->is_jmp) {
6057 case DISAS_NEXT:
9fdb533f 6058 update_cc_op(dc);
e6e5906b
PB
6059 gen_jmp_tb(dc, 0, dc->pc);
6060 break;
6061 default:
6062 case DISAS_JUMP:
6063 case DISAS_UPDATE:
9fdb533f 6064 update_cc_op(dc);
e6e5906b 6065 /* indicate that the hash table must be used to find the next TB */
57fec1fe 6066 tcg_gen_exit_tb(0);
e6e5906b
PB
6067 break;
6068 case DISAS_TB_JUMP:
6069 /* nothing more to generate */
6070 break;
6071 }
6072 }
806f352d 6073 gen_tb_end(tb, num_insns);
e6e5906b
PB
6074
6075#ifdef DEBUG_DISAS
4910e6e4
RH
6076 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
6077 && qemu_log_in_addr_range(pc_start)) {
1ee73216 6078 qemu_log_lock();
93fcfe39
AL
6079 qemu_log("----------------\n");
6080 qemu_log("IN: %s\n", lookup_symbol(pc_start));
1d48474d 6081 log_target_disas(cs, pc_start, dc->pc - pc_start);
93fcfe39 6082 qemu_log("\n");
1ee73216 6083 qemu_log_unlock();
e6e5906b
PB
6084 }
6085#endif
4e5e1215
RH
6086 tb->size = dc->pc - pc_start;
6087 tb->icount = num_insns;
e6e5906b
PB
6088}
6089
f83311e4
LV
6090static double floatx80_to_double(CPUM68KState *env, uint16_t high, uint64_t low)
6091{
6092 floatx80 a = { .high = high, .low = low };
6093 union {
6094 float64 f64;
6095 double d;
6096 } u;
6097
6098 u.f64 = floatx80_to_float64(a, &env->fp_status);
6099 return u.d;
6100}
6101
878096ee
AF
6102void m68k_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
6103 int flags)
e6e5906b 6104{
878096ee
AF
6105 M68kCPU *cpu = M68K_CPU(cs);
6106 CPUM68KState *env = &cpu->env;
e6e5906b
PB
6107 int i;
6108 uint16_t sr;
f83311e4
LV
6109 for (i = 0; i < 8; i++) {
6110 cpu_fprintf(f, "D%d = %08x A%d = %08x "
6111 "F%d = %04x %016"PRIx64" (%12g)\n",
8e394cca 6112 i, env->dregs[i], i, env->aregs[i],
f83311e4
LV
6113 i, env->fregs[i].l.upper, env->fregs[i].l.lower,
6114 floatx80_to_double(env, env->fregs[i].l.upper,
6115 env->fregs[i].l.lower));
6116 }
e6e5906b 6117 cpu_fprintf (f, "PC = %08x ", env->pc);
99c51448 6118 sr = env->sr | cpu_m68k_get_ccr(env);
cc523026
LV
6119 cpu_fprintf(f, "SR = %04x T:%x I:%x %c%c %c%c%c%c%c\n",
6120 sr, (sr & SR_T) >> SR_T_SHIFT, (sr & SR_I) >> SR_I_SHIFT,
6121 (sr & SR_S) ? 'S' : 'U', (sr & SR_M) ? '%' : 'I',
6122 (sr & CCF_X) ? 'X' : '-', (sr & CCF_N) ? 'N' : '-',
6123 (sr & CCF_Z) ? 'Z' : '-', (sr & CCF_V) ? 'V' : '-',
6124 (sr & CCF_C) ? 'C' : '-');
ba624944
LV
6125 cpu_fprintf(f, "FPSR = %08x %c%c%c%c ", env->fpsr,
6126 (env->fpsr & FPSR_CC_A) ? 'A' : '-',
6127 (env->fpsr & FPSR_CC_I) ? 'I' : '-',
6128 (env->fpsr & FPSR_CC_Z) ? 'Z' : '-',
6129 (env->fpsr & FPSR_CC_N) ? 'N' : '-');
6130 cpu_fprintf(f, "\n "
6131 "FPCR = %04x ", env->fpcr);
6132 switch (env->fpcr & FPCR_PREC_MASK) {
6133 case FPCR_PREC_X:
6134 cpu_fprintf(f, "X ");
6135 break;
6136 case FPCR_PREC_S:
6137 cpu_fprintf(f, "S ");
6138 break;
6139 case FPCR_PREC_D:
6140 cpu_fprintf(f, "D ");
6141 break;
6142 }
6143 switch (env->fpcr & FPCR_RND_MASK) {
6144 case FPCR_RND_N:
6145 cpu_fprintf(f, "RN ");
6146 break;
6147 case FPCR_RND_Z:
6148 cpu_fprintf(f, "RZ ");
6149 break;
6150 case FPCR_RND_M:
6151 cpu_fprintf(f, "RM ");
6152 break;
6153 case FPCR_RND_P:
6154 cpu_fprintf(f, "RP ");
6155 break;
6156 }
6e22b28e
LV
6157 cpu_fprintf(f, "\n");
6158#ifdef CONFIG_SOFTMMU
6159 cpu_fprintf(f, "%sA7(MSP) = %08x %sA7(USP) = %08x %sA7(ISP) = %08x\n",
6160 env->current_sp == M68K_SSP ? "->" : " ", env->sp[M68K_SSP],
6161 env->current_sp == M68K_USP ? "->" : " ", env->sp[M68K_USP],
6162 env->current_sp == M68K_ISP ? "->" : " ", env->sp[M68K_ISP]);
6163 cpu_fprintf(f, "VBR = 0x%08x\n", env->vbr);
5fa9f1f2 6164 cpu_fprintf(f, "SFC = %x DFC %x\n", env->sfc, env->dfc);
88b2fef6
LV
6165 cpu_fprintf(f, "SSW %08x TCR %08x URP %08x SRP %08x\n",
6166 env->mmu.ssw, env->mmu.tcr, env->mmu.urp, env->mmu.srp);
c05c73b0
LV
6167 cpu_fprintf(f, "DTTR0/1: %08x/%08x ITTR0/1: %08x/%08x\n",
6168 env->mmu.ttr[M68K_DTTR0], env->mmu.ttr[M68K_DTTR1],
6169 env->mmu.ttr[M68K_ITTR0], env->mmu.ttr[M68K_ITTR1]);
e55886c3
LV
6170 cpu_fprintf(f, "MMUSR %08x, fault at %08x\n",
6171 env->mmu.mmusr, env->mmu.ar);
6e22b28e 6172#endif
e6e5906b
PB
6173}
6174
bad729e2
RH
6175void restore_state_to_opc(CPUM68KState *env, TranslationBlock *tb,
6176 target_ulong *data)
d2856f1a 6177{
20a8856e 6178 int cc_op = data[1];
bad729e2 6179 env->pc = data[0];
20a8856e
LV
6180 if (cc_op != CC_OP_DYNAMIC) {
6181 env->cc_op = cc_op;
6182 }
d2856f1a 6183}
This page took 1.871541 seconds and 4 git commands to generate.