]>
Commit | Line | Data |
---|---|---|
e6e5906b PB |
1 | /* |
2 | * m68k translation | |
5fafdf24 | 3 | * |
0633879f | 4 | * Copyright (c) 2005-2007 CodeSourcery |
e6e5906b PB |
5 | * Written by Paul Brook |
6 | * | |
7 | * This library is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU Lesser General Public | |
9 | * License as published by the Free Software Foundation; either | |
10 | * version 2 of the License, or (at your option) any later version. | |
11 | * | |
12 | * This library is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
15 | * General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 18 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
e6e5906b | 19 | */ |
e6e5906b | 20 | |
d8416665 | 21 | #include "qemu/osdep.h" |
e6e5906b | 22 | #include "cpu.h" |
76cad711 | 23 | #include "disas/disas.h" |
63c91552 | 24 | #include "exec/exec-all.h" |
57fec1fe | 25 | #include "tcg-op.h" |
1de7afc9 | 26 | #include "qemu/log.h" |
f08b6170 | 27 | #include "exec/cpu_ldst.h" |
e1f3808e | 28 | |
2ef6175a RH |
29 | #include "exec/helper-proto.h" |
30 | #include "exec/helper-gen.h" | |
e6e5906b | 31 | |
a7e30d84 | 32 | #include "trace-tcg.h" |
508127e2 | 33 | #include "exec/log.h" |
a7e30d84 LV |
34 | |
35 | ||
0633879f PB |
36 | //#define DEBUG_DISPATCH 1 |
37 | ||
815a6742 | 38 | /* Fake floating point. */ |
815a6742 | 39 | #define tcg_gen_mov_f64 tcg_gen_mov_i64 |
815a6742 | 40 | #define tcg_gen_qemu_ldf64 tcg_gen_qemu_ld64 |
815a6742 | 41 | #define tcg_gen_qemu_stf64 tcg_gen_qemu_st64 |
815a6742 | 42 | |
e1f3808e | 43 | #define DEFO32(name, offset) static TCGv QREG_##name; |
a7812ae4 PB |
44 | #define DEFO64(name, offset) static TCGv_i64 QREG_##name; |
45 | #define DEFF64(name, offset) static TCGv_i64 QREG_##name; | |
e1f3808e PB |
46 | #include "qregs.def" |
47 | #undef DEFO32 | |
48 | #undef DEFO64 | |
49 | #undef DEFF64 | |
50 | ||
259186a7 | 51 | static TCGv_i32 cpu_halted; |
27103424 | 52 | static TCGv_i32 cpu_exception_index; |
259186a7 | 53 | |
1bcea73e | 54 | static TCGv_env cpu_env; |
e1f3808e PB |
55 | |
56 | static char cpu_reg_names[3*8*3 + 5*4]; | |
57 | static TCGv cpu_dregs[8]; | |
58 | static TCGv cpu_aregs[8]; | |
a7812ae4 PB |
59 | static TCGv_i64 cpu_fregs[8]; |
60 | static TCGv_i64 cpu_macc[4]; | |
e1f3808e PB |
61 | |
62 | #define DREG(insn, pos) cpu_dregs[((insn) >> (pos)) & 7] | |
63 | #define AREG(insn, pos) cpu_aregs[((insn) >> (pos)) & 7] | |
64 | #define FREG(insn, pos) cpu_fregs[((insn) >> (pos)) & 7] | |
65 | #define MACREG(acc) cpu_macc[acc] | |
66 | #define QREG_SP cpu_aregs[7] | |
67 | ||
68 | static TCGv NULL_QREG; | |
a7812ae4 | 69 | #define IS_NULL_QREG(t) (TCGV_EQUAL(t, NULL_QREG)) |
e1f3808e PB |
70 | /* Used to distinguish stores from bad addressing modes. */ |
71 | static TCGv store_dummy; | |
72 | ||
022c62cb | 73 | #include "exec/gen-icount.h" |
2e70f6ef | 74 | |
e1f3808e PB |
75 | void m68k_tcg_init(void) |
76 | { | |
77 | char *p; | |
78 | int i; | |
79 | ||
e1ccc054 | 80 | cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); |
7c255043 | 81 | tcg_ctx.tcg_env = cpu_env; |
e1ccc054 RH |
82 | |
83 | #define DEFO32(name, offset) \ | |
84 | QREG_##name = tcg_global_mem_new_i32(cpu_env, \ | |
85 | offsetof(CPUM68KState, offset), #name); | |
86 | #define DEFO64(name, offset) \ | |
87 | QREG_##name = tcg_global_mem_new_i64(cpu_env, \ | |
88 | offsetof(CPUM68KState, offset), #name); | |
89 | #define DEFF64(name, offset) DEFO64(name, offset) | |
e1f3808e PB |
90 | #include "qregs.def" |
91 | #undef DEFO32 | |
92 | #undef DEFO64 | |
93 | #undef DEFF64 | |
94 | ||
e1ccc054 | 95 | cpu_halted = tcg_global_mem_new_i32(cpu_env, |
259186a7 AF |
96 | -offsetof(M68kCPU, env) + |
97 | offsetof(CPUState, halted), "HALTED"); | |
e1ccc054 | 98 | cpu_exception_index = tcg_global_mem_new_i32(cpu_env, |
27103424 AF |
99 | -offsetof(M68kCPU, env) + |
100 | offsetof(CPUState, exception_index), | |
101 | "EXCEPTION"); | |
259186a7 | 102 | |
e1f3808e PB |
103 | p = cpu_reg_names; |
104 | for (i = 0; i < 8; i++) { | |
105 | sprintf(p, "D%d", i); | |
e1ccc054 | 106 | cpu_dregs[i] = tcg_global_mem_new(cpu_env, |
e1f3808e PB |
107 | offsetof(CPUM68KState, dregs[i]), p); |
108 | p += 3; | |
109 | sprintf(p, "A%d", i); | |
e1ccc054 | 110 | cpu_aregs[i] = tcg_global_mem_new(cpu_env, |
e1f3808e PB |
111 | offsetof(CPUM68KState, aregs[i]), p); |
112 | p += 3; | |
113 | sprintf(p, "F%d", i); | |
e1ccc054 | 114 | cpu_fregs[i] = tcg_global_mem_new_i64(cpu_env, |
e1f3808e PB |
115 | offsetof(CPUM68KState, fregs[i]), p); |
116 | p += 3; | |
117 | } | |
118 | for (i = 0; i < 4; i++) { | |
119 | sprintf(p, "ACC%d", i); | |
e1ccc054 | 120 | cpu_macc[i] = tcg_global_mem_new_i64(cpu_env, |
e1f3808e PB |
121 | offsetof(CPUM68KState, macc[i]), p); |
122 | p += 5; | |
123 | } | |
124 | ||
e1ccc054 RH |
125 | NULL_QREG = tcg_global_mem_new(cpu_env, -4, "NULL"); |
126 | store_dummy = tcg_global_mem_new(cpu_env, -8, "NULL"); | |
e1f3808e PB |
127 | } |
128 | ||
e6e5906b PB |
129 | /* internal defines */ |
130 | typedef struct DisasContext { | |
e6dbd3b3 | 131 | CPUM68KState *env; |
510ff0b7 | 132 | target_ulong insn_pc; /* Start of the current instruction. */ |
e6e5906b PB |
133 | target_ulong pc; |
134 | int is_jmp; | |
135 | int cc_op; | |
0633879f | 136 | int user; |
e6e5906b PB |
137 | uint32_t fpcr; |
138 | struct TranslationBlock *tb; | |
139 | int singlestep_enabled; | |
a7812ae4 PB |
140 | TCGv_i64 mactmp; |
141 | int done_mac; | |
e6e5906b PB |
142 | } DisasContext; |
143 | ||
144 | #define DISAS_JUMP_NEXT 4 | |
145 | ||
0633879f PB |
146 | #if defined(CONFIG_USER_ONLY) |
147 | #define IS_USER(s) 1 | |
148 | #else | |
149 | #define IS_USER(s) s->user | |
150 | #endif | |
151 | ||
e6e5906b PB |
152 | /* XXX: move that elsewhere */ |
153 | /* ??? Fix exceptions. */ | |
154 | static void *gen_throws_exception; | |
155 | #define gen_last_qop NULL | |
156 | ||
e6e5906b PB |
157 | #define OS_BYTE 0 |
158 | #define OS_WORD 1 | |
159 | #define OS_LONG 2 | |
160 | #define OS_SINGLE 4 | |
161 | #define OS_DOUBLE 5 | |
162 | ||
d4d79bb1 | 163 | typedef void (*disas_proc)(CPUM68KState *env, DisasContext *s, uint16_t insn); |
e6e5906b | 164 | |
0633879f | 165 | #ifdef DEBUG_DISPATCH |
d4d79bb1 BS |
166 | #define DISAS_INSN(name) \ |
167 | static void real_disas_##name(CPUM68KState *env, DisasContext *s, \ | |
168 | uint16_t insn); \ | |
169 | static void disas_##name(CPUM68KState *env, DisasContext *s, \ | |
170 | uint16_t insn) \ | |
171 | { \ | |
172 | qemu_log("Dispatch " #name "\n"); \ | |
a1ff1930 | 173 | real_disas_##name(env, s, insn); \ |
d4d79bb1 BS |
174 | } \ |
175 | static void real_disas_##name(CPUM68KState *env, DisasContext *s, \ | |
176 | uint16_t insn) | |
0633879f | 177 | #else |
d4d79bb1 BS |
178 | #define DISAS_INSN(name) \ |
179 | static void disas_##name(CPUM68KState *env, DisasContext *s, \ | |
180 | uint16_t insn) | |
0633879f | 181 | #endif |
e6e5906b PB |
182 | |
183 | /* Generate a load from the specified address. Narrow values are | |
184 | sign extended to full register width. */ | |
e1f3808e | 185 | static inline TCGv gen_load(DisasContext * s, int opsize, TCGv addr, int sign) |
e6e5906b | 186 | { |
e1f3808e PB |
187 | TCGv tmp; |
188 | int index = IS_USER(s); | |
a7812ae4 | 189 | tmp = tcg_temp_new_i32(); |
e6e5906b PB |
190 | switch(opsize) { |
191 | case OS_BYTE: | |
e6e5906b | 192 | if (sign) |
e1f3808e | 193 | tcg_gen_qemu_ld8s(tmp, addr, index); |
e6e5906b | 194 | else |
e1f3808e | 195 | tcg_gen_qemu_ld8u(tmp, addr, index); |
e6e5906b PB |
196 | break; |
197 | case OS_WORD: | |
e6e5906b | 198 | if (sign) |
e1f3808e | 199 | tcg_gen_qemu_ld16s(tmp, addr, index); |
e6e5906b | 200 | else |
e1f3808e | 201 | tcg_gen_qemu_ld16u(tmp, addr, index); |
e6e5906b PB |
202 | break; |
203 | case OS_LONG: | |
e6e5906b | 204 | case OS_SINGLE: |
a7812ae4 | 205 | tcg_gen_qemu_ld32u(tmp, addr, index); |
e6e5906b PB |
206 | break; |
207 | default: | |
7372c2b9 | 208 | g_assert_not_reached(); |
e6e5906b PB |
209 | } |
210 | gen_throws_exception = gen_last_qop; | |
211 | return tmp; | |
212 | } | |
213 | ||
a7812ae4 PB |
214 | static inline TCGv_i64 gen_load64(DisasContext * s, TCGv addr) |
215 | { | |
216 | TCGv_i64 tmp; | |
217 | int index = IS_USER(s); | |
a7812ae4 PB |
218 | tmp = tcg_temp_new_i64(); |
219 | tcg_gen_qemu_ldf64(tmp, addr, index); | |
220 | gen_throws_exception = gen_last_qop; | |
221 | return tmp; | |
222 | } | |
223 | ||
e6e5906b | 224 | /* Generate a store. */ |
e1f3808e | 225 | static inline void gen_store(DisasContext *s, int opsize, TCGv addr, TCGv val) |
e6e5906b | 226 | { |
e1f3808e | 227 | int index = IS_USER(s); |
e6e5906b PB |
228 | switch(opsize) { |
229 | case OS_BYTE: | |
e1f3808e | 230 | tcg_gen_qemu_st8(val, addr, index); |
e6e5906b PB |
231 | break; |
232 | case OS_WORD: | |
e1f3808e | 233 | tcg_gen_qemu_st16(val, addr, index); |
e6e5906b PB |
234 | break; |
235 | case OS_LONG: | |
e6e5906b | 236 | case OS_SINGLE: |
a7812ae4 | 237 | tcg_gen_qemu_st32(val, addr, index); |
e6e5906b PB |
238 | break; |
239 | default: | |
7372c2b9 | 240 | g_assert_not_reached(); |
e6e5906b PB |
241 | } |
242 | gen_throws_exception = gen_last_qop; | |
243 | } | |
244 | ||
a7812ae4 PB |
245 | static inline void gen_store64(DisasContext *s, TCGv addr, TCGv_i64 val) |
246 | { | |
247 | int index = IS_USER(s); | |
a7812ae4 PB |
248 | tcg_gen_qemu_stf64(val, addr, index); |
249 | gen_throws_exception = gen_last_qop; | |
250 | } | |
251 | ||
e1f3808e PB |
252 | typedef enum { |
253 | EA_STORE, | |
254 | EA_LOADU, | |
255 | EA_LOADS | |
256 | } ea_what; | |
257 | ||
e6e5906b PB |
258 | /* Generate an unsigned load if VAL is 0 a signed load if val is -1, |
259 | otherwise generate a store. */ | |
e1f3808e PB |
260 | static TCGv gen_ldst(DisasContext *s, int opsize, TCGv addr, TCGv val, |
261 | ea_what what) | |
e6e5906b | 262 | { |
e1f3808e | 263 | if (what == EA_STORE) { |
0633879f | 264 | gen_store(s, opsize, addr, val); |
e1f3808e | 265 | return store_dummy; |
e6e5906b | 266 | } else { |
e1f3808e | 267 | return gen_load(s, opsize, addr, what == EA_LOADS); |
e6e5906b PB |
268 | } |
269 | } | |
270 | ||
28b68cd7 LV |
271 | /* Read a 16-bit immediate constant */ |
272 | static inline uint16_t read_im16(CPUM68KState *env, DisasContext *s) | |
273 | { | |
274 | uint16_t im; | |
275 | im = cpu_lduw_code(env, s->pc); | |
276 | s->pc += 2; | |
277 | return im; | |
278 | } | |
279 | ||
280 | /* Read an 8-bit immediate constant */ | |
281 | static inline uint8_t read_im8(CPUM68KState *env, DisasContext *s) | |
282 | { | |
283 | return read_im16(env, s); | |
284 | } | |
285 | ||
e6dbd3b3 | 286 | /* Read a 32-bit immediate constant. */ |
d4d79bb1 | 287 | static inline uint32_t read_im32(CPUM68KState *env, DisasContext *s) |
e6dbd3b3 PB |
288 | { |
289 | uint32_t im; | |
28b68cd7 LV |
290 | im = read_im16(env, s) << 16; |
291 | im |= 0xffff & read_im16(env, s); | |
e6dbd3b3 PB |
292 | return im; |
293 | } | |
294 | ||
295 | /* Calculate and address index. */ | |
e1f3808e | 296 | static TCGv gen_addr_index(uint16_t ext, TCGv tmp) |
e6dbd3b3 | 297 | { |
e1f3808e | 298 | TCGv add; |
e6dbd3b3 PB |
299 | int scale; |
300 | ||
301 | add = (ext & 0x8000) ? AREG(ext, 12) : DREG(ext, 12); | |
302 | if ((ext & 0x800) == 0) { | |
e1f3808e | 303 | tcg_gen_ext16s_i32(tmp, add); |
e6dbd3b3 PB |
304 | add = tmp; |
305 | } | |
306 | scale = (ext >> 9) & 3; | |
307 | if (scale != 0) { | |
e1f3808e | 308 | tcg_gen_shli_i32(tmp, add, scale); |
e6dbd3b3 PB |
309 | add = tmp; |
310 | } | |
311 | return add; | |
312 | } | |
313 | ||
e1f3808e PB |
314 | /* Handle a base + index + displacement effective addresss. |
315 | A NULL_QREG base means pc-relative. */ | |
a4356126 | 316 | static TCGv gen_lea_indexed(CPUM68KState *env, DisasContext *s, TCGv base) |
e6e5906b | 317 | { |
e6e5906b PB |
318 | uint32_t offset; |
319 | uint16_t ext; | |
e1f3808e PB |
320 | TCGv add; |
321 | TCGv tmp; | |
e6dbd3b3 | 322 | uint32_t bd, od; |
e6e5906b PB |
323 | |
324 | offset = s->pc; | |
28b68cd7 | 325 | ext = read_im16(env, s); |
e6dbd3b3 PB |
326 | |
327 | if ((ext & 0x800) == 0 && !m68k_feature(s->env, M68K_FEATURE_WORD_INDEX)) | |
e1f3808e | 328 | return NULL_QREG; |
e6dbd3b3 | 329 | |
d8633620 LV |
330 | if (m68k_feature(s->env, M68K_FEATURE_M68000) && |
331 | !m68k_feature(s->env, M68K_FEATURE_SCALED_INDEX)) { | |
332 | ext &= ~(3 << 9); | |
333 | } | |
334 | ||
e6dbd3b3 PB |
335 | if (ext & 0x100) { |
336 | /* full extension word format */ | |
337 | if (!m68k_feature(s->env, M68K_FEATURE_EXT_FULL)) | |
e1f3808e | 338 | return NULL_QREG; |
e6dbd3b3 PB |
339 | |
340 | if ((ext & 0x30) > 0x10) { | |
341 | /* base displacement */ | |
342 | if ((ext & 0x30) == 0x20) { | |
28b68cd7 | 343 | bd = (int16_t)read_im16(env, s); |
e6dbd3b3 | 344 | } else { |
d4d79bb1 | 345 | bd = read_im32(env, s); |
e6dbd3b3 PB |
346 | } |
347 | } else { | |
348 | bd = 0; | |
349 | } | |
a7812ae4 | 350 | tmp = tcg_temp_new(); |
e6dbd3b3 PB |
351 | if ((ext & 0x44) == 0) { |
352 | /* pre-index */ | |
353 | add = gen_addr_index(ext, tmp); | |
354 | } else { | |
e1f3808e | 355 | add = NULL_QREG; |
e6dbd3b3 PB |
356 | } |
357 | if ((ext & 0x80) == 0) { | |
358 | /* base not suppressed */ | |
e1f3808e | 359 | if (IS_NULL_QREG(base)) { |
351326a6 | 360 | base = tcg_const_i32(offset + bd); |
e6dbd3b3 PB |
361 | bd = 0; |
362 | } | |
e1f3808e PB |
363 | if (!IS_NULL_QREG(add)) { |
364 | tcg_gen_add_i32(tmp, add, base); | |
e6dbd3b3 PB |
365 | add = tmp; |
366 | } else { | |
367 | add = base; | |
368 | } | |
369 | } | |
e1f3808e | 370 | if (!IS_NULL_QREG(add)) { |
e6dbd3b3 | 371 | if (bd != 0) { |
e1f3808e | 372 | tcg_gen_addi_i32(tmp, add, bd); |
e6dbd3b3 PB |
373 | add = tmp; |
374 | } | |
375 | } else { | |
351326a6 | 376 | add = tcg_const_i32(bd); |
e6dbd3b3 PB |
377 | } |
378 | if ((ext & 3) != 0) { | |
379 | /* memory indirect */ | |
380 | base = gen_load(s, OS_LONG, add, 0); | |
381 | if ((ext & 0x44) == 4) { | |
382 | add = gen_addr_index(ext, tmp); | |
e1f3808e | 383 | tcg_gen_add_i32(tmp, add, base); |
e6dbd3b3 PB |
384 | add = tmp; |
385 | } else { | |
386 | add = base; | |
387 | } | |
388 | if ((ext & 3) > 1) { | |
389 | /* outer displacement */ | |
390 | if ((ext & 3) == 2) { | |
28b68cd7 | 391 | od = (int16_t)read_im16(env, s); |
e6dbd3b3 | 392 | } else { |
d4d79bb1 | 393 | od = read_im32(env, s); |
e6dbd3b3 PB |
394 | } |
395 | } else { | |
396 | od = 0; | |
397 | } | |
398 | if (od != 0) { | |
e1f3808e | 399 | tcg_gen_addi_i32(tmp, add, od); |
e6dbd3b3 PB |
400 | add = tmp; |
401 | } | |
402 | } | |
e6e5906b | 403 | } else { |
e6dbd3b3 | 404 | /* brief extension word format */ |
a7812ae4 | 405 | tmp = tcg_temp_new(); |
e6dbd3b3 | 406 | add = gen_addr_index(ext, tmp); |
e1f3808e PB |
407 | if (!IS_NULL_QREG(base)) { |
408 | tcg_gen_add_i32(tmp, add, base); | |
e6dbd3b3 | 409 | if ((int8_t)ext) |
e1f3808e | 410 | tcg_gen_addi_i32(tmp, tmp, (int8_t)ext); |
e6dbd3b3 | 411 | } else { |
e1f3808e | 412 | tcg_gen_addi_i32(tmp, add, offset + (int8_t)ext); |
e6dbd3b3 PB |
413 | } |
414 | add = tmp; | |
e6e5906b | 415 | } |
e6dbd3b3 | 416 | return add; |
e6e5906b PB |
417 | } |
418 | ||
e6e5906b PB |
419 | /* Update the CPU env CC_OP state. */ |
420 | static inline void gen_flush_cc_op(DisasContext *s) | |
421 | { | |
422 | if (s->cc_op != CC_OP_DYNAMIC) | |
e1f3808e | 423 | tcg_gen_movi_i32(QREG_CC_OP, s->cc_op); |
e6e5906b PB |
424 | } |
425 | ||
426 | /* Evaluate all the CC flags. */ | |
427 | static inline void gen_flush_flags(DisasContext *s) | |
428 | { | |
429 | if (s->cc_op == CC_OP_FLAGS) | |
430 | return; | |
0cf5c677 | 431 | gen_flush_cc_op(s); |
e1f3808e | 432 | gen_helper_flush_flags(cpu_env, QREG_CC_OP); |
e6e5906b PB |
433 | s->cc_op = CC_OP_FLAGS; |
434 | } | |
435 | ||
e1f3808e PB |
436 | static void gen_logic_cc(DisasContext *s, TCGv val) |
437 | { | |
438 | tcg_gen_mov_i32(QREG_CC_DEST, val); | |
439 | s->cc_op = CC_OP_LOGIC; | |
440 | } | |
441 | ||
442 | static void gen_update_cc_add(TCGv dest, TCGv src) | |
443 | { | |
444 | tcg_gen_mov_i32(QREG_CC_DEST, dest); | |
445 | tcg_gen_mov_i32(QREG_CC_SRC, src); | |
446 | } | |
447 | ||
e6e5906b PB |
448 | static inline int opsize_bytes(int opsize) |
449 | { | |
450 | switch (opsize) { | |
451 | case OS_BYTE: return 1; | |
452 | case OS_WORD: return 2; | |
453 | case OS_LONG: return 4; | |
454 | case OS_SINGLE: return 4; | |
455 | case OS_DOUBLE: return 8; | |
456 | default: | |
7372c2b9 | 457 | g_assert_not_reached(); |
e6e5906b PB |
458 | } |
459 | } | |
460 | ||
461 | /* Assign value to a register. If the width is less than the register width | |
462 | only the low part of the register is set. */ | |
e1f3808e | 463 | static void gen_partset_reg(int opsize, TCGv reg, TCGv val) |
e6e5906b | 464 | { |
e1f3808e | 465 | TCGv tmp; |
e6e5906b PB |
466 | switch (opsize) { |
467 | case OS_BYTE: | |
e1f3808e | 468 | tcg_gen_andi_i32(reg, reg, 0xffffff00); |
a7812ae4 | 469 | tmp = tcg_temp_new(); |
e1f3808e PB |
470 | tcg_gen_ext8u_i32(tmp, val); |
471 | tcg_gen_or_i32(reg, reg, tmp); | |
e6e5906b PB |
472 | break; |
473 | case OS_WORD: | |
e1f3808e | 474 | tcg_gen_andi_i32(reg, reg, 0xffff0000); |
a7812ae4 | 475 | tmp = tcg_temp_new(); |
e1f3808e PB |
476 | tcg_gen_ext16u_i32(tmp, val); |
477 | tcg_gen_or_i32(reg, reg, tmp); | |
e6e5906b PB |
478 | break; |
479 | case OS_LONG: | |
e6e5906b | 480 | case OS_SINGLE: |
a7812ae4 | 481 | tcg_gen_mov_i32(reg, val); |
e6e5906b PB |
482 | break; |
483 | default: | |
7372c2b9 | 484 | g_assert_not_reached(); |
e6e5906b PB |
485 | } |
486 | } | |
487 | ||
488 | /* Sign or zero extend a value. */ | |
e1f3808e | 489 | static inline TCGv gen_extend(TCGv val, int opsize, int sign) |
e6e5906b | 490 | { |
e1f3808e | 491 | TCGv tmp; |
e6e5906b PB |
492 | |
493 | switch (opsize) { | |
494 | case OS_BYTE: | |
a7812ae4 | 495 | tmp = tcg_temp_new(); |
e6e5906b | 496 | if (sign) |
e1f3808e | 497 | tcg_gen_ext8s_i32(tmp, val); |
e6e5906b | 498 | else |
e1f3808e | 499 | tcg_gen_ext8u_i32(tmp, val); |
e6e5906b PB |
500 | break; |
501 | case OS_WORD: | |
a7812ae4 | 502 | tmp = tcg_temp_new(); |
e6e5906b | 503 | if (sign) |
e1f3808e | 504 | tcg_gen_ext16s_i32(tmp, val); |
e6e5906b | 505 | else |
e1f3808e | 506 | tcg_gen_ext16u_i32(tmp, val); |
e6e5906b PB |
507 | break; |
508 | case OS_LONG: | |
e6e5906b | 509 | case OS_SINGLE: |
a7812ae4 | 510 | tmp = val; |
e6e5906b PB |
511 | break; |
512 | default: | |
7372c2b9 | 513 | g_assert_not_reached(); |
e6e5906b PB |
514 | } |
515 | return tmp; | |
516 | } | |
517 | ||
518 | /* Generate code for an "effective address". Does not adjust the base | |
1addc7c5 | 519 | register for autoincrement addressing modes. */ |
d4d79bb1 BS |
520 | static TCGv gen_lea(CPUM68KState *env, DisasContext *s, uint16_t insn, |
521 | int opsize) | |
e6e5906b | 522 | { |
e1f3808e PB |
523 | TCGv reg; |
524 | TCGv tmp; | |
e6e5906b PB |
525 | uint16_t ext; |
526 | uint32_t offset; | |
527 | ||
e6e5906b PB |
528 | switch ((insn >> 3) & 7) { |
529 | case 0: /* Data register direct. */ | |
530 | case 1: /* Address register direct. */ | |
e1f3808e | 531 | return NULL_QREG; |
e6e5906b PB |
532 | case 2: /* Indirect register */ |
533 | case 3: /* Indirect postincrement. */ | |
e1f3808e | 534 | return AREG(insn, 0); |
e6e5906b | 535 | case 4: /* Indirect predecrememnt. */ |
e1f3808e | 536 | reg = AREG(insn, 0); |
a7812ae4 | 537 | tmp = tcg_temp_new(); |
e1f3808e | 538 | tcg_gen_subi_i32(tmp, reg, opsize_bytes(opsize)); |
e6e5906b PB |
539 | return tmp; |
540 | case 5: /* Indirect displacement. */ | |
e1f3808e | 541 | reg = AREG(insn, 0); |
a7812ae4 | 542 | tmp = tcg_temp_new(); |
28b68cd7 | 543 | ext = read_im16(env, s); |
e1f3808e | 544 | tcg_gen_addi_i32(tmp, reg, (int16_t)ext); |
e6e5906b PB |
545 | return tmp; |
546 | case 6: /* Indirect index + displacement. */ | |
e1f3808e | 547 | reg = AREG(insn, 0); |
a4356126 | 548 | return gen_lea_indexed(env, s, reg); |
e6e5906b | 549 | case 7: /* Other */ |
e1f3808e | 550 | switch (insn & 7) { |
e6e5906b | 551 | case 0: /* Absolute short. */ |
28b68cd7 | 552 | offset = (int16_t)read_im16(env, s); |
351326a6 | 553 | return tcg_const_i32(offset); |
e6e5906b | 554 | case 1: /* Absolute long. */ |
d4d79bb1 | 555 | offset = read_im32(env, s); |
351326a6 | 556 | return tcg_const_i32(offset); |
e6e5906b | 557 | case 2: /* pc displacement */ |
e6e5906b | 558 | offset = s->pc; |
28b68cd7 | 559 | offset += (int16_t)read_im16(env, s); |
351326a6 | 560 | return tcg_const_i32(offset); |
e6e5906b | 561 | case 3: /* pc index+displacement. */ |
a4356126 | 562 | return gen_lea_indexed(env, s, NULL_QREG); |
e6e5906b PB |
563 | case 4: /* Immediate. */ |
564 | default: | |
e1f3808e | 565 | return NULL_QREG; |
e6e5906b PB |
566 | } |
567 | } | |
568 | /* Should never happen. */ | |
e1f3808e | 569 | return NULL_QREG; |
e6e5906b PB |
570 | } |
571 | ||
572 | /* Helper function for gen_ea. Reuse the computed address between the | |
573 | for read/write operands. */ | |
d4d79bb1 BS |
574 | static inline TCGv gen_ea_once(CPUM68KState *env, DisasContext *s, |
575 | uint16_t insn, int opsize, TCGv val, | |
576 | TCGv *addrp, ea_what what) | |
e6e5906b | 577 | { |
e1f3808e | 578 | TCGv tmp; |
e6e5906b | 579 | |
e1f3808e | 580 | if (addrp && what == EA_STORE) { |
e6e5906b PB |
581 | tmp = *addrp; |
582 | } else { | |
d4d79bb1 | 583 | tmp = gen_lea(env, s, insn, opsize); |
e1f3808e PB |
584 | if (IS_NULL_QREG(tmp)) |
585 | return tmp; | |
e6e5906b PB |
586 | if (addrp) |
587 | *addrp = tmp; | |
588 | } | |
e1f3808e | 589 | return gen_ldst(s, opsize, tmp, val, what); |
e6e5906b PB |
590 | } |
591 | ||
f38f7a84 | 592 | /* Generate code to load/store a value from/into an EA. If VAL > 0 this is |
e6e5906b PB |
593 | a write otherwise it is a read (0 == sign extend, -1 == zero extend). |
594 | ADDRP is non-null for readwrite operands. */ | |
d4d79bb1 BS |
595 | static TCGv gen_ea(CPUM68KState *env, DisasContext *s, uint16_t insn, |
596 | int opsize, TCGv val, TCGv *addrp, ea_what what) | |
e6e5906b | 597 | { |
e1f3808e PB |
598 | TCGv reg; |
599 | TCGv result; | |
e6e5906b PB |
600 | uint32_t offset; |
601 | ||
e6e5906b PB |
602 | switch ((insn >> 3) & 7) { |
603 | case 0: /* Data register direct. */ | |
e1f3808e PB |
604 | reg = DREG(insn, 0); |
605 | if (what == EA_STORE) { | |
e6e5906b | 606 | gen_partset_reg(opsize, reg, val); |
e1f3808e | 607 | return store_dummy; |
e6e5906b | 608 | } else { |
e1f3808e | 609 | return gen_extend(reg, opsize, what == EA_LOADS); |
e6e5906b PB |
610 | } |
611 | case 1: /* Address register direct. */ | |
e1f3808e PB |
612 | reg = AREG(insn, 0); |
613 | if (what == EA_STORE) { | |
614 | tcg_gen_mov_i32(reg, val); | |
615 | return store_dummy; | |
e6e5906b | 616 | } else { |
e1f3808e | 617 | return gen_extend(reg, opsize, what == EA_LOADS); |
e6e5906b PB |
618 | } |
619 | case 2: /* Indirect register */ | |
e1f3808e PB |
620 | reg = AREG(insn, 0); |
621 | return gen_ldst(s, opsize, reg, val, what); | |
e6e5906b | 622 | case 3: /* Indirect postincrement. */ |
e1f3808e PB |
623 | reg = AREG(insn, 0); |
624 | result = gen_ldst(s, opsize, reg, val, what); | |
e6e5906b PB |
625 | /* ??? This is not exception safe. The instruction may still |
626 | fault after this point. */ | |
e1f3808e PB |
627 | if (what == EA_STORE || !addrp) |
628 | tcg_gen_addi_i32(reg, reg, opsize_bytes(opsize)); | |
e6e5906b PB |
629 | return result; |
630 | case 4: /* Indirect predecrememnt. */ | |
631 | { | |
e1f3808e PB |
632 | TCGv tmp; |
633 | if (addrp && what == EA_STORE) { | |
e6e5906b PB |
634 | tmp = *addrp; |
635 | } else { | |
d4d79bb1 | 636 | tmp = gen_lea(env, s, insn, opsize); |
e1f3808e PB |
637 | if (IS_NULL_QREG(tmp)) |
638 | return tmp; | |
e6e5906b PB |
639 | if (addrp) |
640 | *addrp = tmp; | |
641 | } | |
e1f3808e | 642 | result = gen_ldst(s, opsize, tmp, val, what); |
e6e5906b PB |
643 | /* ??? This is not exception safe. The instruction may still |
644 | fault after this point. */ | |
e1f3808e PB |
645 | if (what == EA_STORE || !addrp) { |
646 | reg = AREG(insn, 0); | |
647 | tcg_gen_mov_i32(reg, tmp); | |
e6e5906b PB |
648 | } |
649 | } | |
650 | return result; | |
651 | case 5: /* Indirect displacement. */ | |
652 | case 6: /* Indirect index + displacement. */ | |
d4d79bb1 | 653 | return gen_ea_once(env, s, insn, opsize, val, addrp, what); |
e6e5906b | 654 | case 7: /* Other */ |
e1f3808e | 655 | switch (insn & 7) { |
e6e5906b PB |
656 | case 0: /* Absolute short. */ |
657 | case 1: /* Absolute long. */ | |
658 | case 2: /* pc displacement */ | |
659 | case 3: /* pc index+displacement. */ | |
d4d79bb1 | 660 | return gen_ea_once(env, s, insn, opsize, val, addrp, what); |
e6e5906b PB |
661 | case 4: /* Immediate. */ |
662 | /* Sign extend values for consistency. */ | |
663 | switch (opsize) { | |
664 | case OS_BYTE: | |
31871141 | 665 | if (what == EA_LOADS) { |
28b68cd7 | 666 | offset = (int8_t)read_im8(env, s); |
31871141 | 667 | } else { |
28b68cd7 | 668 | offset = read_im8(env, s); |
31871141 | 669 | } |
e6e5906b PB |
670 | break; |
671 | case OS_WORD: | |
31871141 | 672 | if (what == EA_LOADS) { |
28b68cd7 | 673 | offset = (int16_t)read_im16(env, s); |
31871141 | 674 | } else { |
28b68cd7 | 675 | offset = read_im16(env, s); |
31871141 | 676 | } |
e6e5906b PB |
677 | break; |
678 | case OS_LONG: | |
d4d79bb1 | 679 | offset = read_im32(env, s); |
e6e5906b PB |
680 | break; |
681 | default: | |
7372c2b9 | 682 | g_assert_not_reached(); |
e6e5906b | 683 | } |
e1f3808e | 684 | return tcg_const_i32(offset); |
e6e5906b | 685 | default: |
e1f3808e | 686 | return NULL_QREG; |
e6e5906b PB |
687 | } |
688 | } | |
689 | /* Should never happen. */ | |
e1f3808e | 690 | return NULL_QREG; |
e6e5906b PB |
691 | } |
692 | ||
e1f3808e | 693 | /* This generates a conditional branch, clobbering all temporaries. */ |
42a268c2 | 694 | static void gen_jmpcc(DisasContext *s, int cond, TCGLabel *l1) |
e6e5906b | 695 | { |
e1f3808e | 696 | TCGv tmp; |
e6e5906b | 697 | |
e1f3808e PB |
698 | /* TODO: Optimize compare/branch pairs rather than always flushing |
699 | flag state to CC_OP_FLAGS. */ | |
e6e5906b PB |
700 | gen_flush_flags(s); |
701 | switch (cond) { | |
702 | case 0: /* T */ | |
e1f3808e | 703 | tcg_gen_br(l1); |
e6e5906b PB |
704 | break; |
705 | case 1: /* F */ | |
706 | break; | |
707 | case 2: /* HI (!C && !Z) */ | |
a7812ae4 | 708 | tmp = tcg_temp_new(); |
e1f3808e PB |
709 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C | CCF_Z); |
710 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
711 | break; |
712 | case 3: /* LS (C || Z) */ | |
a7812ae4 | 713 | tmp = tcg_temp_new(); |
e1f3808e PB |
714 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C | CCF_Z); |
715 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
716 | break; |
717 | case 4: /* CC (!C) */ | |
a7812ae4 | 718 | tmp = tcg_temp_new(); |
e1f3808e PB |
719 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C); |
720 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
721 | break; |
722 | case 5: /* CS (C) */ | |
a7812ae4 | 723 | tmp = tcg_temp_new(); |
e1f3808e PB |
724 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C); |
725 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
726 | break; |
727 | case 6: /* NE (!Z) */ | |
a7812ae4 | 728 | tmp = tcg_temp_new(); |
e1f3808e PB |
729 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_Z); |
730 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
731 | break; |
732 | case 7: /* EQ (Z) */ | |
a7812ae4 | 733 | tmp = tcg_temp_new(); |
e1f3808e PB |
734 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_Z); |
735 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
736 | break; |
737 | case 8: /* VC (!V) */ | |
a7812ae4 | 738 | tmp = tcg_temp_new(); |
e1f3808e PB |
739 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_V); |
740 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
741 | break; |
742 | case 9: /* VS (V) */ | |
a7812ae4 | 743 | tmp = tcg_temp_new(); |
e1f3808e PB |
744 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_V); |
745 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
746 | break; |
747 | case 10: /* PL (!N) */ | |
a7812ae4 | 748 | tmp = tcg_temp_new(); |
e1f3808e PB |
749 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); |
750 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
751 | break; |
752 | case 11: /* MI (N) */ | |
a7812ae4 | 753 | tmp = tcg_temp_new(); |
e1f3808e PB |
754 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); |
755 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
756 | break; |
757 | case 12: /* GE (!(N ^ V)) */ | |
a7812ae4 | 758 | tmp = tcg_temp_new(); |
e1f3808e PB |
759 | assert(CCF_V == (CCF_N >> 2)); |
760 | tcg_gen_shri_i32(tmp, QREG_CC_DEST, 2); | |
761 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
762 | tcg_gen_andi_i32(tmp, tmp, CCF_V); | |
763 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
764 | break; |
765 | case 13: /* LT (N ^ V) */ | |
a7812ae4 | 766 | tmp = tcg_temp_new(); |
e1f3808e PB |
767 | assert(CCF_V == (CCF_N >> 2)); |
768 | tcg_gen_shri_i32(tmp, QREG_CC_DEST, 2); | |
769 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
770 | tcg_gen_andi_i32(tmp, tmp, CCF_V); | |
771 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
772 | break; |
773 | case 14: /* GT (!(Z || (N ^ V))) */ | |
a7812ae4 | 774 | tmp = tcg_temp_new(); |
e1f3808e PB |
775 | assert(CCF_V == (CCF_N >> 2)); |
776 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); | |
777 | tcg_gen_shri_i32(tmp, tmp, 2); | |
778 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
779 | tcg_gen_andi_i32(tmp, tmp, CCF_V | CCF_Z); | |
780 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
781 | break; |
782 | case 15: /* LE (Z || (N ^ V)) */ | |
a7812ae4 | 783 | tmp = tcg_temp_new(); |
e1f3808e PB |
784 | assert(CCF_V == (CCF_N >> 2)); |
785 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); | |
786 | tcg_gen_shri_i32(tmp, tmp, 2); | |
787 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
788 | tcg_gen_andi_i32(tmp, tmp, CCF_V | CCF_Z); | |
789 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
790 | break; |
791 | default: | |
792 | /* Should ever happen. */ | |
793 | abort(); | |
794 | } | |
795 | } | |
796 | ||
797 | DISAS_INSN(scc) | |
798 | { | |
42a268c2 | 799 | TCGLabel *l1; |
e6e5906b | 800 | int cond; |
e1f3808e | 801 | TCGv reg; |
e6e5906b PB |
802 | |
803 | l1 = gen_new_label(); | |
804 | cond = (insn >> 8) & 0xf; | |
805 | reg = DREG(insn, 0); | |
e1f3808e PB |
806 | tcg_gen_andi_i32(reg, reg, 0xffffff00); |
807 | /* This is safe because we modify the reg directly, with no other values | |
808 | live. */ | |
e6e5906b | 809 | gen_jmpcc(s, cond ^ 1, l1); |
e1f3808e | 810 | tcg_gen_ori_i32(reg, reg, 0xff); |
e6e5906b PB |
811 | gen_set_label(l1); |
812 | } | |
813 | ||
0633879f PB |
814 | /* Force a TB lookup after an instruction that changes the CPU state. */ |
815 | static void gen_lookup_tb(DisasContext *s) | |
816 | { | |
817 | gen_flush_cc_op(s); | |
e1f3808e | 818 | tcg_gen_movi_i32(QREG_PC, s->pc); |
0633879f PB |
819 | s->is_jmp = DISAS_UPDATE; |
820 | } | |
821 | ||
e1f3808e PB |
822 | /* Generate a jump to an immediate address. */ |
823 | static void gen_jmp_im(DisasContext *s, uint32_t dest) | |
824 | { | |
825 | gen_flush_cc_op(s); | |
826 | tcg_gen_movi_i32(QREG_PC, dest); | |
827 | s->is_jmp = DISAS_JUMP; | |
828 | } | |
829 | ||
830 | /* Generate a jump to the address in qreg DEST. */ | |
831 | static void gen_jmp(DisasContext *s, TCGv dest) | |
e6e5906b PB |
832 | { |
833 | gen_flush_cc_op(s); | |
e1f3808e | 834 | tcg_gen_mov_i32(QREG_PC, dest); |
e6e5906b PB |
835 | s->is_jmp = DISAS_JUMP; |
836 | } | |
837 | ||
838 | static void gen_exception(DisasContext *s, uint32_t where, int nr) | |
839 | { | |
840 | gen_flush_cc_op(s); | |
e1f3808e | 841 | gen_jmp_im(s, where); |
31871141 | 842 | gen_helper_raise_exception(cpu_env, tcg_const_i32(nr)); |
e6e5906b PB |
843 | } |
844 | ||
510ff0b7 PB |
845 | static inline void gen_addr_fault(DisasContext *s) |
846 | { | |
847 | gen_exception(s, s->insn_pc, EXCP_ADDRESS); | |
848 | } | |
849 | ||
d4d79bb1 BS |
850 | #define SRC_EA(env, result, opsize, op_sign, addrp) do { \ |
851 | result = gen_ea(env, s, insn, opsize, NULL_QREG, addrp, \ | |
852 | op_sign ? EA_LOADS : EA_LOADU); \ | |
853 | if (IS_NULL_QREG(result)) { \ | |
854 | gen_addr_fault(s); \ | |
855 | return; \ | |
856 | } \ | |
510ff0b7 PB |
857 | } while (0) |
858 | ||
d4d79bb1 BS |
859 | #define DEST_EA(env, insn, opsize, val, addrp) do { \ |
860 | TCGv ea_result = gen_ea(env, s, insn, opsize, val, addrp, EA_STORE); \ | |
861 | if (IS_NULL_QREG(ea_result)) { \ | |
862 | gen_addr_fault(s); \ | |
863 | return; \ | |
864 | } \ | |
510ff0b7 PB |
865 | } while (0) |
866 | ||
90aa39a1 SF |
867 | static inline bool use_goto_tb(DisasContext *s, uint32_t dest) |
868 | { | |
869 | #ifndef CONFIG_USER_ONLY | |
870 | return (s->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) || | |
871 | (s->insn_pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); | |
872 | #else | |
873 | return true; | |
874 | #endif | |
875 | } | |
876 | ||
e6e5906b PB |
877 | /* Generate a jump to an immediate address. */ |
878 | static void gen_jmp_tb(DisasContext *s, int n, uint32_t dest) | |
879 | { | |
551bd27f | 880 | if (unlikely(s->singlestep_enabled)) { |
e6e5906b | 881 | gen_exception(s, dest, EXCP_DEBUG); |
90aa39a1 | 882 | } else if (use_goto_tb(s, dest)) { |
57fec1fe | 883 | tcg_gen_goto_tb(n); |
e1f3808e | 884 | tcg_gen_movi_i32(QREG_PC, dest); |
90aa39a1 | 885 | tcg_gen_exit_tb((uintptr_t)s->tb + n); |
e6e5906b | 886 | } else { |
e1f3808e | 887 | gen_jmp_im(s, dest); |
57fec1fe | 888 | tcg_gen_exit_tb(0); |
e6e5906b PB |
889 | } |
890 | s->is_jmp = DISAS_TB_JUMP; | |
891 | } | |
892 | ||
893 | DISAS_INSN(undef_mac) | |
894 | { | |
895 | gen_exception(s, s->pc - 2, EXCP_LINEA); | |
896 | } | |
897 | ||
898 | DISAS_INSN(undef_fpu) | |
899 | { | |
900 | gen_exception(s, s->pc - 2, EXCP_LINEF); | |
901 | } | |
902 | ||
903 | DISAS_INSN(undef) | |
904 | { | |
a47dddd7 AF |
905 | M68kCPU *cpu = m68k_env_get_cpu(env); |
906 | ||
e6e5906b | 907 | gen_exception(s, s->pc - 2, EXCP_UNSUPPORTED); |
a47dddd7 | 908 | cpu_abort(CPU(cpu), "Illegal instruction: %04x @ %08x", insn, s->pc - 2); |
e6e5906b PB |
909 | } |
910 | ||
911 | DISAS_INSN(mulw) | |
912 | { | |
e1f3808e PB |
913 | TCGv reg; |
914 | TCGv tmp; | |
915 | TCGv src; | |
e6e5906b PB |
916 | int sign; |
917 | ||
918 | sign = (insn & 0x100) != 0; | |
919 | reg = DREG(insn, 9); | |
a7812ae4 | 920 | tmp = tcg_temp_new(); |
e6e5906b | 921 | if (sign) |
e1f3808e | 922 | tcg_gen_ext16s_i32(tmp, reg); |
e6e5906b | 923 | else |
e1f3808e | 924 | tcg_gen_ext16u_i32(tmp, reg); |
d4d79bb1 | 925 | SRC_EA(env, src, OS_WORD, sign, NULL); |
e1f3808e PB |
926 | tcg_gen_mul_i32(tmp, tmp, src); |
927 | tcg_gen_mov_i32(reg, tmp); | |
e6e5906b PB |
928 | /* Unlike m68k, coldfire always clears the overflow bit. */ |
929 | gen_logic_cc(s, tmp); | |
930 | } | |
931 | ||
932 | DISAS_INSN(divw) | |
933 | { | |
e1f3808e PB |
934 | TCGv reg; |
935 | TCGv tmp; | |
936 | TCGv src; | |
e6e5906b PB |
937 | int sign; |
938 | ||
939 | sign = (insn & 0x100) != 0; | |
940 | reg = DREG(insn, 9); | |
941 | if (sign) { | |
e1f3808e | 942 | tcg_gen_ext16s_i32(QREG_DIV1, reg); |
e6e5906b | 943 | } else { |
e1f3808e | 944 | tcg_gen_ext16u_i32(QREG_DIV1, reg); |
e6e5906b | 945 | } |
d4d79bb1 | 946 | SRC_EA(env, src, OS_WORD, sign, NULL); |
e1f3808e | 947 | tcg_gen_mov_i32(QREG_DIV2, src); |
e6e5906b | 948 | if (sign) { |
e1f3808e | 949 | gen_helper_divs(cpu_env, tcg_const_i32(1)); |
e6e5906b | 950 | } else { |
e1f3808e | 951 | gen_helper_divu(cpu_env, tcg_const_i32(1)); |
e6e5906b PB |
952 | } |
953 | ||
a7812ae4 PB |
954 | tmp = tcg_temp_new(); |
955 | src = tcg_temp_new(); | |
e1f3808e PB |
956 | tcg_gen_ext16u_i32(tmp, QREG_DIV1); |
957 | tcg_gen_shli_i32(src, QREG_DIV2, 16); | |
958 | tcg_gen_or_i32(reg, tmp, src); | |
e6e5906b PB |
959 | s->cc_op = CC_OP_FLAGS; |
960 | } | |
961 | ||
962 | DISAS_INSN(divl) | |
963 | { | |
e1f3808e PB |
964 | TCGv num; |
965 | TCGv den; | |
966 | TCGv reg; | |
e6e5906b PB |
967 | uint16_t ext; |
968 | ||
28b68cd7 | 969 | ext = read_im16(env, s); |
e6e5906b PB |
970 | if (ext & 0x87f8) { |
971 | gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED); | |
972 | return; | |
973 | } | |
974 | num = DREG(ext, 12); | |
975 | reg = DREG(ext, 0); | |
e1f3808e | 976 | tcg_gen_mov_i32(QREG_DIV1, num); |
d4d79bb1 | 977 | SRC_EA(env, den, OS_LONG, 0, NULL); |
e1f3808e | 978 | tcg_gen_mov_i32(QREG_DIV2, den); |
e6e5906b | 979 | if (ext & 0x0800) { |
e1f3808e | 980 | gen_helper_divs(cpu_env, tcg_const_i32(0)); |
e6e5906b | 981 | } else { |
e1f3808e | 982 | gen_helper_divu(cpu_env, tcg_const_i32(0)); |
e6e5906b | 983 | } |
e1f3808e | 984 | if ((ext & 7) == ((ext >> 12) & 7)) { |
e6e5906b | 985 | /* div */ |
e1f3808e | 986 | tcg_gen_mov_i32 (reg, QREG_DIV1); |
e6e5906b PB |
987 | } else { |
988 | /* rem */ | |
e1f3808e | 989 | tcg_gen_mov_i32 (reg, QREG_DIV2); |
e6e5906b | 990 | } |
e6e5906b PB |
991 | s->cc_op = CC_OP_FLAGS; |
992 | } | |
993 | ||
994 | DISAS_INSN(addsub) | |
995 | { | |
e1f3808e PB |
996 | TCGv reg; |
997 | TCGv dest; | |
998 | TCGv src; | |
999 | TCGv tmp; | |
1000 | TCGv addr; | |
e6e5906b PB |
1001 | int add; |
1002 | ||
1003 | add = (insn & 0x4000) != 0; | |
1004 | reg = DREG(insn, 9); | |
a7812ae4 | 1005 | dest = tcg_temp_new(); |
e6e5906b | 1006 | if (insn & 0x100) { |
d4d79bb1 | 1007 | SRC_EA(env, tmp, OS_LONG, 0, &addr); |
e6e5906b PB |
1008 | src = reg; |
1009 | } else { | |
1010 | tmp = reg; | |
d4d79bb1 | 1011 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e6e5906b PB |
1012 | } |
1013 | if (add) { | |
e1f3808e PB |
1014 | tcg_gen_add_i32(dest, tmp, src); |
1015 | gen_helper_xflag_lt(QREG_CC_X, dest, src); | |
e6e5906b PB |
1016 | s->cc_op = CC_OP_ADD; |
1017 | } else { | |
e1f3808e PB |
1018 | gen_helper_xflag_lt(QREG_CC_X, tmp, src); |
1019 | tcg_gen_sub_i32(dest, tmp, src); | |
e6e5906b PB |
1020 | s->cc_op = CC_OP_SUB; |
1021 | } | |
e1f3808e | 1022 | gen_update_cc_add(dest, src); |
e6e5906b | 1023 | if (insn & 0x100) { |
d4d79bb1 | 1024 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b | 1025 | } else { |
e1f3808e | 1026 | tcg_gen_mov_i32(reg, dest); |
e6e5906b PB |
1027 | } |
1028 | } | |
1029 | ||
1030 | ||
1031 | /* Reverse the order of the bits in REG. */ | |
1032 | DISAS_INSN(bitrev) | |
1033 | { | |
e1f3808e | 1034 | TCGv reg; |
e6e5906b | 1035 | reg = DREG(insn, 0); |
e1f3808e | 1036 | gen_helper_bitrev(reg, reg); |
e6e5906b PB |
1037 | } |
1038 | ||
1039 | DISAS_INSN(bitop_reg) | |
1040 | { | |
1041 | int opsize; | |
1042 | int op; | |
e1f3808e PB |
1043 | TCGv src1; |
1044 | TCGv src2; | |
1045 | TCGv tmp; | |
1046 | TCGv addr; | |
1047 | TCGv dest; | |
e6e5906b PB |
1048 | |
1049 | if ((insn & 0x38) != 0) | |
1050 | opsize = OS_BYTE; | |
1051 | else | |
1052 | opsize = OS_LONG; | |
1053 | op = (insn >> 6) & 3; | |
d4d79bb1 | 1054 | SRC_EA(env, src1, opsize, 0, op ? &addr: NULL); |
e6e5906b | 1055 | src2 = DREG(insn, 9); |
a7812ae4 | 1056 | dest = tcg_temp_new(); |
e6e5906b PB |
1057 | |
1058 | gen_flush_flags(s); | |
a7812ae4 | 1059 | tmp = tcg_temp_new(); |
e6e5906b | 1060 | if (opsize == OS_BYTE) |
e1f3808e | 1061 | tcg_gen_andi_i32(tmp, src2, 7); |
e6e5906b | 1062 | else |
e1f3808e | 1063 | tcg_gen_andi_i32(tmp, src2, 31); |
e6e5906b | 1064 | src2 = tmp; |
a7812ae4 | 1065 | tmp = tcg_temp_new(); |
e1f3808e PB |
1066 | tcg_gen_shr_i32(tmp, src1, src2); |
1067 | tcg_gen_andi_i32(tmp, tmp, 1); | |
1068 | tcg_gen_shli_i32(tmp, tmp, 2); | |
1069 | /* Clear CCF_Z if bit set. */ | |
1070 | tcg_gen_ori_i32(QREG_CC_DEST, QREG_CC_DEST, CCF_Z); | |
1071 | tcg_gen_xor_i32(QREG_CC_DEST, QREG_CC_DEST, tmp); | |
1072 | ||
1073 | tcg_gen_shl_i32(tmp, tcg_const_i32(1), src2); | |
e6e5906b PB |
1074 | switch (op) { |
1075 | case 1: /* bchg */ | |
e1f3808e | 1076 | tcg_gen_xor_i32(dest, src1, tmp); |
e6e5906b PB |
1077 | break; |
1078 | case 2: /* bclr */ | |
e1f3808e PB |
1079 | tcg_gen_not_i32(tmp, tmp); |
1080 | tcg_gen_and_i32(dest, src1, tmp); | |
e6e5906b PB |
1081 | break; |
1082 | case 3: /* bset */ | |
e1f3808e | 1083 | tcg_gen_or_i32(dest, src1, tmp); |
e6e5906b PB |
1084 | break; |
1085 | default: /* btst */ | |
1086 | break; | |
1087 | } | |
1088 | if (op) | |
d4d79bb1 | 1089 | DEST_EA(env, insn, opsize, dest, &addr); |
e6e5906b PB |
1090 | } |
1091 | ||
1092 | DISAS_INSN(sats) | |
1093 | { | |
e1f3808e | 1094 | TCGv reg; |
e6e5906b | 1095 | reg = DREG(insn, 0); |
e6e5906b | 1096 | gen_flush_flags(s); |
e1f3808e PB |
1097 | gen_helper_sats(reg, reg, QREG_CC_DEST); |
1098 | gen_logic_cc(s, reg); | |
e6e5906b PB |
1099 | } |
1100 | ||
e1f3808e | 1101 | static void gen_push(DisasContext *s, TCGv val) |
e6e5906b | 1102 | { |
e1f3808e | 1103 | TCGv tmp; |
e6e5906b | 1104 | |
a7812ae4 | 1105 | tmp = tcg_temp_new(); |
e1f3808e | 1106 | tcg_gen_subi_i32(tmp, QREG_SP, 4); |
0633879f | 1107 | gen_store(s, OS_LONG, tmp, val); |
e1f3808e | 1108 | tcg_gen_mov_i32(QREG_SP, tmp); |
e6e5906b PB |
1109 | } |
1110 | ||
1111 | DISAS_INSN(movem) | |
1112 | { | |
e1f3808e | 1113 | TCGv addr; |
e6e5906b PB |
1114 | int i; |
1115 | uint16_t mask; | |
e1f3808e PB |
1116 | TCGv reg; |
1117 | TCGv tmp; | |
e6e5906b PB |
1118 | int is_load; |
1119 | ||
28b68cd7 | 1120 | mask = read_im16(env, s); |
d4d79bb1 | 1121 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1122 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1123 | gen_addr_fault(s); |
1124 | return; | |
1125 | } | |
a7812ae4 | 1126 | addr = tcg_temp_new(); |
e1f3808e | 1127 | tcg_gen_mov_i32(addr, tmp); |
e6e5906b PB |
1128 | is_load = ((insn & 0x0400) != 0); |
1129 | for (i = 0; i < 16; i++, mask >>= 1) { | |
1130 | if (mask & 1) { | |
1131 | if (i < 8) | |
1132 | reg = DREG(i, 0); | |
1133 | else | |
1134 | reg = AREG(i, 0); | |
1135 | if (is_load) { | |
0633879f | 1136 | tmp = gen_load(s, OS_LONG, addr, 0); |
e1f3808e | 1137 | tcg_gen_mov_i32(reg, tmp); |
e6e5906b | 1138 | } else { |
0633879f | 1139 | gen_store(s, OS_LONG, addr, reg); |
e6e5906b PB |
1140 | } |
1141 | if (mask != 1) | |
e1f3808e | 1142 | tcg_gen_addi_i32(addr, addr, 4); |
e6e5906b PB |
1143 | } |
1144 | } | |
1145 | } | |
1146 | ||
1147 | DISAS_INSN(bitop_im) | |
1148 | { | |
1149 | int opsize; | |
1150 | int op; | |
e1f3808e | 1151 | TCGv src1; |
e6e5906b PB |
1152 | uint32_t mask; |
1153 | int bitnum; | |
e1f3808e PB |
1154 | TCGv tmp; |
1155 | TCGv addr; | |
e6e5906b PB |
1156 | |
1157 | if ((insn & 0x38) != 0) | |
1158 | opsize = OS_BYTE; | |
1159 | else | |
1160 | opsize = OS_LONG; | |
1161 | op = (insn >> 6) & 3; | |
1162 | ||
28b68cd7 | 1163 | bitnum = read_im16(env, s); |
e6e5906b | 1164 | if (bitnum & 0xff00) { |
d4d79bb1 | 1165 | disas_undef(env, s, insn); |
e6e5906b PB |
1166 | return; |
1167 | } | |
1168 | ||
d4d79bb1 | 1169 | SRC_EA(env, src1, opsize, 0, op ? &addr: NULL); |
e6e5906b PB |
1170 | |
1171 | gen_flush_flags(s); | |
e6e5906b PB |
1172 | if (opsize == OS_BYTE) |
1173 | bitnum &= 7; | |
1174 | else | |
1175 | bitnum &= 31; | |
1176 | mask = 1 << bitnum; | |
1177 | ||
a7812ae4 | 1178 | tmp = tcg_temp_new(); |
e1f3808e PB |
1179 | assert (CCF_Z == (1 << 2)); |
1180 | if (bitnum > 2) | |
1181 | tcg_gen_shri_i32(tmp, src1, bitnum - 2); | |
1182 | else if (bitnum < 2) | |
1183 | tcg_gen_shli_i32(tmp, src1, 2 - bitnum); | |
e6e5906b | 1184 | else |
e1f3808e PB |
1185 | tcg_gen_mov_i32(tmp, src1); |
1186 | tcg_gen_andi_i32(tmp, tmp, CCF_Z); | |
1187 | /* Clear CCF_Z if bit set. */ | |
1188 | tcg_gen_ori_i32(QREG_CC_DEST, QREG_CC_DEST, CCF_Z); | |
1189 | tcg_gen_xor_i32(QREG_CC_DEST, QREG_CC_DEST, tmp); | |
1190 | if (op) { | |
1191 | switch (op) { | |
1192 | case 1: /* bchg */ | |
1193 | tcg_gen_xori_i32(tmp, src1, mask); | |
1194 | break; | |
1195 | case 2: /* bclr */ | |
1196 | tcg_gen_andi_i32(tmp, src1, ~mask); | |
1197 | break; | |
1198 | case 3: /* bset */ | |
1199 | tcg_gen_ori_i32(tmp, src1, mask); | |
1200 | break; | |
1201 | default: /* btst */ | |
1202 | break; | |
1203 | } | |
d4d79bb1 | 1204 | DEST_EA(env, insn, opsize, tmp, &addr); |
e6e5906b | 1205 | } |
e6e5906b PB |
1206 | } |
1207 | ||
1208 | DISAS_INSN(arith_im) | |
1209 | { | |
1210 | int op; | |
e1f3808e PB |
1211 | uint32_t im; |
1212 | TCGv src1; | |
1213 | TCGv dest; | |
1214 | TCGv addr; | |
e6e5906b PB |
1215 | |
1216 | op = (insn >> 9) & 7; | |
d4d79bb1 BS |
1217 | SRC_EA(env, src1, OS_LONG, 0, (op == 6) ? NULL : &addr); |
1218 | im = read_im32(env, s); | |
a7812ae4 | 1219 | dest = tcg_temp_new(); |
e6e5906b PB |
1220 | switch (op) { |
1221 | case 0: /* ori */ | |
e1f3808e | 1222 | tcg_gen_ori_i32(dest, src1, im); |
e6e5906b PB |
1223 | gen_logic_cc(s, dest); |
1224 | break; | |
1225 | case 1: /* andi */ | |
e1f3808e | 1226 | tcg_gen_andi_i32(dest, src1, im); |
e6e5906b PB |
1227 | gen_logic_cc(s, dest); |
1228 | break; | |
1229 | case 2: /* subi */ | |
e1f3808e | 1230 | tcg_gen_mov_i32(dest, src1); |
351326a6 | 1231 | gen_helper_xflag_lt(QREG_CC_X, dest, tcg_const_i32(im)); |
e1f3808e | 1232 | tcg_gen_subi_i32(dest, dest, im); |
351326a6 | 1233 | gen_update_cc_add(dest, tcg_const_i32(im)); |
e6e5906b PB |
1234 | s->cc_op = CC_OP_SUB; |
1235 | break; | |
1236 | case 3: /* addi */ | |
e1f3808e PB |
1237 | tcg_gen_mov_i32(dest, src1); |
1238 | tcg_gen_addi_i32(dest, dest, im); | |
351326a6 LV |
1239 | gen_update_cc_add(dest, tcg_const_i32(im)); |
1240 | gen_helper_xflag_lt(QREG_CC_X, dest, tcg_const_i32(im)); | |
e6e5906b PB |
1241 | s->cc_op = CC_OP_ADD; |
1242 | break; | |
1243 | case 5: /* eori */ | |
e1f3808e | 1244 | tcg_gen_xori_i32(dest, src1, im); |
e6e5906b PB |
1245 | gen_logic_cc(s, dest); |
1246 | break; | |
1247 | case 6: /* cmpi */ | |
e1f3808e PB |
1248 | tcg_gen_mov_i32(dest, src1); |
1249 | tcg_gen_subi_i32(dest, dest, im); | |
351326a6 | 1250 | gen_update_cc_add(dest, tcg_const_i32(im)); |
e6e5906b PB |
1251 | s->cc_op = CC_OP_SUB; |
1252 | break; | |
1253 | default: | |
1254 | abort(); | |
1255 | } | |
1256 | if (op != 6) { | |
d4d79bb1 | 1257 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b PB |
1258 | } |
1259 | } | |
1260 | ||
1261 | DISAS_INSN(byterev) | |
1262 | { | |
e1f3808e | 1263 | TCGv reg; |
e6e5906b PB |
1264 | |
1265 | reg = DREG(insn, 0); | |
66896cb8 | 1266 | tcg_gen_bswap32_i32(reg, reg); |
e6e5906b PB |
1267 | } |
1268 | ||
1269 | DISAS_INSN(move) | |
1270 | { | |
e1f3808e PB |
1271 | TCGv src; |
1272 | TCGv dest; | |
e6e5906b PB |
1273 | int op; |
1274 | int opsize; | |
1275 | ||
1276 | switch (insn >> 12) { | |
1277 | case 1: /* move.b */ | |
1278 | opsize = OS_BYTE; | |
1279 | break; | |
1280 | case 2: /* move.l */ | |
1281 | opsize = OS_LONG; | |
1282 | break; | |
1283 | case 3: /* move.w */ | |
1284 | opsize = OS_WORD; | |
1285 | break; | |
1286 | default: | |
1287 | abort(); | |
1288 | } | |
d4d79bb1 | 1289 | SRC_EA(env, src, opsize, 1, NULL); |
e6e5906b PB |
1290 | op = (insn >> 6) & 7; |
1291 | if (op == 1) { | |
1292 | /* movea */ | |
1293 | /* The value will already have been sign extended. */ | |
1294 | dest = AREG(insn, 9); | |
e1f3808e | 1295 | tcg_gen_mov_i32(dest, src); |
e6e5906b PB |
1296 | } else { |
1297 | /* normal move */ | |
1298 | uint16_t dest_ea; | |
1299 | dest_ea = ((insn >> 9) & 7) | (op << 3); | |
d4d79bb1 | 1300 | DEST_EA(env, dest_ea, opsize, src, NULL); |
e6e5906b PB |
1301 | /* This will be correct because loads sign extend. */ |
1302 | gen_logic_cc(s, src); | |
1303 | } | |
1304 | } | |
1305 | ||
1306 | DISAS_INSN(negx) | |
1307 | { | |
e1f3808e | 1308 | TCGv reg; |
e6e5906b PB |
1309 | |
1310 | gen_flush_flags(s); | |
1311 | reg = DREG(insn, 0); | |
e1f3808e | 1312 | gen_helper_subx_cc(reg, cpu_env, tcg_const_i32(0), reg); |
e6e5906b PB |
1313 | } |
1314 | ||
1315 | DISAS_INSN(lea) | |
1316 | { | |
e1f3808e PB |
1317 | TCGv reg; |
1318 | TCGv tmp; | |
e6e5906b PB |
1319 | |
1320 | reg = AREG(insn, 9); | |
d4d79bb1 | 1321 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1322 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1323 | gen_addr_fault(s); |
1324 | return; | |
1325 | } | |
e1f3808e | 1326 | tcg_gen_mov_i32(reg, tmp); |
e6e5906b PB |
1327 | } |
1328 | ||
1329 | DISAS_INSN(clr) | |
1330 | { | |
1331 | int opsize; | |
1332 | ||
1333 | switch ((insn >> 6) & 3) { | |
1334 | case 0: /* clr.b */ | |
1335 | opsize = OS_BYTE; | |
1336 | break; | |
1337 | case 1: /* clr.w */ | |
1338 | opsize = OS_WORD; | |
1339 | break; | |
1340 | case 2: /* clr.l */ | |
1341 | opsize = OS_LONG; | |
1342 | break; | |
1343 | default: | |
1344 | abort(); | |
1345 | } | |
d4d79bb1 | 1346 | DEST_EA(env, insn, opsize, tcg_const_i32(0), NULL); |
351326a6 | 1347 | gen_logic_cc(s, tcg_const_i32(0)); |
e6e5906b PB |
1348 | } |
1349 | ||
e1f3808e | 1350 | static TCGv gen_get_ccr(DisasContext *s) |
e6e5906b | 1351 | { |
e1f3808e | 1352 | TCGv dest; |
e6e5906b PB |
1353 | |
1354 | gen_flush_flags(s); | |
a7812ae4 | 1355 | dest = tcg_temp_new(); |
e1f3808e PB |
1356 | tcg_gen_shli_i32(dest, QREG_CC_X, 4); |
1357 | tcg_gen_or_i32(dest, dest, QREG_CC_DEST); | |
0633879f PB |
1358 | return dest; |
1359 | } | |
1360 | ||
1361 | DISAS_INSN(move_from_ccr) | |
1362 | { | |
e1f3808e PB |
1363 | TCGv reg; |
1364 | TCGv ccr; | |
0633879f PB |
1365 | |
1366 | ccr = gen_get_ccr(s); | |
e6e5906b | 1367 | reg = DREG(insn, 0); |
0633879f | 1368 | gen_partset_reg(OS_WORD, reg, ccr); |
e6e5906b PB |
1369 | } |
1370 | ||
1371 | DISAS_INSN(neg) | |
1372 | { | |
e1f3808e PB |
1373 | TCGv reg; |
1374 | TCGv src1; | |
e6e5906b PB |
1375 | |
1376 | reg = DREG(insn, 0); | |
a7812ae4 | 1377 | src1 = tcg_temp_new(); |
e1f3808e PB |
1378 | tcg_gen_mov_i32(src1, reg); |
1379 | tcg_gen_neg_i32(reg, src1); | |
e6e5906b | 1380 | s->cc_op = CC_OP_SUB; |
e1f3808e PB |
1381 | gen_update_cc_add(reg, src1); |
1382 | gen_helper_xflag_lt(QREG_CC_X, tcg_const_i32(0), src1); | |
e6e5906b PB |
1383 | s->cc_op = CC_OP_SUB; |
1384 | } | |
1385 | ||
0633879f PB |
1386 | static void gen_set_sr_im(DisasContext *s, uint16_t val, int ccr_only) |
1387 | { | |
e1f3808e PB |
1388 | tcg_gen_movi_i32(QREG_CC_DEST, val & 0xf); |
1389 | tcg_gen_movi_i32(QREG_CC_X, (val & 0x10) >> 4); | |
0633879f | 1390 | if (!ccr_only) { |
e1f3808e | 1391 | gen_helper_set_sr(cpu_env, tcg_const_i32(val & 0xff00)); |
0633879f PB |
1392 | } |
1393 | } | |
1394 | ||
d4d79bb1 BS |
1395 | static void gen_set_sr(CPUM68KState *env, DisasContext *s, uint16_t insn, |
1396 | int ccr_only) | |
e6e5906b | 1397 | { |
e1f3808e PB |
1398 | TCGv tmp; |
1399 | TCGv reg; | |
e6e5906b PB |
1400 | |
1401 | s->cc_op = CC_OP_FLAGS; | |
1402 | if ((insn & 0x38) == 0) | |
1403 | { | |
a7812ae4 | 1404 | tmp = tcg_temp_new(); |
e6e5906b | 1405 | reg = DREG(insn, 0); |
e1f3808e PB |
1406 | tcg_gen_andi_i32(QREG_CC_DEST, reg, 0xf); |
1407 | tcg_gen_shri_i32(tmp, reg, 4); | |
1408 | tcg_gen_andi_i32(QREG_CC_X, tmp, 1); | |
0633879f | 1409 | if (!ccr_only) { |
e1f3808e | 1410 | gen_helper_set_sr(cpu_env, reg); |
0633879f | 1411 | } |
e6e5906b | 1412 | } |
0633879f | 1413 | else if ((insn & 0x3f) == 0x3c) |
e6e5906b | 1414 | { |
0633879f | 1415 | uint16_t val; |
28b68cd7 | 1416 | val = read_im16(env, s); |
0633879f | 1417 | gen_set_sr_im(s, val, ccr_only); |
e6e5906b PB |
1418 | } |
1419 | else | |
d4d79bb1 | 1420 | disas_undef(env, s, insn); |
e6e5906b PB |
1421 | } |
1422 | ||
0633879f PB |
1423 | DISAS_INSN(move_to_ccr) |
1424 | { | |
d4d79bb1 | 1425 | gen_set_sr(env, s, insn, 1); |
0633879f PB |
1426 | } |
1427 | ||
e6e5906b PB |
1428 | DISAS_INSN(not) |
1429 | { | |
e1f3808e | 1430 | TCGv reg; |
e6e5906b PB |
1431 | |
1432 | reg = DREG(insn, 0); | |
e1f3808e | 1433 | tcg_gen_not_i32(reg, reg); |
e6e5906b PB |
1434 | gen_logic_cc(s, reg); |
1435 | } | |
1436 | ||
1437 | DISAS_INSN(swap) | |
1438 | { | |
e1f3808e PB |
1439 | TCGv src1; |
1440 | TCGv src2; | |
1441 | TCGv reg; | |
e6e5906b | 1442 | |
a7812ae4 PB |
1443 | src1 = tcg_temp_new(); |
1444 | src2 = tcg_temp_new(); | |
e6e5906b | 1445 | reg = DREG(insn, 0); |
e1f3808e PB |
1446 | tcg_gen_shli_i32(src1, reg, 16); |
1447 | tcg_gen_shri_i32(src2, reg, 16); | |
1448 | tcg_gen_or_i32(reg, src1, src2); | |
1449 | gen_logic_cc(s, reg); | |
e6e5906b PB |
1450 | } |
1451 | ||
1452 | DISAS_INSN(pea) | |
1453 | { | |
e1f3808e | 1454 | TCGv tmp; |
e6e5906b | 1455 | |
d4d79bb1 | 1456 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1457 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1458 | gen_addr_fault(s); |
1459 | return; | |
1460 | } | |
0633879f | 1461 | gen_push(s, tmp); |
e6e5906b PB |
1462 | } |
1463 | ||
1464 | DISAS_INSN(ext) | |
1465 | { | |
e6e5906b | 1466 | int op; |
e1f3808e PB |
1467 | TCGv reg; |
1468 | TCGv tmp; | |
e6e5906b PB |
1469 | |
1470 | reg = DREG(insn, 0); | |
1471 | op = (insn >> 6) & 7; | |
a7812ae4 | 1472 | tmp = tcg_temp_new(); |
e6e5906b | 1473 | if (op == 3) |
e1f3808e | 1474 | tcg_gen_ext16s_i32(tmp, reg); |
e6e5906b | 1475 | else |
e1f3808e | 1476 | tcg_gen_ext8s_i32(tmp, reg); |
e6e5906b PB |
1477 | if (op == 2) |
1478 | gen_partset_reg(OS_WORD, reg, tmp); | |
1479 | else | |
e1f3808e | 1480 | tcg_gen_mov_i32(reg, tmp); |
e6e5906b PB |
1481 | gen_logic_cc(s, tmp); |
1482 | } | |
1483 | ||
1484 | DISAS_INSN(tst) | |
1485 | { | |
1486 | int opsize; | |
e1f3808e | 1487 | TCGv tmp; |
e6e5906b PB |
1488 | |
1489 | switch ((insn >> 6) & 3) { | |
1490 | case 0: /* tst.b */ | |
1491 | opsize = OS_BYTE; | |
1492 | break; | |
1493 | case 1: /* tst.w */ | |
1494 | opsize = OS_WORD; | |
1495 | break; | |
1496 | case 2: /* tst.l */ | |
1497 | opsize = OS_LONG; | |
1498 | break; | |
1499 | default: | |
1500 | abort(); | |
1501 | } | |
d4d79bb1 | 1502 | SRC_EA(env, tmp, opsize, 1, NULL); |
e6e5906b PB |
1503 | gen_logic_cc(s, tmp); |
1504 | } | |
1505 | ||
1506 | DISAS_INSN(pulse) | |
1507 | { | |
1508 | /* Implemented as a NOP. */ | |
1509 | } | |
1510 | ||
1511 | DISAS_INSN(illegal) | |
1512 | { | |
1513 | gen_exception(s, s->pc - 2, EXCP_ILLEGAL); | |
1514 | } | |
1515 | ||
1516 | /* ??? This should be atomic. */ | |
1517 | DISAS_INSN(tas) | |
1518 | { | |
e1f3808e PB |
1519 | TCGv dest; |
1520 | TCGv src1; | |
1521 | TCGv addr; | |
e6e5906b | 1522 | |
a7812ae4 | 1523 | dest = tcg_temp_new(); |
d4d79bb1 | 1524 | SRC_EA(env, src1, OS_BYTE, 1, &addr); |
e6e5906b | 1525 | gen_logic_cc(s, src1); |
e1f3808e | 1526 | tcg_gen_ori_i32(dest, src1, 0x80); |
d4d79bb1 | 1527 | DEST_EA(env, insn, OS_BYTE, dest, &addr); |
e6e5906b PB |
1528 | } |
1529 | ||
1530 | DISAS_INSN(mull) | |
1531 | { | |
1532 | uint16_t ext; | |
e1f3808e PB |
1533 | TCGv reg; |
1534 | TCGv src1; | |
1535 | TCGv dest; | |
e6e5906b PB |
1536 | |
1537 | /* The upper 32 bits of the product are discarded, so | |
1538 | muls.l and mulu.l are functionally equivalent. */ | |
28b68cd7 | 1539 | ext = read_im16(env, s); |
e6e5906b PB |
1540 | if (ext & 0x87ff) { |
1541 | gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED); | |
1542 | return; | |
1543 | } | |
1544 | reg = DREG(ext, 12); | |
d4d79bb1 | 1545 | SRC_EA(env, src1, OS_LONG, 0, NULL); |
a7812ae4 | 1546 | dest = tcg_temp_new(); |
e1f3808e PB |
1547 | tcg_gen_mul_i32(dest, src1, reg); |
1548 | tcg_gen_mov_i32(reg, dest); | |
e6e5906b PB |
1549 | /* Unlike m68k, coldfire always clears the overflow bit. */ |
1550 | gen_logic_cc(s, dest); | |
1551 | } | |
1552 | ||
1553 | DISAS_INSN(link) | |
1554 | { | |
1555 | int16_t offset; | |
e1f3808e PB |
1556 | TCGv reg; |
1557 | TCGv tmp; | |
e6e5906b | 1558 | |
d4d79bb1 | 1559 | offset = cpu_ldsw_code(env, s->pc); |
e6e5906b PB |
1560 | s->pc += 2; |
1561 | reg = AREG(insn, 0); | |
a7812ae4 | 1562 | tmp = tcg_temp_new(); |
e1f3808e | 1563 | tcg_gen_subi_i32(tmp, QREG_SP, 4); |
0633879f | 1564 | gen_store(s, OS_LONG, tmp, reg); |
e1f3808e PB |
1565 | if ((insn & 7) != 7) |
1566 | tcg_gen_mov_i32(reg, tmp); | |
1567 | tcg_gen_addi_i32(QREG_SP, tmp, offset); | |
e6e5906b PB |
1568 | } |
1569 | ||
1570 | DISAS_INSN(unlk) | |
1571 | { | |
e1f3808e PB |
1572 | TCGv src; |
1573 | TCGv reg; | |
1574 | TCGv tmp; | |
e6e5906b | 1575 | |
a7812ae4 | 1576 | src = tcg_temp_new(); |
e6e5906b | 1577 | reg = AREG(insn, 0); |
e1f3808e | 1578 | tcg_gen_mov_i32(src, reg); |
0633879f | 1579 | tmp = gen_load(s, OS_LONG, src, 0); |
e1f3808e PB |
1580 | tcg_gen_mov_i32(reg, tmp); |
1581 | tcg_gen_addi_i32(QREG_SP, src, 4); | |
e6e5906b PB |
1582 | } |
1583 | ||
1584 | DISAS_INSN(nop) | |
1585 | { | |
1586 | } | |
1587 | ||
1588 | DISAS_INSN(rts) | |
1589 | { | |
e1f3808e | 1590 | TCGv tmp; |
e6e5906b | 1591 | |
0633879f | 1592 | tmp = gen_load(s, OS_LONG, QREG_SP, 0); |
e1f3808e | 1593 | tcg_gen_addi_i32(QREG_SP, QREG_SP, 4); |
e6e5906b PB |
1594 | gen_jmp(s, tmp); |
1595 | } | |
1596 | ||
1597 | DISAS_INSN(jump) | |
1598 | { | |
e1f3808e | 1599 | TCGv tmp; |
e6e5906b PB |
1600 | |
1601 | /* Load the target address first to ensure correct exception | |
1602 | behavior. */ | |
d4d79bb1 | 1603 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1604 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1605 | gen_addr_fault(s); |
1606 | return; | |
1607 | } | |
e6e5906b PB |
1608 | if ((insn & 0x40) == 0) { |
1609 | /* jsr */ | |
351326a6 | 1610 | gen_push(s, tcg_const_i32(s->pc)); |
e6e5906b PB |
1611 | } |
1612 | gen_jmp(s, tmp); | |
1613 | } | |
1614 | ||
1615 | DISAS_INSN(addsubq) | |
1616 | { | |
e1f3808e PB |
1617 | TCGv src1; |
1618 | TCGv src2; | |
1619 | TCGv dest; | |
e6e5906b | 1620 | int val; |
e1f3808e | 1621 | TCGv addr; |
e6e5906b | 1622 | |
d4d79bb1 | 1623 | SRC_EA(env, src1, OS_LONG, 0, &addr); |
e6e5906b PB |
1624 | val = (insn >> 9) & 7; |
1625 | if (val == 0) | |
1626 | val = 8; | |
a7812ae4 | 1627 | dest = tcg_temp_new(); |
e1f3808e | 1628 | tcg_gen_mov_i32(dest, src1); |
e6e5906b PB |
1629 | if ((insn & 0x38) == 0x08) { |
1630 | /* Don't update condition codes if the destination is an | |
1631 | address register. */ | |
1632 | if (insn & 0x0100) { | |
e1f3808e | 1633 | tcg_gen_subi_i32(dest, dest, val); |
e6e5906b | 1634 | } else { |
e1f3808e | 1635 | tcg_gen_addi_i32(dest, dest, val); |
e6e5906b PB |
1636 | } |
1637 | } else { | |
351326a6 | 1638 | src2 = tcg_const_i32(val); |
e6e5906b | 1639 | if (insn & 0x0100) { |
e1f3808e PB |
1640 | gen_helper_xflag_lt(QREG_CC_X, dest, src2); |
1641 | tcg_gen_subi_i32(dest, dest, val); | |
e6e5906b PB |
1642 | s->cc_op = CC_OP_SUB; |
1643 | } else { | |
e1f3808e PB |
1644 | tcg_gen_addi_i32(dest, dest, val); |
1645 | gen_helper_xflag_lt(QREG_CC_X, dest, src2); | |
e6e5906b PB |
1646 | s->cc_op = CC_OP_ADD; |
1647 | } | |
e1f3808e | 1648 | gen_update_cc_add(dest, src2); |
e6e5906b | 1649 | } |
d4d79bb1 | 1650 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b PB |
1651 | } |
1652 | ||
1653 | DISAS_INSN(tpf) | |
1654 | { | |
1655 | switch (insn & 7) { | |
1656 | case 2: /* One extension word. */ | |
1657 | s->pc += 2; | |
1658 | break; | |
1659 | case 3: /* Two extension words. */ | |
1660 | s->pc += 4; | |
1661 | break; | |
1662 | case 4: /* No extension words. */ | |
1663 | break; | |
1664 | default: | |
d4d79bb1 | 1665 | disas_undef(env, s, insn); |
e6e5906b PB |
1666 | } |
1667 | } | |
1668 | ||
1669 | DISAS_INSN(branch) | |
1670 | { | |
1671 | int32_t offset; | |
1672 | uint32_t base; | |
1673 | int op; | |
42a268c2 | 1674 | TCGLabel *l1; |
3b46e624 | 1675 | |
e6e5906b PB |
1676 | base = s->pc; |
1677 | op = (insn >> 8) & 0xf; | |
1678 | offset = (int8_t)insn; | |
1679 | if (offset == 0) { | |
28b68cd7 | 1680 | offset = (int16_t)read_im16(env, s); |
e6e5906b | 1681 | } else if (offset == -1) { |
d4d79bb1 | 1682 | offset = read_im32(env, s); |
e6e5906b PB |
1683 | } |
1684 | if (op == 1) { | |
1685 | /* bsr */ | |
351326a6 | 1686 | gen_push(s, tcg_const_i32(s->pc)); |
e6e5906b PB |
1687 | } |
1688 | gen_flush_cc_op(s); | |
1689 | if (op > 1) { | |
1690 | /* Bcc */ | |
1691 | l1 = gen_new_label(); | |
1692 | gen_jmpcc(s, ((insn >> 8) & 0xf) ^ 1, l1); | |
1693 | gen_jmp_tb(s, 1, base + offset); | |
1694 | gen_set_label(l1); | |
1695 | gen_jmp_tb(s, 0, s->pc); | |
1696 | } else { | |
1697 | /* Unconditional branch. */ | |
1698 | gen_jmp_tb(s, 0, base + offset); | |
1699 | } | |
1700 | } | |
1701 | ||
1702 | DISAS_INSN(moveq) | |
1703 | { | |
e1f3808e | 1704 | uint32_t val; |
e6e5906b | 1705 | |
e1f3808e PB |
1706 | val = (int8_t)insn; |
1707 | tcg_gen_movi_i32(DREG(insn, 9), val); | |
1708 | gen_logic_cc(s, tcg_const_i32(val)); | |
e6e5906b PB |
1709 | } |
1710 | ||
1711 | DISAS_INSN(mvzs) | |
1712 | { | |
1713 | int opsize; | |
e1f3808e PB |
1714 | TCGv src; |
1715 | TCGv reg; | |
e6e5906b PB |
1716 | |
1717 | if (insn & 0x40) | |
1718 | opsize = OS_WORD; | |
1719 | else | |
1720 | opsize = OS_BYTE; | |
d4d79bb1 | 1721 | SRC_EA(env, src, opsize, (insn & 0x80) == 0, NULL); |
e6e5906b | 1722 | reg = DREG(insn, 9); |
e1f3808e | 1723 | tcg_gen_mov_i32(reg, src); |
e6e5906b PB |
1724 | gen_logic_cc(s, src); |
1725 | } | |
1726 | ||
1727 | DISAS_INSN(or) | |
1728 | { | |
e1f3808e PB |
1729 | TCGv reg; |
1730 | TCGv dest; | |
1731 | TCGv src; | |
1732 | TCGv addr; | |
e6e5906b PB |
1733 | |
1734 | reg = DREG(insn, 9); | |
a7812ae4 | 1735 | dest = tcg_temp_new(); |
e6e5906b | 1736 | if (insn & 0x100) { |
d4d79bb1 | 1737 | SRC_EA(env, src, OS_LONG, 0, &addr); |
e1f3808e | 1738 | tcg_gen_or_i32(dest, src, reg); |
d4d79bb1 | 1739 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b | 1740 | } else { |
d4d79bb1 | 1741 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e1f3808e PB |
1742 | tcg_gen_or_i32(dest, src, reg); |
1743 | tcg_gen_mov_i32(reg, dest); | |
e6e5906b PB |
1744 | } |
1745 | gen_logic_cc(s, dest); | |
1746 | } | |
1747 | ||
1748 | DISAS_INSN(suba) | |
1749 | { | |
e1f3808e PB |
1750 | TCGv src; |
1751 | TCGv reg; | |
e6e5906b | 1752 | |
d4d79bb1 | 1753 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e6e5906b | 1754 | reg = AREG(insn, 9); |
e1f3808e | 1755 | tcg_gen_sub_i32(reg, reg, src); |
e6e5906b PB |
1756 | } |
1757 | ||
1758 | DISAS_INSN(subx) | |
1759 | { | |
e1f3808e PB |
1760 | TCGv reg; |
1761 | TCGv src; | |
e6e5906b PB |
1762 | |
1763 | gen_flush_flags(s); | |
1764 | reg = DREG(insn, 9); | |
1765 | src = DREG(insn, 0); | |
e1f3808e | 1766 | gen_helper_subx_cc(reg, cpu_env, reg, src); |
e6e5906b PB |
1767 | } |
1768 | ||
1769 | DISAS_INSN(mov3q) | |
1770 | { | |
e1f3808e | 1771 | TCGv src; |
e6e5906b PB |
1772 | int val; |
1773 | ||
1774 | val = (insn >> 9) & 7; | |
1775 | if (val == 0) | |
1776 | val = -1; | |
351326a6 | 1777 | src = tcg_const_i32(val); |
e6e5906b | 1778 | gen_logic_cc(s, src); |
d4d79bb1 | 1779 | DEST_EA(env, insn, OS_LONG, src, NULL); |
e6e5906b PB |
1780 | } |
1781 | ||
1782 | DISAS_INSN(cmp) | |
1783 | { | |
1784 | int op; | |
e1f3808e PB |
1785 | TCGv src; |
1786 | TCGv reg; | |
1787 | TCGv dest; | |
e6e5906b PB |
1788 | int opsize; |
1789 | ||
1790 | op = (insn >> 6) & 3; | |
1791 | switch (op) { | |
1792 | case 0: /* cmp.b */ | |
1793 | opsize = OS_BYTE; | |
1794 | s->cc_op = CC_OP_CMPB; | |
1795 | break; | |
1796 | case 1: /* cmp.w */ | |
1797 | opsize = OS_WORD; | |
1798 | s->cc_op = CC_OP_CMPW; | |
1799 | break; | |
1800 | case 2: /* cmp.l */ | |
1801 | opsize = OS_LONG; | |
1802 | s->cc_op = CC_OP_SUB; | |
1803 | break; | |
1804 | default: | |
1805 | abort(); | |
1806 | } | |
d4d79bb1 | 1807 | SRC_EA(env, src, opsize, 1, NULL); |
e6e5906b | 1808 | reg = DREG(insn, 9); |
a7812ae4 | 1809 | dest = tcg_temp_new(); |
e1f3808e PB |
1810 | tcg_gen_sub_i32(dest, reg, src); |
1811 | gen_update_cc_add(dest, src); | |
e6e5906b PB |
1812 | } |
1813 | ||
1814 | DISAS_INSN(cmpa) | |
1815 | { | |
1816 | int opsize; | |
e1f3808e PB |
1817 | TCGv src; |
1818 | TCGv reg; | |
1819 | TCGv dest; | |
e6e5906b PB |
1820 | |
1821 | if (insn & 0x100) { | |
1822 | opsize = OS_LONG; | |
1823 | } else { | |
1824 | opsize = OS_WORD; | |
1825 | } | |
d4d79bb1 | 1826 | SRC_EA(env, src, opsize, 1, NULL); |
e6e5906b | 1827 | reg = AREG(insn, 9); |
a7812ae4 | 1828 | dest = tcg_temp_new(); |
e1f3808e PB |
1829 | tcg_gen_sub_i32(dest, reg, src); |
1830 | gen_update_cc_add(dest, src); | |
e6e5906b PB |
1831 | s->cc_op = CC_OP_SUB; |
1832 | } | |
1833 | ||
1834 | DISAS_INSN(eor) | |
1835 | { | |
e1f3808e PB |
1836 | TCGv src; |
1837 | TCGv reg; | |
1838 | TCGv dest; | |
1839 | TCGv addr; | |
e6e5906b | 1840 | |
d4d79bb1 | 1841 | SRC_EA(env, src, OS_LONG, 0, &addr); |
e6e5906b | 1842 | reg = DREG(insn, 9); |
a7812ae4 | 1843 | dest = tcg_temp_new(); |
e1f3808e | 1844 | tcg_gen_xor_i32(dest, src, reg); |
e6e5906b | 1845 | gen_logic_cc(s, dest); |
d4d79bb1 | 1846 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b PB |
1847 | } |
1848 | ||
1849 | DISAS_INSN(and) | |
1850 | { | |
e1f3808e PB |
1851 | TCGv src; |
1852 | TCGv reg; | |
1853 | TCGv dest; | |
1854 | TCGv addr; | |
e6e5906b PB |
1855 | |
1856 | reg = DREG(insn, 9); | |
a7812ae4 | 1857 | dest = tcg_temp_new(); |
e6e5906b | 1858 | if (insn & 0x100) { |
d4d79bb1 | 1859 | SRC_EA(env, src, OS_LONG, 0, &addr); |
e1f3808e | 1860 | tcg_gen_and_i32(dest, src, reg); |
d4d79bb1 | 1861 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b | 1862 | } else { |
d4d79bb1 | 1863 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e1f3808e PB |
1864 | tcg_gen_and_i32(dest, src, reg); |
1865 | tcg_gen_mov_i32(reg, dest); | |
e6e5906b PB |
1866 | } |
1867 | gen_logic_cc(s, dest); | |
1868 | } | |
1869 | ||
1870 | DISAS_INSN(adda) | |
1871 | { | |
e1f3808e PB |
1872 | TCGv src; |
1873 | TCGv reg; | |
e6e5906b | 1874 | |
d4d79bb1 | 1875 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e6e5906b | 1876 | reg = AREG(insn, 9); |
e1f3808e | 1877 | tcg_gen_add_i32(reg, reg, src); |
e6e5906b PB |
1878 | } |
1879 | ||
1880 | DISAS_INSN(addx) | |
1881 | { | |
e1f3808e PB |
1882 | TCGv reg; |
1883 | TCGv src; | |
e6e5906b PB |
1884 | |
1885 | gen_flush_flags(s); | |
1886 | reg = DREG(insn, 9); | |
1887 | src = DREG(insn, 0); | |
e1f3808e | 1888 | gen_helper_addx_cc(reg, cpu_env, reg, src); |
e6e5906b PB |
1889 | s->cc_op = CC_OP_FLAGS; |
1890 | } | |
1891 | ||
e1f3808e | 1892 | /* TODO: This could be implemented without helper functions. */ |
e6e5906b PB |
1893 | DISAS_INSN(shift_im) |
1894 | { | |
e1f3808e | 1895 | TCGv reg; |
e6e5906b | 1896 | int tmp; |
e1f3808e | 1897 | TCGv shift; |
e6e5906b PB |
1898 | |
1899 | reg = DREG(insn, 0); | |
1900 | tmp = (insn >> 9) & 7; | |
1901 | if (tmp == 0) | |
e1f3808e | 1902 | tmp = 8; |
351326a6 | 1903 | shift = tcg_const_i32(tmp); |
e1f3808e | 1904 | /* No need to flush flags becuse we know we will set C flag. */ |
e6e5906b | 1905 | if (insn & 0x100) { |
e1f3808e | 1906 | gen_helper_shl_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1907 | } else { |
1908 | if (insn & 8) { | |
e1f3808e | 1909 | gen_helper_shr_cc(reg, cpu_env, reg, shift); |
e6e5906b | 1910 | } else { |
e1f3808e | 1911 | gen_helper_sar_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1912 | } |
1913 | } | |
e1f3808e | 1914 | s->cc_op = CC_OP_SHIFT; |
e6e5906b PB |
1915 | } |
1916 | ||
1917 | DISAS_INSN(shift_reg) | |
1918 | { | |
e1f3808e PB |
1919 | TCGv reg; |
1920 | TCGv shift; | |
e6e5906b PB |
1921 | |
1922 | reg = DREG(insn, 0); | |
e1f3808e PB |
1923 | shift = DREG(insn, 9); |
1924 | /* Shift by zero leaves C flag unmodified. */ | |
1925 | gen_flush_flags(s); | |
e6e5906b | 1926 | if (insn & 0x100) { |
e1f3808e | 1927 | gen_helper_shl_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1928 | } else { |
1929 | if (insn & 8) { | |
e1f3808e | 1930 | gen_helper_shr_cc(reg, cpu_env, reg, shift); |
e6e5906b | 1931 | } else { |
e1f3808e | 1932 | gen_helper_sar_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1933 | } |
1934 | } | |
e1f3808e | 1935 | s->cc_op = CC_OP_SHIFT; |
e6e5906b PB |
1936 | } |
1937 | ||
1938 | DISAS_INSN(ff1) | |
1939 | { | |
e1f3808e | 1940 | TCGv reg; |
821f7e76 PB |
1941 | reg = DREG(insn, 0); |
1942 | gen_logic_cc(s, reg); | |
e1f3808e | 1943 | gen_helper_ff1(reg, reg); |
e6e5906b PB |
1944 | } |
1945 | ||
e1f3808e | 1946 | static TCGv gen_get_sr(DisasContext *s) |
0633879f | 1947 | { |
e1f3808e PB |
1948 | TCGv ccr; |
1949 | TCGv sr; | |
0633879f PB |
1950 | |
1951 | ccr = gen_get_ccr(s); | |
a7812ae4 | 1952 | sr = tcg_temp_new(); |
e1f3808e PB |
1953 | tcg_gen_andi_i32(sr, QREG_SR, 0xffe0); |
1954 | tcg_gen_or_i32(sr, sr, ccr); | |
0633879f PB |
1955 | return sr; |
1956 | } | |
1957 | ||
e6e5906b PB |
1958 | DISAS_INSN(strldsr) |
1959 | { | |
1960 | uint16_t ext; | |
1961 | uint32_t addr; | |
1962 | ||
1963 | addr = s->pc - 2; | |
28b68cd7 | 1964 | ext = read_im16(env, s); |
0633879f | 1965 | if (ext != 0x46FC) { |
e6e5906b | 1966 | gen_exception(s, addr, EXCP_UNSUPPORTED); |
0633879f PB |
1967 | return; |
1968 | } | |
28b68cd7 | 1969 | ext = read_im16(env, s); |
0633879f | 1970 | if (IS_USER(s) || (ext & SR_S) == 0) { |
e6e5906b | 1971 | gen_exception(s, addr, EXCP_PRIVILEGE); |
0633879f PB |
1972 | return; |
1973 | } | |
1974 | gen_push(s, gen_get_sr(s)); | |
1975 | gen_set_sr_im(s, ext, 0); | |
e6e5906b PB |
1976 | } |
1977 | ||
1978 | DISAS_INSN(move_from_sr) | |
1979 | { | |
e1f3808e PB |
1980 | TCGv reg; |
1981 | TCGv sr; | |
0633879f PB |
1982 | |
1983 | if (IS_USER(s)) { | |
1984 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
1985 | return; | |
1986 | } | |
1987 | sr = gen_get_sr(s); | |
1988 | reg = DREG(insn, 0); | |
1989 | gen_partset_reg(OS_WORD, reg, sr); | |
e6e5906b PB |
1990 | } |
1991 | ||
1992 | DISAS_INSN(move_to_sr) | |
1993 | { | |
0633879f PB |
1994 | if (IS_USER(s)) { |
1995 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
1996 | return; | |
1997 | } | |
d4d79bb1 | 1998 | gen_set_sr(env, s, insn, 0); |
0633879f | 1999 | gen_lookup_tb(s); |
e6e5906b PB |
2000 | } |
2001 | ||
2002 | DISAS_INSN(move_from_usp) | |
2003 | { | |
0633879f PB |
2004 | if (IS_USER(s)) { |
2005 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2006 | return; | |
2007 | } | |
2a8327e8 GU |
2008 | tcg_gen_ld_i32(AREG(insn, 0), cpu_env, |
2009 | offsetof(CPUM68KState, sp[M68K_USP])); | |
e6e5906b PB |
2010 | } |
2011 | ||
2012 | DISAS_INSN(move_to_usp) | |
2013 | { | |
0633879f PB |
2014 | if (IS_USER(s)) { |
2015 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2016 | return; | |
2017 | } | |
2a8327e8 GU |
2018 | tcg_gen_st_i32(AREG(insn, 0), cpu_env, |
2019 | offsetof(CPUM68KState, sp[M68K_USP])); | |
e6e5906b PB |
2020 | } |
2021 | ||
2022 | DISAS_INSN(halt) | |
2023 | { | |
e1f3808e | 2024 | gen_exception(s, s->pc, EXCP_HALT_INSN); |
e6e5906b PB |
2025 | } |
2026 | ||
2027 | DISAS_INSN(stop) | |
2028 | { | |
0633879f PB |
2029 | uint16_t ext; |
2030 | ||
2031 | if (IS_USER(s)) { | |
2032 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2033 | return; | |
2034 | } | |
2035 | ||
28b68cd7 | 2036 | ext = read_im16(env, s); |
0633879f PB |
2037 | |
2038 | gen_set_sr_im(s, ext, 0); | |
259186a7 | 2039 | tcg_gen_movi_i32(cpu_halted, 1); |
e1f3808e | 2040 | gen_exception(s, s->pc, EXCP_HLT); |
e6e5906b PB |
2041 | } |
2042 | ||
2043 | DISAS_INSN(rte) | |
2044 | { | |
0633879f PB |
2045 | if (IS_USER(s)) { |
2046 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2047 | return; | |
2048 | } | |
2049 | gen_exception(s, s->pc - 2, EXCP_RTE); | |
e6e5906b PB |
2050 | } |
2051 | ||
2052 | DISAS_INSN(movec) | |
2053 | { | |
0633879f | 2054 | uint16_t ext; |
e1f3808e | 2055 | TCGv reg; |
0633879f PB |
2056 | |
2057 | if (IS_USER(s)) { | |
2058 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2059 | return; | |
2060 | } | |
2061 | ||
28b68cd7 | 2062 | ext = read_im16(env, s); |
0633879f PB |
2063 | |
2064 | if (ext & 0x8000) { | |
2065 | reg = AREG(ext, 12); | |
2066 | } else { | |
2067 | reg = DREG(ext, 12); | |
2068 | } | |
e1f3808e | 2069 | gen_helper_movec(cpu_env, tcg_const_i32(ext & 0xfff), reg); |
0633879f | 2070 | gen_lookup_tb(s); |
e6e5906b PB |
2071 | } |
2072 | ||
2073 | DISAS_INSN(intouch) | |
2074 | { | |
0633879f PB |
2075 | if (IS_USER(s)) { |
2076 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2077 | return; | |
2078 | } | |
2079 | /* ICache fetch. Implement as no-op. */ | |
e6e5906b PB |
2080 | } |
2081 | ||
2082 | DISAS_INSN(cpushl) | |
2083 | { | |
0633879f PB |
2084 | if (IS_USER(s)) { |
2085 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2086 | return; | |
2087 | } | |
2088 | /* Cache push/invalidate. Implement as no-op. */ | |
e6e5906b PB |
2089 | } |
2090 | ||
2091 | DISAS_INSN(wddata) | |
2092 | { | |
2093 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2094 | } | |
2095 | ||
2096 | DISAS_INSN(wdebug) | |
2097 | { | |
a47dddd7 AF |
2098 | M68kCPU *cpu = m68k_env_get_cpu(env); |
2099 | ||
0633879f PB |
2100 | if (IS_USER(s)) { |
2101 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2102 | return; | |
2103 | } | |
2104 | /* TODO: Implement wdebug. */ | |
a47dddd7 | 2105 | cpu_abort(CPU(cpu), "WDEBUG not implemented"); |
e6e5906b PB |
2106 | } |
2107 | ||
2108 | DISAS_INSN(trap) | |
2109 | { | |
2110 | gen_exception(s, s->pc - 2, EXCP_TRAP0 + (insn & 0xf)); | |
2111 | } | |
2112 | ||
2113 | /* ??? FP exceptions are not implemented. Most exceptions are deferred until | |
2114 | immediately before the next FP instruction is executed. */ | |
2115 | DISAS_INSN(fpu) | |
2116 | { | |
2117 | uint16_t ext; | |
a7812ae4 | 2118 | int32_t offset; |
e6e5906b | 2119 | int opmode; |
a7812ae4 PB |
2120 | TCGv_i64 src; |
2121 | TCGv_i64 dest; | |
2122 | TCGv_i64 res; | |
2123 | TCGv tmp32; | |
e6e5906b | 2124 | int round; |
a7812ae4 | 2125 | int set_dest; |
e6e5906b PB |
2126 | int opsize; |
2127 | ||
28b68cd7 | 2128 | ext = read_im16(env, s); |
e6e5906b PB |
2129 | opmode = ext & 0x7f; |
2130 | switch ((ext >> 13) & 7) { | |
2131 | case 0: case 2: | |
2132 | break; | |
2133 | case 1: | |
2134 | goto undef; | |
2135 | case 3: /* fmove out */ | |
2136 | src = FREG(ext, 7); | |
a7812ae4 | 2137 | tmp32 = tcg_temp_new_i32(); |
e6e5906b PB |
2138 | /* fmove */ |
2139 | /* ??? TODO: Proper behavior on overflow. */ | |
2140 | switch ((ext >> 10) & 7) { | |
2141 | case 0: | |
2142 | opsize = OS_LONG; | |
a7812ae4 | 2143 | gen_helper_f64_to_i32(tmp32, cpu_env, src); |
e6e5906b PB |
2144 | break; |
2145 | case 1: | |
2146 | opsize = OS_SINGLE; | |
a7812ae4 | 2147 | gen_helper_f64_to_f32(tmp32, cpu_env, src); |
e6e5906b PB |
2148 | break; |
2149 | case 4: | |
2150 | opsize = OS_WORD; | |
a7812ae4 | 2151 | gen_helper_f64_to_i32(tmp32, cpu_env, src); |
e6e5906b | 2152 | break; |
a7812ae4 PB |
2153 | case 5: /* OS_DOUBLE */ |
2154 | tcg_gen_mov_i32(tmp32, AREG(insn, 0)); | |
c59b97aa | 2155 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2156 | case 2: |
2157 | case 3: | |
243ee8f7 | 2158 | break; |
a7812ae4 PB |
2159 | case 4: |
2160 | tcg_gen_addi_i32(tmp32, tmp32, -8); | |
2161 | break; | |
2162 | case 5: | |
d4d79bb1 | 2163 | offset = cpu_ldsw_code(env, s->pc); |
a7812ae4 PB |
2164 | s->pc += 2; |
2165 | tcg_gen_addi_i32(tmp32, tmp32, offset); | |
2166 | break; | |
2167 | default: | |
2168 | goto undef; | |
2169 | } | |
2170 | gen_store64(s, tmp32, src); | |
c59b97aa | 2171 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2172 | case 3: |
2173 | tcg_gen_addi_i32(tmp32, tmp32, 8); | |
2174 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2175 | break; | |
2176 | case 4: | |
2177 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2178 | break; | |
2179 | } | |
2180 | tcg_temp_free_i32(tmp32); | |
2181 | return; | |
e6e5906b PB |
2182 | case 6: |
2183 | opsize = OS_BYTE; | |
a7812ae4 | 2184 | gen_helper_f64_to_i32(tmp32, cpu_env, src); |
e6e5906b PB |
2185 | break; |
2186 | default: | |
2187 | goto undef; | |
2188 | } | |
d4d79bb1 | 2189 | DEST_EA(env, insn, opsize, tmp32, NULL); |
a7812ae4 | 2190 | tcg_temp_free_i32(tmp32); |
e6e5906b PB |
2191 | return; |
2192 | case 4: /* fmove to control register. */ | |
2193 | switch ((ext >> 10) & 7) { | |
2194 | case 4: /* FPCR */ | |
2195 | /* Not implemented. Ignore writes. */ | |
2196 | break; | |
2197 | case 1: /* FPIAR */ | |
2198 | case 2: /* FPSR */ | |
2199 | default: | |
2200 | cpu_abort(NULL, "Unimplemented: fmove to control %d", | |
2201 | (ext >> 10) & 7); | |
2202 | } | |
2203 | break; | |
2204 | case 5: /* fmove from control register. */ | |
2205 | switch ((ext >> 10) & 7) { | |
2206 | case 4: /* FPCR */ | |
2207 | /* Not implemented. Always return zero. */ | |
351326a6 | 2208 | tmp32 = tcg_const_i32(0); |
e6e5906b PB |
2209 | break; |
2210 | case 1: /* FPIAR */ | |
2211 | case 2: /* FPSR */ | |
2212 | default: | |
2213 | cpu_abort(NULL, "Unimplemented: fmove from control %d", | |
2214 | (ext >> 10) & 7); | |
2215 | goto undef; | |
2216 | } | |
d4d79bb1 | 2217 | DEST_EA(env, insn, OS_LONG, tmp32, NULL); |
e6e5906b | 2218 | break; |
5fafdf24 | 2219 | case 6: /* fmovem */ |
e6e5906b PB |
2220 | case 7: |
2221 | { | |
e1f3808e PB |
2222 | TCGv addr; |
2223 | uint16_t mask; | |
2224 | int i; | |
2225 | if ((ext & 0x1f00) != 0x1000 || (ext & 0xff) == 0) | |
2226 | goto undef; | |
d4d79bb1 | 2227 | tmp32 = gen_lea(env, s, insn, OS_LONG); |
a7812ae4 | 2228 | if (IS_NULL_QREG(tmp32)) { |
e1f3808e PB |
2229 | gen_addr_fault(s); |
2230 | return; | |
2231 | } | |
a7812ae4 PB |
2232 | addr = tcg_temp_new_i32(); |
2233 | tcg_gen_mov_i32(addr, tmp32); | |
e1f3808e PB |
2234 | mask = 0x80; |
2235 | for (i = 0; i < 8; i++) { | |
2236 | if (ext & mask) { | |
e1f3808e PB |
2237 | dest = FREG(i, 0); |
2238 | if (ext & (1 << 13)) { | |
2239 | /* store */ | |
2240 | tcg_gen_qemu_stf64(dest, addr, IS_USER(s)); | |
2241 | } else { | |
2242 | /* load */ | |
2243 | tcg_gen_qemu_ldf64(dest, addr, IS_USER(s)); | |
2244 | } | |
2245 | if (ext & (mask - 1)) | |
2246 | tcg_gen_addi_i32(addr, addr, 8); | |
e6e5906b | 2247 | } |
e1f3808e | 2248 | mask >>= 1; |
e6e5906b | 2249 | } |
18307f26 | 2250 | tcg_temp_free_i32(addr); |
e6e5906b PB |
2251 | } |
2252 | return; | |
2253 | } | |
2254 | if (ext & (1 << 14)) { | |
e6e5906b PB |
2255 | /* Source effective address. */ |
2256 | switch ((ext >> 10) & 7) { | |
2257 | case 0: opsize = OS_LONG; break; | |
2258 | case 1: opsize = OS_SINGLE; break; | |
2259 | case 4: opsize = OS_WORD; break; | |
2260 | case 5: opsize = OS_DOUBLE; break; | |
2261 | case 6: opsize = OS_BYTE; break; | |
2262 | default: | |
2263 | goto undef; | |
2264 | } | |
e6e5906b | 2265 | if (opsize == OS_DOUBLE) { |
a7812ae4 PB |
2266 | tmp32 = tcg_temp_new_i32(); |
2267 | tcg_gen_mov_i32(tmp32, AREG(insn, 0)); | |
c59b97aa | 2268 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2269 | case 2: |
2270 | case 3: | |
243ee8f7 | 2271 | break; |
a7812ae4 PB |
2272 | case 4: |
2273 | tcg_gen_addi_i32(tmp32, tmp32, -8); | |
2274 | break; | |
2275 | case 5: | |
d4d79bb1 | 2276 | offset = cpu_ldsw_code(env, s->pc); |
a7812ae4 PB |
2277 | s->pc += 2; |
2278 | tcg_gen_addi_i32(tmp32, tmp32, offset); | |
2279 | break; | |
2280 | case 7: | |
d4d79bb1 | 2281 | offset = cpu_ldsw_code(env, s->pc); |
a7812ae4 PB |
2282 | offset += s->pc - 2; |
2283 | s->pc += 2; | |
2284 | tcg_gen_addi_i32(tmp32, tmp32, offset); | |
2285 | break; | |
2286 | default: | |
2287 | goto undef; | |
2288 | } | |
2289 | src = gen_load64(s, tmp32); | |
c59b97aa | 2290 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2291 | case 3: |
2292 | tcg_gen_addi_i32(tmp32, tmp32, 8); | |
2293 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2294 | break; | |
2295 | case 4: | |
2296 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2297 | break; | |
2298 | } | |
2299 | tcg_temp_free_i32(tmp32); | |
e6e5906b | 2300 | } else { |
d4d79bb1 | 2301 | SRC_EA(env, tmp32, opsize, 1, NULL); |
a7812ae4 | 2302 | src = tcg_temp_new_i64(); |
e6e5906b PB |
2303 | switch (opsize) { |
2304 | case OS_LONG: | |
2305 | case OS_WORD: | |
2306 | case OS_BYTE: | |
a7812ae4 | 2307 | gen_helper_i32_to_f64(src, cpu_env, tmp32); |
e6e5906b PB |
2308 | break; |
2309 | case OS_SINGLE: | |
a7812ae4 | 2310 | gen_helper_f32_to_f64(src, cpu_env, tmp32); |
e6e5906b PB |
2311 | break; |
2312 | } | |
2313 | } | |
2314 | } else { | |
2315 | /* Source register. */ | |
2316 | src = FREG(ext, 10); | |
2317 | } | |
2318 | dest = FREG(ext, 7); | |
a7812ae4 | 2319 | res = tcg_temp_new_i64(); |
e6e5906b | 2320 | if (opmode != 0x3a) |
e1f3808e | 2321 | tcg_gen_mov_f64(res, dest); |
e6e5906b | 2322 | round = 1; |
a7812ae4 | 2323 | set_dest = 1; |
e6e5906b PB |
2324 | switch (opmode) { |
2325 | case 0: case 0x40: case 0x44: /* fmove */ | |
e1f3808e | 2326 | tcg_gen_mov_f64(res, src); |
e6e5906b PB |
2327 | break; |
2328 | case 1: /* fint */ | |
e1f3808e | 2329 | gen_helper_iround_f64(res, cpu_env, src); |
e6e5906b PB |
2330 | round = 0; |
2331 | break; | |
2332 | case 3: /* fintrz */ | |
e1f3808e | 2333 | gen_helper_itrunc_f64(res, cpu_env, src); |
e6e5906b PB |
2334 | round = 0; |
2335 | break; | |
2336 | case 4: case 0x41: case 0x45: /* fsqrt */ | |
e1f3808e | 2337 | gen_helper_sqrt_f64(res, cpu_env, src); |
e6e5906b PB |
2338 | break; |
2339 | case 0x18: case 0x58: case 0x5c: /* fabs */ | |
e1f3808e | 2340 | gen_helper_abs_f64(res, src); |
e6e5906b PB |
2341 | break; |
2342 | case 0x1a: case 0x5a: case 0x5e: /* fneg */ | |
e1f3808e | 2343 | gen_helper_chs_f64(res, src); |
e6e5906b PB |
2344 | break; |
2345 | case 0x20: case 0x60: case 0x64: /* fdiv */ | |
e1f3808e | 2346 | gen_helper_div_f64(res, cpu_env, res, src); |
e6e5906b PB |
2347 | break; |
2348 | case 0x22: case 0x62: case 0x66: /* fadd */ | |
e1f3808e | 2349 | gen_helper_add_f64(res, cpu_env, res, src); |
e6e5906b PB |
2350 | break; |
2351 | case 0x23: case 0x63: case 0x67: /* fmul */ | |
e1f3808e | 2352 | gen_helper_mul_f64(res, cpu_env, res, src); |
e6e5906b PB |
2353 | break; |
2354 | case 0x28: case 0x68: case 0x6c: /* fsub */ | |
e1f3808e | 2355 | gen_helper_sub_f64(res, cpu_env, res, src); |
e6e5906b PB |
2356 | break; |
2357 | case 0x38: /* fcmp */ | |
e1f3808e | 2358 | gen_helper_sub_cmp_f64(res, cpu_env, res, src); |
a7812ae4 | 2359 | set_dest = 0; |
e6e5906b PB |
2360 | round = 0; |
2361 | break; | |
2362 | case 0x3a: /* ftst */ | |
e1f3808e | 2363 | tcg_gen_mov_f64(res, src); |
a7812ae4 | 2364 | set_dest = 0; |
e6e5906b PB |
2365 | round = 0; |
2366 | break; | |
2367 | default: | |
2368 | goto undef; | |
2369 | } | |
a7812ae4 PB |
2370 | if (ext & (1 << 14)) { |
2371 | tcg_temp_free_i64(src); | |
2372 | } | |
e6e5906b PB |
2373 | if (round) { |
2374 | if (opmode & 0x40) { | |
2375 | if ((opmode & 0x4) != 0) | |
2376 | round = 0; | |
2377 | } else if ((s->fpcr & M68K_FPCR_PREC) == 0) { | |
2378 | round = 0; | |
2379 | } | |
2380 | } | |
2381 | if (round) { | |
a7812ae4 | 2382 | TCGv tmp = tcg_temp_new_i32(); |
e1f3808e PB |
2383 | gen_helper_f64_to_f32(tmp, cpu_env, res); |
2384 | gen_helper_f32_to_f64(res, cpu_env, tmp); | |
a7812ae4 | 2385 | tcg_temp_free_i32(tmp); |
5fafdf24 | 2386 | } |
e1f3808e | 2387 | tcg_gen_mov_f64(QREG_FP_RESULT, res); |
a7812ae4 | 2388 | if (set_dest) { |
e1f3808e | 2389 | tcg_gen_mov_f64(dest, res); |
e6e5906b | 2390 | } |
a7812ae4 | 2391 | tcg_temp_free_i64(res); |
e6e5906b PB |
2392 | return; |
2393 | undef: | |
a7812ae4 | 2394 | /* FIXME: Is this right for offset addressing modes? */ |
e6e5906b | 2395 | s->pc -= 2; |
d4d79bb1 | 2396 | disas_undef_fpu(env, s, insn); |
e6e5906b PB |
2397 | } |
2398 | ||
2399 | DISAS_INSN(fbcc) | |
2400 | { | |
2401 | uint32_t offset; | |
2402 | uint32_t addr; | |
e1f3808e | 2403 | TCGv flag; |
42a268c2 | 2404 | TCGLabel *l1; |
e6e5906b PB |
2405 | |
2406 | addr = s->pc; | |
d4d79bb1 | 2407 | offset = cpu_ldsw_code(env, s->pc); |
e6e5906b PB |
2408 | s->pc += 2; |
2409 | if (insn & (1 << 6)) { | |
28b68cd7 | 2410 | offset = (offset << 16) | read_im16(env, s); |
e6e5906b PB |
2411 | } |
2412 | ||
2413 | l1 = gen_new_label(); | |
2414 | /* TODO: Raise BSUN exception. */ | |
a7812ae4 | 2415 | flag = tcg_temp_new(); |
e1f3808e | 2416 | gen_helper_compare_f64(flag, cpu_env, QREG_FP_RESULT); |
e6e5906b PB |
2417 | /* Jump to l1 if condition is true. */ |
2418 | switch (insn & 0xf) { | |
2419 | case 0: /* f */ | |
2420 | break; | |
2421 | case 1: /* eq (=0) */ | |
e1f3808e | 2422 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2423 | break; |
2424 | case 2: /* ogt (=1) */ | |
e1f3808e | 2425 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(1), l1); |
e6e5906b PB |
2426 | break; |
2427 | case 3: /* oge (=0 or =1) */ | |
e1f3808e | 2428 | tcg_gen_brcond_i32(TCG_COND_LEU, flag, tcg_const_i32(1), l1); |
e6e5906b PB |
2429 | break; |
2430 | case 4: /* olt (=-1) */ | |
e1f3808e | 2431 | tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2432 | break; |
2433 | case 5: /* ole (=-1 or =0) */ | |
e1f3808e | 2434 | tcg_gen_brcond_i32(TCG_COND_LE, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2435 | break; |
2436 | case 6: /* ogl (=-1 or =1) */ | |
e1f3808e PB |
2437 | tcg_gen_andi_i32(flag, flag, 1); |
2438 | tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1); | |
e6e5906b PB |
2439 | break; |
2440 | case 7: /* or (=2) */ | |
e1f3808e | 2441 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(2), l1); |
e6e5906b PB |
2442 | break; |
2443 | case 8: /* un (<2) */ | |
e1f3808e | 2444 | tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(2), l1); |
e6e5906b PB |
2445 | break; |
2446 | case 9: /* ueq (=0 or =2) */ | |
e1f3808e PB |
2447 | tcg_gen_andi_i32(flag, flag, 1); |
2448 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1); | |
e6e5906b PB |
2449 | break; |
2450 | case 10: /* ugt (>0) */ | |
e1f3808e | 2451 | tcg_gen_brcond_i32(TCG_COND_GT, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2452 | break; |
2453 | case 11: /* uge (>=0) */ | |
e1f3808e | 2454 | tcg_gen_brcond_i32(TCG_COND_GE, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2455 | break; |
2456 | case 12: /* ult (=-1 or =2) */ | |
e1f3808e | 2457 | tcg_gen_brcond_i32(TCG_COND_GEU, flag, tcg_const_i32(2), l1); |
e6e5906b PB |
2458 | break; |
2459 | case 13: /* ule (!=1) */ | |
e1f3808e | 2460 | tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(1), l1); |
e6e5906b PB |
2461 | break; |
2462 | case 14: /* ne (!=0) */ | |
e1f3808e | 2463 | tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2464 | break; |
2465 | case 15: /* t */ | |
e1f3808e | 2466 | tcg_gen_br(l1); |
e6e5906b PB |
2467 | break; |
2468 | } | |
2469 | gen_jmp_tb(s, 0, s->pc); | |
2470 | gen_set_label(l1); | |
2471 | gen_jmp_tb(s, 1, addr + offset); | |
2472 | } | |
2473 | ||
0633879f PB |
2474 | DISAS_INSN(frestore) |
2475 | { | |
a47dddd7 AF |
2476 | M68kCPU *cpu = m68k_env_get_cpu(env); |
2477 | ||
0633879f | 2478 | /* TODO: Implement frestore. */ |
a47dddd7 | 2479 | cpu_abort(CPU(cpu), "FRESTORE not implemented"); |
0633879f PB |
2480 | } |
2481 | ||
2482 | DISAS_INSN(fsave) | |
2483 | { | |
a47dddd7 AF |
2484 | M68kCPU *cpu = m68k_env_get_cpu(env); |
2485 | ||
0633879f | 2486 | /* TODO: Implement fsave. */ |
a47dddd7 | 2487 | cpu_abort(CPU(cpu), "FSAVE not implemented"); |
0633879f PB |
2488 | } |
2489 | ||
e1f3808e | 2490 | static inline TCGv gen_mac_extract_word(DisasContext *s, TCGv val, int upper) |
acf930aa | 2491 | { |
a7812ae4 | 2492 | TCGv tmp = tcg_temp_new(); |
acf930aa PB |
2493 | if (s->env->macsr & MACSR_FI) { |
2494 | if (upper) | |
e1f3808e | 2495 | tcg_gen_andi_i32(tmp, val, 0xffff0000); |
acf930aa | 2496 | else |
e1f3808e | 2497 | tcg_gen_shli_i32(tmp, val, 16); |
acf930aa PB |
2498 | } else if (s->env->macsr & MACSR_SU) { |
2499 | if (upper) | |
e1f3808e | 2500 | tcg_gen_sari_i32(tmp, val, 16); |
acf930aa | 2501 | else |
e1f3808e | 2502 | tcg_gen_ext16s_i32(tmp, val); |
acf930aa PB |
2503 | } else { |
2504 | if (upper) | |
e1f3808e | 2505 | tcg_gen_shri_i32(tmp, val, 16); |
acf930aa | 2506 | else |
e1f3808e | 2507 | tcg_gen_ext16u_i32(tmp, val); |
acf930aa PB |
2508 | } |
2509 | return tmp; | |
2510 | } | |
2511 | ||
e1f3808e PB |
2512 | static void gen_mac_clear_flags(void) |
2513 | { | |
2514 | tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, | |
2515 | ~(MACSR_V | MACSR_Z | MACSR_N | MACSR_EV)); | |
2516 | } | |
2517 | ||
acf930aa PB |
2518 | DISAS_INSN(mac) |
2519 | { | |
e1f3808e PB |
2520 | TCGv rx; |
2521 | TCGv ry; | |
acf930aa PB |
2522 | uint16_t ext; |
2523 | int acc; | |
e1f3808e PB |
2524 | TCGv tmp; |
2525 | TCGv addr; | |
2526 | TCGv loadval; | |
acf930aa | 2527 | int dual; |
e1f3808e PB |
2528 | TCGv saved_flags; |
2529 | ||
a7812ae4 PB |
2530 | if (!s->done_mac) { |
2531 | s->mactmp = tcg_temp_new_i64(); | |
2532 | s->done_mac = 1; | |
2533 | } | |
acf930aa | 2534 | |
28b68cd7 | 2535 | ext = read_im16(env, s); |
acf930aa PB |
2536 | |
2537 | acc = ((insn >> 7) & 1) | ((ext >> 3) & 2); | |
2538 | dual = ((insn & 0x30) != 0 && (ext & 3) != 0); | |
d315c888 | 2539 | if (dual && !m68k_feature(s->env, M68K_FEATURE_CF_EMAC_B)) { |
d4d79bb1 | 2540 | disas_undef(env, s, insn); |
d315c888 PB |
2541 | return; |
2542 | } | |
acf930aa PB |
2543 | if (insn & 0x30) { |
2544 | /* MAC with load. */ | |
d4d79bb1 | 2545 | tmp = gen_lea(env, s, insn, OS_LONG); |
a7812ae4 | 2546 | addr = tcg_temp_new(); |
e1f3808e | 2547 | tcg_gen_and_i32(addr, tmp, QREG_MAC_MASK); |
acf930aa PB |
2548 | /* Load the value now to ensure correct exception behavior. |
2549 | Perform writeback after reading the MAC inputs. */ | |
2550 | loadval = gen_load(s, OS_LONG, addr, 0); | |
2551 | ||
2552 | acc ^= 1; | |
2553 | rx = (ext & 0x8000) ? AREG(ext, 12) : DREG(insn, 12); | |
2554 | ry = (ext & 8) ? AREG(ext, 0) : DREG(ext, 0); | |
2555 | } else { | |
e1f3808e | 2556 | loadval = addr = NULL_QREG; |
acf930aa PB |
2557 | rx = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9); |
2558 | ry = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); | |
2559 | } | |
2560 | ||
e1f3808e PB |
2561 | gen_mac_clear_flags(); |
2562 | #if 0 | |
acf930aa | 2563 | l1 = -1; |
e1f3808e | 2564 | /* Disabled because conditional branches clobber temporary vars. */ |
acf930aa PB |
2565 | if ((s->env->macsr & MACSR_OMC) != 0 && !dual) { |
2566 | /* Skip the multiply if we know we will ignore it. */ | |
2567 | l1 = gen_new_label(); | |
a7812ae4 | 2568 | tmp = tcg_temp_new(); |
e1f3808e | 2569 | tcg_gen_andi_i32(tmp, QREG_MACSR, 1 << (acc + 8)); |
acf930aa PB |
2570 | gen_op_jmp_nz32(tmp, l1); |
2571 | } | |
e1f3808e | 2572 | #endif |
acf930aa PB |
2573 | |
2574 | if ((ext & 0x0800) == 0) { | |
2575 | /* Word. */ | |
2576 | rx = gen_mac_extract_word(s, rx, (ext & 0x80) != 0); | |
2577 | ry = gen_mac_extract_word(s, ry, (ext & 0x40) != 0); | |
2578 | } | |
2579 | if (s->env->macsr & MACSR_FI) { | |
e1f3808e | 2580 | gen_helper_macmulf(s->mactmp, cpu_env, rx, ry); |
acf930aa PB |
2581 | } else { |
2582 | if (s->env->macsr & MACSR_SU) | |
e1f3808e | 2583 | gen_helper_macmuls(s->mactmp, cpu_env, rx, ry); |
acf930aa | 2584 | else |
e1f3808e | 2585 | gen_helper_macmulu(s->mactmp, cpu_env, rx, ry); |
acf930aa PB |
2586 | switch ((ext >> 9) & 3) { |
2587 | case 1: | |
e1f3808e | 2588 | tcg_gen_shli_i64(s->mactmp, s->mactmp, 1); |
acf930aa PB |
2589 | break; |
2590 | case 3: | |
e1f3808e | 2591 | tcg_gen_shri_i64(s->mactmp, s->mactmp, 1); |
acf930aa PB |
2592 | break; |
2593 | } | |
2594 | } | |
2595 | ||
2596 | if (dual) { | |
2597 | /* Save the overflow flag from the multiply. */ | |
a7812ae4 | 2598 | saved_flags = tcg_temp_new(); |
e1f3808e PB |
2599 | tcg_gen_mov_i32(saved_flags, QREG_MACSR); |
2600 | } else { | |
2601 | saved_flags = NULL_QREG; | |
acf930aa PB |
2602 | } |
2603 | ||
e1f3808e PB |
2604 | #if 0 |
2605 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2606 | if ((s->env->macsr & MACSR_OMC) != 0 && dual) { |
2607 | /* Skip the accumulate if the value is already saturated. */ | |
2608 | l1 = gen_new_label(); | |
a7812ae4 | 2609 | tmp = tcg_temp_new(); |
351326a6 | 2610 | gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc)); |
acf930aa PB |
2611 | gen_op_jmp_nz32(tmp, l1); |
2612 | } | |
e1f3808e | 2613 | #endif |
acf930aa PB |
2614 | |
2615 | if (insn & 0x100) | |
e1f3808e | 2616 | tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa | 2617 | else |
e1f3808e | 2618 | tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa PB |
2619 | |
2620 | if (s->env->macsr & MACSR_FI) | |
e1f3808e | 2621 | gen_helper_macsatf(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2622 | else if (s->env->macsr & MACSR_SU) |
e1f3808e | 2623 | gen_helper_macsats(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2624 | else |
e1f3808e | 2625 | gen_helper_macsatu(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2626 | |
e1f3808e PB |
2627 | #if 0 |
2628 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2629 | if (l1 != -1) |
2630 | gen_set_label(l1); | |
e1f3808e | 2631 | #endif |
acf930aa PB |
2632 | |
2633 | if (dual) { | |
2634 | /* Dual accumulate variant. */ | |
2635 | acc = (ext >> 2) & 3; | |
2636 | /* Restore the overflow flag from the multiplier. */ | |
e1f3808e PB |
2637 | tcg_gen_mov_i32(QREG_MACSR, saved_flags); |
2638 | #if 0 | |
2639 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2640 | if ((s->env->macsr & MACSR_OMC) != 0) { |
2641 | /* Skip the accumulate if the value is already saturated. */ | |
2642 | l1 = gen_new_label(); | |
a7812ae4 | 2643 | tmp = tcg_temp_new(); |
351326a6 | 2644 | gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc)); |
acf930aa PB |
2645 | gen_op_jmp_nz32(tmp, l1); |
2646 | } | |
e1f3808e | 2647 | #endif |
acf930aa | 2648 | if (ext & 2) |
e1f3808e | 2649 | tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa | 2650 | else |
e1f3808e | 2651 | tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa | 2652 | if (s->env->macsr & MACSR_FI) |
e1f3808e | 2653 | gen_helper_macsatf(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2654 | else if (s->env->macsr & MACSR_SU) |
e1f3808e | 2655 | gen_helper_macsats(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2656 | else |
e1f3808e PB |
2657 | gen_helper_macsatu(cpu_env, tcg_const_i32(acc)); |
2658 | #if 0 | |
2659 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2660 | if (l1 != -1) |
2661 | gen_set_label(l1); | |
e1f3808e | 2662 | #endif |
acf930aa | 2663 | } |
e1f3808e | 2664 | gen_helper_mac_set_flags(cpu_env, tcg_const_i32(acc)); |
acf930aa PB |
2665 | |
2666 | if (insn & 0x30) { | |
e1f3808e | 2667 | TCGv rw; |
acf930aa | 2668 | rw = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9); |
e1f3808e | 2669 | tcg_gen_mov_i32(rw, loadval); |
acf930aa PB |
2670 | /* FIXME: Should address writeback happen with the masked or |
2671 | unmasked value? */ | |
2672 | switch ((insn >> 3) & 7) { | |
2673 | case 3: /* Post-increment. */ | |
e1f3808e | 2674 | tcg_gen_addi_i32(AREG(insn, 0), addr, 4); |
acf930aa PB |
2675 | break; |
2676 | case 4: /* Pre-decrement. */ | |
e1f3808e | 2677 | tcg_gen_mov_i32(AREG(insn, 0), addr); |
acf930aa PB |
2678 | } |
2679 | } | |
2680 | } | |
2681 | ||
2682 | DISAS_INSN(from_mac) | |
2683 | { | |
e1f3808e | 2684 | TCGv rx; |
a7812ae4 | 2685 | TCGv_i64 acc; |
e1f3808e | 2686 | int accnum; |
acf930aa PB |
2687 | |
2688 | rx = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); | |
e1f3808e PB |
2689 | accnum = (insn >> 9) & 3; |
2690 | acc = MACREG(accnum); | |
acf930aa | 2691 | if (s->env->macsr & MACSR_FI) { |
a7812ae4 | 2692 | gen_helper_get_macf(rx, cpu_env, acc); |
acf930aa | 2693 | } else if ((s->env->macsr & MACSR_OMC) == 0) { |
ecc7b3aa | 2694 | tcg_gen_extrl_i64_i32(rx, acc); |
acf930aa | 2695 | } else if (s->env->macsr & MACSR_SU) { |
e1f3808e | 2696 | gen_helper_get_macs(rx, acc); |
acf930aa | 2697 | } else { |
e1f3808e PB |
2698 | gen_helper_get_macu(rx, acc); |
2699 | } | |
2700 | if (insn & 0x40) { | |
2701 | tcg_gen_movi_i64(acc, 0); | |
2702 | tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum)); | |
acf930aa | 2703 | } |
acf930aa PB |
2704 | } |
2705 | ||
2706 | DISAS_INSN(move_mac) | |
2707 | { | |
e1f3808e | 2708 | /* FIXME: This can be done without a helper. */ |
acf930aa | 2709 | int src; |
e1f3808e | 2710 | TCGv dest; |
acf930aa | 2711 | src = insn & 3; |
e1f3808e PB |
2712 | dest = tcg_const_i32((insn >> 9) & 3); |
2713 | gen_helper_mac_move(cpu_env, dest, tcg_const_i32(src)); | |
2714 | gen_mac_clear_flags(); | |
2715 | gen_helper_mac_set_flags(cpu_env, dest); | |
acf930aa PB |
2716 | } |
2717 | ||
2718 | DISAS_INSN(from_macsr) | |
2719 | { | |
e1f3808e | 2720 | TCGv reg; |
acf930aa PB |
2721 | |
2722 | reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); | |
e1f3808e | 2723 | tcg_gen_mov_i32(reg, QREG_MACSR); |
acf930aa PB |
2724 | } |
2725 | ||
2726 | DISAS_INSN(from_mask) | |
2727 | { | |
e1f3808e | 2728 | TCGv reg; |
acf930aa | 2729 | reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); |
e1f3808e | 2730 | tcg_gen_mov_i32(reg, QREG_MAC_MASK); |
acf930aa PB |
2731 | } |
2732 | ||
2733 | DISAS_INSN(from_mext) | |
2734 | { | |
e1f3808e PB |
2735 | TCGv reg; |
2736 | TCGv acc; | |
acf930aa | 2737 | reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); |
e1f3808e | 2738 | acc = tcg_const_i32((insn & 0x400) ? 2 : 0); |
acf930aa | 2739 | if (s->env->macsr & MACSR_FI) |
e1f3808e | 2740 | gen_helper_get_mac_extf(reg, cpu_env, acc); |
acf930aa | 2741 | else |
e1f3808e | 2742 | gen_helper_get_mac_exti(reg, cpu_env, acc); |
acf930aa PB |
2743 | } |
2744 | ||
2745 | DISAS_INSN(macsr_to_ccr) | |
2746 | { | |
e1f3808e PB |
2747 | tcg_gen_movi_i32(QREG_CC_X, 0); |
2748 | tcg_gen_andi_i32(QREG_CC_DEST, QREG_MACSR, 0xf); | |
acf930aa PB |
2749 | s->cc_op = CC_OP_FLAGS; |
2750 | } | |
2751 | ||
2752 | DISAS_INSN(to_mac) | |
2753 | { | |
a7812ae4 | 2754 | TCGv_i64 acc; |
e1f3808e PB |
2755 | TCGv val; |
2756 | int accnum; | |
2757 | accnum = (insn >> 9) & 3; | |
2758 | acc = MACREG(accnum); | |
d4d79bb1 | 2759 | SRC_EA(env, val, OS_LONG, 0, NULL); |
acf930aa | 2760 | if (s->env->macsr & MACSR_FI) { |
e1f3808e PB |
2761 | tcg_gen_ext_i32_i64(acc, val); |
2762 | tcg_gen_shli_i64(acc, acc, 8); | |
acf930aa | 2763 | } else if (s->env->macsr & MACSR_SU) { |
e1f3808e | 2764 | tcg_gen_ext_i32_i64(acc, val); |
acf930aa | 2765 | } else { |
e1f3808e | 2766 | tcg_gen_extu_i32_i64(acc, val); |
acf930aa | 2767 | } |
e1f3808e PB |
2768 | tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum)); |
2769 | gen_mac_clear_flags(); | |
2770 | gen_helper_mac_set_flags(cpu_env, tcg_const_i32(accnum)); | |
acf930aa PB |
2771 | } |
2772 | ||
2773 | DISAS_INSN(to_macsr) | |
2774 | { | |
e1f3808e | 2775 | TCGv val; |
d4d79bb1 | 2776 | SRC_EA(env, val, OS_LONG, 0, NULL); |
e1f3808e | 2777 | gen_helper_set_macsr(cpu_env, val); |
acf930aa PB |
2778 | gen_lookup_tb(s); |
2779 | } | |
2780 | ||
2781 | DISAS_INSN(to_mask) | |
2782 | { | |
e1f3808e | 2783 | TCGv val; |
d4d79bb1 | 2784 | SRC_EA(env, val, OS_LONG, 0, NULL); |
e1f3808e | 2785 | tcg_gen_ori_i32(QREG_MAC_MASK, val, 0xffff0000); |
acf930aa PB |
2786 | } |
2787 | ||
2788 | DISAS_INSN(to_mext) | |
2789 | { | |
e1f3808e PB |
2790 | TCGv val; |
2791 | TCGv acc; | |
d4d79bb1 | 2792 | SRC_EA(env, val, OS_LONG, 0, NULL); |
e1f3808e | 2793 | acc = tcg_const_i32((insn & 0x400) ? 2 : 0); |
acf930aa | 2794 | if (s->env->macsr & MACSR_FI) |
e1f3808e | 2795 | gen_helper_set_mac_extf(cpu_env, val, acc); |
acf930aa | 2796 | else if (s->env->macsr & MACSR_SU) |
e1f3808e | 2797 | gen_helper_set_mac_exts(cpu_env, val, acc); |
acf930aa | 2798 | else |
e1f3808e | 2799 | gen_helper_set_mac_extu(cpu_env, val, acc); |
acf930aa PB |
2800 | } |
2801 | ||
e6e5906b PB |
2802 | static disas_proc opcode_table[65536]; |
2803 | ||
2804 | static void | |
2805 | register_opcode (disas_proc proc, uint16_t opcode, uint16_t mask) | |
2806 | { | |
2807 | int i; | |
2808 | int from; | |
2809 | int to; | |
2810 | ||
2811 | /* Sanity check. All set bits must be included in the mask. */ | |
5fc4adf6 PB |
2812 | if (opcode & ~mask) { |
2813 | fprintf(stderr, | |
2814 | "qemu internal error: bogus opcode definition %04x/%04x\n", | |
2815 | opcode, mask); | |
e6e5906b | 2816 | abort(); |
5fc4adf6 | 2817 | } |
e6e5906b PB |
2818 | /* This could probably be cleverer. For now just optimize the case where |
2819 | the top bits are known. */ | |
2820 | /* Find the first zero bit in the mask. */ | |
2821 | i = 0x8000; | |
2822 | while ((i & mask) != 0) | |
2823 | i >>= 1; | |
2824 | /* Iterate over all combinations of this and lower bits. */ | |
2825 | if (i == 0) | |
2826 | i = 1; | |
2827 | else | |
2828 | i <<= 1; | |
2829 | from = opcode & ~(i - 1); | |
2830 | to = from + i; | |
0633879f | 2831 | for (i = from; i < to; i++) { |
e6e5906b PB |
2832 | if ((i & mask) == opcode) |
2833 | opcode_table[i] = proc; | |
0633879f | 2834 | } |
e6e5906b PB |
2835 | } |
2836 | ||
2837 | /* Register m68k opcode handlers. Order is important. | |
2838 | Later insn override earlier ones. */ | |
0402f767 | 2839 | void register_m68k_insns (CPUM68KState *env) |
e6e5906b | 2840 | { |
b2085257 JPAG |
2841 | /* Build the opcode table only once to avoid |
2842 | multithreading issues. */ | |
2843 | if (opcode_table[0] != NULL) { | |
2844 | return; | |
2845 | } | |
f076803b LV |
2846 | |
2847 | /* use BASE() for instruction available | |
2848 | * for CF_ISA_A and M68000. | |
2849 | */ | |
2850 | #define BASE(name, opcode, mask) \ | |
2851 | register_opcode(disas_##name, 0x##opcode, 0x##mask) | |
d315c888 | 2852 | #define INSN(name, opcode, mask, feature) do { \ |
0402f767 | 2853 | if (m68k_feature(env, M68K_FEATURE_##feature)) \ |
f076803b | 2854 | BASE(name, opcode, mask); \ |
d315c888 | 2855 | } while(0) |
f076803b | 2856 | BASE(undef, 0000, 0000); |
0402f767 | 2857 | INSN(arith_im, 0080, fff8, CF_ISA_A); |
f076803b LV |
2858 | INSN(arith_im, 0000, ff00, M68000); |
2859 | INSN(undef, 00c0, ffc0, M68000); | |
d315c888 | 2860 | INSN(bitrev, 00c0, fff8, CF_ISA_APLUSC); |
f076803b LV |
2861 | BASE(bitop_reg, 0100, f1c0); |
2862 | BASE(bitop_reg, 0140, f1c0); | |
2863 | BASE(bitop_reg, 0180, f1c0); | |
2864 | BASE(bitop_reg, 01c0, f1c0); | |
0402f767 | 2865 | INSN(arith_im, 0280, fff8, CF_ISA_A); |
f076803b LV |
2866 | INSN(arith_im, 0200, ff00, M68000); |
2867 | INSN(undef, 02c0, ffc0, M68000); | |
d315c888 | 2868 | INSN(byterev, 02c0, fff8, CF_ISA_APLUSC); |
0402f767 | 2869 | INSN(arith_im, 0480, fff8, CF_ISA_A); |
f076803b LV |
2870 | INSN(arith_im, 0400, ff00, M68000); |
2871 | INSN(undef, 04c0, ffc0, M68000); | |
2872 | INSN(arith_im, 0600, ff00, M68000); | |
2873 | INSN(undef, 06c0, ffc0, M68000); | |
d315c888 | 2874 | INSN(ff1, 04c0, fff8, CF_ISA_APLUSC); |
0402f767 | 2875 | INSN(arith_im, 0680, fff8, CF_ISA_A); |
0402f767 | 2876 | INSN(arith_im, 0c00, ff38, CF_ISA_A); |
f076803b LV |
2877 | INSN(arith_im, 0c00, ff00, M68000); |
2878 | BASE(bitop_im, 0800, ffc0); | |
2879 | BASE(bitop_im, 0840, ffc0); | |
2880 | BASE(bitop_im, 0880, ffc0); | |
2881 | BASE(bitop_im, 08c0, ffc0); | |
2882 | INSN(arith_im, 0a80, fff8, CF_ISA_A); | |
2883 | INSN(arith_im, 0a00, ff00, M68000); | |
2884 | BASE(move, 1000, f000); | |
2885 | BASE(move, 2000, f000); | |
2886 | BASE(move, 3000, f000); | |
d315c888 | 2887 | INSN(strldsr, 40e7, ffff, CF_ISA_APLUSC); |
0402f767 PB |
2888 | INSN(negx, 4080, fff8, CF_ISA_A); |
2889 | INSN(move_from_sr, 40c0, fff8, CF_ISA_A); | |
f076803b LV |
2890 | INSN(move_from_sr, 40c0, ffc0, M68000); |
2891 | BASE(lea, 41c0, f1c0); | |
2892 | BASE(clr, 4200, ff00); | |
2893 | BASE(undef, 42c0, ffc0); | |
0402f767 PB |
2894 | INSN(move_from_ccr, 42c0, fff8, CF_ISA_A); |
2895 | INSN(neg, 4480, fff8, CF_ISA_A); | |
f076803b LV |
2896 | INSN(neg, 4400, ff00, M68000); |
2897 | INSN(undef, 44c0, ffc0, M68000); | |
2898 | BASE(move_to_ccr, 44c0, ffc0); | |
0402f767 | 2899 | INSN(not, 4680, fff8, CF_ISA_A); |
f076803b LV |
2900 | INSN(not, 4600, ff00, M68000); |
2901 | INSN(undef, 46c0, ffc0, M68000); | |
0402f767 | 2902 | INSN(move_to_sr, 46c0, ffc0, CF_ISA_A); |
f076803b LV |
2903 | BASE(pea, 4840, ffc0); |
2904 | BASE(swap, 4840, fff8); | |
2905 | BASE(movem, 48c0, fbc0); | |
2906 | BASE(ext, 4880, fff8); | |
2907 | BASE(ext, 48c0, fff8); | |
2908 | BASE(ext, 49c0, fff8); | |
2909 | BASE(tst, 4a00, ff00); | |
0402f767 | 2910 | INSN(tas, 4ac0, ffc0, CF_ISA_B); |
f076803b | 2911 | INSN(tas, 4ac0, ffc0, M68000); |
0402f767 PB |
2912 | INSN(halt, 4ac8, ffff, CF_ISA_A); |
2913 | INSN(pulse, 4acc, ffff, CF_ISA_A); | |
f076803b | 2914 | BASE(illegal, 4afc, ffff); |
0402f767 | 2915 | INSN(mull, 4c00, ffc0, CF_ISA_A); |
f076803b | 2916 | INSN(mull, 4c00, ffc0, LONG_MULDIV); |
0402f767 | 2917 | INSN(divl, 4c40, ffc0, CF_ISA_A); |
f076803b | 2918 | INSN(divl, 4c40, ffc0, LONG_MULDIV); |
0402f767 | 2919 | INSN(sats, 4c80, fff8, CF_ISA_B); |
f076803b LV |
2920 | BASE(trap, 4e40, fff0); |
2921 | BASE(link, 4e50, fff8); | |
2922 | BASE(unlk, 4e58, fff8); | |
20dcee94 PB |
2923 | INSN(move_to_usp, 4e60, fff8, USP); |
2924 | INSN(move_from_usp, 4e68, fff8, USP); | |
f076803b LV |
2925 | BASE(nop, 4e71, ffff); |
2926 | BASE(stop, 4e72, ffff); | |
2927 | BASE(rte, 4e73, ffff); | |
2928 | BASE(rts, 4e75, ffff); | |
0402f767 | 2929 | INSN(movec, 4e7b, ffff, CF_ISA_A); |
f076803b | 2930 | BASE(jump, 4e80, ffc0); |
0402f767 PB |
2931 | INSN(jump, 4ec0, ffc0, CF_ISA_A); |
2932 | INSN(addsubq, 5180, f1c0, CF_ISA_A); | |
f076803b LV |
2933 | INSN(jump, 4ec0, ffc0, M68000); |
2934 | INSN(addsubq, 5000, f080, M68000); | |
2935 | INSN(addsubq, 5080, f0c0, M68000); | |
0402f767 PB |
2936 | INSN(scc, 50c0, f0f8, CF_ISA_A); |
2937 | INSN(addsubq, 5080, f1c0, CF_ISA_A); | |
2938 | INSN(tpf, 51f8, fff8, CF_ISA_A); | |
d315c888 PB |
2939 | |
2940 | /* Branch instructions. */ | |
f076803b | 2941 | BASE(branch, 6000, f000); |
d315c888 | 2942 | /* Disable long branch instructions, then add back the ones we want. */ |
f076803b | 2943 | BASE(undef, 60ff, f0ff); /* All long branches. */ |
d315c888 PB |
2944 | INSN(branch, 60ff, f0ff, CF_ISA_B); |
2945 | INSN(undef, 60ff, ffff, CF_ISA_B); /* bra.l */ | |
2946 | INSN(branch, 60ff, ffff, BRAL); | |
f076803b | 2947 | INSN(branch, 60ff, f0ff, BCCL); |
d315c888 | 2948 | |
f076803b | 2949 | BASE(moveq, 7000, f100); |
0402f767 | 2950 | INSN(mvzs, 7100, f100, CF_ISA_B); |
f076803b LV |
2951 | BASE(or, 8000, f000); |
2952 | BASE(divw, 80c0, f0c0); | |
2953 | BASE(addsub, 9000, f000); | |
0402f767 PB |
2954 | INSN(subx, 9180, f1f8, CF_ISA_A); |
2955 | INSN(suba, 91c0, f1c0, CF_ISA_A); | |
acf930aa | 2956 | |
f076803b | 2957 | BASE(undef_mac, a000, f000); |
acf930aa PB |
2958 | INSN(mac, a000, f100, CF_EMAC); |
2959 | INSN(from_mac, a180, f9b0, CF_EMAC); | |
2960 | INSN(move_mac, a110, f9fc, CF_EMAC); | |
2961 | INSN(from_macsr,a980, f9f0, CF_EMAC); | |
2962 | INSN(from_mask, ad80, fff0, CF_EMAC); | |
2963 | INSN(from_mext, ab80, fbf0, CF_EMAC); | |
2964 | INSN(macsr_to_ccr, a9c0, ffff, CF_EMAC); | |
2965 | INSN(to_mac, a100, f9c0, CF_EMAC); | |
2966 | INSN(to_macsr, a900, ffc0, CF_EMAC); | |
2967 | INSN(to_mext, ab00, fbc0, CF_EMAC); | |
2968 | INSN(to_mask, ad00, ffc0, CF_EMAC); | |
2969 | ||
0402f767 PB |
2970 | INSN(mov3q, a140, f1c0, CF_ISA_B); |
2971 | INSN(cmp, b000, f1c0, CF_ISA_B); /* cmp.b */ | |
2972 | INSN(cmp, b040, f1c0, CF_ISA_B); /* cmp.w */ | |
2973 | INSN(cmpa, b0c0, f1c0, CF_ISA_B); /* cmpa.w */ | |
2974 | INSN(cmp, b080, f1c0, CF_ISA_A); | |
2975 | INSN(cmpa, b1c0, f1c0, CF_ISA_A); | |
f076803b LV |
2976 | INSN(cmp, b000, f100, M68000); |
2977 | INSN(eor, b100, f100, M68000); | |
2978 | INSN(cmpa, b0c0, f0c0, M68000); | |
0402f767 | 2979 | INSN(eor, b180, f1c0, CF_ISA_A); |
f076803b LV |
2980 | BASE(and, c000, f000); |
2981 | BASE(mulw, c0c0, f0c0); | |
2982 | BASE(addsub, d000, f000); | |
0402f767 PB |
2983 | INSN(addx, d180, f1f8, CF_ISA_A); |
2984 | INSN(adda, d1c0, f1c0, CF_ISA_A); | |
f076803b | 2985 | INSN(adda, d0c0, f0c0, M68000); |
0402f767 PB |
2986 | INSN(shift_im, e080, f0f0, CF_ISA_A); |
2987 | INSN(shift_reg, e0a0, f0f0, CF_ISA_A); | |
2988 | INSN(undef_fpu, f000, f000, CF_ISA_A); | |
e6e5906b PB |
2989 | INSN(fpu, f200, ffc0, CF_FPU); |
2990 | INSN(fbcc, f280, ffc0, CF_FPU); | |
0633879f PB |
2991 | INSN(frestore, f340, ffc0, CF_FPU); |
2992 | INSN(fsave, f340, ffc0, CF_FPU); | |
0402f767 PB |
2993 | INSN(intouch, f340, ffc0, CF_ISA_A); |
2994 | INSN(cpushl, f428, ff38, CF_ISA_A); | |
2995 | INSN(wddata, fb00, ff00, CF_ISA_A); | |
2996 | INSN(wdebug, fbc0, ffc0, CF_ISA_A); | |
e6e5906b PB |
2997 | #undef INSN |
2998 | } | |
2999 | ||
3000 | /* ??? Some of this implementation is not exception safe. We should always | |
3001 | write back the result to memory before setting the condition codes. */ | |
2b3e3cfe | 3002 | static void disas_m68k_insn(CPUM68KState * env, DisasContext *s) |
e6e5906b PB |
3003 | { |
3004 | uint16_t insn; | |
3005 | ||
28b68cd7 | 3006 | insn = read_im16(env, s); |
e6e5906b | 3007 | |
d4d79bb1 | 3008 | opcode_table[insn](env, s, insn); |
e6e5906b PB |
3009 | } |
3010 | ||
e6e5906b | 3011 | /* generate intermediate code for basic block 'tb'. */ |
4e5e1215 | 3012 | void gen_intermediate_code(CPUM68KState *env, TranslationBlock *tb) |
e6e5906b | 3013 | { |
4e5e1215 | 3014 | M68kCPU *cpu = m68k_env_get_cpu(env); |
ed2803da | 3015 | CPUState *cs = CPU(cpu); |
e6e5906b | 3016 | DisasContext dc1, *dc = &dc1; |
e6e5906b PB |
3017 | target_ulong pc_start; |
3018 | int pc_offset; | |
2e70f6ef PB |
3019 | int num_insns; |
3020 | int max_insns; | |
e6e5906b PB |
3021 | |
3022 | /* generate intermediate code */ | |
3023 | pc_start = tb->pc; | |
3b46e624 | 3024 | |
e6e5906b PB |
3025 | dc->tb = tb; |
3026 | ||
e6dbd3b3 | 3027 | dc->env = env; |
e6e5906b PB |
3028 | dc->is_jmp = DISAS_NEXT; |
3029 | dc->pc = pc_start; | |
3030 | dc->cc_op = CC_OP_DYNAMIC; | |
ed2803da | 3031 | dc->singlestep_enabled = cs->singlestep_enabled; |
e6e5906b | 3032 | dc->fpcr = env->fpcr; |
0633879f | 3033 | dc->user = (env->sr & SR_S) == 0; |
a7812ae4 | 3034 | dc->done_mac = 0; |
2e70f6ef PB |
3035 | num_insns = 0; |
3036 | max_insns = tb->cflags & CF_COUNT_MASK; | |
190ce7fb | 3037 | if (max_insns == 0) { |
2e70f6ef | 3038 | max_insns = CF_COUNT_MASK; |
190ce7fb RH |
3039 | } |
3040 | if (max_insns > TCG_MAX_INSNS) { | |
3041 | max_insns = TCG_MAX_INSNS; | |
3042 | } | |
2e70f6ef | 3043 | |
cd42d5b2 | 3044 | gen_tb_start(tb); |
e6e5906b | 3045 | do { |
e6e5906b PB |
3046 | pc_offset = dc->pc - pc_start; |
3047 | gen_throws_exception = NULL; | |
667b8e29 | 3048 | tcg_gen_insn_start(dc->pc); |
959082fc | 3049 | num_insns++; |
667b8e29 | 3050 | |
b933066a RH |
3051 | if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) { |
3052 | gen_exception(dc, dc->pc, EXCP_DEBUG); | |
3053 | dc->is_jmp = DISAS_JUMP; | |
522a0d4e RH |
3054 | /* The address covered by the breakpoint must be included in |
3055 | [tb->pc, tb->pc + tb->size) in order to for it to be | |
3056 | properly cleared -- thus we increment the PC here so that | |
3057 | the logic setting tb->size below does the right thing. */ | |
3058 | dc->pc += 2; | |
b933066a RH |
3059 | break; |
3060 | } | |
3061 | ||
959082fc | 3062 | if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) { |
2e70f6ef | 3063 | gen_io_start(); |
667b8e29 RH |
3064 | } |
3065 | ||
510ff0b7 | 3066 | dc->insn_pc = dc->pc; |
e6e5906b | 3067 | disas_m68k_insn(env, dc); |
fe700adb | 3068 | } while (!dc->is_jmp && !tcg_op_buf_full() && |
ed2803da | 3069 | !cs->singlestep_enabled && |
1b530a6d | 3070 | !singlestep && |
2e70f6ef PB |
3071 | (pc_offset) < (TARGET_PAGE_SIZE - 32) && |
3072 | num_insns < max_insns); | |
e6e5906b | 3073 | |
2e70f6ef PB |
3074 | if (tb->cflags & CF_LAST_IO) |
3075 | gen_io_end(); | |
ed2803da | 3076 | if (unlikely(cs->singlestep_enabled)) { |
e6e5906b PB |
3077 | /* Make sure the pc is updated, and raise a debug exception. */ |
3078 | if (!dc->is_jmp) { | |
3079 | gen_flush_cc_op(dc); | |
e1f3808e | 3080 | tcg_gen_movi_i32(QREG_PC, dc->pc); |
e6e5906b | 3081 | } |
31871141 | 3082 | gen_helper_raise_exception(cpu_env, tcg_const_i32(EXCP_DEBUG)); |
e6e5906b PB |
3083 | } else { |
3084 | switch(dc->is_jmp) { | |
3085 | case DISAS_NEXT: | |
3086 | gen_flush_cc_op(dc); | |
3087 | gen_jmp_tb(dc, 0, dc->pc); | |
3088 | break; | |
3089 | default: | |
3090 | case DISAS_JUMP: | |
3091 | case DISAS_UPDATE: | |
3092 | gen_flush_cc_op(dc); | |
3093 | /* indicate that the hash table must be used to find the next TB */ | |
57fec1fe | 3094 | tcg_gen_exit_tb(0); |
e6e5906b PB |
3095 | break; |
3096 | case DISAS_TB_JUMP: | |
3097 | /* nothing more to generate */ | |
3098 | break; | |
3099 | } | |
3100 | } | |
806f352d | 3101 | gen_tb_end(tb, num_insns); |
e6e5906b PB |
3102 | |
3103 | #ifdef DEBUG_DISAS | |
4910e6e4 RH |
3104 | if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) |
3105 | && qemu_log_in_addr_range(pc_start)) { | |
93fcfe39 AL |
3106 | qemu_log("----------------\n"); |
3107 | qemu_log("IN: %s\n", lookup_symbol(pc_start)); | |
d49190c4 | 3108 | log_target_disas(cs, pc_start, dc->pc - pc_start, 0); |
93fcfe39 | 3109 | qemu_log("\n"); |
e6e5906b PB |
3110 | } |
3111 | #endif | |
4e5e1215 RH |
3112 | tb->size = dc->pc - pc_start; |
3113 | tb->icount = num_insns; | |
e6e5906b PB |
3114 | } |
3115 | ||
878096ee AF |
3116 | void m68k_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, |
3117 | int flags) | |
e6e5906b | 3118 | { |
878096ee AF |
3119 | M68kCPU *cpu = M68K_CPU(cs); |
3120 | CPUM68KState *env = &cpu->env; | |
e6e5906b PB |
3121 | int i; |
3122 | uint16_t sr; | |
3123 | CPU_DoubleU u; | |
3124 | for (i = 0; i < 8; i++) | |
3125 | { | |
3126 | u.d = env->fregs[i]; | |
3127 | cpu_fprintf (f, "D%d = %08x A%d = %08x F%d = %08x%08x (%12g)\n", | |
3128 | i, env->dregs[i], i, env->aregs[i], | |
8fc7cc58 | 3129 | i, u.l.upper, u.l.lower, *(double *)&u.d); |
e6e5906b PB |
3130 | } |
3131 | cpu_fprintf (f, "PC = %08x ", env->pc); | |
3132 | sr = env->sr; | |
3133 | cpu_fprintf (f, "SR = %04x %c%c%c%c%c ", sr, (sr & 0x10) ? 'X' : '-', | |
3134 | (sr & CCF_N) ? 'N' : '-', (sr & CCF_Z) ? 'Z' : '-', | |
3135 | (sr & CCF_V) ? 'V' : '-', (sr & CCF_C) ? 'C' : '-'); | |
8fc7cc58 | 3136 | cpu_fprintf (f, "FPRESULT = %12g\n", *(double *)&env->fp_result); |
e6e5906b PB |
3137 | } |
3138 | ||
bad729e2 RH |
3139 | void restore_state_to_opc(CPUM68KState *env, TranslationBlock *tb, |
3140 | target_ulong *data) | |
d2856f1a | 3141 | { |
bad729e2 | 3142 | env->pc = data[0]; |
d2856f1a | 3143 | } |