]>
Commit | Line | Data |
---|---|---|
e6e5906b PB |
1 | /* |
2 | * m68k translation | |
5fafdf24 | 3 | * |
0633879f | 4 | * Copyright (c) 2005-2007 CodeSourcery |
e6e5906b PB |
5 | * Written by Paul Brook |
6 | * | |
7 | * This library is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU Lesser General Public | |
9 | * License as published by the Free Software Foundation; either | |
10 | * version 2 of the License, or (at your option) any later version. | |
11 | * | |
12 | * This library is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
15 | * General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 18 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
e6e5906b | 19 | */ |
e6e5906b | 20 | |
e6e5906b | 21 | #include "cpu.h" |
76cad711 | 22 | #include "disas/disas.h" |
57fec1fe | 23 | #include "tcg-op.h" |
1de7afc9 | 24 | #include "qemu/log.h" |
e1f3808e | 25 | |
a7812ae4 | 26 | #include "helpers.h" |
e1f3808e PB |
27 | #define GEN_HELPER 1 |
28 | #include "helpers.h" | |
e6e5906b | 29 | |
0633879f PB |
30 | //#define DEBUG_DISPATCH 1 |
31 | ||
815a6742 | 32 | /* Fake floating point. */ |
815a6742 | 33 | #define tcg_gen_mov_f64 tcg_gen_mov_i64 |
815a6742 | 34 | #define tcg_gen_qemu_ldf64 tcg_gen_qemu_ld64 |
815a6742 | 35 | #define tcg_gen_qemu_stf64 tcg_gen_qemu_st64 |
815a6742 | 36 | |
e1f3808e | 37 | #define DEFO32(name, offset) static TCGv QREG_##name; |
a7812ae4 PB |
38 | #define DEFO64(name, offset) static TCGv_i64 QREG_##name; |
39 | #define DEFF64(name, offset) static TCGv_i64 QREG_##name; | |
e1f3808e PB |
40 | #include "qregs.def" |
41 | #undef DEFO32 | |
42 | #undef DEFO64 | |
43 | #undef DEFF64 | |
44 | ||
259186a7 AF |
45 | static TCGv_i32 cpu_halted; |
46 | ||
a7812ae4 | 47 | static TCGv_ptr cpu_env; |
e1f3808e PB |
48 | |
49 | static char cpu_reg_names[3*8*3 + 5*4]; | |
50 | static TCGv cpu_dregs[8]; | |
51 | static TCGv cpu_aregs[8]; | |
a7812ae4 PB |
52 | static TCGv_i64 cpu_fregs[8]; |
53 | static TCGv_i64 cpu_macc[4]; | |
e1f3808e PB |
54 | |
55 | #define DREG(insn, pos) cpu_dregs[((insn) >> (pos)) & 7] | |
56 | #define AREG(insn, pos) cpu_aregs[((insn) >> (pos)) & 7] | |
57 | #define FREG(insn, pos) cpu_fregs[((insn) >> (pos)) & 7] | |
58 | #define MACREG(acc) cpu_macc[acc] | |
59 | #define QREG_SP cpu_aregs[7] | |
60 | ||
61 | static TCGv NULL_QREG; | |
a7812ae4 | 62 | #define IS_NULL_QREG(t) (TCGV_EQUAL(t, NULL_QREG)) |
e1f3808e PB |
63 | /* Used to distinguish stores from bad addressing modes. */ |
64 | static TCGv store_dummy; | |
65 | ||
022c62cb | 66 | #include "exec/gen-icount.h" |
2e70f6ef | 67 | |
e1f3808e PB |
68 | void m68k_tcg_init(void) |
69 | { | |
70 | char *p; | |
71 | int i; | |
72 | ||
2b3e3cfe AF |
73 | #define DEFO32(name, offset) QREG_##name = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUM68KState, offset), #name); |
74 | #define DEFO64(name, offset) QREG_##name = tcg_global_mem_new_i64(TCG_AREG0, offsetof(CPUM68KState, offset), #name); | |
e1f3808e PB |
75 | #define DEFF64(name, offset) DEFO64(name, offset) |
76 | #include "qregs.def" | |
77 | #undef DEFO32 | |
78 | #undef DEFO64 | |
79 | #undef DEFF64 | |
80 | ||
259186a7 AF |
81 | cpu_halted = tcg_global_mem_new_i32(TCG_AREG0, |
82 | -offsetof(M68kCPU, env) + | |
83 | offsetof(CPUState, halted), "HALTED"); | |
84 | ||
a7812ae4 | 85 | cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); |
e1f3808e PB |
86 | |
87 | p = cpu_reg_names; | |
88 | for (i = 0; i < 8; i++) { | |
89 | sprintf(p, "D%d", i); | |
a7812ae4 | 90 | cpu_dregs[i] = tcg_global_mem_new(TCG_AREG0, |
e1f3808e PB |
91 | offsetof(CPUM68KState, dregs[i]), p); |
92 | p += 3; | |
93 | sprintf(p, "A%d", i); | |
a7812ae4 | 94 | cpu_aregs[i] = tcg_global_mem_new(TCG_AREG0, |
e1f3808e PB |
95 | offsetof(CPUM68KState, aregs[i]), p); |
96 | p += 3; | |
97 | sprintf(p, "F%d", i); | |
a7812ae4 | 98 | cpu_fregs[i] = tcg_global_mem_new_i64(TCG_AREG0, |
e1f3808e PB |
99 | offsetof(CPUM68KState, fregs[i]), p); |
100 | p += 3; | |
101 | } | |
102 | for (i = 0; i < 4; i++) { | |
103 | sprintf(p, "ACC%d", i); | |
a7812ae4 | 104 | cpu_macc[i] = tcg_global_mem_new_i64(TCG_AREG0, |
e1f3808e PB |
105 | offsetof(CPUM68KState, macc[i]), p); |
106 | p += 5; | |
107 | } | |
108 | ||
a7812ae4 PB |
109 | NULL_QREG = tcg_global_mem_new(TCG_AREG0, -4, "NULL"); |
110 | store_dummy = tcg_global_mem_new(TCG_AREG0, -8, "NULL"); | |
e1f3808e | 111 | |
a7812ae4 | 112 | #define GEN_HELPER 2 |
e1f3808e PB |
113 | #include "helpers.h" |
114 | } | |
115 | ||
e6e5906b PB |
116 | static inline void qemu_assert(int cond, const char *msg) |
117 | { | |
118 | if (!cond) { | |
119 | fprintf (stderr, "badness: %s\n", msg); | |
120 | abort(); | |
121 | } | |
122 | } | |
123 | ||
124 | /* internal defines */ | |
125 | typedef struct DisasContext { | |
e6dbd3b3 | 126 | CPUM68KState *env; |
510ff0b7 | 127 | target_ulong insn_pc; /* Start of the current instruction. */ |
e6e5906b PB |
128 | target_ulong pc; |
129 | int is_jmp; | |
130 | int cc_op; | |
0633879f | 131 | int user; |
e6e5906b PB |
132 | uint32_t fpcr; |
133 | struct TranslationBlock *tb; | |
134 | int singlestep_enabled; | |
c9bac22c | 135 | int is_mem; |
a7812ae4 PB |
136 | TCGv_i64 mactmp; |
137 | int done_mac; | |
e6e5906b PB |
138 | } DisasContext; |
139 | ||
140 | #define DISAS_JUMP_NEXT 4 | |
141 | ||
0633879f PB |
142 | #if defined(CONFIG_USER_ONLY) |
143 | #define IS_USER(s) 1 | |
144 | #else | |
145 | #define IS_USER(s) s->user | |
146 | #endif | |
147 | ||
e6e5906b PB |
148 | /* XXX: move that elsewhere */ |
149 | /* ??? Fix exceptions. */ | |
150 | static void *gen_throws_exception; | |
151 | #define gen_last_qop NULL | |
152 | ||
e6e5906b PB |
153 | #define OS_BYTE 0 |
154 | #define OS_WORD 1 | |
155 | #define OS_LONG 2 | |
156 | #define OS_SINGLE 4 | |
157 | #define OS_DOUBLE 5 | |
158 | ||
d4d79bb1 | 159 | typedef void (*disas_proc)(CPUM68KState *env, DisasContext *s, uint16_t insn); |
e6e5906b | 160 | |
0633879f | 161 | #ifdef DEBUG_DISPATCH |
d4d79bb1 BS |
162 | #define DISAS_INSN(name) \ |
163 | static void real_disas_##name(CPUM68KState *env, DisasContext *s, \ | |
164 | uint16_t insn); \ | |
165 | static void disas_##name(CPUM68KState *env, DisasContext *s, \ | |
166 | uint16_t insn) \ | |
167 | { \ | |
168 | qemu_log("Dispatch " #name "\n"); \ | |
169 | real_disas_##name(s, env, insn); \ | |
170 | } \ | |
171 | static void real_disas_##name(CPUM68KState *env, DisasContext *s, \ | |
172 | uint16_t insn) | |
0633879f | 173 | #else |
d4d79bb1 BS |
174 | #define DISAS_INSN(name) \ |
175 | static void disas_##name(CPUM68KState *env, DisasContext *s, \ | |
176 | uint16_t insn) | |
0633879f | 177 | #endif |
e6e5906b PB |
178 | |
179 | /* Generate a load from the specified address. Narrow values are | |
180 | sign extended to full register width. */ | |
e1f3808e | 181 | static inline TCGv gen_load(DisasContext * s, int opsize, TCGv addr, int sign) |
e6e5906b | 182 | { |
e1f3808e PB |
183 | TCGv tmp; |
184 | int index = IS_USER(s); | |
c9bac22c | 185 | s->is_mem = 1; |
a7812ae4 | 186 | tmp = tcg_temp_new_i32(); |
e6e5906b PB |
187 | switch(opsize) { |
188 | case OS_BYTE: | |
e6e5906b | 189 | if (sign) |
e1f3808e | 190 | tcg_gen_qemu_ld8s(tmp, addr, index); |
e6e5906b | 191 | else |
e1f3808e | 192 | tcg_gen_qemu_ld8u(tmp, addr, index); |
e6e5906b PB |
193 | break; |
194 | case OS_WORD: | |
e6e5906b | 195 | if (sign) |
e1f3808e | 196 | tcg_gen_qemu_ld16s(tmp, addr, index); |
e6e5906b | 197 | else |
e1f3808e | 198 | tcg_gen_qemu_ld16u(tmp, addr, index); |
e6e5906b PB |
199 | break; |
200 | case OS_LONG: | |
e6e5906b | 201 | case OS_SINGLE: |
a7812ae4 | 202 | tcg_gen_qemu_ld32u(tmp, addr, index); |
e6e5906b PB |
203 | break; |
204 | default: | |
205 | qemu_assert(0, "bad load size"); | |
206 | } | |
207 | gen_throws_exception = gen_last_qop; | |
208 | return tmp; | |
209 | } | |
210 | ||
a7812ae4 PB |
211 | static inline TCGv_i64 gen_load64(DisasContext * s, TCGv addr) |
212 | { | |
213 | TCGv_i64 tmp; | |
214 | int index = IS_USER(s); | |
215 | s->is_mem = 1; | |
216 | tmp = tcg_temp_new_i64(); | |
217 | tcg_gen_qemu_ldf64(tmp, addr, index); | |
218 | gen_throws_exception = gen_last_qop; | |
219 | return tmp; | |
220 | } | |
221 | ||
e6e5906b | 222 | /* Generate a store. */ |
e1f3808e | 223 | static inline void gen_store(DisasContext *s, int opsize, TCGv addr, TCGv val) |
e6e5906b | 224 | { |
e1f3808e | 225 | int index = IS_USER(s); |
c9bac22c | 226 | s->is_mem = 1; |
e6e5906b PB |
227 | switch(opsize) { |
228 | case OS_BYTE: | |
e1f3808e | 229 | tcg_gen_qemu_st8(val, addr, index); |
e6e5906b PB |
230 | break; |
231 | case OS_WORD: | |
e1f3808e | 232 | tcg_gen_qemu_st16(val, addr, index); |
e6e5906b PB |
233 | break; |
234 | case OS_LONG: | |
e6e5906b | 235 | case OS_SINGLE: |
a7812ae4 | 236 | tcg_gen_qemu_st32(val, addr, index); |
e6e5906b PB |
237 | break; |
238 | default: | |
239 | qemu_assert(0, "bad store size"); | |
240 | } | |
241 | gen_throws_exception = gen_last_qop; | |
242 | } | |
243 | ||
a7812ae4 PB |
244 | static inline void gen_store64(DisasContext *s, TCGv addr, TCGv_i64 val) |
245 | { | |
246 | int index = IS_USER(s); | |
247 | s->is_mem = 1; | |
248 | tcg_gen_qemu_stf64(val, addr, index); | |
249 | gen_throws_exception = gen_last_qop; | |
250 | } | |
251 | ||
e1f3808e PB |
252 | typedef enum { |
253 | EA_STORE, | |
254 | EA_LOADU, | |
255 | EA_LOADS | |
256 | } ea_what; | |
257 | ||
e6e5906b PB |
258 | /* Generate an unsigned load if VAL is 0 a signed load if val is -1, |
259 | otherwise generate a store. */ | |
e1f3808e PB |
260 | static TCGv gen_ldst(DisasContext *s, int opsize, TCGv addr, TCGv val, |
261 | ea_what what) | |
e6e5906b | 262 | { |
e1f3808e | 263 | if (what == EA_STORE) { |
0633879f | 264 | gen_store(s, opsize, addr, val); |
e1f3808e | 265 | return store_dummy; |
e6e5906b | 266 | } else { |
e1f3808e | 267 | return gen_load(s, opsize, addr, what == EA_LOADS); |
e6e5906b PB |
268 | } |
269 | } | |
270 | ||
e6dbd3b3 | 271 | /* Read a 32-bit immediate constant. */ |
d4d79bb1 | 272 | static inline uint32_t read_im32(CPUM68KState *env, DisasContext *s) |
e6dbd3b3 PB |
273 | { |
274 | uint32_t im; | |
d4d79bb1 | 275 | im = ((uint32_t)cpu_lduw_code(env, s->pc)) << 16; |
e6dbd3b3 | 276 | s->pc += 2; |
d4d79bb1 | 277 | im |= cpu_lduw_code(env, s->pc); |
e6dbd3b3 PB |
278 | s->pc += 2; |
279 | return im; | |
280 | } | |
281 | ||
282 | /* Calculate and address index. */ | |
e1f3808e | 283 | static TCGv gen_addr_index(uint16_t ext, TCGv tmp) |
e6dbd3b3 | 284 | { |
e1f3808e | 285 | TCGv add; |
e6dbd3b3 PB |
286 | int scale; |
287 | ||
288 | add = (ext & 0x8000) ? AREG(ext, 12) : DREG(ext, 12); | |
289 | if ((ext & 0x800) == 0) { | |
e1f3808e | 290 | tcg_gen_ext16s_i32(tmp, add); |
e6dbd3b3 PB |
291 | add = tmp; |
292 | } | |
293 | scale = (ext >> 9) & 3; | |
294 | if (scale != 0) { | |
e1f3808e | 295 | tcg_gen_shli_i32(tmp, add, scale); |
e6dbd3b3 PB |
296 | add = tmp; |
297 | } | |
298 | return add; | |
299 | } | |
300 | ||
e1f3808e PB |
301 | /* Handle a base + index + displacement effective addresss. |
302 | A NULL_QREG base means pc-relative. */ | |
d4d79bb1 BS |
303 | static TCGv gen_lea_indexed(CPUM68KState *env, DisasContext *s, int opsize, |
304 | TCGv base) | |
e6e5906b | 305 | { |
e6e5906b PB |
306 | uint32_t offset; |
307 | uint16_t ext; | |
e1f3808e PB |
308 | TCGv add; |
309 | TCGv tmp; | |
e6dbd3b3 | 310 | uint32_t bd, od; |
e6e5906b PB |
311 | |
312 | offset = s->pc; | |
d4d79bb1 | 313 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b | 314 | s->pc += 2; |
e6dbd3b3 PB |
315 | |
316 | if ((ext & 0x800) == 0 && !m68k_feature(s->env, M68K_FEATURE_WORD_INDEX)) | |
e1f3808e | 317 | return NULL_QREG; |
e6dbd3b3 PB |
318 | |
319 | if (ext & 0x100) { | |
320 | /* full extension word format */ | |
321 | if (!m68k_feature(s->env, M68K_FEATURE_EXT_FULL)) | |
e1f3808e | 322 | return NULL_QREG; |
e6dbd3b3 PB |
323 | |
324 | if ((ext & 0x30) > 0x10) { | |
325 | /* base displacement */ | |
326 | if ((ext & 0x30) == 0x20) { | |
d4d79bb1 | 327 | bd = (int16_t)cpu_lduw_code(env, s->pc); |
e6dbd3b3 PB |
328 | s->pc += 2; |
329 | } else { | |
d4d79bb1 | 330 | bd = read_im32(env, s); |
e6dbd3b3 PB |
331 | } |
332 | } else { | |
333 | bd = 0; | |
334 | } | |
a7812ae4 | 335 | tmp = tcg_temp_new(); |
e6dbd3b3 PB |
336 | if ((ext & 0x44) == 0) { |
337 | /* pre-index */ | |
338 | add = gen_addr_index(ext, tmp); | |
339 | } else { | |
e1f3808e | 340 | add = NULL_QREG; |
e6dbd3b3 PB |
341 | } |
342 | if ((ext & 0x80) == 0) { | |
343 | /* base not suppressed */ | |
e1f3808e | 344 | if (IS_NULL_QREG(base)) { |
351326a6 | 345 | base = tcg_const_i32(offset + bd); |
e6dbd3b3 PB |
346 | bd = 0; |
347 | } | |
e1f3808e PB |
348 | if (!IS_NULL_QREG(add)) { |
349 | tcg_gen_add_i32(tmp, add, base); | |
e6dbd3b3 PB |
350 | add = tmp; |
351 | } else { | |
352 | add = base; | |
353 | } | |
354 | } | |
e1f3808e | 355 | if (!IS_NULL_QREG(add)) { |
e6dbd3b3 | 356 | if (bd != 0) { |
e1f3808e | 357 | tcg_gen_addi_i32(tmp, add, bd); |
e6dbd3b3 PB |
358 | add = tmp; |
359 | } | |
360 | } else { | |
351326a6 | 361 | add = tcg_const_i32(bd); |
e6dbd3b3 PB |
362 | } |
363 | if ((ext & 3) != 0) { | |
364 | /* memory indirect */ | |
365 | base = gen_load(s, OS_LONG, add, 0); | |
366 | if ((ext & 0x44) == 4) { | |
367 | add = gen_addr_index(ext, tmp); | |
e1f3808e | 368 | tcg_gen_add_i32(tmp, add, base); |
e6dbd3b3 PB |
369 | add = tmp; |
370 | } else { | |
371 | add = base; | |
372 | } | |
373 | if ((ext & 3) > 1) { | |
374 | /* outer displacement */ | |
375 | if ((ext & 3) == 2) { | |
d4d79bb1 | 376 | od = (int16_t)cpu_lduw_code(env, s->pc); |
e6dbd3b3 PB |
377 | s->pc += 2; |
378 | } else { | |
d4d79bb1 | 379 | od = read_im32(env, s); |
e6dbd3b3 PB |
380 | } |
381 | } else { | |
382 | od = 0; | |
383 | } | |
384 | if (od != 0) { | |
e1f3808e | 385 | tcg_gen_addi_i32(tmp, add, od); |
e6dbd3b3 PB |
386 | add = tmp; |
387 | } | |
388 | } | |
e6e5906b | 389 | } else { |
e6dbd3b3 | 390 | /* brief extension word format */ |
a7812ae4 | 391 | tmp = tcg_temp_new(); |
e6dbd3b3 | 392 | add = gen_addr_index(ext, tmp); |
e1f3808e PB |
393 | if (!IS_NULL_QREG(base)) { |
394 | tcg_gen_add_i32(tmp, add, base); | |
e6dbd3b3 | 395 | if ((int8_t)ext) |
e1f3808e | 396 | tcg_gen_addi_i32(tmp, tmp, (int8_t)ext); |
e6dbd3b3 | 397 | } else { |
e1f3808e | 398 | tcg_gen_addi_i32(tmp, add, offset + (int8_t)ext); |
e6dbd3b3 PB |
399 | } |
400 | add = tmp; | |
e6e5906b | 401 | } |
e6dbd3b3 | 402 | return add; |
e6e5906b PB |
403 | } |
404 | ||
e6e5906b PB |
405 | /* Update the CPU env CC_OP state. */ |
406 | static inline void gen_flush_cc_op(DisasContext *s) | |
407 | { | |
408 | if (s->cc_op != CC_OP_DYNAMIC) | |
e1f3808e | 409 | tcg_gen_movi_i32(QREG_CC_OP, s->cc_op); |
e6e5906b PB |
410 | } |
411 | ||
412 | /* Evaluate all the CC flags. */ | |
413 | static inline void gen_flush_flags(DisasContext *s) | |
414 | { | |
415 | if (s->cc_op == CC_OP_FLAGS) | |
416 | return; | |
0cf5c677 | 417 | gen_flush_cc_op(s); |
e1f3808e | 418 | gen_helper_flush_flags(cpu_env, QREG_CC_OP); |
e6e5906b PB |
419 | s->cc_op = CC_OP_FLAGS; |
420 | } | |
421 | ||
e1f3808e PB |
422 | static void gen_logic_cc(DisasContext *s, TCGv val) |
423 | { | |
424 | tcg_gen_mov_i32(QREG_CC_DEST, val); | |
425 | s->cc_op = CC_OP_LOGIC; | |
426 | } | |
427 | ||
428 | static void gen_update_cc_add(TCGv dest, TCGv src) | |
429 | { | |
430 | tcg_gen_mov_i32(QREG_CC_DEST, dest); | |
431 | tcg_gen_mov_i32(QREG_CC_SRC, src); | |
432 | } | |
433 | ||
e6e5906b PB |
434 | static inline int opsize_bytes(int opsize) |
435 | { | |
436 | switch (opsize) { | |
437 | case OS_BYTE: return 1; | |
438 | case OS_WORD: return 2; | |
439 | case OS_LONG: return 4; | |
440 | case OS_SINGLE: return 4; | |
441 | case OS_DOUBLE: return 8; | |
442 | default: | |
443 | qemu_assert(0, "bad operand size"); | |
1ed1a787 | 444 | return 0; |
e6e5906b PB |
445 | } |
446 | } | |
447 | ||
448 | /* Assign value to a register. If the width is less than the register width | |
449 | only the low part of the register is set. */ | |
e1f3808e | 450 | static void gen_partset_reg(int opsize, TCGv reg, TCGv val) |
e6e5906b | 451 | { |
e1f3808e | 452 | TCGv tmp; |
e6e5906b PB |
453 | switch (opsize) { |
454 | case OS_BYTE: | |
e1f3808e | 455 | tcg_gen_andi_i32(reg, reg, 0xffffff00); |
a7812ae4 | 456 | tmp = tcg_temp_new(); |
e1f3808e PB |
457 | tcg_gen_ext8u_i32(tmp, val); |
458 | tcg_gen_or_i32(reg, reg, tmp); | |
e6e5906b PB |
459 | break; |
460 | case OS_WORD: | |
e1f3808e | 461 | tcg_gen_andi_i32(reg, reg, 0xffff0000); |
a7812ae4 | 462 | tmp = tcg_temp_new(); |
e1f3808e PB |
463 | tcg_gen_ext16u_i32(tmp, val); |
464 | tcg_gen_or_i32(reg, reg, tmp); | |
e6e5906b PB |
465 | break; |
466 | case OS_LONG: | |
e6e5906b | 467 | case OS_SINGLE: |
a7812ae4 | 468 | tcg_gen_mov_i32(reg, val); |
e6e5906b PB |
469 | break; |
470 | default: | |
471 | qemu_assert(0, "Bad operand size"); | |
472 | break; | |
473 | } | |
474 | } | |
475 | ||
476 | /* Sign or zero extend a value. */ | |
e1f3808e | 477 | static inline TCGv gen_extend(TCGv val, int opsize, int sign) |
e6e5906b | 478 | { |
e1f3808e | 479 | TCGv tmp; |
e6e5906b PB |
480 | |
481 | switch (opsize) { | |
482 | case OS_BYTE: | |
a7812ae4 | 483 | tmp = tcg_temp_new(); |
e6e5906b | 484 | if (sign) |
e1f3808e | 485 | tcg_gen_ext8s_i32(tmp, val); |
e6e5906b | 486 | else |
e1f3808e | 487 | tcg_gen_ext8u_i32(tmp, val); |
e6e5906b PB |
488 | break; |
489 | case OS_WORD: | |
a7812ae4 | 490 | tmp = tcg_temp_new(); |
e6e5906b | 491 | if (sign) |
e1f3808e | 492 | tcg_gen_ext16s_i32(tmp, val); |
e6e5906b | 493 | else |
e1f3808e | 494 | tcg_gen_ext16u_i32(tmp, val); |
e6e5906b PB |
495 | break; |
496 | case OS_LONG: | |
e6e5906b | 497 | case OS_SINGLE: |
a7812ae4 | 498 | tmp = val; |
e6e5906b PB |
499 | break; |
500 | default: | |
501 | qemu_assert(0, "Bad operand size"); | |
502 | } | |
503 | return tmp; | |
504 | } | |
505 | ||
506 | /* Generate code for an "effective address". Does not adjust the base | |
1addc7c5 | 507 | register for autoincrement addressing modes. */ |
d4d79bb1 BS |
508 | static TCGv gen_lea(CPUM68KState *env, DisasContext *s, uint16_t insn, |
509 | int opsize) | |
e6e5906b | 510 | { |
e1f3808e PB |
511 | TCGv reg; |
512 | TCGv tmp; | |
e6e5906b PB |
513 | uint16_t ext; |
514 | uint32_t offset; | |
515 | ||
e6e5906b PB |
516 | switch ((insn >> 3) & 7) { |
517 | case 0: /* Data register direct. */ | |
518 | case 1: /* Address register direct. */ | |
e1f3808e | 519 | return NULL_QREG; |
e6e5906b PB |
520 | case 2: /* Indirect register */ |
521 | case 3: /* Indirect postincrement. */ | |
e1f3808e | 522 | return AREG(insn, 0); |
e6e5906b | 523 | case 4: /* Indirect predecrememnt. */ |
e1f3808e | 524 | reg = AREG(insn, 0); |
a7812ae4 | 525 | tmp = tcg_temp_new(); |
e1f3808e | 526 | tcg_gen_subi_i32(tmp, reg, opsize_bytes(opsize)); |
e6e5906b PB |
527 | return tmp; |
528 | case 5: /* Indirect displacement. */ | |
e1f3808e | 529 | reg = AREG(insn, 0); |
a7812ae4 | 530 | tmp = tcg_temp_new(); |
d4d79bb1 | 531 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b | 532 | s->pc += 2; |
e1f3808e | 533 | tcg_gen_addi_i32(tmp, reg, (int16_t)ext); |
e6e5906b PB |
534 | return tmp; |
535 | case 6: /* Indirect index + displacement. */ | |
e1f3808e | 536 | reg = AREG(insn, 0); |
d4d79bb1 | 537 | return gen_lea_indexed(env, s, opsize, reg); |
e6e5906b | 538 | case 7: /* Other */ |
e1f3808e | 539 | switch (insn & 7) { |
e6e5906b | 540 | case 0: /* Absolute short. */ |
d4d79bb1 | 541 | offset = cpu_ldsw_code(env, s->pc); |
e6e5906b | 542 | s->pc += 2; |
351326a6 | 543 | return tcg_const_i32(offset); |
e6e5906b | 544 | case 1: /* Absolute long. */ |
d4d79bb1 | 545 | offset = read_im32(env, s); |
351326a6 | 546 | return tcg_const_i32(offset); |
e6e5906b | 547 | case 2: /* pc displacement */ |
e6e5906b | 548 | offset = s->pc; |
d4d79bb1 | 549 | offset += cpu_ldsw_code(env, s->pc); |
e6e5906b | 550 | s->pc += 2; |
351326a6 | 551 | return tcg_const_i32(offset); |
e6e5906b | 552 | case 3: /* pc index+displacement. */ |
d4d79bb1 | 553 | return gen_lea_indexed(env, s, opsize, NULL_QREG); |
e6e5906b PB |
554 | case 4: /* Immediate. */ |
555 | default: | |
e1f3808e | 556 | return NULL_QREG; |
e6e5906b PB |
557 | } |
558 | } | |
559 | /* Should never happen. */ | |
e1f3808e | 560 | return NULL_QREG; |
e6e5906b PB |
561 | } |
562 | ||
563 | /* Helper function for gen_ea. Reuse the computed address between the | |
564 | for read/write operands. */ | |
d4d79bb1 BS |
565 | static inline TCGv gen_ea_once(CPUM68KState *env, DisasContext *s, |
566 | uint16_t insn, int opsize, TCGv val, | |
567 | TCGv *addrp, ea_what what) | |
e6e5906b | 568 | { |
e1f3808e | 569 | TCGv tmp; |
e6e5906b | 570 | |
e1f3808e | 571 | if (addrp && what == EA_STORE) { |
e6e5906b PB |
572 | tmp = *addrp; |
573 | } else { | |
d4d79bb1 | 574 | tmp = gen_lea(env, s, insn, opsize); |
e1f3808e PB |
575 | if (IS_NULL_QREG(tmp)) |
576 | return tmp; | |
e6e5906b PB |
577 | if (addrp) |
578 | *addrp = tmp; | |
579 | } | |
e1f3808e | 580 | return gen_ldst(s, opsize, tmp, val, what); |
e6e5906b PB |
581 | } |
582 | ||
f38f7a84 | 583 | /* Generate code to load/store a value from/into an EA. If VAL > 0 this is |
e6e5906b PB |
584 | a write otherwise it is a read (0 == sign extend, -1 == zero extend). |
585 | ADDRP is non-null for readwrite operands. */ | |
d4d79bb1 BS |
586 | static TCGv gen_ea(CPUM68KState *env, DisasContext *s, uint16_t insn, |
587 | int opsize, TCGv val, TCGv *addrp, ea_what what) | |
e6e5906b | 588 | { |
e1f3808e PB |
589 | TCGv reg; |
590 | TCGv result; | |
e6e5906b PB |
591 | uint32_t offset; |
592 | ||
e6e5906b PB |
593 | switch ((insn >> 3) & 7) { |
594 | case 0: /* Data register direct. */ | |
e1f3808e PB |
595 | reg = DREG(insn, 0); |
596 | if (what == EA_STORE) { | |
e6e5906b | 597 | gen_partset_reg(opsize, reg, val); |
e1f3808e | 598 | return store_dummy; |
e6e5906b | 599 | } else { |
e1f3808e | 600 | return gen_extend(reg, opsize, what == EA_LOADS); |
e6e5906b PB |
601 | } |
602 | case 1: /* Address register direct. */ | |
e1f3808e PB |
603 | reg = AREG(insn, 0); |
604 | if (what == EA_STORE) { | |
605 | tcg_gen_mov_i32(reg, val); | |
606 | return store_dummy; | |
e6e5906b | 607 | } else { |
e1f3808e | 608 | return gen_extend(reg, opsize, what == EA_LOADS); |
e6e5906b PB |
609 | } |
610 | case 2: /* Indirect register */ | |
e1f3808e PB |
611 | reg = AREG(insn, 0); |
612 | return gen_ldst(s, opsize, reg, val, what); | |
e6e5906b | 613 | case 3: /* Indirect postincrement. */ |
e1f3808e PB |
614 | reg = AREG(insn, 0); |
615 | result = gen_ldst(s, opsize, reg, val, what); | |
e6e5906b PB |
616 | /* ??? This is not exception safe. The instruction may still |
617 | fault after this point. */ | |
e1f3808e PB |
618 | if (what == EA_STORE || !addrp) |
619 | tcg_gen_addi_i32(reg, reg, opsize_bytes(opsize)); | |
e6e5906b PB |
620 | return result; |
621 | case 4: /* Indirect predecrememnt. */ | |
622 | { | |
e1f3808e PB |
623 | TCGv tmp; |
624 | if (addrp && what == EA_STORE) { | |
e6e5906b PB |
625 | tmp = *addrp; |
626 | } else { | |
d4d79bb1 | 627 | tmp = gen_lea(env, s, insn, opsize); |
e1f3808e PB |
628 | if (IS_NULL_QREG(tmp)) |
629 | return tmp; | |
e6e5906b PB |
630 | if (addrp) |
631 | *addrp = tmp; | |
632 | } | |
e1f3808e | 633 | result = gen_ldst(s, opsize, tmp, val, what); |
e6e5906b PB |
634 | /* ??? This is not exception safe. The instruction may still |
635 | fault after this point. */ | |
e1f3808e PB |
636 | if (what == EA_STORE || !addrp) { |
637 | reg = AREG(insn, 0); | |
638 | tcg_gen_mov_i32(reg, tmp); | |
e6e5906b PB |
639 | } |
640 | } | |
641 | return result; | |
642 | case 5: /* Indirect displacement. */ | |
643 | case 6: /* Indirect index + displacement. */ | |
d4d79bb1 | 644 | return gen_ea_once(env, s, insn, opsize, val, addrp, what); |
e6e5906b | 645 | case 7: /* Other */ |
e1f3808e | 646 | switch (insn & 7) { |
e6e5906b PB |
647 | case 0: /* Absolute short. */ |
648 | case 1: /* Absolute long. */ | |
649 | case 2: /* pc displacement */ | |
650 | case 3: /* pc index+displacement. */ | |
d4d79bb1 | 651 | return gen_ea_once(env, s, insn, opsize, val, addrp, what); |
e6e5906b PB |
652 | case 4: /* Immediate. */ |
653 | /* Sign extend values for consistency. */ | |
654 | switch (opsize) { | |
655 | case OS_BYTE: | |
31871141 | 656 | if (what == EA_LOADS) { |
d4d79bb1 | 657 | offset = cpu_ldsb_code(env, s->pc + 1); |
31871141 | 658 | } else { |
d4d79bb1 | 659 | offset = cpu_ldub_code(env, s->pc + 1); |
31871141 | 660 | } |
e6e5906b PB |
661 | s->pc += 2; |
662 | break; | |
663 | case OS_WORD: | |
31871141 | 664 | if (what == EA_LOADS) { |
d4d79bb1 | 665 | offset = cpu_ldsw_code(env, s->pc); |
31871141 | 666 | } else { |
d4d79bb1 | 667 | offset = cpu_lduw_code(env, s->pc); |
31871141 | 668 | } |
e6e5906b PB |
669 | s->pc += 2; |
670 | break; | |
671 | case OS_LONG: | |
d4d79bb1 | 672 | offset = read_im32(env, s); |
e6e5906b PB |
673 | break; |
674 | default: | |
675 | qemu_assert(0, "Bad immediate operand"); | |
676 | } | |
e1f3808e | 677 | return tcg_const_i32(offset); |
e6e5906b | 678 | default: |
e1f3808e | 679 | return NULL_QREG; |
e6e5906b PB |
680 | } |
681 | } | |
682 | /* Should never happen. */ | |
e1f3808e | 683 | return NULL_QREG; |
e6e5906b PB |
684 | } |
685 | ||
e1f3808e | 686 | /* This generates a conditional branch, clobbering all temporaries. */ |
e6e5906b PB |
687 | static void gen_jmpcc(DisasContext *s, int cond, int l1) |
688 | { | |
e1f3808e | 689 | TCGv tmp; |
e6e5906b | 690 | |
e1f3808e PB |
691 | /* TODO: Optimize compare/branch pairs rather than always flushing |
692 | flag state to CC_OP_FLAGS. */ | |
e6e5906b PB |
693 | gen_flush_flags(s); |
694 | switch (cond) { | |
695 | case 0: /* T */ | |
e1f3808e | 696 | tcg_gen_br(l1); |
e6e5906b PB |
697 | break; |
698 | case 1: /* F */ | |
699 | break; | |
700 | case 2: /* HI (!C && !Z) */ | |
a7812ae4 | 701 | tmp = tcg_temp_new(); |
e1f3808e PB |
702 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C | CCF_Z); |
703 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
704 | break; |
705 | case 3: /* LS (C || Z) */ | |
a7812ae4 | 706 | tmp = tcg_temp_new(); |
e1f3808e PB |
707 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C | CCF_Z); |
708 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
709 | break; |
710 | case 4: /* CC (!C) */ | |
a7812ae4 | 711 | tmp = tcg_temp_new(); |
e1f3808e PB |
712 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C); |
713 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
714 | break; |
715 | case 5: /* CS (C) */ | |
a7812ae4 | 716 | tmp = tcg_temp_new(); |
e1f3808e PB |
717 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C); |
718 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
719 | break; |
720 | case 6: /* NE (!Z) */ | |
a7812ae4 | 721 | tmp = tcg_temp_new(); |
e1f3808e PB |
722 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_Z); |
723 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
724 | break; |
725 | case 7: /* EQ (Z) */ | |
a7812ae4 | 726 | tmp = tcg_temp_new(); |
e1f3808e PB |
727 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_Z); |
728 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
729 | break; |
730 | case 8: /* VC (!V) */ | |
a7812ae4 | 731 | tmp = tcg_temp_new(); |
e1f3808e PB |
732 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_V); |
733 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
734 | break; |
735 | case 9: /* VS (V) */ | |
a7812ae4 | 736 | tmp = tcg_temp_new(); |
e1f3808e PB |
737 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_V); |
738 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
739 | break; |
740 | case 10: /* PL (!N) */ | |
a7812ae4 | 741 | tmp = tcg_temp_new(); |
e1f3808e PB |
742 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); |
743 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
744 | break; |
745 | case 11: /* MI (N) */ | |
a7812ae4 | 746 | tmp = tcg_temp_new(); |
e1f3808e PB |
747 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); |
748 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
749 | break; |
750 | case 12: /* GE (!(N ^ V)) */ | |
a7812ae4 | 751 | tmp = tcg_temp_new(); |
e1f3808e PB |
752 | assert(CCF_V == (CCF_N >> 2)); |
753 | tcg_gen_shri_i32(tmp, QREG_CC_DEST, 2); | |
754 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
755 | tcg_gen_andi_i32(tmp, tmp, CCF_V); | |
756 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
757 | break; |
758 | case 13: /* LT (N ^ V) */ | |
a7812ae4 | 759 | tmp = tcg_temp_new(); |
e1f3808e PB |
760 | assert(CCF_V == (CCF_N >> 2)); |
761 | tcg_gen_shri_i32(tmp, QREG_CC_DEST, 2); | |
762 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
763 | tcg_gen_andi_i32(tmp, tmp, CCF_V); | |
764 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
765 | break; |
766 | case 14: /* GT (!(Z || (N ^ V))) */ | |
a7812ae4 | 767 | tmp = tcg_temp_new(); |
e1f3808e PB |
768 | assert(CCF_V == (CCF_N >> 2)); |
769 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); | |
770 | tcg_gen_shri_i32(tmp, tmp, 2); | |
771 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
772 | tcg_gen_andi_i32(tmp, tmp, CCF_V | CCF_Z); | |
773 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
774 | break; |
775 | case 15: /* LE (Z || (N ^ V)) */ | |
a7812ae4 | 776 | tmp = tcg_temp_new(); |
e1f3808e PB |
777 | assert(CCF_V == (CCF_N >> 2)); |
778 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); | |
779 | tcg_gen_shri_i32(tmp, tmp, 2); | |
780 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
781 | tcg_gen_andi_i32(tmp, tmp, CCF_V | CCF_Z); | |
782 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
783 | break; |
784 | default: | |
785 | /* Should ever happen. */ | |
786 | abort(); | |
787 | } | |
788 | } | |
789 | ||
790 | DISAS_INSN(scc) | |
791 | { | |
792 | int l1; | |
793 | int cond; | |
e1f3808e | 794 | TCGv reg; |
e6e5906b PB |
795 | |
796 | l1 = gen_new_label(); | |
797 | cond = (insn >> 8) & 0xf; | |
798 | reg = DREG(insn, 0); | |
e1f3808e PB |
799 | tcg_gen_andi_i32(reg, reg, 0xffffff00); |
800 | /* This is safe because we modify the reg directly, with no other values | |
801 | live. */ | |
e6e5906b | 802 | gen_jmpcc(s, cond ^ 1, l1); |
e1f3808e | 803 | tcg_gen_ori_i32(reg, reg, 0xff); |
e6e5906b PB |
804 | gen_set_label(l1); |
805 | } | |
806 | ||
0633879f PB |
807 | /* Force a TB lookup after an instruction that changes the CPU state. */ |
808 | static void gen_lookup_tb(DisasContext *s) | |
809 | { | |
810 | gen_flush_cc_op(s); | |
e1f3808e | 811 | tcg_gen_movi_i32(QREG_PC, s->pc); |
0633879f PB |
812 | s->is_jmp = DISAS_UPDATE; |
813 | } | |
814 | ||
e1f3808e PB |
815 | /* Generate a jump to an immediate address. */ |
816 | static void gen_jmp_im(DisasContext *s, uint32_t dest) | |
817 | { | |
818 | gen_flush_cc_op(s); | |
819 | tcg_gen_movi_i32(QREG_PC, dest); | |
820 | s->is_jmp = DISAS_JUMP; | |
821 | } | |
822 | ||
823 | /* Generate a jump to the address in qreg DEST. */ | |
824 | static void gen_jmp(DisasContext *s, TCGv dest) | |
e6e5906b PB |
825 | { |
826 | gen_flush_cc_op(s); | |
e1f3808e | 827 | tcg_gen_mov_i32(QREG_PC, dest); |
e6e5906b PB |
828 | s->is_jmp = DISAS_JUMP; |
829 | } | |
830 | ||
831 | static void gen_exception(DisasContext *s, uint32_t where, int nr) | |
832 | { | |
833 | gen_flush_cc_op(s); | |
e1f3808e | 834 | gen_jmp_im(s, where); |
31871141 | 835 | gen_helper_raise_exception(cpu_env, tcg_const_i32(nr)); |
e6e5906b PB |
836 | } |
837 | ||
510ff0b7 PB |
838 | static inline void gen_addr_fault(DisasContext *s) |
839 | { | |
840 | gen_exception(s, s->insn_pc, EXCP_ADDRESS); | |
841 | } | |
842 | ||
d4d79bb1 BS |
843 | #define SRC_EA(env, result, opsize, op_sign, addrp) do { \ |
844 | result = gen_ea(env, s, insn, opsize, NULL_QREG, addrp, \ | |
845 | op_sign ? EA_LOADS : EA_LOADU); \ | |
846 | if (IS_NULL_QREG(result)) { \ | |
847 | gen_addr_fault(s); \ | |
848 | return; \ | |
849 | } \ | |
510ff0b7 PB |
850 | } while (0) |
851 | ||
d4d79bb1 BS |
852 | #define DEST_EA(env, insn, opsize, val, addrp) do { \ |
853 | TCGv ea_result = gen_ea(env, s, insn, opsize, val, addrp, EA_STORE); \ | |
854 | if (IS_NULL_QREG(ea_result)) { \ | |
855 | gen_addr_fault(s); \ | |
856 | return; \ | |
857 | } \ | |
510ff0b7 PB |
858 | } while (0) |
859 | ||
e6e5906b PB |
860 | /* Generate a jump to an immediate address. */ |
861 | static void gen_jmp_tb(DisasContext *s, int n, uint32_t dest) | |
862 | { | |
863 | TranslationBlock *tb; | |
864 | ||
865 | tb = s->tb; | |
551bd27f | 866 | if (unlikely(s->singlestep_enabled)) { |
e6e5906b PB |
867 | gen_exception(s, dest, EXCP_DEBUG); |
868 | } else if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) || | |
869 | (s->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK)) { | |
57fec1fe | 870 | tcg_gen_goto_tb(n); |
e1f3808e | 871 | tcg_gen_movi_i32(QREG_PC, dest); |
4b4a72e5 | 872 | tcg_gen_exit_tb((tcg_target_long)tb + n); |
e6e5906b | 873 | } else { |
e1f3808e | 874 | gen_jmp_im(s, dest); |
57fec1fe | 875 | tcg_gen_exit_tb(0); |
e6e5906b PB |
876 | } |
877 | s->is_jmp = DISAS_TB_JUMP; | |
878 | } | |
879 | ||
880 | DISAS_INSN(undef_mac) | |
881 | { | |
882 | gen_exception(s, s->pc - 2, EXCP_LINEA); | |
883 | } | |
884 | ||
885 | DISAS_INSN(undef_fpu) | |
886 | { | |
887 | gen_exception(s, s->pc - 2, EXCP_LINEF); | |
888 | } | |
889 | ||
890 | DISAS_INSN(undef) | |
891 | { | |
892 | gen_exception(s, s->pc - 2, EXCP_UNSUPPORTED); | |
d4d79bb1 | 893 | cpu_abort(env, "Illegal instruction: %04x @ %08x", insn, s->pc - 2); |
e6e5906b PB |
894 | } |
895 | ||
896 | DISAS_INSN(mulw) | |
897 | { | |
e1f3808e PB |
898 | TCGv reg; |
899 | TCGv tmp; | |
900 | TCGv src; | |
e6e5906b PB |
901 | int sign; |
902 | ||
903 | sign = (insn & 0x100) != 0; | |
904 | reg = DREG(insn, 9); | |
a7812ae4 | 905 | tmp = tcg_temp_new(); |
e6e5906b | 906 | if (sign) |
e1f3808e | 907 | tcg_gen_ext16s_i32(tmp, reg); |
e6e5906b | 908 | else |
e1f3808e | 909 | tcg_gen_ext16u_i32(tmp, reg); |
d4d79bb1 | 910 | SRC_EA(env, src, OS_WORD, sign, NULL); |
e1f3808e PB |
911 | tcg_gen_mul_i32(tmp, tmp, src); |
912 | tcg_gen_mov_i32(reg, tmp); | |
e6e5906b PB |
913 | /* Unlike m68k, coldfire always clears the overflow bit. */ |
914 | gen_logic_cc(s, tmp); | |
915 | } | |
916 | ||
917 | DISAS_INSN(divw) | |
918 | { | |
e1f3808e PB |
919 | TCGv reg; |
920 | TCGv tmp; | |
921 | TCGv src; | |
e6e5906b PB |
922 | int sign; |
923 | ||
924 | sign = (insn & 0x100) != 0; | |
925 | reg = DREG(insn, 9); | |
926 | if (sign) { | |
e1f3808e | 927 | tcg_gen_ext16s_i32(QREG_DIV1, reg); |
e6e5906b | 928 | } else { |
e1f3808e | 929 | tcg_gen_ext16u_i32(QREG_DIV1, reg); |
e6e5906b | 930 | } |
d4d79bb1 | 931 | SRC_EA(env, src, OS_WORD, sign, NULL); |
e1f3808e | 932 | tcg_gen_mov_i32(QREG_DIV2, src); |
e6e5906b | 933 | if (sign) { |
e1f3808e | 934 | gen_helper_divs(cpu_env, tcg_const_i32(1)); |
e6e5906b | 935 | } else { |
e1f3808e | 936 | gen_helper_divu(cpu_env, tcg_const_i32(1)); |
e6e5906b PB |
937 | } |
938 | ||
a7812ae4 PB |
939 | tmp = tcg_temp_new(); |
940 | src = tcg_temp_new(); | |
e1f3808e PB |
941 | tcg_gen_ext16u_i32(tmp, QREG_DIV1); |
942 | tcg_gen_shli_i32(src, QREG_DIV2, 16); | |
943 | tcg_gen_or_i32(reg, tmp, src); | |
e6e5906b PB |
944 | s->cc_op = CC_OP_FLAGS; |
945 | } | |
946 | ||
947 | DISAS_INSN(divl) | |
948 | { | |
e1f3808e PB |
949 | TCGv num; |
950 | TCGv den; | |
951 | TCGv reg; | |
e6e5906b PB |
952 | uint16_t ext; |
953 | ||
d4d79bb1 | 954 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b PB |
955 | s->pc += 2; |
956 | if (ext & 0x87f8) { | |
957 | gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED); | |
958 | return; | |
959 | } | |
960 | num = DREG(ext, 12); | |
961 | reg = DREG(ext, 0); | |
e1f3808e | 962 | tcg_gen_mov_i32(QREG_DIV1, num); |
d4d79bb1 | 963 | SRC_EA(env, den, OS_LONG, 0, NULL); |
e1f3808e | 964 | tcg_gen_mov_i32(QREG_DIV2, den); |
e6e5906b | 965 | if (ext & 0x0800) { |
e1f3808e | 966 | gen_helper_divs(cpu_env, tcg_const_i32(0)); |
e6e5906b | 967 | } else { |
e1f3808e | 968 | gen_helper_divu(cpu_env, tcg_const_i32(0)); |
e6e5906b | 969 | } |
e1f3808e | 970 | if ((ext & 7) == ((ext >> 12) & 7)) { |
e6e5906b | 971 | /* div */ |
e1f3808e | 972 | tcg_gen_mov_i32 (reg, QREG_DIV1); |
e6e5906b PB |
973 | } else { |
974 | /* rem */ | |
e1f3808e | 975 | tcg_gen_mov_i32 (reg, QREG_DIV2); |
e6e5906b | 976 | } |
e6e5906b PB |
977 | s->cc_op = CC_OP_FLAGS; |
978 | } | |
979 | ||
980 | DISAS_INSN(addsub) | |
981 | { | |
e1f3808e PB |
982 | TCGv reg; |
983 | TCGv dest; | |
984 | TCGv src; | |
985 | TCGv tmp; | |
986 | TCGv addr; | |
e6e5906b PB |
987 | int add; |
988 | ||
989 | add = (insn & 0x4000) != 0; | |
990 | reg = DREG(insn, 9); | |
a7812ae4 | 991 | dest = tcg_temp_new(); |
e6e5906b | 992 | if (insn & 0x100) { |
d4d79bb1 | 993 | SRC_EA(env, tmp, OS_LONG, 0, &addr); |
e6e5906b PB |
994 | src = reg; |
995 | } else { | |
996 | tmp = reg; | |
d4d79bb1 | 997 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e6e5906b PB |
998 | } |
999 | if (add) { | |
e1f3808e PB |
1000 | tcg_gen_add_i32(dest, tmp, src); |
1001 | gen_helper_xflag_lt(QREG_CC_X, dest, src); | |
e6e5906b PB |
1002 | s->cc_op = CC_OP_ADD; |
1003 | } else { | |
e1f3808e PB |
1004 | gen_helper_xflag_lt(QREG_CC_X, tmp, src); |
1005 | tcg_gen_sub_i32(dest, tmp, src); | |
e6e5906b PB |
1006 | s->cc_op = CC_OP_SUB; |
1007 | } | |
e1f3808e | 1008 | gen_update_cc_add(dest, src); |
e6e5906b | 1009 | if (insn & 0x100) { |
d4d79bb1 | 1010 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b | 1011 | } else { |
e1f3808e | 1012 | tcg_gen_mov_i32(reg, dest); |
e6e5906b PB |
1013 | } |
1014 | } | |
1015 | ||
1016 | ||
1017 | /* Reverse the order of the bits in REG. */ | |
1018 | DISAS_INSN(bitrev) | |
1019 | { | |
e1f3808e | 1020 | TCGv reg; |
e6e5906b | 1021 | reg = DREG(insn, 0); |
e1f3808e | 1022 | gen_helper_bitrev(reg, reg); |
e6e5906b PB |
1023 | } |
1024 | ||
1025 | DISAS_INSN(bitop_reg) | |
1026 | { | |
1027 | int opsize; | |
1028 | int op; | |
e1f3808e PB |
1029 | TCGv src1; |
1030 | TCGv src2; | |
1031 | TCGv tmp; | |
1032 | TCGv addr; | |
1033 | TCGv dest; | |
e6e5906b PB |
1034 | |
1035 | if ((insn & 0x38) != 0) | |
1036 | opsize = OS_BYTE; | |
1037 | else | |
1038 | opsize = OS_LONG; | |
1039 | op = (insn >> 6) & 3; | |
d4d79bb1 | 1040 | SRC_EA(env, src1, opsize, 0, op ? &addr: NULL); |
e6e5906b | 1041 | src2 = DREG(insn, 9); |
a7812ae4 | 1042 | dest = tcg_temp_new(); |
e6e5906b PB |
1043 | |
1044 | gen_flush_flags(s); | |
a7812ae4 | 1045 | tmp = tcg_temp_new(); |
e6e5906b | 1046 | if (opsize == OS_BYTE) |
e1f3808e | 1047 | tcg_gen_andi_i32(tmp, src2, 7); |
e6e5906b | 1048 | else |
e1f3808e | 1049 | tcg_gen_andi_i32(tmp, src2, 31); |
e6e5906b | 1050 | src2 = tmp; |
a7812ae4 | 1051 | tmp = tcg_temp_new(); |
e1f3808e PB |
1052 | tcg_gen_shr_i32(tmp, src1, src2); |
1053 | tcg_gen_andi_i32(tmp, tmp, 1); | |
1054 | tcg_gen_shli_i32(tmp, tmp, 2); | |
1055 | /* Clear CCF_Z if bit set. */ | |
1056 | tcg_gen_ori_i32(QREG_CC_DEST, QREG_CC_DEST, CCF_Z); | |
1057 | tcg_gen_xor_i32(QREG_CC_DEST, QREG_CC_DEST, tmp); | |
1058 | ||
1059 | tcg_gen_shl_i32(tmp, tcg_const_i32(1), src2); | |
e6e5906b PB |
1060 | switch (op) { |
1061 | case 1: /* bchg */ | |
e1f3808e | 1062 | tcg_gen_xor_i32(dest, src1, tmp); |
e6e5906b PB |
1063 | break; |
1064 | case 2: /* bclr */ | |
e1f3808e PB |
1065 | tcg_gen_not_i32(tmp, tmp); |
1066 | tcg_gen_and_i32(dest, src1, tmp); | |
e6e5906b PB |
1067 | break; |
1068 | case 3: /* bset */ | |
e1f3808e | 1069 | tcg_gen_or_i32(dest, src1, tmp); |
e6e5906b PB |
1070 | break; |
1071 | default: /* btst */ | |
1072 | break; | |
1073 | } | |
1074 | if (op) | |
d4d79bb1 | 1075 | DEST_EA(env, insn, opsize, dest, &addr); |
e6e5906b PB |
1076 | } |
1077 | ||
1078 | DISAS_INSN(sats) | |
1079 | { | |
e1f3808e | 1080 | TCGv reg; |
e6e5906b | 1081 | reg = DREG(insn, 0); |
e6e5906b | 1082 | gen_flush_flags(s); |
e1f3808e PB |
1083 | gen_helper_sats(reg, reg, QREG_CC_DEST); |
1084 | gen_logic_cc(s, reg); | |
e6e5906b PB |
1085 | } |
1086 | ||
e1f3808e | 1087 | static void gen_push(DisasContext *s, TCGv val) |
e6e5906b | 1088 | { |
e1f3808e | 1089 | TCGv tmp; |
e6e5906b | 1090 | |
a7812ae4 | 1091 | tmp = tcg_temp_new(); |
e1f3808e | 1092 | tcg_gen_subi_i32(tmp, QREG_SP, 4); |
0633879f | 1093 | gen_store(s, OS_LONG, tmp, val); |
e1f3808e | 1094 | tcg_gen_mov_i32(QREG_SP, tmp); |
e6e5906b PB |
1095 | } |
1096 | ||
1097 | DISAS_INSN(movem) | |
1098 | { | |
e1f3808e | 1099 | TCGv addr; |
e6e5906b PB |
1100 | int i; |
1101 | uint16_t mask; | |
e1f3808e PB |
1102 | TCGv reg; |
1103 | TCGv tmp; | |
e6e5906b PB |
1104 | int is_load; |
1105 | ||
d4d79bb1 | 1106 | mask = cpu_lduw_code(env, s->pc); |
e6e5906b | 1107 | s->pc += 2; |
d4d79bb1 | 1108 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1109 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1110 | gen_addr_fault(s); |
1111 | return; | |
1112 | } | |
a7812ae4 | 1113 | addr = tcg_temp_new(); |
e1f3808e | 1114 | tcg_gen_mov_i32(addr, tmp); |
e6e5906b PB |
1115 | is_load = ((insn & 0x0400) != 0); |
1116 | for (i = 0; i < 16; i++, mask >>= 1) { | |
1117 | if (mask & 1) { | |
1118 | if (i < 8) | |
1119 | reg = DREG(i, 0); | |
1120 | else | |
1121 | reg = AREG(i, 0); | |
1122 | if (is_load) { | |
0633879f | 1123 | tmp = gen_load(s, OS_LONG, addr, 0); |
e1f3808e | 1124 | tcg_gen_mov_i32(reg, tmp); |
e6e5906b | 1125 | } else { |
0633879f | 1126 | gen_store(s, OS_LONG, addr, reg); |
e6e5906b PB |
1127 | } |
1128 | if (mask != 1) | |
e1f3808e | 1129 | tcg_gen_addi_i32(addr, addr, 4); |
e6e5906b PB |
1130 | } |
1131 | } | |
1132 | } | |
1133 | ||
1134 | DISAS_INSN(bitop_im) | |
1135 | { | |
1136 | int opsize; | |
1137 | int op; | |
e1f3808e | 1138 | TCGv src1; |
e6e5906b PB |
1139 | uint32_t mask; |
1140 | int bitnum; | |
e1f3808e PB |
1141 | TCGv tmp; |
1142 | TCGv addr; | |
e6e5906b PB |
1143 | |
1144 | if ((insn & 0x38) != 0) | |
1145 | opsize = OS_BYTE; | |
1146 | else | |
1147 | opsize = OS_LONG; | |
1148 | op = (insn >> 6) & 3; | |
1149 | ||
d4d79bb1 | 1150 | bitnum = cpu_lduw_code(env, s->pc); |
e6e5906b PB |
1151 | s->pc += 2; |
1152 | if (bitnum & 0xff00) { | |
d4d79bb1 | 1153 | disas_undef(env, s, insn); |
e6e5906b PB |
1154 | return; |
1155 | } | |
1156 | ||
d4d79bb1 | 1157 | SRC_EA(env, src1, opsize, 0, op ? &addr: NULL); |
e6e5906b PB |
1158 | |
1159 | gen_flush_flags(s); | |
e6e5906b PB |
1160 | if (opsize == OS_BYTE) |
1161 | bitnum &= 7; | |
1162 | else | |
1163 | bitnum &= 31; | |
1164 | mask = 1 << bitnum; | |
1165 | ||
a7812ae4 | 1166 | tmp = tcg_temp_new(); |
e1f3808e PB |
1167 | assert (CCF_Z == (1 << 2)); |
1168 | if (bitnum > 2) | |
1169 | tcg_gen_shri_i32(tmp, src1, bitnum - 2); | |
1170 | else if (bitnum < 2) | |
1171 | tcg_gen_shli_i32(tmp, src1, 2 - bitnum); | |
e6e5906b | 1172 | else |
e1f3808e PB |
1173 | tcg_gen_mov_i32(tmp, src1); |
1174 | tcg_gen_andi_i32(tmp, tmp, CCF_Z); | |
1175 | /* Clear CCF_Z if bit set. */ | |
1176 | tcg_gen_ori_i32(QREG_CC_DEST, QREG_CC_DEST, CCF_Z); | |
1177 | tcg_gen_xor_i32(QREG_CC_DEST, QREG_CC_DEST, tmp); | |
1178 | if (op) { | |
1179 | switch (op) { | |
1180 | case 1: /* bchg */ | |
1181 | tcg_gen_xori_i32(tmp, src1, mask); | |
1182 | break; | |
1183 | case 2: /* bclr */ | |
1184 | tcg_gen_andi_i32(tmp, src1, ~mask); | |
1185 | break; | |
1186 | case 3: /* bset */ | |
1187 | tcg_gen_ori_i32(tmp, src1, mask); | |
1188 | break; | |
1189 | default: /* btst */ | |
1190 | break; | |
1191 | } | |
d4d79bb1 | 1192 | DEST_EA(env, insn, opsize, tmp, &addr); |
e6e5906b | 1193 | } |
e6e5906b PB |
1194 | } |
1195 | ||
1196 | DISAS_INSN(arith_im) | |
1197 | { | |
1198 | int op; | |
e1f3808e PB |
1199 | uint32_t im; |
1200 | TCGv src1; | |
1201 | TCGv dest; | |
1202 | TCGv addr; | |
e6e5906b PB |
1203 | |
1204 | op = (insn >> 9) & 7; | |
d4d79bb1 BS |
1205 | SRC_EA(env, src1, OS_LONG, 0, (op == 6) ? NULL : &addr); |
1206 | im = read_im32(env, s); | |
a7812ae4 | 1207 | dest = tcg_temp_new(); |
e6e5906b PB |
1208 | switch (op) { |
1209 | case 0: /* ori */ | |
e1f3808e | 1210 | tcg_gen_ori_i32(dest, src1, im); |
e6e5906b PB |
1211 | gen_logic_cc(s, dest); |
1212 | break; | |
1213 | case 1: /* andi */ | |
e1f3808e | 1214 | tcg_gen_andi_i32(dest, src1, im); |
e6e5906b PB |
1215 | gen_logic_cc(s, dest); |
1216 | break; | |
1217 | case 2: /* subi */ | |
e1f3808e | 1218 | tcg_gen_mov_i32(dest, src1); |
351326a6 | 1219 | gen_helper_xflag_lt(QREG_CC_X, dest, tcg_const_i32(im)); |
e1f3808e | 1220 | tcg_gen_subi_i32(dest, dest, im); |
351326a6 | 1221 | gen_update_cc_add(dest, tcg_const_i32(im)); |
e6e5906b PB |
1222 | s->cc_op = CC_OP_SUB; |
1223 | break; | |
1224 | case 3: /* addi */ | |
e1f3808e PB |
1225 | tcg_gen_mov_i32(dest, src1); |
1226 | tcg_gen_addi_i32(dest, dest, im); | |
351326a6 LV |
1227 | gen_update_cc_add(dest, tcg_const_i32(im)); |
1228 | gen_helper_xflag_lt(QREG_CC_X, dest, tcg_const_i32(im)); | |
e6e5906b PB |
1229 | s->cc_op = CC_OP_ADD; |
1230 | break; | |
1231 | case 5: /* eori */ | |
e1f3808e | 1232 | tcg_gen_xori_i32(dest, src1, im); |
e6e5906b PB |
1233 | gen_logic_cc(s, dest); |
1234 | break; | |
1235 | case 6: /* cmpi */ | |
e1f3808e PB |
1236 | tcg_gen_mov_i32(dest, src1); |
1237 | tcg_gen_subi_i32(dest, dest, im); | |
351326a6 | 1238 | gen_update_cc_add(dest, tcg_const_i32(im)); |
e6e5906b PB |
1239 | s->cc_op = CC_OP_SUB; |
1240 | break; | |
1241 | default: | |
1242 | abort(); | |
1243 | } | |
1244 | if (op != 6) { | |
d4d79bb1 | 1245 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b PB |
1246 | } |
1247 | } | |
1248 | ||
1249 | DISAS_INSN(byterev) | |
1250 | { | |
e1f3808e | 1251 | TCGv reg; |
e6e5906b PB |
1252 | |
1253 | reg = DREG(insn, 0); | |
66896cb8 | 1254 | tcg_gen_bswap32_i32(reg, reg); |
e6e5906b PB |
1255 | } |
1256 | ||
1257 | DISAS_INSN(move) | |
1258 | { | |
e1f3808e PB |
1259 | TCGv src; |
1260 | TCGv dest; | |
e6e5906b PB |
1261 | int op; |
1262 | int opsize; | |
1263 | ||
1264 | switch (insn >> 12) { | |
1265 | case 1: /* move.b */ | |
1266 | opsize = OS_BYTE; | |
1267 | break; | |
1268 | case 2: /* move.l */ | |
1269 | opsize = OS_LONG; | |
1270 | break; | |
1271 | case 3: /* move.w */ | |
1272 | opsize = OS_WORD; | |
1273 | break; | |
1274 | default: | |
1275 | abort(); | |
1276 | } | |
d4d79bb1 | 1277 | SRC_EA(env, src, opsize, 1, NULL); |
e6e5906b PB |
1278 | op = (insn >> 6) & 7; |
1279 | if (op == 1) { | |
1280 | /* movea */ | |
1281 | /* The value will already have been sign extended. */ | |
1282 | dest = AREG(insn, 9); | |
e1f3808e | 1283 | tcg_gen_mov_i32(dest, src); |
e6e5906b PB |
1284 | } else { |
1285 | /* normal move */ | |
1286 | uint16_t dest_ea; | |
1287 | dest_ea = ((insn >> 9) & 7) | (op << 3); | |
d4d79bb1 | 1288 | DEST_EA(env, dest_ea, opsize, src, NULL); |
e6e5906b PB |
1289 | /* This will be correct because loads sign extend. */ |
1290 | gen_logic_cc(s, src); | |
1291 | } | |
1292 | } | |
1293 | ||
1294 | DISAS_INSN(negx) | |
1295 | { | |
e1f3808e | 1296 | TCGv reg; |
e6e5906b PB |
1297 | |
1298 | gen_flush_flags(s); | |
1299 | reg = DREG(insn, 0); | |
e1f3808e | 1300 | gen_helper_subx_cc(reg, cpu_env, tcg_const_i32(0), reg); |
e6e5906b PB |
1301 | } |
1302 | ||
1303 | DISAS_INSN(lea) | |
1304 | { | |
e1f3808e PB |
1305 | TCGv reg; |
1306 | TCGv tmp; | |
e6e5906b PB |
1307 | |
1308 | reg = AREG(insn, 9); | |
d4d79bb1 | 1309 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1310 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1311 | gen_addr_fault(s); |
1312 | return; | |
1313 | } | |
e1f3808e | 1314 | tcg_gen_mov_i32(reg, tmp); |
e6e5906b PB |
1315 | } |
1316 | ||
1317 | DISAS_INSN(clr) | |
1318 | { | |
1319 | int opsize; | |
1320 | ||
1321 | switch ((insn >> 6) & 3) { | |
1322 | case 0: /* clr.b */ | |
1323 | opsize = OS_BYTE; | |
1324 | break; | |
1325 | case 1: /* clr.w */ | |
1326 | opsize = OS_WORD; | |
1327 | break; | |
1328 | case 2: /* clr.l */ | |
1329 | opsize = OS_LONG; | |
1330 | break; | |
1331 | default: | |
1332 | abort(); | |
1333 | } | |
d4d79bb1 | 1334 | DEST_EA(env, insn, opsize, tcg_const_i32(0), NULL); |
351326a6 | 1335 | gen_logic_cc(s, tcg_const_i32(0)); |
e6e5906b PB |
1336 | } |
1337 | ||
e1f3808e | 1338 | static TCGv gen_get_ccr(DisasContext *s) |
e6e5906b | 1339 | { |
e1f3808e | 1340 | TCGv dest; |
e6e5906b PB |
1341 | |
1342 | gen_flush_flags(s); | |
a7812ae4 | 1343 | dest = tcg_temp_new(); |
e1f3808e PB |
1344 | tcg_gen_shli_i32(dest, QREG_CC_X, 4); |
1345 | tcg_gen_or_i32(dest, dest, QREG_CC_DEST); | |
0633879f PB |
1346 | return dest; |
1347 | } | |
1348 | ||
1349 | DISAS_INSN(move_from_ccr) | |
1350 | { | |
e1f3808e PB |
1351 | TCGv reg; |
1352 | TCGv ccr; | |
0633879f PB |
1353 | |
1354 | ccr = gen_get_ccr(s); | |
e6e5906b | 1355 | reg = DREG(insn, 0); |
0633879f | 1356 | gen_partset_reg(OS_WORD, reg, ccr); |
e6e5906b PB |
1357 | } |
1358 | ||
1359 | DISAS_INSN(neg) | |
1360 | { | |
e1f3808e PB |
1361 | TCGv reg; |
1362 | TCGv src1; | |
e6e5906b PB |
1363 | |
1364 | reg = DREG(insn, 0); | |
a7812ae4 | 1365 | src1 = tcg_temp_new(); |
e1f3808e PB |
1366 | tcg_gen_mov_i32(src1, reg); |
1367 | tcg_gen_neg_i32(reg, src1); | |
e6e5906b | 1368 | s->cc_op = CC_OP_SUB; |
e1f3808e PB |
1369 | gen_update_cc_add(reg, src1); |
1370 | gen_helper_xflag_lt(QREG_CC_X, tcg_const_i32(0), src1); | |
e6e5906b PB |
1371 | s->cc_op = CC_OP_SUB; |
1372 | } | |
1373 | ||
0633879f PB |
1374 | static void gen_set_sr_im(DisasContext *s, uint16_t val, int ccr_only) |
1375 | { | |
e1f3808e PB |
1376 | tcg_gen_movi_i32(QREG_CC_DEST, val & 0xf); |
1377 | tcg_gen_movi_i32(QREG_CC_X, (val & 0x10) >> 4); | |
0633879f | 1378 | if (!ccr_only) { |
e1f3808e | 1379 | gen_helper_set_sr(cpu_env, tcg_const_i32(val & 0xff00)); |
0633879f PB |
1380 | } |
1381 | } | |
1382 | ||
d4d79bb1 BS |
1383 | static void gen_set_sr(CPUM68KState *env, DisasContext *s, uint16_t insn, |
1384 | int ccr_only) | |
e6e5906b | 1385 | { |
e1f3808e PB |
1386 | TCGv tmp; |
1387 | TCGv reg; | |
e6e5906b PB |
1388 | |
1389 | s->cc_op = CC_OP_FLAGS; | |
1390 | if ((insn & 0x38) == 0) | |
1391 | { | |
a7812ae4 | 1392 | tmp = tcg_temp_new(); |
e6e5906b | 1393 | reg = DREG(insn, 0); |
e1f3808e PB |
1394 | tcg_gen_andi_i32(QREG_CC_DEST, reg, 0xf); |
1395 | tcg_gen_shri_i32(tmp, reg, 4); | |
1396 | tcg_gen_andi_i32(QREG_CC_X, tmp, 1); | |
0633879f | 1397 | if (!ccr_only) { |
e1f3808e | 1398 | gen_helper_set_sr(cpu_env, reg); |
0633879f | 1399 | } |
e6e5906b | 1400 | } |
0633879f | 1401 | else if ((insn & 0x3f) == 0x3c) |
e6e5906b | 1402 | { |
0633879f | 1403 | uint16_t val; |
d4d79bb1 | 1404 | val = cpu_lduw_code(env, s->pc); |
e6e5906b | 1405 | s->pc += 2; |
0633879f | 1406 | gen_set_sr_im(s, val, ccr_only); |
e6e5906b PB |
1407 | } |
1408 | else | |
d4d79bb1 | 1409 | disas_undef(env, s, insn); |
e6e5906b PB |
1410 | } |
1411 | ||
0633879f PB |
1412 | DISAS_INSN(move_to_ccr) |
1413 | { | |
d4d79bb1 | 1414 | gen_set_sr(env, s, insn, 1); |
0633879f PB |
1415 | } |
1416 | ||
e6e5906b PB |
1417 | DISAS_INSN(not) |
1418 | { | |
e1f3808e | 1419 | TCGv reg; |
e6e5906b PB |
1420 | |
1421 | reg = DREG(insn, 0); | |
e1f3808e | 1422 | tcg_gen_not_i32(reg, reg); |
e6e5906b PB |
1423 | gen_logic_cc(s, reg); |
1424 | } | |
1425 | ||
1426 | DISAS_INSN(swap) | |
1427 | { | |
e1f3808e PB |
1428 | TCGv src1; |
1429 | TCGv src2; | |
1430 | TCGv reg; | |
e6e5906b | 1431 | |
a7812ae4 PB |
1432 | src1 = tcg_temp_new(); |
1433 | src2 = tcg_temp_new(); | |
e6e5906b | 1434 | reg = DREG(insn, 0); |
e1f3808e PB |
1435 | tcg_gen_shli_i32(src1, reg, 16); |
1436 | tcg_gen_shri_i32(src2, reg, 16); | |
1437 | tcg_gen_or_i32(reg, src1, src2); | |
1438 | gen_logic_cc(s, reg); | |
e6e5906b PB |
1439 | } |
1440 | ||
1441 | DISAS_INSN(pea) | |
1442 | { | |
e1f3808e | 1443 | TCGv tmp; |
e6e5906b | 1444 | |
d4d79bb1 | 1445 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1446 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1447 | gen_addr_fault(s); |
1448 | return; | |
1449 | } | |
0633879f | 1450 | gen_push(s, tmp); |
e6e5906b PB |
1451 | } |
1452 | ||
1453 | DISAS_INSN(ext) | |
1454 | { | |
e6e5906b | 1455 | int op; |
e1f3808e PB |
1456 | TCGv reg; |
1457 | TCGv tmp; | |
e6e5906b PB |
1458 | |
1459 | reg = DREG(insn, 0); | |
1460 | op = (insn >> 6) & 7; | |
a7812ae4 | 1461 | tmp = tcg_temp_new(); |
e6e5906b | 1462 | if (op == 3) |
e1f3808e | 1463 | tcg_gen_ext16s_i32(tmp, reg); |
e6e5906b | 1464 | else |
e1f3808e | 1465 | tcg_gen_ext8s_i32(tmp, reg); |
e6e5906b PB |
1466 | if (op == 2) |
1467 | gen_partset_reg(OS_WORD, reg, tmp); | |
1468 | else | |
e1f3808e | 1469 | tcg_gen_mov_i32(reg, tmp); |
e6e5906b PB |
1470 | gen_logic_cc(s, tmp); |
1471 | } | |
1472 | ||
1473 | DISAS_INSN(tst) | |
1474 | { | |
1475 | int opsize; | |
e1f3808e | 1476 | TCGv tmp; |
e6e5906b PB |
1477 | |
1478 | switch ((insn >> 6) & 3) { | |
1479 | case 0: /* tst.b */ | |
1480 | opsize = OS_BYTE; | |
1481 | break; | |
1482 | case 1: /* tst.w */ | |
1483 | opsize = OS_WORD; | |
1484 | break; | |
1485 | case 2: /* tst.l */ | |
1486 | opsize = OS_LONG; | |
1487 | break; | |
1488 | default: | |
1489 | abort(); | |
1490 | } | |
d4d79bb1 | 1491 | SRC_EA(env, tmp, opsize, 1, NULL); |
e6e5906b PB |
1492 | gen_logic_cc(s, tmp); |
1493 | } | |
1494 | ||
1495 | DISAS_INSN(pulse) | |
1496 | { | |
1497 | /* Implemented as a NOP. */ | |
1498 | } | |
1499 | ||
1500 | DISAS_INSN(illegal) | |
1501 | { | |
1502 | gen_exception(s, s->pc - 2, EXCP_ILLEGAL); | |
1503 | } | |
1504 | ||
1505 | /* ??? This should be atomic. */ | |
1506 | DISAS_INSN(tas) | |
1507 | { | |
e1f3808e PB |
1508 | TCGv dest; |
1509 | TCGv src1; | |
1510 | TCGv addr; | |
e6e5906b | 1511 | |
a7812ae4 | 1512 | dest = tcg_temp_new(); |
d4d79bb1 | 1513 | SRC_EA(env, src1, OS_BYTE, 1, &addr); |
e6e5906b | 1514 | gen_logic_cc(s, src1); |
e1f3808e | 1515 | tcg_gen_ori_i32(dest, src1, 0x80); |
d4d79bb1 | 1516 | DEST_EA(env, insn, OS_BYTE, dest, &addr); |
e6e5906b PB |
1517 | } |
1518 | ||
1519 | DISAS_INSN(mull) | |
1520 | { | |
1521 | uint16_t ext; | |
e1f3808e PB |
1522 | TCGv reg; |
1523 | TCGv src1; | |
1524 | TCGv dest; | |
e6e5906b PB |
1525 | |
1526 | /* The upper 32 bits of the product are discarded, so | |
1527 | muls.l and mulu.l are functionally equivalent. */ | |
d4d79bb1 | 1528 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b PB |
1529 | s->pc += 2; |
1530 | if (ext & 0x87ff) { | |
1531 | gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED); | |
1532 | return; | |
1533 | } | |
1534 | reg = DREG(ext, 12); | |
d4d79bb1 | 1535 | SRC_EA(env, src1, OS_LONG, 0, NULL); |
a7812ae4 | 1536 | dest = tcg_temp_new(); |
e1f3808e PB |
1537 | tcg_gen_mul_i32(dest, src1, reg); |
1538 | tcg_gen_mov_i32(reg, dest); | |
e6e5906b PB |
1539 | /* Unlike m68k, coldfire always clears the overflow bit. */ |
1540 | gen_logic_cc(s, dest); | |
1541 | } | |
1542 | ||
1543 | DISAS_INSN(link) | |
1544 | { | |
1545 | int16_t offset; | |
e1f3808e PB |
1546 | TCGv reg; |
1547 | TCGv tmp; | |
e6e5906b | 1548 | |
d4d79bb1 | 1549 | offset = cpu_ldsw_code(env, s->pc); |
e6e5906b PB |
1550 | s->pc += 2; |
1551 | reg = AREG(insn, 0); | |
a7812ae4 | 1552 | tmp = tcg_temp_new(); |
e1f3808e | 1553 | tcg_gen_subi_i32(tmp, QREG_SP, 4); |
0633879f | 1554 | gen_store(s, OS_LONG, tmp, reg); |
e1f3808e PB |
1555 | if ((insn & 7) != 7) |
1556 | tcg_gen_mov_i32(reg, tmp); | |
1557 | tcg_gen_addi_i32(QREG_SP, tmp, offset); | |
e6e5906b PB |
1558 | } |
1559 | ||
1560 | DISAS_INSN(unlk) | |
1561 | { | |
e1f3808e PB |
1562 | TCGv src; |
1563 | TCGv reg; | |
1564 | TCGv tmp; | |
e6e5906b | 1565 | |
a7812ae4 | 1566 | src = tcg_temp_new(); |
e6e5906b | 1567 | reg = AREG(insn, 0); |
e1f3808e | 1568 | tcg_gen_mov_i32(src, reg); |
0633879f | 1569 | tmp = gen_load(s, OS_LONG, src, 0); |
e1f3808e PB |
1570 | tcg_gen_mov_i32(reg, tmp); |
1571 | tcg_gen_addi_i32(QREG_SP, src, 4); | |
e6e5906b PB |
1572 | } |
1573 | ||
1574 | DISAS_INSN(nop) | |
1575 | { | |
1576 | } | |
1577 | ||
1578 | DISAS_INSN(rts) | |
1579 | { | |
e1f3808e | 1580 | TCGv tmp; |
e6e5906b | 1581 | |
0633879f | 1582 | tmp = gen_load(s, OS_LONG, QREG_SP, 0); |
e1f3808e | 1583 | tcg_gen_addi_i32(QREG_SP, QREG_SP, 4); |
e6e5906b PB |
1584 | gen_jmp(s, tmp); |
1585 | } | |
1586 | ||
1587 | DISAS_INSN(jump) | |
1588 | { | |
e1f3808e | 1589 | TCGv tmp; |
e6e5906b PB |
1590 | |
1591 | /* Load the target address first to ensure correct exception | |
1592 | behavior. */ | |
d4d79bb1 | 1593 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1594 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1595 | gen_addr_fault(s); |
1596 | return; | |
1597 | } | |
e6e5906b PB |
1598 | if ((insn & 0x40) == 0) { |
1599 | /* jsr */ | |
351326a6 | 1600 | gen_push(s, tcg_const_i32(s->pc)); |
e6e5906b PB |
1601 | } |
1602 | gen_jmp(s, tmp); | |
1603 | } | |
1604 | ||
1605 | DISAS_INSN(addsubq) | |
1606 | { | |
e1f3808e PB |
1607 | TCGv src1; |
1608 | TCGv src2; | |
1609 | TCGv dest; | |
e6e5906b | 1610 | int val; |
e1f3808e | 1611 | TCGv addr; |
e6e5906b | 1612 | |
d4d79bb1 | 1613 | SRC_EA(env, src1, OS_LONG, 0, &addr); |
e6e5906b PB |
1614 | val = (insn >> 9) & 7; |
1615 | if (val == 0) | |
1616 | val = 8; | |
a7812ae4 | 1617 | dest = tcg_temp_new(); |
e1f3808e | 1618 | tcg_gen_mov_i32(dest, src1); |
e6e5906b PB |
1619 | if ((insn & 0x38) == 0x08) { |
1620 | /* Don't update condition codes if the destination is an | |
1621 | address register. */ | |
1622 | if (insn & 0x0100) { | |
e1f3808e | 1623 | tcg_gen_subi_i32(dest, dest, val); |
e6e5906b | 1624 | } else { |
e1f3808e | 1625 | tcg_gen_addi_i32(dest, dest, val); |
e6e5906b PB |
1626 | } |
1627 | } else { | |
351326a6 | 1628 | src2 = tcg_const_i32(val); |
e6e5906b | 1629 | if (insn & 0x0100) { |
e1f3808e PB |
1630 | gen_helper_xflag_lt(QREG_CC_X, dest, src2); |
1631 | tcg_gen_subi_i32(dest, dest, val); | |
e6e5906b PB |
1632 | s->cc_op = CC_OP_SUB; |
1633 | } else { | |
e1f3808e PB |
1634 | tcg_gen_addi_i32(dest, dest, val); |
1635 | gen_helper_xflag_lt(QREG_CC_X, dest, src2); | |
e6e5906b PB |
1636 | s->cc_op = CC_OP_ADD; |
1637 | } | |
e1f3808e | 1638 | gen_update_cc_add(dest, src2); |
e6e5906b | 1639 | } |
d4d79bb1 | 1640 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b PB |
1641 | } |
1642 | ||
1643 | DISAS_INSN(tpf) | |
1644 | { | |
1645 | switch (insn & 7) { | |
1646 | case 2: /* One extension word. */ | |
1647 | s->pc += 2; | |
1648 | break; | |
1649 | case 3: /* Two extension words. */ | |
1650 | s->pc += 4; | |
1651 | break; | |
1652 | case 4: /* No extension words. */ | |
1653 | break; | |
1654 | default: | |
d4d79bb1 | 1655 | disas_undef(env, s, insn); |
e6e5906b PB |
1656 | } |
1657 | } | |
1658 | ||
1659 | DISAS_INSN(branch) | |
1660 | { | |
1661 | int32_t offset; | |
1662 | uint32_t base; | |
1663 | int op; | |
1664 | int l1; | |
3b46e624 | 1665 | |
e6e5906b PB |
1666 | base = s->pc; |
1667 | op = (insn >> 8) & 0xf; | |
1668 | offset = (int8_t)insn; | |
1669 | if (offset == 0) { | |
d4d79bb1 | 1670 | offset = cpu_ldsw_code(env, s->pc); |
e6e5906b PB |
1671 | s->pc += 2; |
1672 | } else if (offset == -1) { | |
d4d79bb1 | 1673 | offset = read_im32(env, s); |
e6e5906b PB |
1674 | } |
1675 | if (op == 1) { | |
1676 | /* bsr */ | |
351326a6 | 1677 | gen_push(s, tcg_const_i32(s->pc)); |
e6e5906b PB |
1678 | } |
1679 | gen_flush_cc_op(s); | |
1680 | if (op > 1) { | |
1681 | /* Bcc */ | |
1682 | l1 = gen_new_label(); | |
1683 | gen_jmpcc(s, ((insn >> 8) & 0xf) ^ 1, l1); | |
1684 | gen_jmp_tb(s, 1, base + offset); | |
1685 | gen_set_label(l1); | |
1686 | gen_jmp_tb(s, 0, s->pc); | |
1687 | } else { | |
1688 | /* Unconditional branch. */ | |
1689 | gen_jmp_tb(s, 0, base + offset); | |
1690 | } | |
1691 | } | |
1692 | ||
1693 | DISAS_INSN(moveq) | |
1694 | { | |
e1f3808e | 1695 | uint32_t val; |
e6e5906b | 1696 | |
e1f3808e PB |
1697 | val = (int8_t)insn; |
1698 | tcg_gen_movi_i32(DREG(insn, 9), val); | |
1699 | gen_logic_cc(s, tcg_const_i32(val)); | |
e6e5906b PB |
1700 | } |
1701 | ||
1702 | DISAS_INSN(mvzs) | |
1703 | { | |
1704 | int opsize; | |
e1f3808e PB |
1705 | TCGv src; |
1706 | TCGv reg; | |
e6e5906b PB |
1707 | |
1708 | if (insn & 0x40) | |
1709 | opsize = OS_WORD; | |
1710 | else | |
1711 | opsize = OS_BYTE; | |
d4d79bb1 | 1712 | SRC_EA(env, src, opsize, (insn & 0x80) == 0, NULL); |
e6e5906b | 1713 | reg = DREG(insn, 9); |
e1f3808e | 1714 | tcg_gen_mov_i32(reg, src); |
e6e5906b PB |
1715 | gen_logic_cc(s, src); |
1716 | } | |
1717 | ||
1718 | DISAS_INSN(or) | |
1719 | { | |
e1f3808e PB |
1720 | TCGv reg; |
1721 | TCGv dest; | |
1722 | TCGv src; | |
1723 | TCGv addr; | |
e6e5906b PB |
1724 | |
1725 | reg = DREG(insn, 9); | |
a7812ae4 | 1726 | dest = tcg_temp_new(); |
e6e5906b | 1727 | if (insn & 0x100) { |
d4d79bb1 | 1728 | SRC_EA(env, src, OS_LONG, 0, &addr); |
e1f3808e | 1729 | tcg_gen_or_i32(dest, src, reg); |
d4d79bb1 | 1730 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b | 1731 | } else { |
d4d79bb1 | 1732 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e1f3808e PB |
1733 | tcg_gen_or_i32(dest, src, reg); |
1734 | tcg_gen_mov_i32(reg, dest); | |
e6e5906b PB |
1735 | } |
1736 | gen_logic_cc(s, dest); | |
1737 | } | |
1738 | ||
1739 | DISAS_INSN(suba) | |
1740 | { | |
e1f3808e PB |
1741 | TCGv src; |
1742 | TCGv reg; | |
e6e5906b | 1743 | |
d4d79bb1 | 1744 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e6e5906b | 1745 | reg = AREG(insn, 9); |
e1f3808e | 1746 | tcg_gen_sub_i32(reg, reg, src); |
e6e5906b PB |
1747 | } |
1748 | ||
1749 | DISAS_INSN(subx) | |
1750 | { | |
e1f3808e PB |
1751 | TCGv reg; |
1752 | TCGv src; | |
e6e5906b PB |
1753 | |
1754 | gen_flush_flags(s); | |
1755 | reg = DREG(insn, 9); | |
1756 | src = DREG(insn, 0); | |
e1f3808e | 1757 | gen_helper_subx_cc(reg, cpu_env, reg, src); |
e6e5906b PB |
1758 | } |
1759 | ||
1760 | DISAS_INSN(mov3q) | |
1761 | { | |
e1f3808e | 1762 | TCGv src; |
e6e5906b PB |
1763 | int val; |
1764 | ||
1765 | val = (insn >> 9) & 7; | |
1766 | if (val == 0) | |
1767 | val = -1; | |
351326a6 | 1768 | src = tcg_const_i32(val); |
e6e5906b | 1769 | gen_logic_cc(s, src); |
d4d79bb1 | 1770 | DEST_EA(env, insn, OS_LONG, src, NULL); |
e6e5906b PB |
1771 | } |
1772 | ||
1773 | DISAS_INSN(cmp) | |
1774 | { | |
1775 | int op; | |
e1f3808e PB |
1776 | TCGv src; |
1777 | TCGv reg; | |
1778 | TCGv dest; | |
e6e5906b PB |
1779 | int opsize; |
1780 | ||
1781 | op = (insn >> 6) & 3; | |
1782 | switch (op) { | |
1783 | case 0: /* cmp.b */ | |
1784 | opsize = OS_BYTE; | |
1785 | s->cc_op = CC_OP_CMPB; | |
1786 | break; | |
1787 | case 1: /* cmp.w */ | |
1788 | opsize = OS_WORD; | |
1789 | s->cc_op = CC_OP_CMPW; | |
1790 | break; | |
1791 | case 2: /* cmp.l */ | |
1792 | opsize = OS_LONG; | |
1793 | s->cc_op = CC_OP_SUB; | |
1794 | break; | |
1795 | default: | |
1796 | abort(); | |
1797 | } | |
d4d79bb1 | 1798 | SRC_EA(env, src, opsize, 1, NULL); |
e6e5906b | 1799 | reg = DREG(insn, 9); |
a7812ae4 | 1800 | dest = tcg_temp_new(); |
e1f3808e PB |
1801 | tcg_gen_sub_i32(dest, reg, src); |
1802 | gen_update_cc_add(dest, src); | |
e6e5906b PB |
1803 | } |
1804 | ||
1805 | DISAS_INSN(cmpa) | |
1806 | { | |
1807 | int opsize; | |
e1f3808e PB |
1808 | TCGv src; |
1809 | TCGv reg; | |
1810 | TCGv dest; | |
e6e5906b PB |
1811 | |
1812 | if (insn & 0x100) { | |
1813 | opsize = OS_LONG; | |
1814 | } else { | |
1815 | opsize = OS_WORD; | |
1816 | } | |
d4d79bb1 | 1817 | SRC_EA(env, src, opsize, 1, NULL); |
e6e5906b | 1818 | reg = AREG(insn, 9); |
a7812ae4 | 1819 | dest = tcg_temp_new(); |
e1f3808e PB |
1820 | tcg_gen_sub_i32(dest, reg, src); |
1821 | gen_update_cc_add(dest, src); | |
e6e5906b PB |
1822 | s->cc_op = CC_OP_SUB; |
1823 | } | |
1824 | ||
1825 | DISAS_INSN(eor) | |
1826 | { | |
e1f3808e PB |
1827 | TCGv src; |
1828 | TCGv reg; | |
1829 | TCGv dest; | |
1830 | TCGv addr; | |
e6e5906b | 1831 | |
d4d79bb1 | 1832 | SRC_EA(env, src, OS_LONG, 0, &addr); |
e6e5906b | 1833 | reg = DREG(insn, 9); |
a7812ae4 | 1834 | dest = tcg_temp_new(); |
e1f3808e | 1835 | tcg_gen_xor_i32(dest, src, reg); |
e6e5906b | 1836 | gen_logic_cc(s, dest); |
d4d79bb1 | 1837 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b PB |
1838 | } |
1839 | ||
1840 | DISAS_INSN(and) | |
1841 | { | |
e1f3808e PB |
1842 | TCGv src; |
1843 | TCGv reg; | |
1844 | TCGv dest; | |
1845 | TCGv addr; | |
e6e5906b PB |
1846 | |
1847 | reg = DREG(insn, 9); | |
a7812ae4 | 1848 | dest = tcg_temp_new(); |
e6e5906b | 1849 | if (insn & 0x100) { |
d4d79bb1 | 1850 | SRC_EA(env, src, OS_LONG, 0, &addr); |
e1f3808e | 1851 | tcg_gen_and_i32(dest, src, reg); |
d4d79bb1 | 1852 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b | 1853 | } else { |
d4d79bb1 | 1854 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e1f3808e PB |
1855 | tcg_gen_and_i32(dest, src, reg); |
1856 | tcg_gen_mov_i32(reg, dest); | |
e6e5906b PB |
1857 | } |
1858 | gen_logic_cc(s, dest); | |
1859 | } | |
1860 | ||
1861 | DISAS_INSN(adda) | |
1862 | { | |
e1f3808e PB |
1863 | TCGv src; |
1864 | TCGv reg; | |
e6e5906b | 1865 | |
d4d79bb1 | 1866 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e6e5906b | 1867 | reg = AREG(insn, 9); |
e1f3808e | 1868 | tcg_gen_add_i32(reg, reg, src); |
e6e5906b PB |
1869 | } |
1870 | ||
1871 | DISAS_INSN(addx) | |
1872 | { | |
e1f3808e PB |
1873 | TCGv reg; |
1874 | TCGv src; | |
e6e5906b PB |
1875 | |
1876 | gen_flush_flags(s); | |
1877 | reg = DREG(insn, 9); | |
1878 | src = DREG(insn, 0); | |
e1f3808e | 1879 | gen_helper_addx_cc(reg, cpu_env, reg, src); |
e6e5906b PB |
1880 | s->cc_op = CC_OP_FLAGS; |
1881 | } | |
1882 | ||
e1f3808e | 1883 | /* TODO: This could be implemented without helper functions. */ |
e6e5906b PB |
1884 | DISAS_INSN(shift_im) |
1885 | { | |
e1f3808e | 1886 | TCGv reg; |
e6e5906b | 1887 | int tmp; |
e1f3808e | 1888 | TCGv shift; |
e6e5906b PB |
1889 | |
1890 | reg = DREG(insn, 0); | |
1891 | tmp = (insn >> 9) & 7; | |
1892 | if (tmp == 0) | |
e1f3808e | 1893 | tmp = 8; |
351326a6 | 1894 | shift = tcg_const_i32(tmp); |
e1f3808e | 1895 | /* No need to flush flags becuse we know we will set C flag. */ |
e6e5906b | 1896 | if (insn & 0x100) { |
e1f3808e | 1897 | gen_helper_shl_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1898 | } else { |
1899 | if (insn & 8) { | |
e1f3808e | 1900 | gen_helper_shr_cc(reg, cpu_env, reg, shift); |
e6e5906b | 1901 | } else { |
e1f3808e | 1902 | gen_helper_sar_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1903 | } |
1904 | } | |
e1f3808e | 1905 | s->cc_op = CC_OP_SHIFT; |
e6e5906b PB |
1906 | } |
1907 | ||
1908 | DISAS_INSN(shift_reg) | |
1909 | { | |
e1f3808e PB |
1910 | TCGv reg; |
1911 | TCGv shift; | |
e6e5906b PB |
1912 | |
1913 | reg = DREG(insn, 0); | |
e1f3808e PB |
1914 | shift = DREG(insn, 9); |
1915 | /* Shift by zero leaves C flag unmodified. */ | |
1916 | gen_flush_flags(s); | |
e6e5906b | 1917 | if (insn & 0x100) { |
e1f3808e | 1918 | gen_helper_shl_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1919 | } else { |
1920 | if (insn & 8) { | |
e1f3808e | 1921 | gen_helper_shr_cc(reg, cpu_env, reg, shift); |
e6e5906b | 1922 | } else { |
e1f3808e | 1923 | gen_helper_sar_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1924 | } |
1925 | } | |
e1f3808e | 1926 | s->cc_op = CC_OP_SHIFT; |
e6e5906b PB |
1927 | } |
1928 | ||
1929 | DISAS_INSN(ff1) | |
1930 | { | |
e1f3808e | 1931 | TCGv reg; |
821f7e76 PB |
1932 | reg = DREG(insn, 0); |
1933 | gen_logic_cc(s, reg); | |
e1f3808e | 1934 | gen_helper_ff1(reg, reg); |
e6e5906b PB |
1935 | } |
1936 | ||
e1f3808e | 1937 | static TCGv gen_get_sr(DisasContext *s) |
0633879f | 1938 | { |
e1f3808e PB |
1939 | TCGv ccr; |
1940 | TCGv sr; | |
0633879f PB |
1941 | |
1942 | ccr = gen_get_ccr(s); | |
a7812ae4 | 1943 | sr = tcg_temp_new(); |
e1f3808e PB |
1944 | tcg_gen_andi_i32(sr, QREG_SR, 0xffe0); |
1945 | tcg_gen_or_i32(sr, sr, ccr); | |
0633879f PB |
1946 | return sr; |
1947 | } | |
1948 | ||
e6e5906b PB |
1949 | DISAS_INSN(strldsr) |
1950 | { | |
1951 | uint16_t ext; | |
1952 | uint32_t addr; | |
1953 | ||
1954 | addr = s->pc - 2; | |
d4d79bb1 | 1955 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b | 1956 | s->pc += 2; |
0633879f | 1957 | if (ext != 0x46FC) { |
e6e5906b | 1958 | gen_exception(s, addr, EXCP_UNSUPPORTED); |
0633879f PB |
1959 | return; |
1960 | } | |
d4d79bb1 | 1961 | ext = cpu_lduw_code(env, s->pc); |
0633879f PB |
1962 | s->pc += 2; |
1963 | if (IS_USER(s) || (ext & SR_S) == 0) { | |
e6e5906b | 1964 | gen_exception(s, addr, EXCP_PRIVILEGE); |
0633879f PB |
1965 | return; |
1966 | } | |
1967 | gen_push(s, gen_get_sr(s)); | |
1968 | gen_set_sr_im(s, ext, 0); | |
e6e5906b PB |
1969 | } |
1970 | ||
1971 | DISAS_INSN(move_from_sr) | |
1972 | { | |
e1f3808e PB |
1973 | TCGv reg; |
1974 | TCGv sr; | |
0633879f PB |
1975 | |
1976 | if (IS_USER(s)) { | |
1977 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
1978 | return; | |
1979 | } | |
1980 | sr = gen_get_sr(s); | |
1981 | reg = DREG(insn, 0); | |
1982 | gen_partset_reg(OS_WORD, reg, sr); | |
e6e5906b PB |
1983 | } |
1984 | ||
1985 | DISAS_INSN(move_to_sr) | |
1986 | { | |
0633879f PB |
1987 | if (IS_USER(s)) { |
1988 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
1989 | return; | |
1990 | } | |
d4d79bb1 | 1991 | gen_set_sr(env, s, insn, 0); |
0633879f | 1992 | gen_lookup_tb(s); |
e6e5906b PB |
1993 | } |
1994 | ||
1995 | DISAS_INSN(move_from_usp) | |
1996 | { | |
0633879f PB |
1997 | if (IS_USER(s)) { |
1998 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
1999 | return; | |
2000 | } | |
2001 | /* TODO: Implement USP. */ | |
2002 | gen_exception(s, s->pc - 2, EXCP_ILLEGAL); | |
e6e5906b PB |
2003 | } |
2004 | ||
2005 | DISAS_INSN(move_to_usp) | |
2006 | { | |
0633879f PB |
2007 | if (IS_USER(s)) { |
2008 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2009 | return; | |
2010 | } | |
2011 | /* TODO: Implement USP. */ | |
2012 | gen_exception(s, s->pc - 2, EXCP_ILLEGAL); | |
e6e5906b PB |
2013 | } |
2014 | ||
2015 | DISAS_INSN(halt) | |
2016 | { | |
e1f3808e | 2017 | gen_exception(s, s->pc, EXCP_HALT_INSN); |
e6e5906b PB |
2018 | } |
2019 | ||
2020 | DISAS_INSN(stop) | |
2021 | { | |
0633879f PB |
2022 | uint16_t ext; |
2023 | ||
2024 | if (IS_USER(s)) { | |
2025 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2026 | return; | |
2027 | } | |
2028 | ||
d4d79bb1 | 2029 | ext = cpu_lduw_code(env, s->pc); |
0633879f PB |
2030 | s->pc += 2; |
2031 | ||
2032 | gen_set_sr_im(s, ext, 0); | |
259186a7 | 2033 | tcg_gen_movi_i32(cpu_halted, 1); |
e1f3808e | 2034 | gen_exception(s, s->pc, EXCP_HLT); |
e6e5906b PB |
2035 | } |
2036 | ||
2037 | DISAS_INSN(rte) | |
2038 | { | |
0633879f PB |
2039 | if (IS_USER(s)) { |
2040 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2041 | return; | |
2042 | } | |
2043 | gen_exception(s, s->pc - 2, EXCP_RTE); | |
e6e5906b PB |
2044 | } |
2045 | ||
2046 | DISAS_INSN(movec) | |
2047 | { | |
0633879f | 2048 | uint16_t ext; |
e1f3808e | 2049 | TCGv reg; |
0633879f PB |
2050 | |
2051 | if (IS_USER(s)) { | |
2052 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2053 | return; | |
2054 | } | |
2055 | ||
d4d79bb1 | 2056 | ext = cpu_lduw_code(env, s->pc); |
0633879f PB |
2057 | s->pc += 2; |
2058 | ||
2059 | if (ext & 0x8000) { | |
2060 | reg = AREG(ext, 12); | |
2061 | } else { | |
2062 | reg = DREG(ext, 12); | |
2063 | } | |
e1f3808e | 2064 | gen_helper_movec(cpu_env, tcg_const_i32(ext & 0xfff), reg); |
0633879f | 2065 | gen_lookup_tb(s); |
e6e5906b PB |
2066 | } |
2067 | ||
2068 | DISAS_INSN(intouch) | |
2069 | { | |
0633879f PB |
2070 | if (IS_USER(s)) { |
2071 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2072 | return; | |
2073 | } | |
2074 | /* ICache fetch. Implement as no-op. */ | |
e6e5906b PB |
2075 | } |
2076 | ||
2077 | DISAS_INSN(cpushl) | |
2078 | { | |
0633879f PB |
2079 | if (IS_USER(s)) { |
2080 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2081 | return; | |
2082 | } | |
2083 | /* Cache push/invalidate. Implement as no-op. */ | |
e6e5906b PB |
2084 | } |
2085 | ||
2086 | DISAS_INSN(wddata) | |
2087 | { | |
2088 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2089 | } | |
2090 | ||
2091 | DISAS_INSN(wdebug) | |
2092 | { | |
0633879f PB |
2093 | if (IS_USER(s)) { |
2094 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2095 | return; | |
2096 | } | |
2097 | /* TODO: Implement wdebug. */ | |
2098 | qemu_assert(0, "WDEBUG not implemented"); | |
e6e5906b PB |
2099 | } |
2100 | ||
2101 | DISAS_INSN(trap) | |
2102 | { | |
2103 | gen_exception(s, s->pc - 2, EXCP_TRAP0 + (insn & 0xf)); | |
2104 | } | |
2105 | ||
2106 | /* ??? FP exceptions are not implemented. Most exceptions are deferred until | |
2107 | immediately before the next FP instruction is executed. */ | |
2108 | DISAS_INSN(fpu) | |
2109 | { | |
2110 | uint16_t ext; | |
a7812ae4 | 2111 | int32_t offset; |
e6e5906b | 2112 | int opmode; |
a7812ae4 PB |
2113 | TCGv_i64 src; |
2114 | TCGv_i64 dest; | |
2115 | TCGv_i64 res; | |
2116 | TCGv tmp32; | |
e6e5906b | 2117 | int round; |
a7812ae4 | 2118 | int set_dest; |
e6e5906b PB |
2119 | int opsize; |
2120 | ||
d4d79bb1 | 2121 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b PB |
2122 | s->pc += 2; |
2123 | opmode = ext & 0x7f; | |
2124 | switch ((ext >> 13) & 7) { | |
2125 | case 0: case 2: | |
2126 | break; | |
2127 | case 1: | |
2128 | goto undef; | |
2129 | case 3: /* fmove out */ | |
2130 | src = FREG(ext, 7); | |
a7812ae4 | 2131 | tmp32 = tcg_temp_new_i32(); |
e6e5906b PB |
2132 | /* fmove */ |
2133 | /* ??? TODO: Proper behavior on overflow. */ | |
2134 | switch ((ext >> 10) & 7) { | |
2135 | case 0: | |
2136 | opsize = OS_LONG; | |
a7812ae4 | 2137 | gen_helper_f64_to_i32(tmp32, cpu_env, src); |
e6e5906b PB |
2138 | break; |
2139 | case 1: | |
2140 | opsize = OS_SINGLE; | |
a7812ae4 | 2141 | gen_helper_f64_to_f32(tmp32, cpu_env, src); |
e6e5906b PB |
2142 | break; |
2143 | case 4: | |
2144 | opsize = OS_WORD; | |
a7812ae4 | 2145 | gen_helper_f64_to_i32(tmp32, cpu_env, src); |
e6e5906b | 2146 | break; |
a7812ae4 PB |
2147 | case 5: /* OS_DOUBLE */ |
2148 | tcg_gen_mov_i32(tmp32, AREG(insn, 0)); | |
c59b97aa | 2149 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2150 | case 2: |
2151 | case 3: | |
243ee8f7 | 2152 | break; |
a7812ae4 PB |
2153 | case 4: |
2154 | tcg_gen_addi_i32(tmp32, tmp32, -8); | |
2155 | break; | |
2156 | case 5: | |
d4d79bb1 | 2157 | offset = cpu_ldsw_code(env, s->pc); |
a7812ae4 PB |
2158 | s->pc += 2; |
2159 | tcg_gen_addi_i32(tmp32, tmp32, offset); | |
2160 | break; | |
2161 | default: | |
2162 | goto undef; | |
2163 | } | |
2164 | gen_store64(s, tmp32, src); | |
c59b97aa | 2165 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2166 | case 3: |
2167 | tcg_gen_addi_i32(tmp32, tmp32, 8); | |
2168 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2169 | break; | |
2170 | case 4: | |
2171 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2172 | break; | |
2173 | } | |
2174 | tcg_temp_free_i32(tmp32); | |
2175 | return; | |
e6e5906b PB |
2176 | case 6: |
2177 | opsize = OS_BYTE; | |
a7812ae4 | 2178 | gen_helper_f64_to_i32(tmp32, cpu_env, src); |
e6e5906b PB |
2179 | break; |
2180 | default: | |
2181 | goto undef; | |
2182 | } | |
d4d79bb1 | 2183 | DEST_EA(env, insn, opsize, tmp32, NULL); |
a7812ae4 | 2184 | tcg_temp_free_i32(tmp32); |
e6e5906b PB |
2185 | return; |
2186 | case 4: /* fmove to control register. */ | |
2187 | switch ((ext >> 10) & 7) { | |
2188 | case 4: /* FPCR */ | |
2189 | /* Not implemented. Ignore writes. */ | |
2190 | break; | |
2191 | case 1: /* FPIAR */ | |
2192 | case 2: /* FPSR */ | |
2193 | default: | |
2194 | cpu_abort(NULL, "Unimplemented: fmove to control %d", | |
2195 | (ext >> 10) & 7); | |
2196 | } | |
2197 | break; | |
2198 | case 5: /* fmove from control register. */ | |
2199 | switch ((ext >> 10) & 7) { | |
2200 | case 4: /* FPCR */ | |
2201 | /* Not implemented. Always return zero. */ | |
351326a6 | 2202 | tmp32 = tcg_const_i32(0); |
e6e5906b PB |
2203 | break; |
2204 | case 1: /* FPIAR */ | |
2205 | case 2: /* FPSR */ | |
2206 | default: | |
2207 | cpu_abort(NULL, "Unimplemented: fmove from control %d", | |
2208 | (ext >> 10) & 7); | |
2209 | goto undef; | |
2210 | } | |
d4d79bb1 | 2211 | DEST_EA(env, insn, OS_LONG, tmp32, NULL); |
e6e5906b | 2212 | break; |
5fafdf24 | 2213 | case 6: /* fmovem */ |
e6e5906b PB |
2214 | case 7: |
2215 | { | |
e1f3808e PB |
2216 | TCGv addr; |
2217 | uint16_t mask; | |
2218 | int i; | |
2219 | if ((ext & 0x1f00) != 0x1000 || (ext & 0xff) == 0) | |
2220 | goto undef; | |
d4d79bb1 | 2221 | tmp32 = gen_lea(env, s, insn, OS_LONG); |
a7812ae4 | 2222 | if (IS_NULL_QREG(tmp32)) { |
e1f3808e PB |
2223 | gen_addr_fault(s); |
2224 | return; | |
2225 | } | |
a7812ae4 PB |
2226 | addr = tcg_temp_new_i32(); |
2227 | tcg_gen_mov_i32(addr, tmp32); | |
e1f3808e PB |
2228 | mask = 0x80; |
2229 | for (i = 0; i < 8; i++) { | |
2230 | if (ext & mask) { | |
2231 | s->is_mem = 1; | |
2232 | dest = FREG(i, 0); | |
2233 | if (ext & (1 << 13)) { | |
2234 | /* store */ | |
2235 | tcg_gen_qemu_stf64(dest, addr, IS_USER(s)); | |
2236 | } else { | |
2237 | /* load */ | |
2238 | tcg_gen_qemu_ldf64(dest, addr, IS_USER(s)); | |
2239 | } | |
2240 | if (ext & (mask - 1)) | |
2241 | tcg_gen_addi_i32(addr, addr, 8); | |
e6e5906b | 2242 | } |
e1f3808e | 2243 | mask >>= 1; |
e6e5906b | 2244 | } |
18307f26 | 2245 | tcg_temp_free_i32(addr); |
e6e5906b PB |
2246 | } |
2247 | return; | |
2248 | } | |
2249 | if (ext & (1 << 14)) { | |
e6e5906b PB |
2250 | /* Source effective address. */ |
2251 | switch ((ext >> 10) & 7) { | |
2252 | case 0: opsize = OS_LONG; break; | |
2253 | case 1: opsize = OS_SINGLE; break; | |
2254 | case 4: opsize = OS_WORD; break; | |
2255 | case 5: opsize = OS_DOUBLE; break; | |
2256 | case 6: opsize = OS_BYTE; break; | |
2257 | default: | |
2258 | goto undef; | |
2259 | } | |
e6e5906b | 2260 | if (opsize == OS_DOUBLE) { |
a7812ae4 PB |
2261 | tmp32 = tcg_temp_new_i32(); |
2262 | tcg_gen_mov_i32(tmp32, AREG(insn, 0)); | |
c59b97aa | 2263 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2264 | case 2: |
2265 | case 3: | |
243ee8f7 | 2266 | break; |
a7812ae4 PB |
2267 | case 4: |
2268 | tcg_gen_addi_i32(tmp32, tmp32, -8); | |
2269 | break; | |
2270 | case 5: | |
d4d79bb1 | 2271 | offset = cpu_ldsw_code(env, s->pc); |
a7812ae4 PB |
2272 | s->pc += 2; |
2273 | tcg_gen_addi_i32(tmp32, tmp32, offset); | |
2274 | break; | |
2275 | case 7: | |
d4d79bb1 | 2276 | offset = cpu_ldsw_code(env, s->pc); |
a7812ae4 PB |
2277 | offset += s->pc - 2; |
2278 | s->pc += 2; | |
2279 | tcg_gen_addi_i32(tmp32, tmp32, offset); | |
2280 | break; | |
2281 | default: | |
2282 | goto undef; | |
2283 | } | |
2284 | src = gen_load64(s, tmp32); | |
c59b97aa | 2285 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2286 | case 3: |
2287 | tcg_gen_addi_i32(tmp32, tmp32, 8); | |
2288 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2289 | break; | |
2290 | case 4: | |
2291 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2292 | break; | |
2293 | } | |
2294 | tcg_temp_free_i32(tmp32); | |
e6e5906b | 2295 | } else { |
d4d79bb1 | 2296 | SRC_EA(env, tmp32, opsize, 1, NULL); |
a7812ae4 | 2297 | src = tcg_temp_new_i64(); |
e6e5906b PB |
2298 | switch (opsize) { |
2299 | case OS_LONG: | |
2300 | case OS_WORD: | |
2301 | case OS_BYTE: | |
a7812ae4 | 2302 | gen_helper_i32_to_f64(src, cpu_env, tmp32); |
e6e5906b PB |
2303 | break; |
2304 | case OS_SINGLE: | |
a7812ae4 | 2305 | gen_helper_f32_to_f64(src, cpu_env, tmp32); |
e6e5906b PB |
2306 | break; |
2307 | } | |
2308 | } | |
2309 | } else { | |
2310 | /* Source register. */ | |
2311 | src = FREG(ext, 10); | |
2312 | } | |
2313 | dest = FREG(ext, 7); | |
a7812ae4 | 2314 | res = tcg_temp_new_i64(); |
e6e5906b | 2315 | if (opmode != 0x3a) |
e1f3808e | 2316 | tcg_gen_mov_f64(res, dest); |
e6e5906b | 2317 | round = 1; |
a7812ae4 | 2318 | set_dest = 1; |
e6e5906b PB |
2319 | switch (opmode) { |
2320 | case 0: case 0x40: case 0x44: /* fmove */ | |
e1f3808e | 2321 | tcg_gen_mov_f64(res, src); |
e6e5906b PB |
2322 | break; |
2323 | case 1: /* fint */ | |
e1f3808e | 2324 | gen_helper_iround_f64(res, cpu_env, src); |
e6e5906b PB |
2325 | round = 0; |
2326 | break; | |
2327 | case 3: /* fintrz */ | |
e1f3808e | 2328 | gen_helper_itrunc_f64(res, cpu_env, src); |
e6e5906b PB |
2329 | round = 0; |
2330 | break; | |
2331 | case 4: case 0x41: case 0x45: /* fsqrt */ | |
e1f3808e | 2332 | gen_helper_sqrt_f64(res, cpu_env, src); |
e6e5906b PB |
2333 | break; |
2334 | case 0x18: case 0x58: case 0x5c: /* fabs */ | |
e1f3808e | 2335 | gen_helper_abs_f64(res, src); |
e6e5906b PB |
2336 | break; |
2337 | case 0x1a: case 0x5a: case 0x5e: /* fneg */ | |
e1f3808e | 2338 | gen_helper_chs_f64(res, src); |
e6e5906b PB |
2339 | break; |
2340 | case 0x20: case 0x60: case 0x64: /* fdiv */ | |
e1f3808e | 2341 | gen_helper_div_f64(res, cpu_env, res, src); |
e6e5906b PB |
2342 | break; |
2343 | case 0x22: case 0x62: case 0x66: /* fadd */ | |
e1f3808e | 2344 | gen_helper_add_f64(res, cpu_env, res, src); |
e6e5906b PB |
2345 | break; |
2346 | case 0x23: case 0x63: case 0x67: /* fmul */ | |
e1f3808e | 2347 | gen_helper_mul_f64(res, cpu_env, res, src); |
e6e5906b PB |
2348 | break; |
2349 | case 0x28: case 0x68: case 0x6c: /* fsub */ | |
e1f3808e | 2350 | gen_helper_sub_f64(res, cpu_env, res, src); |
e6e5906b PB |
2351 | break; |
2352 | case 0x38: /* fcmp */ | |
e1f3808e | 2353 | gen_helper_sub_cmp_f64(res, cpu_env, res, src); |
a7812ae4 | 2354 | set_dest = 0; |
e6e5906b PB |
2355 | round = 0; |
2356 | break; | |
2357 | case 0x3a: /* ftst */ | |
e1f3808e | 2358 | tcg_gen_mov_f64(res, src); |
a7812ae4 | 2359 | set_dest = 0; |
e6e5906b PB |
2360 | round = 0; |
2361 | break; | |
2362 | default: | |
2363 | goto undef; | |
2364 | } | |
a7812ae4 PB |
2365 | if (ext & (1 << 14)) { |
2366 | tcg_temp_free_i64(src); | |
2367 | } | |
e6e5906b PB |
2368 | if (round) { |
2369 | if (opmode & 0x40) { | |
2370 | if ((opmode & 0x4) != 0) | |
2371 | round = 0; | |
2372 | } else if ((s->fpcr & M68K_FPCR_PREC) == 0) { | |
2373 | round = 0; | |
2374 | } | |
2375 | } | |
2376 | if (round) { | |
a7812ae4 | 2377 | TCGv tmp = tcg_temp_new_i32(); |
e1f3808e PB |
2378 | gen_helper_f64_to_f32(tmp, cpu_env, res); |
2379 | gen_helper_f32_to_f64(res, cpu_env, tmp); | |
a7812ae4 | 2380 | tcg_temp_free_i32(tmp); |
5fafdf24 | 2381 | } |
e1f3808e | 2382 | tcg_gen_mov_f64(QREG_FP_RESULT, res); |
a7812ae4 | 2383 | if (set_dest) { |
e1f3808e | 2384 | tcg_gen_mov_f64(dest, res); |
e6e5906b | 2385 | } |
a7812ae4 | 2386 | tcg_temp_free_i64(res); |
e6e5906b PB |
2387 | return; |
2388 | undef: | |
a7812ae4 | 2389 | /* FIXME: Is this right for offset addressing modes? */ |
e6e5906b | 2390 | s->pc -= 2; |
d4d79bb1 | 2391 | disas_undef_fpu(env, s, insn); |
e6e5906b PB |
2392 | } |
2393 | ||
2394 | DISAS_INSN(fbcc) | |
2395 | { | |
2396 | uint32_t offset; | |
2397 | uint32_t addr; | |
e1f3808e | 2398 | TCGv flag; |
e6e5906b PB |
2399 | int l1; |
2400 | ||
2401 | addr = s->pc; | |
d4d79bb1 | 2402 | offset = cpu_ldsw_code(env, s->pc); |
e6e5906b PB |
2403 | s->pc += 2; |
2404 | if (insn & (1 << 6)) { | |
d4d79bb1 | 2405 | offset = (offset << 16) | cpu_lduw_code(env, s->pc); |
e6e5906b PB |
2406 | s->pc += 2; |
2407 | } | |
2408 | ||
2409 | l1 = gen_new_label(); | |
2410 | /* TODO: Raise BSUN exception. */ | |
a7812ae4 | 2411 | flag = tcg_temp_new(); |
e1f3808e | 2412 | gen_helper_compare_f64(flag, cpu_env, QREG_FP_RESULT); |
e6e5906b PB |
2413 | /* Jump to l1 if condition is true. */ |
2414 | switch (insn & 0xf) { | |
2415 | case 0: /* f */ | |
2416 | break; | |
2417 | case 1: /* eq (=0) */ | |
e1f3808e | 2418 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2419 | break; |
2420 | case 2: /* ogt (=1) */ | |
e1f3808e | 2421 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(1), l1); |
e6e5906b PB |
2422 | break; |
2423 | case 3: /* oge (=0 or =1) */ | |
e1f3808e | 2424 | tcg_gen_brcond_i32(TCG_COND_LEU, flag, tcg_const_i32(1), l1); |
e6e5906b PB |
2425 | break; |
2426 | case 4: /* olt (=-1) */ | |
e1f3808e | 2427 | tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2428 | break; |
2429 | case 5: /* ole (=-1 or =0) */ | |
e1f3808e | 2430 | tcg_gen_brcond_i32(TCG_COND_LE, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2431 | break; |
2432 | case 6: /* ogl (=-1 or =1) */ | |
e1f3808e PB |
2433 | tcg_gen_andi_i32(flag, flag, 1); |
2434 | tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1); | |
e6e5906b PB |
2435 | break; |
2436 | case 7: /* or (=2) */ | |
e1f3808e | 2437 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(2), l1); |
e6e5906b PB |
2438 | break; |
2439 | case 8: /* un (<2) */ | |
e1f3808e | 2440 | tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(2), l1); |
e6e5906b PB |
2441 | break; |
2442 | case 9: /* ueq (=0 or =2) */ | |
e1f3808e PB |
2443 | tcg_gen_andi_i32(flag, flag, 1); |
2444 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1); | |
e6e5906b PB |
2445 | break; |
2446 | case 10: /* ugt (>0) */ | |
e1f3808e | 2447 | tcg_gen_brcond_i32(TCG_COND_GT, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2448 | break; |
2449 | case 11: /* uge (>=0) */ | |
e1f3808e | 2450 | tcg_gen_brcond_i32(TCG_COND_GE, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2451 | break; |
2452 | case 12: /* ult (=-1 or =2) */ | |
e1f3808e | 2453 | tcg_gen_brcond_i32(TCG_COND_GEU, flag, tcg_const_i32(2), l1); |
e6e5906b PB |
2454 | break; |
2455 | case 13: /* ule (!=1) */ | |
e1f3808e | 2456 | tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(1), l1); |
e6e5906b PB |
2457 | break; |
2458 | case 14: /* ne (!=0) */ | |
e1f3808e | 2459 | tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2460 | break; |
2461 | case 15: /* t */ | |
e1f3808e | 2462 | tcg_gen_br(l1); |
e6e5906b PB |
2463 | break; |
2464 | } | |
2465 | gen_jmp_tb(s, 0, s->pc); | |
2466 | gen_set_label(l1); | |
2467 | gen_jmp_tb(s, 1, addr + offset); | |
2468 | } | |
2469 | ||
0633879f PB |
2470 | DISAS_INSN(frestore) |
2471 | { | |
2472 | /* TODO: Implement frestore. */ | |
2473 | qemu_assert(0, "FRESTORE not implemented"); | |
2474 | } | |
2475 | ||
2476 | DISAS_INSN(fsave) | |
2477 | { | |
2478 | /* TODO: Implement fsave. */ | |
2479 | qemu_assert(0, "FSAVE not implemented"); | |
2480 | } | |
2481 | ||
e1f3808e | 2482 | static inline TCGv gen_mac_extract_word(DisasContext *s, TCGv val, int upper) |
acf930aa | 2483 | { |
a7812ae4 | 2484 | TCGv tmp = tcg_temp_new(); |
acf930aa PB |
2485 | if (s->env->macsr & MACSR_FI) { |
2486 | if (upper) | |
e1f3808e | 2487 | tcg_gen_andi_i32(tmp, val, 0xffff0000); |
acf930aa | 2488 | else |
e1f3808e | 2489 | tcg_gen_shli_i32(tmp, val, 16); |
acf930aa PB |
2490 | } else if (s->env->macsr & MACSR_SU) { |
2491 | if (upper) | |
e1f3808e | 2492 | tcg_gen_sari_i32(tmp, val, 16); |
acf930aa | 2493 | else |
e1f3808e | 2494 | tcg_gen_ext16s_i32(tmp, val); |
acf930aa PB |
2495 | } else { |
2496 | if (upper) | |
e1f3808e | 2497 | tcg_gen_shri_i32(tmp, val, 16); |
acf930aa | 2498 | else |
e1f3808e | 2499 | tcg_gen_ext16u_i32(tmp, val); |
acf930aa PB |
2500 | } |
2501 | return tmp; | |
2502 | } | |
2503 | ||
e1f3808e PB |
2504 | static void gen_mac_clear_flags(void) |
2505 | { | |
2506 | tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, | |
2507 | ~(MACSR_V | MACSR_Z | MACSR_N | MACSR_EV)); | |
2508 | } | |
2509 | ||
acf930aa PB |
2510 | DISAS_INSN(mac) |
2511 | { | |
e1f3808e PB |
2512 | TCGv rx; |
2513 | TCGv ry; | |
acf930aa PB |
2514 | uint16_t ext; |
2515 | int acc; | |
e1f3808e PB |
2516 | TCGv tmp; |
2517 | TCGv addr; | |
2518 | TCGv loadval; | |
acf930aa | 2519 | int dual; |
e1f3808e PB |
2520 | TCGv saved_flags; |
2521 | ||
a7812ae4 PB |
2522 | if (!s->done_mac) { |
2523 | s->mactmp = tcg_temp_new_i64(); | |
2524 | s->done_mac = 1; | |
2525 | } | |
acf930aa | 2526 | |
d4d79bb1 | 2527 | ext = cpu_lduw_code(env, s->pc); |
acf930aa PB |
2528 | s->pc += 2; |
2529 | ||
2530 | acc = ((insn >> 7) & 1) | ((ext >> 3) & 2); | |
2531 | dual = ((insn & 0x30) != 0 && (ext & 3) != 0); | |
d315c888 | 2532 | if (dual && !m68k_feature(s->env, M68K_FEATURE_CF_EMAC_B)) { |
d4d79bb1 | 2533 | disas_undef(env, s, insn); |
d315c888 PB |
2534 | return; |
2535 | } | |
acf930aa PB |
2536 | if (insn & 0x30) { |
2537 | /* MAC with load. */ | |
d4d79bb1 | 2538 | tmp = gen_lea(env, s, insn, OS_LONG); |
a7812ae4 | 2539 | addr = tcg_temp_new(); |
e1f3808e | 2540 | tcg_gen_and_i32(addr, tmp, QREG_MAC_MASK); |
acf930aa PB |
2541 | /* Load the value now to ensure correct exception behavior. |
2542 | Perform writeback after reading the MAC inputs. */ | |
2543 | loadval = gen_load(s, OS_LONG, addr, 0); | |
2544 | ||
2545 | acc ^= 1; | |
2546 | rx = (ext & 0x8000) ? AREG(ext, 12) : DREG(insn, 12); | |
2547 | ry = (ext & 8) ? AREG(ext, 0) : DREG(ext, 0); | |
2548 | } else { | |
e1f3808e | 2549 | loadval = addr = NULL_QREG; |
acf930aa PB |
2550 | rx = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9); |
2551 | ry = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); | |
2552 | } | |
2553 | ||
e1f3808e PB |
2554 | gen_mac_clear_flags(); |
2555 | #if 0 | |
acf930aa | 2556 | l1 = -1; |
e1f3808e | 2557 | /* Disabled because conditional branches clobber temporary vars. */ |
acf930aa PB |
2558 | if ((s->env->macsr & MACSR_OMC) != 0 && !dual) { |
2559 | /* Skip the multiply if we know we will ignore it. */ | |
2560 | l1 = gen_new_label(); | |
a7812ae4 | 2561 | tmp = tcg_temp_new(); |
e1f3808e | 2562 | tcg_gen_andi_i32(tmp, QREG_MACSR, 1 << (acc + 8)); |
acf930aa PB |
2563 | gen_op_jmp_nz32(tmp, l1); |
2564 | } | |
e1f3808e | 2565 | #endif |
acf930aa PB |
2566 | |
2567 | if ((ext & 0x0800) == 0) { | |
2568 | /* Word. */ | |
2569 | rx = gen_mac_extract_word(s, rx, (ext & 0x80) != 0); | |
2570 | ry = gen_mac_extract_word(s, ry, (ext & 0x40) != 0); | |
2571 | } | |
2572 | if (s->env->macsr & MACSR_FI) { | |
e1f3808e | 2573 | gen_helper_macmulf(s->mactmp, cpu_env, rx, ry); |
acf930aa PB |
2574 | } else { |
2575 | if (s->env->macsr & MACSR_SU) | |
e1f3808e | 2576 | gen_helper_macmuls(s->mactmp, cpu_env, rx, ry); |
acf930aa | 2577 | else |
e1f3808e | 2578 | gen_helper_macmulu(s->mactmp, cpu_env, rx, ry); |
acf930aa PB |
2579 | switch ((ext >> 9) & 3) { |
2580 | case 1: | |
e1f3808e | 2581 | tcg_gen_shli_i64(s->mactmp, s->mactmp, 1); |
acf930aa PB |
2582 | break; |
2583 | case 3: | |
e1f3808e | 2584 | tcg_gen_shri_i64(s->mactmp, s->mactmp, 1); |
acf930aa PB |
2585 | break; |
2586 | } | |
2587 | } | |
2588 | ||
2589 | if (dual) { | |
2590 | /* Save the overflow flag from the multiply. */ | |
a7812ae4 | 2591 | saved_flags = tcg_temp_new(); |
e1f3808e PB |
2592 | tcg_gen_mov_i32(saved_flags, QREG_MACSR); |
2593 | } else { | |
2594 | saved_flags = NULL_QREG; | |
acf930aa PB |
2595 | } |
2596 | ||
e1f3808e PB |
2597 | #if 0 |
2598 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2599 | if ((s->env->macsr & MACSR_OMC) != 0 && dual) { |
2600 | /* Skip the accumulate if the value is already saturated. */ | |
2601 | l1 = gen_new_label(); | |
a7812ae4 | 2602 | tmp = tcg_temp_new(); |
351326a6 | 2603 | gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc)); |
acf930aa PB |
2604 | gen_op_jmp_nz32(tmp, l1); |
2605 | } | |
e1f3808e | 2606 | #endif |
acf930aa PB |
2607 | |
2608 | if (insn & 0x100) | |
e1f3808e | 2609 | tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa | 2610 | else |
e1f3808e | 2611 | tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa PB |
2612 | |
2613 | if (s->env->macsr & MACSR_FI) | |
e1f3808e | 2614 | gen_helper_macsatf(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2615 | else if (s->env->macsr & MACSR_SU) |
e1f3808e | 2616 | gen_helper_macsats(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2617 | else |
e1f3808e | 2618 | gen_helper_macsatu(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2619 | |
e1f3808e PB |
2620 | #if 0 |
2621 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2622 | if (l1 != -1) |
2623 | gen_set_label(l1); | |
e1f3808e | 2624 | #endif |
acf930aa PB |
2625 | |
2626 | if (dual) { | |
2627 | /* Dual accumulate variant. */ | |
2628 | acc = (ext >> 2) & 3; | |
2629 | /* Restore the overflow flag from the multiplier. */ | |
e1f3808e PB |
2630 | tcg_gen_mov_i32(QREG_MACSR, saved_flags); |
2631 | #if 0 | |
2632 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2633 | if ((s->env->macsr & MACSR_OMC) != 0) { |
2634 | /* Skip the accumulate if the value is already saturated. */ | |
2635 | l1 = gen_new_label(); | |
a7812ae4 | 2636 | tmp = tcg_temp_new(); |
351326a6 | 2637 | gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc)); |
acf930aa PB |
2638 | gen_op_jmp_nz32(tmp, l1); |
2639 | } | |
e1f3808e | 2640 | #endif |
acf930aa | 2641 | if (ext & 2) |
e1f3808e | 2642 | tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa | 2643 | else |
e1f3808e | 2644 | tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa | 2645 | if (s->env->macsr & MACSR_FI) |
e1f3808e | 2646 | gen_helper_macsatf(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2647 | else if (s->env->macsr & MACSR_SU) |
e1f3808e | 2648 | gen_helper_macsats(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2649 | else |
e1f3808e PB |
2650 | gen_helper_macsatu(cpu_env, tcg_const_i32(acc)); |
2651 | #if 0 | |
2652 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2653 | if (l1 != -1) |
2654 | gen_set_label(l1); | |
e1f3808e | 2655 | #endif |
acf930aa | 2656 | } |
e1f3808e | 2657 | gen_helper_mac_set_flags(cpu_env, tcg_const_i32(acc)); |
acf930aa PB |
2658 | |
2659 | if (insn & 0x30) { | |
e1f3808e | 2660 | TCGv rw; |
acf930aa | 2661 | rw = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9); |
e1f3808e | 2662 | tcg_gen_mov_i32(rw, loadval); |
acf930aa PB |
2663 | /* FIXME: Should address writeback happen with the masked or |
2664 | unmasked value? */ | |
2665 | switch ((insn >> 3) & 7) { | |
2666 | case 3: /* Post-increment. */ | |
e1f3808e | 2667 | tcg_gen_addi_i32(AREG(insn, 0), addr, 4); |
acf930aa PB |
2668 | break; |
2669 | case 4: /* Pre-decrement. */ | |
e1f3808e | 2670 | tcg_gen_mov_i32(AREG(insn, 0), addr); |
acf930aa PB |
2671 | } |
2672 | } | |
2673 | } | |
2674 | ||
2675 | DISAS_INSN(from_mac) | |
2676 | { | |
e1f3808e | 2677 | TCGv rx; |
a7812ae4 | 2678 | TCGv_i64 acc; |
e1f3808e | 2679 | int accnum; |
acf930aa PB |
2680 | |
2681 | rx = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); | |
e1f3808e PB |
2682 | accnum = (insn >> 9) & 3; |
2683 | acc = MACREG(accnum); | |
acf930aa | 2684 | if (s->env->macsr & MACSR_FI) { |
a7812ae4 | 2685 | gen_helper_get_macf(rx, cpu_env, acc); |
acf930aa | 2686 | } else if ((s->env->macsr & MACSR_OMC) == 0) { |
e1f3808e | 2687 | tcg_gen_trunc_i64_i32(rx, acc); |
acf930aa | 2688 | } else if (s->env->macsr & MACSR_SU) { |
e1f3808e | 2689 | gen_helper_get_macs(rx, acc); |
acf930aa | 2690 | } else { |
e1f3808e PB |
2691 | gen_helper_get_macu(rx, acc); |
2692 | } | |
2693 | if (insn & 0x40) { | |
2694 | tcg_gen_movi_i64(acc, 0); | |
2695 | tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum)); | |
acf930aa | 2696 | } |
acf930aa PB |
2697 | } |
2698 | ||
2699 | DISAS_INSN(move_mac) | |
2700 | { | |
e1f3808e | 2701 | /* FIXME: This can be done without a helper. */ |
acf930aa | 2702 | int src; |
e1f3808e | 2703 | TCGv dest; |
acf930aa | 2704 | src = insn & 3; |
e1f3808e PB |
2705 | dest = tcg_const_i32((insn >> 9) & 3); |
2706 | gen_helper_mac_move(cpu_env, dest, tcg_const_i32(src)); | |
2707 | gen_mac_clear_flags(); | |
2708 | gen_helper_mac_set_flags(cpu_env, dest); | |
acf930aa PB |
2709 | } |
2710 | ||
2711 | DISAS_INSN(from_macsr) | |
2712 | { | |
e1f3808e | 2713 | TCGv reg; |
acf930aa PB |
2714 | |
2715 | reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); | |
e1f3808e | 2716 | tcg_gen_mov_i32(reg, QREG_MACSR); |
acf930aa PB |
2717 | } |
2718 | ||
2719 | DISAS_INSN(from_mask) | |
2720 | { | |
e1f3808e | 2721 | TCGv reg; |
acf930aa | 2722 | reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); |
e1f3808e | 2723 | tcg_gen_mov_i32(reg, QREG_MAC_MASK); |
acf930aa PB |
2724 | } |
2725 | ||
2726 | DISAS_INSN(from_mext) | |
2727 | { | |
e1f3808e PB |
2728 | TCGv reg; |
2729 | TCGv acc; | |
acf930aa | 2730 | reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); |
e1f3808e | 2731 | acc = tcg_const_i32((insn & 0x400) ? 2 : 0); |
acf930aa | 2732 | if (s->env->macsr & MACSR_FI) |
e1f3808e | 2733 | gen_helper_get_mac_extf(reg, cpu_env, acc); |
acf930aa | 2734 | else |
e1f3808e | 2735 | gen_helper_get_mac_exti(reg, cpu_env, acc); |
acf930aa PB |
2736 | } |
2737 | ||
2738 | DISAS_INSN(macsr_to_ccr) | |
2739 | { | |
e1f3808e PB |
2740 | tcg_gen_movi_i32(QREG_CC_X, 0); |
2741 | tcg_gen_andi_i32(QREG_CC_DEST, QREG_MACSR, 0xf); | |
acf930aa PB |
2742 | s->cc_op = CC_OP_FLAGS; |
2743 | } | |
2744 | ||
2745 | DISAS_INSN(to_mac) | |
2746 | { | |
a7812ae4 | 2747 | TCGv_i64 acc; |
e1f3808e PB |
2748 | TCGv val; |
2749 | int accnum; | |
2750 | accnum = (insn >> 9) & 3; | |
2751 | acc = MACREG(accnum); | |
d4d79bb1 | 2752 | SRC_EA(env, val, OS_LONG, 0, NULL); |
acf930aa | 2753 | if (s->env->macsr & MACSR_FI) { |
e1f3808e PB |
2754 | tcg_gen_ext_i32_i64(acc, val); |
2755 | tcg_gen_shli_i64(acc, acc, 8); | |
acf930aa | 2756 | } else if (s->env->macsr & MACSR_SU) { |
e1f3808e | 2757 | tcg_gen_ext_i32_i64(acc, val); |
acf930aa | 2758 | } else { |
e1f3808e | 2759 | tcg_gen_extu_i32_i64(acc, val); |
acf930aa | 2760 | } |
e1f3808e PB |
2761 | tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum)); |
2762 | gen_mac_clear_flags(); | |
2763 | gen_helper_mac_set_flags(cpu_env, tcg_const_i32(accnum)); | |
acf930aa PB |
2764 | } |
2765 | ||
2766 | DISAS_INSN(to_macsr) | |
2767 | { | |
e1f3808e | 2768 | TCGv val; |
d4d79bb1 | 2769 | SRC_EA(env, val, OS_LONG, 0, NULL); |
e1f3808e | 2770 | gen_helper_set_macsr(cpu_env, val); |
acf930aa PB |
2771 | gen_lookup_tb(s); |
2772 | } | |
2773 | ||
2774 | DISAS_INSN(to_mask) | |
2775 | { | |
e1f3808e | 2776 | TCGv val; |
d4d79bb1 | 2777 | SRC_EA(env, val, OS_LONG, 0, NULL); |
e1f3808e | 2778 | tcg_gen_ori_i32(QREG_MAC_MASK, val, 0xffff0000); |
acf930aa PB |
2779 | } |
2780 | ||
2781 | DISAS_INSN(to_mext) | |
2782 | { | |
e1f3808e PB |
2783 | TCGv val; |
2784 | TCGv acc; | |
d4d79bb1 | 2785 | SRC_EA(env, val, OS_LONG, 0, NULL); |
e1f3808e | 2786 | acc = tcg_const_i32((insn & 0x400) ? 2 : 0); |
acf930aa | 2787 | if (s->env->macsr & MACSR_FI) |
e1f3808e | 2788 | gen_helper_set_mac_extf(cpu_env, val, acc); |
acf930aa | 2789 | else if (s->env->macsr & MACSR_SU) |
e1f3808e | 2790 | gen_helper_set_mac_exts(cpu_env, val, acc); |
acf930aa | 2791 | else |
e1f3808e | 2792 | gen_helper_set_mac_extu(cpu_env, val, acc); |
acf930aa PB |
2793 | } |
2794 | ||
e6e5906b PB |
2795 | static disas_proc opcode_table[65536]; |
2796 | ||
2797 | static void | |
2798 | register_opcode (disas_proc proc, uint16_t opcode, uint16_t mask) | |
2799 | { | |
2800 | int i; | |
2801 | int from; | |
2802 | int to; | |
2803 | ||
2804 | /* Sanity check. All set bits must be included in the mask. */ | |
5fc4adf6 PB |
2805 | if (opcode & ~mask) { |
2806 | fprintf(stderr, | |
2807 | "qemu internal error: bogus opcode definition %04x/%04x\n", | |
2808 | opcode, mask); | |
e6e5906b | 2809 | abort(); |
5fc4adf6 | 2810 | } |
e6e5906b PB |
2811 | /* This could probably be cleverer. For now just optimize the case where |
2812 | the top bits are known. */ | |
2813 | /* Find the first zero bit in the mask. */ | |
2814 | i = 0x8000; | |
2815 | while ((i & mask) != 0) | |
2816 | i >>= 1; | |
2817 | /* Iterate over all combinations of this and lower bits. */ | |
2818 | if (i == 0) | |
2819 | i = 1; | |
2820 | else | |
2821 | i <<= 1; | |
2822 | from = opcode & ~(i - 1); | |
2823 | to = from + i; | |
0633879f | 2824 | for (i = from; i < to; i++) { |
e6e5906b PB |
2825 | if ((i & mask) == opcode) |
2826 | opcode_table[i] = proc; | |
0633879f | 2827 | } |
e6e5906b PB |
2828 | } |
2829 | ||
2830 | /* Register m68k opcode handlers. Order is important. | |
2831 | Later insn override earlier ones. */ | |
0402f767 | 2832 | void register_m68k_insns (CPUM68KState *env) |
e6e5906b | 2833 | { |
d315c888 | 2834 | #define INSN(name, opcode, mask, feature) do { \ |
0402f767 | 2835 | if (m68k_feature(env, M68K_FEATURE_##feature)) \ |
d315c888 PB |
2836 | register_opcode(disas_##name, 0x##opcode, 0x##mask); \ |
2837 | } while(0) | |
0402f767 PB |
2838 | INSN(undef, 0000, 0000, CF_ISA_A); |
2839 | INSN(arith_im, 0080, fff8, CF_ISA_A); | |
d315c888 | 2840 | INSN(bitrev, 00c0, fff8, CF_ISA_APLUSC); |
0402f767 PB |
2841 | INSN(bitop_reg, 0100, f1c0, CF_ISA_A); |
2842 | INSN(bitop_reg, 0140, f1c0, CF_ISA_A); | |
2843 | INSN(bitop_reg, 0180, f1c0, CF_ISA_A); | |
2844 | INSN(bitop_reg, 01c0, f1c0, CF_ISA_A); | |
2845 | INSN(arith_im, 0280, fff8, CF_ISA_A); | |
d315c888 | 2846 | INSN(byterev, 02c0, fff8, CF_ISA_APLUSC); |
0402f767 | 2847 | INSN(arith_im, 0480, fff8, CF_ISA_A); |
d315c888 | 2848 | INSN(ff1, 04c0, fff8, CF_ISA_APLUSC); |
0402f767 PB |
2849 | INSN(arith_im, 0680, fff8, CF_ISA_A); |
2850 | INSN(bitop_im, 0800, ffc0, CF_ISA_A); | |
2851 | INSN(bitop_im, 0840, ffc0, CF_ISA_A); | |
2852 | INSN(bitop_im, 0880, ffc0, CF_ISA_A); | |
2853 | INSN(bitop_im, 08c0, ffc0, CF_ISA_A); | |
2854 | INSN(arith_im, 0a80, fff8, CF_ISA_A); | |
2855 | INSN(arith_im, 0c00, ff38, CF_ISA_A); | |
2856 | INSN(move, 1000, f000, CF_ISA_A); | |
2857 | INSN(move, 2000, f000, CF_ISA_A); | |
2858 | INSN(move, 3000, f000, CF_ISA_A); | |
d315c888 | 2859 | INSN(strldsr, 40e7, ffff, CF_ISA_APLUSC); |
0402f767 PB |
2860 | INSN(negx, 4080, fff8, CF_ISA_A); |
2861 | INSN(move_from_sr, 40c0, fff8, CF_ISA_A); | |
2862 | INSN(lea, 41c0, f1c0, CF_ISA_A); | |
2863 | INSN(clr, 4200, ff00, CF_ISA_A); | |
2864 | INSN(undef, 42c0, ffc0, CF_ISA_A); | |
2865 | INSN(move_from_ccr, 42c0, fff8, CF_ISA_A); | |
2866 | INSN(neg, 4480, fff8, CF_ISA_A); | |
2867 | INSN(move_to_ccr, 44c0, ffc0, CF_ISA_A); | |
2868 | INSN(not, 4680, fff8, CF_ISA_A); | |
2869 | INSN(move_to_sr, 46c0, ffc0, CF_ISA_A); | |
2870 | INSN(pea, 4840, ffc0, CF_ISA_A); | |
2871 | INSN(swap, 4840, fff8, CF_ISA_A); | |
2872 | INSN(movem, 48c0, fbc0, CF_ISA_A); | |
2873 | INSN(ext, 4880, fff8, CF_ISA_A); | |
2874 | INSN(ext, 48c0, fff8, CF_ISA_A); | |
2875 | INSN(ext, 49c0, fff8, CF_ISA_A); | |
2876 | INSN(tst, 4a00, ff00, CF_ISA_A); | |
2877 | INSN(tas, 4ac0, ffc0, CF_ISA_B); | |
2878 | INSN(halt, 4ac8, ffff, CF_ISA_A); | |
2879 | INSN(pulse, 4acc, ffff, CF_ISA_A); | |
2880 | INSN(illegal, 4afc, ffff, CF_ISA_A); | |
2881 | INSN(mull, 4c00, ffc0, CF_ISA_A); | |
2882 | INSN(divl, 4c40, ffc0, CF_ISA_A); | |
2883 | INSN(sats, 4c80, fff8, CF_ISA_B); | |
2884 | INSN(trap, 4e40, fff0, CF_ISA_A); | |
2885 | INSN(link, 4e50, fff8, CF_ISA_A); | |
2886 | INSN(unlk, 4e58, fff8, CF_ISA_A); | |
20dcee94 PB |
2887 | INSN(move_to_usp, 4e60, fff8, USP); |
2888 | INSN(move_from_usp, 4e68, fff8, USP); | |
0402f767 PB |
2889 | INSN(nop, 4e71, ffff, CF_ISA_A); |
2890 | INSN(stop, 4e72, ffff, CF_ISA_A); | |
2891 | INSN(rte, 4e73, ffff, CF_ISA_A); | |
2892 | INSN(rts, 4e75, ffff, CF_ISA_A); | |
2893 | INSN(movec, 4e7b, ffff, CF_ISA_A); | |
2894 | INSN(jump, 4e80, ffc0, CF_ISA_A); | |
2895 | INSN(jump, 4ec0, ffc0, CF_ISA_A); | |
2896 | INSN(addsubq, 5180, f1c0, CF_ISA_A); | |
2897 | INSN(scc, 50c0, f0f8, CF_ISA_A); | |
2898 | INSN(addsubq, 5080, f1c0, CF_ISA_A); | |
2899 | INSN(tpf, 51f8, fff8, CF_ISA_A); | |
d315c888 PB |
2900 | |
2901 | /* Branch instructions. */ | |
0402f767 | 2902 | INSN(branch, 6000, f000, CF_ISA_A); |
d315c888 PB |
2903 | /* Disable long branch instructions, then add back the ones we want. */ |
2904 | INSN(undef, 60ff, f0ff, CF_ISA_A); /* All long branches. */ | |
2905 | INSN(branch, 60ff, f0ff, CF_ISA_B); | |
2906 | INSN(undef, 60ff, ffff, CF_ISA_B); /* bra.l */ | |
2907 | INSN(branch, 60ff, ffff, BRAL); | |
2908 | ||
0402f767 PB |
2909 | INSN(moveq, 7000, f100, CF_ISA_A); |
2910 | INSN(mvzs, 7100, f100, CF_ISA_B); | |
2911 | INSN(or, 8000, f000, CF_ISA_A); | |
2912 | INSN(divw, 80c0, f0c0, CF_ISA_A); | |
2913 | INSN(addsub, 9000, f000, CF_ISA_A); | |
2914 | INSN(subx, 9180, f1f8, CF_ISA_A); | |
2915 | INSN(suba, 91c0, f1c0, CF_ISA_A); | |
acf930aa | 2916 | |
0402f767 | 2917 | INSN(undef_mac, a000, f000, CF_ISA_A); |
acf930aa PB |
2918 | INSN(mac, a000, f100, CF_EMAC); |
2919 | INSN(from_mac, a180, f9b0, CF_EMAC); | |
2920 | INSN(move_mac, a110, f9fc, CF_EMAC); | |
2921 | INSN(from_macsr,a980, f9f0, CF_EMAC); | |
2922 | INSN(from_mask, ad80, fff0, CF_EMAC); | |
2923 | INSN(from_mext, ab80, fbf0, CF_EMAC); | |
2924 | INSN(macsr_to_ccr, a9c0, ffff, CF_EMAC); | |
2925 | INSN(to_mac, a100, f9c0, CF_EMAC); | |
2926 | INSN(to_macsr, a900, ffc0, CF_EMAC); | |
2927 | INSN(to_mext, ab00, fbc0, CF_EMAC); | |
2928 | INSN(to_mask, ad00, ffc0, CF_EMAC); | |
2929 | ||
0402f767 PB |
2930 | INSN(mov3q, a140, f1c0, CF_ISA_B); |
2931 | INSN(cmp, b000, f1c0, CF_ISA_B); /* cmp.b */ | |
2932 | INSN(cmp, b040, f1c0, CF_ISA_B); /* cmp.w */ | |
2933 | INSN(cmpa, b0c0, f1c0, CF_ISA_B); /* cmpa.w */ | |
2934 | INSN(cmp, b080, f1c0, CF_ISA_A); | |
2935 | INSN(cmpa, b1c0, f1c0, CF_ISA_A); | |
2936 | INSN(eor, b180, f1c0, CF_ISA_A); | |
2937 | INSN(and, c000, f000, CF_ISA_A); | |
2938 | INSN(mulw, c0c0, f0c0, CF_ISA_A); | |
2939 | INSN(addsub, d000, f000, CF_ISA_A); | |
2940 | INSN(addx, d180, f1f8, CF_ISA_A); | |
2941 | INSN(adda, d1c0, f1c0, CF_ISA_A); | |
2942 | INSN(shift_im, e080, f0f0, CF_ISA_A); | |
2943 | INSN(shift_reg, e0a0, f0f0, CF_ISA_A); | |
2944 | INSN(undef_fpu, f000, f000, CF_ISA_A); | |
e6e5906b PB |
2945 | INSN(fpu, f200, ffc0, CF_FPU); |
2946 | INSN(fbcc, f280, ffc0, CF_FPU); | |
0633879f PB |
2947 | INSN(frestore, f340, ffc0, CF_FPU); |
2948 | INSN(fsave, f340, ffc0, CF_FPU); | |
0402f767 PB |
2949 | INSN(intouch, f340, ffc0, CF_ISA_A); |
2950 | INSN(cpushl, f428, ff38, CF_ISA_A); | |
2951 | INSN(wddata, fb00, ff00, CF_ISA_A); | |
2952 | INSN(wdebug, fbc0, ffc0, CF_ISA_A); | |
e6e5906b PB |
2953 | #undef INSN |
2954 | } | |
2955 | ||
2956 | /* ??? Some of this implementation is not exception safe. We should always | |
2957 | write back the result to memory before setting the condition codes. */ | |
2b3e3cfe | 2958 | static void disas_m68k_insn(CPUM68KState * env, DisasContext *s) |
e6e5906b PB |
2959 | { |
2960 | uint16_t insn; | |
2961 | ||
fa547e61 RH |
2962 | if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP | CPU_LOG_TB_OP_OPT))) { |
2963 | tcg_gen_debug_insn_start(s->pc); | |
2964 | } | |
2965 | ||
d4d79bb1 | 2966 | insn = cpu_lduw_code(env, s->pc); |
e6e5906b PB |
2967 | s->pc += 2; |
2968 | ||
d4d79bb1 | 2969 | opcode_table[insn](env, s, insn); |
e6e5906b PB |
2970 | } |
2971 | ||
e6e5906b | 2972 | /* generate intermediate code for basic block 'tb'. */ |
2cfc5f17 | 2973 | static inline void |
c296b15b AF |
2974 | gen_intermediate_code_internal(M68kCPU *cpu, TranslationBlock *tb, |
2975 | bool search_pc) | |
e6e5906b | 2976 | { |
c296b15b | 2977 | CPUM68KState *env = &cpu->env; |
e6e5906b PB |
2978 | DisasContext dc1, *dc = &dc1; |
2979 | uint16_t *gen_opc_end; | |
a1d1bb31 | 2980 | CPUBreakpoint *bp; |
e6e5906b PB |
2981 | int j, lj; |
2982 | target_ulong pc_start; | |
2983 | int pc_offset; | |
2e70f6ef PB |
2984 | int num_insns; |
2985 | int max_insns; | |
e6e5906b PB |
2986 | |
2987 | /* generate intermediate code */ | |
2988 | pc_start = tb->pc; | |
3b46e624 | 2989 | |
e6e5906b PB |
2990 | dc->tb = tb; |
2991 | ||
92414b31 | 2992 | gen_opc_end = tcg_ctx.gen_opc_buf + OPC_MAX_SIZE; |
e6e5906b | 2993 | |
e6dbd3b3 | 2994 | dc->env = env; |
e6e5906b PB |
2995 | dc->is_jmp = DISAS_NEXT; |
2996 | dc->pc = pc_start; | |
2997 | dc->cc_op = CC_OP_DYNAMIC; | |
2998 | dc->singlestep_enabled = env->singlestep_enabled; | |
2999 | dc->fpcr = env->fpcr; | |
0633879f | 3000 | dc->user = (env->sr & SR_S) == 0; |
c9bac22c | 3001 | dc->is_mem = 0; |
a7812ae4 | 3002 | dc->done_mac = 0; |
e6e5906b | 3003 | lj = -1; |
2e70f6ef PB |
3004 | num_insns = 0; |
3005 | max_insns = tb->cflags & CF_COUNT_MASK; | |
3006 | if (max_insns == 0) | |
3007 | max_insns = CF_COUNT_MASK; | |
3008 | ||
806f352d | 3009 | gen_tb_start(); |
e6e5906b | 3010 | do { |
e6e5906b PB |
3011 | pc_offset = dc->pc - pc_start; |
3012 | gen_throws_exception = NULL; | |
72cf2d4f BS |
3013 | if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) { |
3014 | QTAILQ_FOREACH(bp, &env->breakpoints, entry) { | |
a1d1bb31 | 3015 | if (bp->pc == dc->pc) { |
e6e5906b PB |
3016 | gen_exception(dc, dc->pc, EXCP_DEBUG); |
3017 | dc->is_jmp = DISAS_JUMP; | |
3018 | break; | |
3019 | } | |
3020 | } | |
3021 | if (dc->is_jmp) | |
3022 | break; | |
3023 | } | |
3024 | if (search_pc) { | |
92414b31 | 3025 | j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf; |
e6e5906b PB |
3026 | if (lj < j) { |
3027 | lj++; | |
3028 | while (lj < j) | |
ab1103de | 3029 | tcg_ctx.gen_opc_instr_start[lj++] = 0; |
e6e5906b | 3030 | } |
25983cad | 3031 | tcg_ctx.gen_opc_pc[lj] = dc->pc; |
ab1103de | 3032 | tcg_ctx.gen_opc_instr_start[lj] = 1; |
c9c99c22 | 3033 | tcg_ctx.gen_opc_icount[lj] = num_insns; |
e6e5906b | 3034 | } |
2e70f6ef PB |
3035 | if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO)) |
3036 | gen_io_start(); | |
510ff0b7 | 3037 | dc->insn_pc = dc->pc; |
e6e5906b | 3038 | disas_m68k_insn(env, dc); |
2e70f6ef | 3039 | num_insns++; |
efd7f486 | 3040 | } while (!dc->is_jmp && tcg_ctx.gen_opc_ptr < gen_opc_end && |
e6e5906b | 3041 | !env->singlestep_enabled && |
1b530a6d | 3042 | !singlestep && |
2e70f6ef PB |
3043 | (pc_offset) < (TARGET_PAGE_SIZE - 32) && |
3044 | num_insns < max_insns); | |
e6e5906b | 3045 | |
2e70f6ef PB |
3046 | if (tb->cflags & CF_LAST_IO) |
3047 | gen_io_end(); | |
551bd27f | 3048 | if (unlikely(env->singlestep_enabled)) { |
e6e5906b PB |
3049 | /* Make sure the pc is updated, and raise a debug exception. */ |
3050 | if (!dc->is_jmp) { | |
3051 | gen_flush_cc_op(dc); | |
e1f3808e | 3052 | tcg_gen_movi_i32(QREG_PC, dc->pc); |
e6e5906b | 3053 | } |
31871141 | 3054 | gen_helper_raise_exception(cpu_env, tcg_const_i32(EXCP_DEBUG)); |
e6e5906b PB |
3055 | } else { |
3056 | switch(dc->is_jmp) { | |
3057 | case DISAS_NEXT: | |
3058 | gen_flush_cc_op(dc); | |
3059 | gen_jmp_tb(dc, 0, dc->pc); | |
3060 | break; | |
3061 | default: | |
3062 | case DISAS_JUMP: | |
3063 | case DISAS_UPDATE: | |
3064 | gen_flush_cc_op(dc); | |
3065 | /* indicate that the hash table must be used to find the next TB */ | |
57fec1fe | 3066 | tcg_gen_exit_tb(0); |
e6e5906b PB |
3067 | break; |
3068 | case DISAS_TB_JUMP: | |
3069 | /* nothing more to generate */ | |
3070 | break; | |
3071 | } | |
3072 | } | |
806f352d | 3073 | gen_tb_end(tb, num_insns); |
efd7f486 | 3074 | *tcg_ctx.gen_opc_ptr = INDEX_op_end; |
e6e5906b PB |
3075 | |
3076 | #ifdef DEBUG_DISAS | |
8fec2b8c | 3077 | if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) { |
93fcfe39 AL |
3078 | qemu_log("----------------\n"); |
3079 | qemu_log("IN: %s\n", lookup_symbol(pc_start)); | |
f4359b9f | 3080 | log_target_disas(env, pc_start, dc->pc - pc_start, 0); |
93fcfe39 | 3081 | qemu_log("\n"); |
e6e5906b PB |
3082 | } |
3083 | #endif | |
3084 | if (search_pc) { | |
92414b31 | 3085 | j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf; |
e6e5906b PB |
3086 | lj++; |
3087 | while (lj <= j) | |
ab1103de | 3088 | tcg_ctx.gen_opc_instr_start[lj++] = 0; |
e6e5906b PB |
3089 | } else { |
3090 | tb->size = dc->pc - pc_start; | |
2e70f6ef | 3091 | tb->icount = num_insns; |
e6e5906b PB |
3092 | } |
3093 | ||
3094 | //optimize_flags(); | |
3095 | //expand_target_qops(); | |
e6e5906b PB |
3096 | } |
3097 | ||
2b3e3cfe | 3098 | void gen_intermediate_code(CPUM68KState *env, TranslationBlock *tb) |
e6e5906b | 3099 | { |
c296b15b | 3100 | gen_intermediate_code_internal(m68k_env_get_cpu(env), tb, false); |
e6e5906b PB |
3101 | } |
3102 | ||
2b3e3cfe | 3103 | void gen_intermediate_code_pc(CPUM68KState *env, TranslationBlock *tb) |
e6e5906b | 3104 | { |
c296b15b | 3105 | gen_intermediate_code_internal(m68k_env_get_cpu(env), tb, true); |
e6e5906b PB |
3106 | } |
3107 | ||
878096ee AF |
3108 | void m68k_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, |
3109 | int flags) | |
e6e5906b | 3110 | { |
878096ee AF |
3111 | M68kCPU *cpu = M68K_CPU(cs); |
3112 | CPUM68KState *env = &cpu->env; | |
e6e5906b PB |
3113 | int i; |
3114 | uint16_t sr; | |
3115 | CPU_DoubleU u; | |
3116 | for (i = 0; i < 8; i++) | |
3117 | { | |
3118 | u.d = env->fregs[i]; | |
3119 | cpu_fprintf (f, "D%d = %08x A%d = %08x F%d = %08x%08x (%12g)\n", | |
3120 | i, env->dregs[i], i, env->aregs[i], | |
8fc7cc58 | 3121 | i, u.l.upper, u.l.lower, *(double *)&u.d); |
e6e5906b PB |
3122 | } |
3123 | cpu_fprintf (f, "PC = %08x ", env->pc); | |
3124 | sr = env->sr; | |
3125 | cpu_fprintf (f, "SR = %04x %c%c%c%c%c ", sr, (sr & 0x10) ? 'X' : '-', | |
3126 | (sr & CCF_N) ? 'N' : '-', (sr & CCF_Z) ? 'Z' : '-', | |
3127 | (sr & CCF_V) ? 'V' : '-', (sr & CCF_C) ? 'C' : '-'); | |
8fc7cc58 | 3128 | cpu_fprintf (f, "FPRESULT = %12g\n", *(double *)&env->fp_result); |
e6e5906b PB |
3129 | } |
3130 | ||
2b3e3cfe | 3131 | void restore_state_to_opc(CPUM68KState *env, TranslationBlock *tb, int pc_pos) |
d2856f1a | 3132 | { |
25983cad | 3133 | env->pc = tcg_ctx.gen_opc_pc[pc_pos]; |
d2856f1a | 3134 | } |