]> Git Repo - qemu.git/blame - hw/pci.h
optimize screendump for the common non-switch case
[qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec
AL
4#include "qemu-common.h"
5
6b1b92d3 6#include "qdev.h"
1e39101c 7#include "memory.h"
ec174575 8#include "dma.h"
6b1b92d3 9
87ecb68b
PB
10/* PCI includes legacy ISA access. */
11#include "isa.h"
12
0428527c
IY
13#include "pcie.h"
14
87ecb68b
PB
15/* PCI bus */
16
3ae80618
AL
17#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19#define PCI_FUNC(devfn) ((devfn) & 0x07)
90a20dbb 20#define PCI_SLOT_MAX 32
6fa84913 21#define PCI_FUNC_MAX 8
3ae80618 22
a770dc7e
AL
23/* Class, Vendor and Device IDs from Linux's pci_ids.h */
24#include "pci_ids.h"
173a543b 25
a770dc7e 26/* QEMU-specific Vendor and Device ID definitions */
6f338c34 27
a770dc7e
AL
28/* IBM (0x1014) */
29#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 30#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 31
a770dc7e 32/* Hitachi (0x1054) */
deb54399 33#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 34#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 35
a770dc7e 36/* Apple (0x106b) */
4ebcf884
BS
37#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 40#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 41#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 42
a770dc7e
AL
43/* Realtek (0x10ec) */
44#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 45
a770dc7e
AL
46/* Xilinx (0x10ee) */
47#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 48
a770dc7e
AL
49/* Marvell (0x11ab) */
50#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 51
a770dc7e 52/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
53#define PCI_VENDOR_ID_QEMU 0x1234
54#define PCI_DEVICE_ID_QEMU_VGA 0x1111
55
a770dc7e 56/* VMWare (0x15ad) */
deb54399
AL
57#define PCI_VENDOR_ID_VMWARE 0x15ad
58#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60#define PCI_DEVICE_ID_VMWARE_NET 0x0720
61#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
63
cef3017c 64/* Intel (0x8086) */
a770dc7e 65#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 66#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 67#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 68
deb54399 69/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
70#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72#define PCI_SUBDEVICE_ID_QEMU 0x1100
73
74#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 77#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
973abc7f 78#define PCI_DEVICE_ID_VIRTIO_SCSI 0x1004
d350d97d 79
4f8589e1 80#define FMT_PCIBUS PRIx64
6e355d90 81
87ecb68b
PB
82typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
83 uint32_t address, uint32_t data, int len);
84typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
85 uint32_t address, int len);
86typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 87 pcibus_t addr, pcibus_t size, int type);
5851e08c 88typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 89
87ecb68b 90typedef struct PCIIORegion {
6e355d90
IY
91 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
92#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
93 pcibus_t size;
87ecb68b 94 uint8_t type;
79ff8cb0 95 MemoryRegion *memory;
5968eca3 96 MemoryRegion *address_space;
87ecb68b
PB
97} PCIIORegion;
98
99#define PCI_ROM_SLOT 6
100#define PCI_NUM_REGIONS 7
101
fb58a897
IY
102#include "pci_regs.h"
103
104/* PCI HEADER_TYPE */
6407f373 105#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 106
b7ee1603
MT
107/* Size of the standard PCI config header */
108#define PCI_CONFIG_HEADER_SIZE 0x40
109/* Size of the standard PCI config space */
110#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
111/* Size of the standart PCIe config space: 4KB */
112#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 113
e369cad7
IY
114#define PCI_NUM_PINS 4 /* A-D */
115
02eb84d0
MT
116/* Bits in cap_present field. */
117enum {
e4c7d2ae
IY
118 QEMU_PCI_CAP_MSI = 0x1,
119 QEMU_PCI_CAP_MSIX = 0x2,
120 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
121
122 /* multifunction capable device */
e4c7d2ae 123#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 124 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926
IY
125
126 /* command register SERR bit enabled */
127#define QEMU_PCI_CAP_SERR_BITNR 4
128 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
02eb84d0
MT
129};
130
40021f08
AL
131#define TYPE_PCI_DEVICE "pci-device"
132#define PCI_DEVICE(obj) \
133 OBJECT_CHECK(PCIDevice, (obj), TYPE_PCI_DEVICE)
134#define PCI_DEVICE_CLASS(klass) \
135 OBJECT_CLASS_CHECK(PCIDeviceClass, (klass), TYPE_PCI_DEVICE)
136#define PCI_DEVICE_GET_CLASS(obj) \
137 OBJECT_GET_CLASS(PCIDeviceClass, (obj), TYPE_PCI_DEVICE)
138
139typedef struct PCIDeviceClass {
140 DeviceClass parent_class;
141
142 int (*init)(PCIDevice *dev);
143 PCIUnregisterFunc *exit;
144 PCIConfigReadFunc *config_read;
145 PCIConfigWriteFunc *config_write;
146
147 uint16_t vendor_id;
148 uint16_t device_id;
149 uint8_t revision;
150 uint16_t class_id;
151 uint16_t subsystem_vendor_id; /* only for header type = 0 */
152 uint16_t subsystem_id; /* only for header type = 0 */
153
154 /*
155 * pci-to-pci bridge or normal device.
156 * This doesn't mean pci host switch.
157 * When card bus bridge is supported, this would be enhanced.
158 */
159 int is_bridge;
160
161 /* pcie stuff */
162 int is_express; /* is this device pci express? */
163
164 /* device isn't hot-pluggable */
165 int no_hotplug;
166
167 /* rom bar */
168 const char *romfile;
169} PCIDeviceClass;
170
87ecb68b 171struct PCIDevice {
6b1b92d3 172 DeviceState qdev;
87ecb68b 173 /* PCI config space */
a9f49946 174 uint8_t *config;
b7ee1603 175
ebabb67a 176 /* Used to enable config checks on load. Note that writable bits are
bd4b65ee 177 * never checked even if set in cmask. */
a9f49946 178 uint8_t *cmask;
bd4b65ee 179
b7ee1603 180 /* Used to implement R/W bytes */
a9f49946 181 uint8_t *wmask;
87ecb68b 182
92ba5f51
IY
183 /* Used to implement RW1C(Write 1 to Clear) bytes */
184 uint8_t *w1cmask;
185
6f4cbd39 186 /* Used to allocate config space for capabilities. */
a9f49946 187 uint8_t *used;
6f4cbd39 188
87ecb68b
PB
189 /* the following fields are read only */
190 PCIBus *bus;
54586bd1 191 uint32_t devfn;
87ecb68b
PB
192 char name[64];
193 PCIIORegion io_regions[PCI_NUM_REGIONS];
194
195 /* do not access the following fields */
196 PCIConfigReadFunc *config_read;
197 PCIConfigWriteFunc *config_write;
87ecb68b
PB
198
199 /* IRQ objects for the INTA-INTD pins. */
200 qemu_irq *irq;
201
202 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 203 uint8_t irq_state;
02eb84d0
MT
204
205 /* Capability bits */
206 uint32_t cap_present;
207
208 /* Offset of MSI-X capability in config space */
209 uint8_t msix_cap;
210
211 /* MSI-X entries */
212 int msix_entries_nr;
213
214 /* Space to store MSIX table */
215 uint8_t *msix_table_page;
216 /* MMIO index used to map MSIX table and pending bit entries. */
95524ae8 217 MemoryRegion msix_mmio;
02eb84d0
MT
218 /* Reference-count for entries actually in use by driver. */
219 unsigned *msix_entry_used;
220 /* Region including the MSI-X table */
221 uint32_t msix_bar_size;
50322249
MT
222 /* MSIX function mask set or MSIX disabled */
223 bool msix_function_masked;
f16c4abf
JQ
224 /* Version id needed for VMState */
225 int32_t version_id;
c2039bd0 226
e4c7d2ae
IY
227 /* Offset of MSI capability in config space */
228 uint8_t msi_cap;
229
0428527c
IY
230 /* PCI Express */
231 PCIExpressDevice exp;
232
c2039bd0 233 /* Location of option rom */
8c52c8f3 234 char *romfile;
14caaf7f
AK
235 bool has_rom;
236 MemoryRegion rom;
88169ddf 237 uint32_t rom_bar;
87ecb68b
PB
238};
239
e824b2cc
AK
240void pci_register_bar(PCIDevice *pci_dev, int region_num,
241 uint8_t attr, MemoryRegion *memory);
16a96f28 242pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
87ecb68b 243
ca77089d
IY
244int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
245 uint8_t offset, uint8_t size);
6f4cbd39
MT
246
247void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
248
6f4cbd39
MT
249uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
250
251
87ecb68b
PB
252uint32_t pci_default_read_config(PCIDevice *d,
253 uint32_t address, int len);
254void pci_default_write_config(PCIDevice *d,
255 uint32_t address, uint32_t val, int len);
256void pci_device_save(PCIDevice *s, QEMUFile *f);
257int pci_device_load(PCIDevice *s, QEMUFile *f);
f5e6fed8 258MemoryRegion *pci_address_space(PCIDevice *dev);
e11d6439 259MemoryRegion *pci_address_space_io(PCIDevice *dev);
87ecb68b 260
5d4e84c8 261typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 262typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
e927d487
MT
263
264typedef enum {
265 PCI_HOTPLUG_DISABLED,
266 PCI_HOTPLUG_ENABLED,
267 PCI_COLDPLUG_ENABLED,
268} PCIHotplugState;
269
270typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
271 PCIHotplugState state);
21eea4b3 272void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
1e39101c 273 const char *name,
aee97b84
AK
274 MemoryRegion *address_space_mem,
275 MemoryRegion *address_space_io,
1e39101c
AK
276 uint8_t devfn_min);
277PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
278 MemoryRegion *address_space_mem,
279 MemoryRegion *address_space_io,
280 uint8_t devfn_min);
21eea4b3
GH
281void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
282 void *irq_opaque, int nirq);
9ddf8437 283int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
87c30546 284void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
02e2da45
PB
285PCIBus *pci_register_bus(DeviceState *parent, const char *name,
286 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 287 void *irq_opaque,
aee97b84
AK
288 MemoryRegion *address_space_mem,
289 MemoryRegion *address_space_io,
1e39101c 290 uint8_t devfn_min, int nirq);
0ead87c8 291void pci_device_reset(PCIDevice *dev);
9bb33586 292void pci_bus_reset(PCIBus *bus);
87ecb68b 293
5607c388
MA
294PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
295 const char *default_devaddr);
07caea31
MA
296PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
297 const char *default_devaddr);
87ecb68b 298int pci_bus_num(PCIBus *s);
e822a52a 299void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
c469e1dd 300PCIBus *pci_find_root_bus(int domain);
e075e788 301int pci_find_domain(const PCIBus *bus);
e822a52a 302PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
5256d8bf 303PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
f3006dd1 304int pci_qdev_find_device(const char *id, PCIDevice **pdev);
49bd1458 305PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 306
43c945f1
IY
307int pci_parse_devaddr(const char *addr, int *domp, int *busp,
308 unsigned int *slotp, unsigned int *funcp);
e9283f8b
JK
309int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
310 unsigned *slotp);
880345c4 311
4c92325b
IY
312void pci_device_deassert_intx(PCIDevice *dev);
313
64d50b8b
MT
314static inline void
315pci_set_byte(uint8_t *config, uint8_t val)
316{
317 *config = val;
318}
319
320static inline uint8_t
cb95c2e4 321pci_get_byte(const uint8_t *config)
64d50b8b
MT
322{
323 return *config;
324}
325
14e12559
MT
326static inline void
327pci_set_word(uint8_t *config, uint16_t val)
328{
329 cpu_to_le16wu((uint16_t *)config, val);
330}
331
332static inline uint16_t
cb95c2e4 333pci_get_word(const uint8_t *config)
14e12559 334{
cb95c2e4 335 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
336}
337
338static inline void
339pci_set_long(uint8_t *config, uint32_t val)
340{
341 cpu_to_le32wu((uint32_t *)config, val);
342}
343
344static inline uint32_t
cb95c2e4 345pci_get_long(const uint8_t *config)
14e12559 346{
cb95c2e4 347 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
348}
349
fb5ce7d2
IY
350static inline void
351pci_set_quad(uint8_t *config, uint64_t val)
352{
353 cpu_to_le64w((uint64_t *)config, val);
354}
355
356static inline uint64_t
cb95c2e4 357pci_get_quad(const uint8_t *config)
fb5ce7d2 358{
cb95c2e4 359 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
360}
361
deb54399
AL
362static inline void
363pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
364{
14e12559 365 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
366}
367
368static inline void
369pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
370{
14e12559 371 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
372}
373
cf602c7b
IE
374static inline void
375pci_config_set_revision(uint8_t *pci_config, uint8_t val)
376{
377 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
378}
379
173a543b
BS
380static inline void
381pci_config_set_class(uint8_t *pci_config, uint16_t val)
382{
14e12559 383 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
384}
385
cf602c7b
IE
386static inline void
387pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
388{
389 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
390}
391
392static inline void
393pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
394{
395 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
396}
397
aabcf526
IY
398/*
399 * helper functions to do bit mask operation on configuration space.
400 * Just to set bit, use test-and-set and discard returned value.
401 * Just to clear bit, use test-and-clear and discard returned value.
402 * NOTE: They aren't atomic.
403 */
404static inline uint8_t
405pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
406{
407 uint8_t val = pci_get_byte(config);
408 pci_set_byte(config, val & ~mask);
409 return val & mask;
410}
411
412static inline uint8_t
413pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
414{
415 uint8_t val = pci_get_byte(config);
416 pci_set_byte(config, val | mask);
417 return val & mask;
418}
419
420static inline uint16_t
421pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
422{
423 uint16_t val = pci_get_word(config);
424 pci_set_word(config, val & ~mask);
425 return val & mask;
426}
427
428static inline uint16_t
429pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
430{
431 uint16_t val = pci_get_word(config);
432 pci_set_word(config, val | mask);
433 return val & mask;
434}
435
436static inline uint32_t
437pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
438{
439 uint32_t val = pci_get_long(config);
440 pci_set_long(config, val & ~mask);
441 return val & mask;
442}
443
444static inline uint32_t
445pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
446{
447 uint32_t val = pci_get_long(config);
448 pci_set_long(config, val | mask);
449 return val & mask;
450}
451
452static inline uint64_t
453pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
454{
455 uint64_t val = pci_get_quad(config);
456 pci_set_quad(config, val & ~mask);
457 return val & mask;
458}
459
460static inline uint64_t
461pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
462{
463 uint64_t val = pci_get_quad(config);
464 pci_set_quad(config, val | mask);
465 return val & mask;
466}
467
c9f50cea
MT
468/* Access a register specified by a mask */
469static inline void
470pci_set_byte_by_mask(uint8_t *config, uint8_t mask, uint8_t reg)
471{
472 uint8_t val = pci_get_byte(config);
473 uint8_t rval = reg << (ffs(mask) - 1);
474 pci_set_byte(config, (~mask & val) | (mask & rval));
475}
476
477static inline uint8_t
478pci_get_byte_by_mask(uint8_t *config, uint8_t mask)
479{
480 uint8_t val = pci_get_byte(config);
481 return (val & mask) >> (ffs(mask) - 1);
482}
483
484static inline void
485pci_set_word_by_mask(uint8_t *config, uint16_t mask, uint16_t reg)
486{
487 uint16_t val = pci_get_word(config);
488 uint16_t rval = reg << (ffs(mask) - 1);
489 pci_set_word(config, (~mask & val) | (mask & rval));
490}
491
492static inline uint16_t
493pci_get_word_by_mask(uint8_t *config, uint16_t mask)
494{
495 uint16_t val = pci_get_word(config);
496 return (val & mask) >> (ffs(mask) - 1);
497}
498
499static inline void
500pci_set_long_by_mask(uint8_t *config, uint32_t mask, uint32_t reg)
501{
502 uint32_t val = pci_get_long(config);
503 uint32_t rval = reg << (ffs(mask) - 1);
504 pci_set_long(config, (~mask & val) | (mask & rval));
505}
506
507static inline uint32_t
508pci_get_long_by_mask(uint8_t *config, uint32_t mask)
509{
510 uint32_t val = pci_get_long(config);
511 return (val & mask) >> (ffs(mask) - 1);
512}
513
514static inline void
515pci_set_quad_by_mask(uint8_t *config, uint64_t mask, uint64_t reg)
516{
517 uint64_t val = pci_get_quad(config);
518 uint64_t rval = reg << (ffs(mask) - 1);
519 pci_set_quad(config, (~mask & val) | (mask & rval));
520}
521
522static inline uint64_t
523pci_get_quad_by_mask(uint8_t *config, uint64_t mask)
524{
525 uint64_t val = pci_get_quad(config);
526 return (val & mask) >> (ffs(mask) - 1);
527}
528
49823868
IY
529PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
530 const char *name);
531PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
532 bool multifunction,
533 const char *name);
499cf102 534PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
535PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
536
3c18685f 537static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
538{
539 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
540}
541
3c18685f 542static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
543{
544 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
545}
546
ec174575
DG
547/* DMA access functions */
548static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
549 void *buf, dma_addr_t len, DMADirection dir)
550{
551 cpu_physical_memory_rw(addr, buf, len, dir == DMA_DIRECTION_FROM_DEVICE);
552 return 0;
553}
554
555static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
556 void *buf, dma_addr_t len)
557{
558 return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
559}
560
561static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
562 const void *buf, dma_addr_t len)
563{
564 return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
565}
566
567#define PCI_DMA_DEFINE_LDST(_l, _s, _bits) \
568 static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev, \
569 dma_addr_t addr) \
570 { \
571 return ld##_l##_phys(addr); \
572 } \
573 static inline void st##_s##_pci_dma(PCIDevice *dev, \
574 dma_addr_t addr, uint##_bits##_t val) \
575 { \
576 st##_s##_phys(addr, val); \
577 }
578
579PCI_DMA_DEFINE_LDST(ub, b, 8);
580PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
581PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
582PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
583PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
584PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
585PCI_DMA_DEFINE_LDST(q_be, q_be, 64);
586
587#undef PCI_DMA_DEFINE_LDST
588
589static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
590 dma_addr_t *plen, DMADirection dir)
591{
592 target_phys_addr_t len = *plen;
593 void *buf;
594
595 buf = cpu_physical_memory_map(addr, &len, dir == DMA_DIRECTION_FROM_DEVICE);
596 *plen = len;
597 return buf;
598}
599
600static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
601 DMADirection dir, dma_addr_t access_len)
602{
603 cpu_physical_memory_unmap(buffer, len, dir == DMA_DIRECTION_FROM_DEVICE,
604 access_len);
605}
606
607static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
608 int alloc_hint)
609{
610 qemu_sglist_init(qsg, alloc_hint);
611}
612
701a8f76
PB
613extern const VMStateDescription vmstate_pci_device;
614
615#define VMSTATE_PCI_DEVICE(_field, _state) { \
616 .name = (stringify(_field)), \
617 .size = sizeof(PCIDevice), \
618 .vmsd = &vmstate_pci_device, \
619 .flags = VMS_STRUCT, \
620 .offset = vmstate_offset_value(_state, _field, PCIDevice), \
621}
622
623#define VMSTATE_PCI_DEVICE_POINTER(_field, _state) { \
624 .name = (stringify(_field)), \
625 .size = sizeof(PCIDevice), \
626 .vmsd = &vmstate_pci_device, \
627 .flags = VMS_STRUCT|VMS_POINTER, \
628 .offset = vmstate_offset_pointer(_state, _field, PCIDevice), \
629}
630
87ecb68b 631#endif
This page took 0.64682 seconds and 4 git commands to generate.