]> Git Repo - qemu.git/blame - hw/pci.h
vmstate: introduce VMSTATE_BUFFER_UNSAFE_INFO.
[qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec
AL
4#include "qemu-common.h"
5
6b1b92d3
PB
6#include "qdev.h"
7
87ecb68b
PB
8/* PCI includes legacy ISA access. */
9#include "isa.h"
10
11/* PCI bus */
12
c227f099 13extern target_phys_addr_t pci_mem_base;
87ecb68b 14
3ae80618
AL
15#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
16#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
17#define PCI_FUNC(devfn) ((devfn) & 0x07)
18
a770dc7e
AL
19/* Class, Vendor and Device IDs from Linux's pci_ids.h */
20#include "pci_ids.h"
173a543b 21
a770dc7e 22/* QEMU-specific Vendor and Device ID definitions */
6f338c34 23
a770dc7e
AL
24/* IBM (0x1014) */
25#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 26#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 27
a770dc7e 28/* Hitachi (0x1054) */
deb54399 29#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 30#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 31
a770dc7e 32/* Apple (0x106b) */
4ebcf884
BS
33#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
34#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
35#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 36#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 37#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 38
a770dc7e
AL
39/* Realtek (0x10ec) */
40#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 41
a770dc7e
AL
42/* Xilinx (0x10ee) */
43#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 44
a770dc7e
AL
45/* Marvell (0x11ab) */
46#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 47
a770dc7e 48/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
49#define PCI_VENDOR_ID_QEMU 0x1234
50#define PCI_DEVICE_ID_QEMU_VGA 0x1111
51
a770dc7e 52/* VMWare (0x15ad) */
deb54399
AL
53#define PCI_VENDOR_ID_VMWARE 0x15ad
54#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
55#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
56#define PCI_DEVICE_ID_VMWARE_NET 0x0720
57#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
58#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
59
cef3017c 60/* Intel (0x8086) */
a770dc7e 61#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 62#define PCI_DEVICE_ID_INTEL_82557 0x1229
74c62ba8 63
deb54399 64/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
65#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
66#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
67#define PCI_SUBDEVICE_ID_QEMU 0x1100
68
69#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
70#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
71#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 72#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
d350d97d 73
4f8589e1
IY
74typedef uint64_t pcibus_t;
75#define FMT_PCIBUS PRIx64
6e355d90 76
87ecb68b
PB
77typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
78 uint32_t address, uint32_t data, int len);
79typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
80 uint32_t address, int len);
81typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 82 pcibus_t addr, pcibus_t size, int type);
5851e08c 83typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 84
87ecb68b 85typedef struct PCIIORegion {
6e355d90
IY
86 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
87#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
88 pcibus_t size;
87ecb68b
PB
89 uint8_t type;
90 PCIMapIORegionFunc *map_func;
91} PCIIORegion;
92
93#define PCI_ROM_SLOT 6
94#define PCI_NUM_REGIONS 7
95
cef3017c 96/* Declarations from linux/pci_regs.h */
87ecb68b
PB
97#define PCI_VENDOR_ID 0x00 /* 16 bits */
98#define PCI_DEVICE_ID 0x02 /* 16 bits */
99#define PCI_COMMAND 0x04 /* 16 bits */
100#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
101#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
b7ee1603 102#define PCI_COMMAND_MASTER 0x4 /* Enable bus master */
cef3017c
AL
103#define PCI_STATUS 0x06 /* 16 bits */
104#define PCI_REVISION_ID 0x08 /* 8 bits */
bd4b65ee 105#define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
87ecb68b 106#define PCI_CLASS_DEVICE 0x0a /* Device class */
b7ee1603
MT
107#define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
108#define PCI_LATENCY_TIMER 0x0d /* 8 bits */
cef3017c 109#define PCI_HEADER_TYPE 0x0e /* 8 bits */
6407f373
IY
110#define PCI_HEADER_TYPE_NORMAL 0
111#define PCI_HEADER_TYPE_BRIDGE 1
112#define PCI_HEADER_TYPE_CARDBUS 2
113#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
b7ee1603 114#define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
0392a017
IY
115#define PCI_BASE_ADDRESS_SPACE_IO 0x01
116#define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
14421258 117#define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
0392a017 118#define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
b7ee1603
MT
119#define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
120#define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
e822a52a 121#define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
b7ee1603 122#define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
cef3017c
AL
123#define PCI_SUBSYSTEM_VENDOR_ID 0x2c /* 16 bits */
124#define PCI_SUBSYSTEM_ID 0x2e /* 16 bits */
5330de09
MT
125#define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
126#define PCI_ROM_ADDRESS_ENABLE 0x01
b7ee1603 127#define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
b3b11697 128#define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
87ecb68b
PB
129#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
130#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
131#define PCI_MIN_GNT 0x3e /* 8 bits */
132#define PCI_MAX_LAT 0x3f /* 8 bits */
133
6f4cbd39
MT
134/* Capability lists */
135#define PCI_CAP_LIST_ID 0 /* Capability ID */
136#define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
137
cef3017c
AL
138#define PCI_REVISION 0x08 /* obsolete, use PCI_REVISION_ID */
139#define PCI_SUBVENDOR_ID 0x2c /* obsolete, use PCI_SUBSYSTEM_VENDOR_ID */
140#define PCI_SUBDEVICE_ID 0x2e /* obsolete, use PCI_SUBSYSTEM_ID */
141
8098ed41
AJ
142/* Bits in the PCI Status Register (PCI 2.3 spec) */
143#define PCI_STATUS_RESERVED1 0x007
144#define PCI_STATUS_INT_STATUS 0x008
6f4cbd39 145#define PCI_STATUS_CAP_LIST 0x010
8098ed41
AJ
146#define PCI_STATUS_66MHZ 0x020
147#define PCI_STATUS_RESERVED2 0x040
148#define PCI_STATUS_FAST_BACK 0x080
149#define PCI_STATUS_DEVSEL 0x600
150
151#define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
152 PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
153 PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)
154
155#define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)
156
475dc65f
AJ
157/* Bits in the PCI Command Register (PCI 2.3 spec) */
158#define PCI_COMMAND_RESERVED 0xf800
159
160#define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)
161
b7ee1603
MT
162/* Size of the standard PCI config header */
163#define PCI_CONFIG_HEADER_SIZE 0x40
164/* Size of the standard PCI config space */
165#define PCI_CONFIG_SPACE_SIZE 0x100
166
e369cad7
IY
167#define PCI_NUM_PINS 4 /* A-D */
168
02eb84d0
MT
169/* Bits in cap_present field. */
170enum {
171 QEMU_PCI_CAP_MSIX = 0x1,
172};
173
87ecb68b 174struct PCIDevice {
6b1b92d3 175 DeviceState qdev;
87ecb68b 176 /* PCI config space */
b7ee1603
MT
177 uint8_t config[PCI_CONFIG_SPACE_SIZE];
178
bd4b65ee
MT
179 /* Used to enable config checks on load. Note that writeable bits are
180 * never checked even if set in cmask. */
181 uint8_t cmask[PCI_CONFIG_SPACE_SIZE];
182
b7ee1603
MT
183 /* Used to implement R/W bytes */
184 uint8_t wmask[PCI_CONFIG_SPACE_SIZE];
87ecb68b 185
6f4cbd39
MT
186 /* Used to allocate config space for capabilities. */
187 uint8_t used[PCI_CONFIG_SPACE_SIZE];
188
87ecb68b
PB
189 /* the following fields are read only */
190 PCIBus *bus;
54586bd1 191 uint32_t devfn;
87ecb68b
PB
192 char name[64];
193 PCIIORegion io_regions[PCI_NUM_REGIONS];
194
195 /* do not access the following fields */
196 PCIConfigReadFunc *config_read;
197 PCIConfigWriteFunc *config_write;
87ecb68b
PB
198
199 /* IRQ objects for the INTA-INTD pins. */
200 qemu_irq *irq;
201
202 /* Current IRQ levels. Used internally by the generic PCI code. */
e369cad7 203 int irq_state[PCI_NUM_PINS];
02eb84d0
MT
204
205 /* Capability bits */
206 uint32_t cap_present;
207
208 /* Offset of MSI-X capability in config space */
209 uint8_t msix_cap;
210
211 /* MSI-X entries */
212 int msix_entries_nr;
213
214 /* Space to store MSIX table */
215 uint8_t *msix_table_page;
216 /* MMIO index used to map MSIX table and pending bit entries. */
217 int msix_mmio_index;
218 /* Reference-count for entries actually in use by driver. */
219 unsigned *msix_entry_used;
220 /* Region including the MSI-X table */
221 uint32_t msix_bar_size;
f16c4abf
JQ
222 /* Version id needed for VMState */
223 int32_t version_id;
87ecb68b
PB
224};
225
226PCIDevice *pci_register_device(PCIBus *bus, const char *name,
227 int instance_size, int devfn,
228 PCIConfigReadFunc *config_read,
229 PCIConfigWriteFunc *config_write);
230
28c2c264 231void pci_register_bar(PCIDevice *pci_dev, int region_num,
6e355d90 232 pcibus_t size, int type,
87ecb68b
PB
233 PCIMapIORegionFunc *map_func);
234
6f4cbd39
MT
235int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
236
237void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
238
239void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
240
241uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
242
243
87ecb68b
PB
244uint32_t pci_default_read_config(PCIDevice *d,
245 uint32_t address, int len);
246void pci_default_write_config(PCIDevice *d,
247 uint32_t address, uint32_t val, int len);
248void pci_device_save(PCIDevice *s, QEMUFile *f);
249int pci_device_load(PCIDevice *s, QEMUFile *f);
250
5d4e84c8 251typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 252typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
ee995ffb 253typedef int (*pci_hotplug_fn)(PCIDevice *pci_dev, int state);
21eea4b3
GH
254void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
255 const char *name, int devfn_min);
256PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
257void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
258 void *irq_opaque, int nirq);
ee995ffb 259void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug);
02e2da45
PB
260PCIBus *pci_register_bus(DeviceState *parent, const char *name,
261 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
5d4e84c8 262 void *irq_opaque, int devfn_min, int nirq);
87ecb68b 263
5607c388
MA
264PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
265 const char *default_devaddr);
07caea31
MA
266PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
267 const char *default_devaddr);
ce195fb5
IY
268void pci_data_write(PCIBus *s, uint32_t addr, uint32_t val, int len);
269uint32_t pci_data_read(PCIBus *s, uint32_t addr, int len);
87ecb68b 270int pci_bus_num(PCIBus *s);
e822a52a
IY
271void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
272PCIBus *pci_find_host_bus(int domain);
273PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
274PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
49bd1458 275PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 276
e9283f8b
JK
277int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
278 unsigned *slotp);
880345c4 279
376253ec 280void pci_info(Monitor *mon);
480b9f24 281PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
87ecb68b
PB
282 pci_map_irq_fn map_irq, const char *name);
283
64d50b8b
MT
284static inline void
285pci_set_byte(uint8_t *config, uint8_t val)
286{
287 *config = val;
288}
289
290static inline uint8_t
291pci_get_byte(uint8_t *config)
292{
293 return *config;
294}
295
14e12559
MT
296static inline void
297pci_set_word(uint8_t *config, uint16_t val)
298{
299 cpu_to_le16wu((uint16_t *)config, val);
300}
301
302static inline uint16_t
303pci_get_word(uint8_t *config)
304{
305 return le16_to_cpupu((uint16_t *)config);
306}
307
308static inline void
309pci_set_long(uint8_t *config, uint32_t val)
310{
311 cpu_to_le32wu((uint32_t *)config, val);
312}
313
314static inline uint32_t
315pci_get_long(uint8_t *config)
316{
317 return le32_to_cpupu((uint32_t *)config);
318}
319
fb5ce7d2
IY
320static inline void
321pci_set_quad(uint8_t *config, uint64_t val)
322{
323 cpu_to_le64w((uint64_t *)config, val);
324}
325
326static inline uint64_t
327pci_get_quad(uint8_t *config)
328{
329 return le64_to_cpup((uint64_t *)config);
330}
331
deb54399
AL
332static inline void
333pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
334{
14e12559 335 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
336}
337
338static inline void
339pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
340{
14e12559 341 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
342}
343
173a543b
BS
344static inline void
345pci_config_set_class(uint8_t *pci_config, uint16_t val)
346{
14e12559 347 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
348}
349
81a322d4 350typedef int (*pci_qdev_initfn)(PCIDevice *dev);
0aab0d3a
GH
351typedef struct {
352 DeviceInfo qdev;
353 pci_qdev_initfn init;
e3936fa5 354 PCIUnregisterFunc *exit;
0aab0d3a
GH
355 PCIConfigReadFunc *config_read;
356 PCIConfigWriteFunc *config_write;
357} PCIDeviceInfo;
358
359void pci_qdev_register(PCIDeviceInfo *info);
360void pci_qdev_register_many(PCIDeviceInfo *info);
6b1b92d3 361
499cf102 362PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
363PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
364
87ecb68b 365/* lsi53c895a.c */
e4bcb14c 366#define LSI_MAX_DEVS 7
87ecb68b
PB
367
368/* vmware_vga.c */
fbe1b595 369void pci_vmsvga_init(PCIBus *bus);
87ecb68b
PB
370
371/* usb-uhci.c */
372void usb_uhci_piix3_init(PCIBus *bus, int devfn);
373void usb_uhci_piix4_init(PCIBus *bus, int devfn);
374
375/* usb-ohci.c */
5b19d9a2 376void usb_ohci_init_pci(struct PCIBus *bus, int devfn);
87ecb68b 377
87ecb68b
PB
378/* prep_pci.c */
379PCIBus *pci_prep_init(qemu_irq *pic);
380
381/* apb_pci.c */
c227f099
AL
382PCIBus *pci_apb_init(target_phys_addr_t special_base,
383 target_phys_addr_t mem_base,
c190ea07 384 qemu_irq *pic, PCIBus **bus2, PCIBus **bus3);
87ecb68b 385
b79e1752
AJ
386/* sh_pci.c */
387PCIBus *sh_pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
5d4e84c8 388 void *pic, int devfn_min, int nirq);
b79e1752 389
87ecb68b 390#endif
This page took 0.339009 seconds and 4 git commands to generate.