]> Git Repo - qemu.git/blame - hw/pci.h
pci_bridge: introduce pci bridge library.
[qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec 4#include "qemu-common.h"
163c8a59 5#include "qobject.h"
376253ec 6
6b1b92d3
PB
7#include "qdev.h"
8
87ecb68b
PB
9/* PCI includes legacy ISA access. */
10#include "isa.h"
11
12/* PCI bus */
13
3ae80618
AL
14#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
15#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
16#define PCI_FUNC(devfn) ((devfn) & 0x07)
6fa84913 17#define PCI_FUNC_MAX 8
3ae80618 18
a770dc7e
AL
19/* Class, Vendor and Device IDs from Linux's pci_ids.h */
20#include "pci_ids.h"
173a543b 21
a770dc7e 22/* QEMU-specific Vendor and Device ID definitions */
6f338c34 23
a770dc7e
AL
24/* IBM (0x1014) */
25#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 26#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 27
a770dc7e 28/* Hitachi (0x1054) */
deb54399 29#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 30#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 31
a770dc7e 32/* Apple (0x106b) */
4ebcf884
BS
33#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
34#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
35#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 36#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 37#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 38
a770dc7e
AL
39/* Realtek (0x10ec) */
40#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 41
a770dc7e
AL
42/* Xilinx (0x10ee) */
43#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 44
a770dc7e
AL
45/* Marvell (0x11ab) */
46#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 47
a770dc7e 48/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
49#define PCI_VENDOR_ID_QEMU 0x1234
50#define PCI_DEVICE_ID_QEMU_VGA 0x1111
51
a770dc7e 52/* VMWare (0x15ad) */
deb54399
AL
53#define PCI_VENDOR_ID_VMWARE 0x15ad
54#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
55#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
56#define PCI_DEVICE_ID_VMWARE_NET 0x0720
57#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
58#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
59
cef3017c 60/* Intel (0x8086) */
a770dc7e 61#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 62#define PCI_DEVICE_ID_INTEL_82557 0x1229
74c62ba8 63
deb54399 64/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
65#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
66#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
67#define PCI_SUBDEVICE_ID_QEMU 0x1100
68
69#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
70#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
71#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 72#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
d350d97d 73
4f8589e1 74#define FMT_PCIBUS PRIx64
6e355d90 75
87ecb68b
PB
76typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
77 uint32_t address, uint32_t data, int len);
78typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
79 uint32_t address, int len);
80typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 81 pcibus_t addr, pcibus_t size, int type);
5851e08c 82typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 83
87ecb68b 84typedef struct PCIIORegion {
6e355d90
IY
85 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
86#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
87 pcibus_t size;
a0c7a97e 88 pcibus_t filtered_size;
87ecb68b
PB
89 uint8_t type;
90 PCIMapIORegionFunc *map_func;
91} PCIIORegion;
92
93#define PCI_ROM_SLOT 6
94#define PCI_NUM_REGIONS 7
95
fb58a897
IY
96#include "pci_regs.h"
97
98/* PCI HEADER_TYPE */
6407f373 99#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 100
b7ee1603
MT
101/* Size of the standard PCI config header */
102#define PCI_CONFIG_HEADER_SIZE 0x40
103/* Size of the standard PCI config space */
104#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
105/* Size of the standart PCIe config space: 4KB */
106#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 107
e369cad7
IY
108#define PCI_NUM_PINS 4 /* A-D */
109
02eb84d0
MT
110/* Bits in cap_present field. */
111enum {
112 QEMU_PCI_CAP_MSIX = 0x1,
a9f49946 113 QEMU_PCI_CAP_EXPRESS = 0x2,
49823868
IY
114
115 /* multifunction capable device */
116#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 2
117 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
02eb84d0
MT
118};
119
87ecb68b 120struct PCIDevice {
6b1b92d3 121 DeviceState qdev;
87ecb68b 122 /* PCI config space */
a9f49946 123 uint8_t *config;
b7ee1603 124
bd4b65ee
MT
125 /* Used to enable config checks on load. Note that writeable bits are
126 * never checked even if set in cmask. */
a9f49946 127 uint8_t *cmask;
bd4b65ee 128
b7ee1603 129 /* Used to implement R/W bytes */
a9f49946 130 uint8_t *wmask;
87ecb68b 131
6f4cbd39 132 /* Used to allocate config space for capabilities. */
a9f49946 133 uint8_t *used;
6f4cbd39 134
87ecb68b
PB
135 /* the following fields are read only */
136 PCIBus *bus;
54586bd1 137 uint32_t devfn;
87ecb68b
PB
138 char name[64];
139 PCIIORegion io_regions[PCI_NUM_REGIONS];
140
141 /* do not access the following fields */
142 PCIConfigReadFunc *config_read;
143 PCIConfigWriteFunc *config_write;
87ecb68b
PB
144
145 /* IRQ objects for the INTA-INTD pins. */
146 qemu_irq *irq;
147
148 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 149 uint8_t irq_state;
02eb84d0
MT
150
151 /* Capability bits */
152 uint32_t cap_present;
153
154 /* Offset of MSI-X capability in config space */
155 uint8_t msix_cap;
156
157 /* MSI-X entries */
158 int msix_entries_nr;
159
160 /* Space to store MSIX table */
161 uint8_t *msix_table_page;
162 /* MMIO index used to map MSIX table and pending bit entries. */
163 int msix_mmio_index;
164 /* Reference-count for entries actually in use by driver. */
165 unsigned *msix_entry_used;
166 /* Region including the MSI-X table */
167 uint32_t msix_bar_size;
f16c4abf
JQ
168 /* Version id needed for VMState */
169 int32_t version_id;
c2039bd0
AL
170
171 /* Location of option rom */
8c52c8f3 172 char *romfile;
c2039bd0 173 ram_addr_t rom_offset;
88169ddf 174 uint32_t rom_bar;
87ecb68b
PB
175};
176
177PCIDevice *pci_register_device(PCIBus *bus, const char *name,
178 int instance_size, int devfn,
179 PCIConfigReadFunc *config_read,
180 PCIConfigWriteFunc *config_write);
181
28c2c264 182void pci_register_bar(PCIDevice *pci_dev, int region_num,
6e355d90 183 pcibus_t size, int type,
87ecb68b
PB
184 PCIMapIORegionFunc *map_func);
185
6f4cbd39 186int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
1db5a3aa
MT
187int pci_add_capability_at_offset(PCIDevice *pci_dev, uint8_t cap_id,
188 uint8_t cap_offset, uint8_t cap_size);
6f4cbd39
MT
189
190void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
191
192void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
193
194uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
195
196
87ecb68b
PB
197uint32_t pci_default_read_config(PCIDevice *d,
198 uint32_t address, int len);
199void pci_default_write_config(PCIDevice *d,
200 uint32_t address, uint32_t val, int len);
201void pci_device_save(PCIDevice *s, QEMUFile *f);
202int pci_device_load(PCIDevice *s, QEMUFile *f);
203
5d4e84c8 204typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 205typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
87c30546 206typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev, int state);
21eea4b3
GH
207void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
208 const char *name, int devfn_min);
209PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
210void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
211 void *irq_opaque, int nirq);
87c30546 212void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
02e2da45
PB
213PCIBus *pci_register_bus(DeviceState *parent, const char *name,
214 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
5d4e84c8 215 void *irq_opaque, int devfn_min, int nirq);
87ecb68b 216
2e01c8cf
BS
217void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);
218
5607c388
MA
219PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
220 const char *default_devaddr);
07caea31
MA
221PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
222 const char *default_devaddr);
87ecb68b 223int pci_bus_num(PCIBus *s);
e822a52a 224void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
c469e1dd 225PCIBus *pci_find_root_bus(int domain);
e075e788 226int pci_find_domain(const PCIBus *bus);
e822a52a
IY
227PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
228PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
49bd1458 229PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 230
e9283f8b
JK
231int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
232 unsigned *slotp);
880345c4 233
163c8a59
LC
234void do_pci_info_print(Monitor *mon, const QObject *data);
235void do_pci_info(Monitor *mon, QObject **ret_data);
783753fd 236void pci_bridge_update_mappings(PCIBus *b);
87ecb68b 237
64d50b8b
MT
238static inline void
239pci_set_byte(uint8_t *config, uint8_t val)
240{
241 *config = val;
242}
243
244static inline uint8_t
cb95c2e4 245pci_get_byte(const uint8_t *config)
64d50b8b
MT
246{
247 return *config;
248}
249
14e12559
MT
250static inline void
251pci_set_word(uint8_t *config, uint16_t val)
252{
253 cpu_to_le16wu((uint16_t *)config, val);
254}
255
256static inline uint16_t
cb95c2e4 257pci_get_word(const uint8_t *config)
14e12559 258{
cb95c2e4 259 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
260}
261
262static inline void
263pci_set_long(uint8_t *config, uint32_t val)
264{
265 cpu_to_le32wu((uint32_t *)config, val);
266}
267
268static inline uint32_t
cb95c2e4 269pci_get_long(const uint8_t *config)
14e12559 270{
cb95c2e4 271 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
272}
273
fb5ce7d2
IY
274static inline void
275pci_set_quad(uint8_t *config, uint64_t val)
276{
277 cpu_to_le64w((uint64_t *)config, val);
278}
279
280static inline uint64_t
cb95c2e4 281pci_get_quad(const uint8_t *config)
fb5ce7d2 282{
cb95c2e4 283 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
284}
285
deb54399
AL
286static inline void
287pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
288{
14e12559 289 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
290}
291
292static inline void
293pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
294{
14e12559 295 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
296}
297
cf602c7b
IE
298static inline void
299pci_config_set_revision(uint8_t *pci_config, uint8_t val)
300{
301 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
302}
303
173a543b
BS
304static inline void
305pci_config_set_class(uint8_t *pci_config, uint16_t val)
306{
14e12559 307 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
308}
309
cf602c7b
IE
310static inline void
311pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
312{
313 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
314}
315
316static inline void
317pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
318{
319 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
320}
321
81a322d4 322typedef int (*pci_qdev_initfn)(PCIDevice *dev);
0aab0d3a
GH
323typedef struct {
324 DeviceInfo qdev;
325 pci_qdev_initfn init;
e3936fa5 326 PCIUnregisterFunc *exit;
0aab0d3a
GH
327 PCIConfigReadFunc *config_read;
328 PCIConfigWriteFunc *config_write;
a9f49946 329
e327e323
IY
330 /*
331 * pci-to-pci bridge or normal device.
332 * This doesn't mean pci host switch.
333 * When card bus bridge is supported, this would be enhanced.
334 */
335 int is_bridge;
fb231628 336
a9f49946 337 /* pcie stuff */
3c217c14 338 int is_express; /* is this device pci express? */
8c52c8f3
GH
339
340 /* rom bar */
341 const char *romfile;
0aab0d3a
GH
342} PCIDeviceInfo;
343
344void pci_qdev_register(PCIDeviceInfo *info);
345void pci_qdev_register_many(PCIDeviceInfo *info);
6b1b92d3 346
49823868
IY
347PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
348 const char *name);
349PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
350 bool multifunction,
351 const char *name);
499cf102 352PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
353PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
354
3c18685f 355static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
356{
357 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
358}
359
3c18685f 360static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
361{
362 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
363}
364
f49db805
IY
365/* These are not pci specific. Should move into a separate header.
366 * Only pci.c uses them, so keep them here for now.
367 */
368
369/* Get last byte of a range from offset + length.
370 * Undefined for ranges that wrap around 0. */
371static inline uint64_t range_get_last(uint64_t offset, uint64_t len)
372{
373 return offset + len - 1;
374}
375
376/* Check whether a given range covers a given byte. */
377static inline int range_covers_byte(uint64_t offset, uint64_t len,
378 uint64_t byte)
379{
380 return offset <= byte && byte <= range_get_last(offset, len);
381}
382
383/* Check whether 2 given ranges overlap.
384 * Undefined if ranges that wrap around 0. */
385static inline int ranges_overlap(uint64_t first1, uint64_t len1,
386 uint64_t first2, uint64_t len2)
387{
388 uint64_t last1 = range_get_last(first1, len1);
389 uint64_t last2 = range_get_last(first2, len2);
390
391 return !(last2 < first1 || last1 < first2);
392}
393
87ecb68b 394#endif
This page took 0.451676 seconds and 4 git commands to generate.