]> Git Repo - qemu.git/blame - hw/pci.h
pci: pass I/O address space to new PCI bus
[qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec 4#include "qemu-common.h"
163c8a59 5#include "qobject.h"
376253ec 6
6b1b92d3 7#include "qdev.h"
1e39101c 8#include "memory.h"
6b1b92d3 9
87ecb68b
PB
10/* PCI includes legacy ISA access. */
11#include "isa.h"
12
0428527c
IY
13#include "pcie.h"
14
87ecb68b
PB
15/* PCI bus */
16
3ae80618
AL
17#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19#define PCI_FUNC(devfn) ((devfn) & 0x07)
90a20dbb 20#define PCI_SLOT_MAX 32
6fa84913 21#define PCI_FUNC_MAX 8
3ae80618 22
a770dc7e
AL
23/* Class, Vendor and Device IDs from Linux's pci_ids.h */
24#include "pci_ids.h"
173a543b 25
a770dc7e 26/* QEMU-specific Vendor and Device ID definitions */
6f338c34 27
a770dc7e
AL
28/* IBM (0x1014) */
29#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 30#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 31
a770dc7e 32/* Hitachi (0x1054) */
deb54399 33#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 34#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 35
a770dc7e 36/* Apple (0x106b) */
4ebcf884
BS
37#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 40#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 41#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 42
a770dc7e
AL
43/* Realtek (0x10ec) */
44#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 45
a770dc7e
AL
46/* Xilinx (0x10ee) */
47#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 48
a770dc7e
AL
49/* Marvell (0x11ab) */
50#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 51
a770dc7e 52/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
53#define PCI_VENDOR_ID_QEMU 0x1234
54#define PCI_DEVICE_ID_QEMU_VGA 0x1111
55
a770dc7e 56/* VMWare (0x15ad) */
deb54399
AL
57#define PCI_VENDOR_ID_VMWARE 0x15ad
58#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60#define PCI_DEVICE_ID_VMWARE_NET 0x0720
61#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
63
cef3017c 64/* Intel (0x8086) */
a770dc7e 65#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 66#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 67#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 68
deb54399 69/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
70#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72#define PCI_SUBDEVICE_ID_QEMU 0x1100
73
74#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 77#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
d350d97d 78
4f8589e1 79#define FMT_PCIBUS PRIx64
6e355d90 80
87ecb68b
PB
81typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
82 uint32_t address, uint32_t data, int len);
83typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
84 uint32_t address, int len);
85typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 86 pcibus_t addr, pcibus_t size, int type);
5851e08c 87typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 88
87ecb68b 89typedef struct PCIIORegion {
6e355d90
IY
90 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
91#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
92 pcibus_t size;
a0c7a97e 93 pcibus_t filtered_size;
87ecb68b
PB
94 uint8_t type;
95 PCIMapIORegionFunc *map_func;
17cbcb0b 96 ram_addr_t ram_addr;
79ff8cb0 97 MemoryRegion *memory;
87ecb68b
PB
98} PCIIORegion;
99
100#define PCI_ROM_SLOT 6
101#define PCI_NUM_REGIONS 7
102
fb58a897
IY
103#include "pci_regs.h"
104
105/* PCI HEADER_TYPE */
6407f373 106#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 107
b7ee1603
MT
108/* Size of the standard PCI config header */
109#define PCI_CONFIG_HEADER_SIZE 0x40
110/* Size of the standard PCI config space */
111#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
112/* Size of the standart PCIe config space: 4KB */
113#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 114
e369cad7
IY
115#define PCI_NUM_PINS 4 /* A-D */
116
02eb84d0
MT
117/* Bits in cap_present field. */
118enum {
e4c7d2ae
IY
119 QEMU_PCI_CAP_MSI = 0x1,
120 QEMU_PCI_CAP_MSIX = 0x2,
121 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
122
123 /* multifunction capable device */
e4c7d2ae 124#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 125 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926
IY
126
127 /* command register SERR bit enabled */
128#define QEMU_PCI_CAP_SERR_BITNR 4
129 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
02eb84d0
MT
130};
131
87ecb68b 132struct PCIDevice {
6b1b92d3 133 DeviceState qdev;
87ecb68b 134 /* PCI config space */
a9f49946 135 uint8_t *config;
b7ee1603 136
ebabb67a 137 /* Used to enable config checks on load. Note that writable bits are
bd4b65ee 138 * never checked even if set in cmask. */
a9f49946 139 uint8_t *cmask;
bd4b65ee 140
b7ee1603 141 /* Used to implement R/W bytes */
a9f49946 142 uint8_t *wmask;
87ecb68b 143
92ba5f51
IY
144 /* Used to implement RW1C(Write 1 to Clear) bytes */
145 uint8_t *w1cmask;
146
6f4cbd39 147 /* Used to allocate config space for capabilities. */
a9f49946 148 uint8_t *used;
6f4cbd39 149
87ecb68b
PB
150 /* the following fields are read only */
151 PCIBus *bus;
54586bd1 152 uint32_t devfn;
87ecb68b
PB
153 char name[64];
154 PCIIORegion io_regions[PCI_NUM_REGIONS];
155
156 /* do not access the following fields */
157 PCIConfigReadFunc *config_read;
158 PCIConfigWriteFunc *config_write;
87ecb68b
PB
159
160 /* IRQ objects for the INTA-INTD pins. */
161 qemu_irq *irq;
162
163 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 164 uint8_t irq_state;
02eb84d0
MT
165
166 /* Capability bits */
167 uint32_t cap_present;
168
169 /* Offset of MSI-X capability in config space */
170 uint8_t msix_cap;
171
172 /* MSI-X entries */
173 int msix_entries_nr;
174
175 /* Space to store MSIX table */
176 uint8_t *msix_table_page;
177 /* MMIO index used to map MSIX table and pending bit entries. */
178 int msix_mmio_index;
179 /* Reference-count for entries actually in use by driver. */
180 unsigned *msix_entry_used;
181 /* Region including the MSI-X table */
182 uint32_t msix_bar_size;
f16c4abf
JQ
183 /* Version id needed for VMState */
184 int32_t version_id;
c2039bd0 185
e4c7d2ae
IY
186 /* Offset of MSI capability in config space */
187 uint8_t msi_cap;
188
0428527c
IY
189 /* PCI Express */
190 PCIExpressDevice exp;
191
c2039bd0 192 /* Location of option rom */
8c52c8f3 193 char *romfile;
c2039bd0 194 ram_addr_t rom_offset;
88169ddf 195 uint32_t rom_bar;
87ecb68b
PB
196};
197
198PCIDevice *pci_register_device(PCIBus *bus, const char *name,
199 int instance_size, int devfn,
200 PCIConfigReadFunc *config_read,
201 PCIConfigWriteFunc *config_write);
202
28c2c264 203void pci_register_bar(PCIDevice *pci_dev, int region_num,
0bb750ef 204 pcibus_t size, uint8_t type,
87ecb68b 205 PCIMapIORegionFunc *map_func);
17cbcb0b
AK
206void pci_register_bar_simple(PCIDevice *pci_dev, int region_num,
207 pcibus_t size, uint8_t attr, ram_addr_t ram_addr);
79ff8cb0
AK
208void pci_register_bar_region(PCIDevice *pci_dev, int region_num,
209 uint8_t attr, MemoryRegion *memory);
16a96f28 210pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
87ecb68b 211
ca77089d
IY
212int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
213 uint8_t offset, uint8_t size);
6f4cbd39
MT
214
215void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
216
217void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
218
219uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
220
221
87ecb68b
PB
222uint32_t pci_default_read_config(PCIDevice *d,
223 uint32_t address, int len);
224void pci_default_write_config(PCIDevice *d,
225 uint32_t address, uint32_t val, int len);
226void pci_device_save(PCIDevice *s, QEMUFile *f);
227int pci_device_load(PCIDevice *s, QEMUFile *f);
228
5d4e84c8 229typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 230typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
e927d487
MT
231
232typedef enum {
233 PCI_HOTPLUG_DISABLED,
234 PCI_HOTPLUG_ENABLED,
235 PCI_COLDPLUG_ENABLED,
236} PCIHotplugState;
237
238typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
239 PCIHotplugState state);
21eea4b3 240void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
1e39101c 241 const char *name,
aee97b84
AK
242 MemoryRegion *address_space_mem,
243 MemoryRegion *address_space_io,
1e39101c
AK
244 uint8_t devfn_min);
245PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
246 MemoryRegion *address_space_mem,
247 MemoryRegion *address_space_io,
248 uint8_t devfn_min);
21eea4b3
GH
249void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
250 void *irq_opaque, int nirq);
9ddf8437 251int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
87c30546 252void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
02e2da45
PB
253PCIBus *pci_register_bus(DeviceState *parent, const char *name,
254 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 255 void *irq_opaque,
aee97b84
AK
256 MemoryRegion *address_space_mem,
257 MemoryRegion *address_space_io,
1e39101c 258 uint8_t devfn_min, int nirq);
0ead87c8 259void pci_device_reset(PCIDevice *dev);
9bb33586 260void pci_bus_reset(PCIBus *bus);
87ecb68b 261
2e01c8cf
BS
262void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);
263
5607c388
MA
264PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
265 const char *default_devaddr);
07caea31
MA
266PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
267 const char *default_devaddr);
87ecb68b 268int pci_bus_num(PCIBus *s);
e822a52a 269void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
c469e1dd 270PCIBus *pci_find_root_bus(int domain);
e075e788 271int pci_find_domain(const PCIBus *bus);
e822a52a 272PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
5256d8bf 273PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
f3006dd1 274int pci_qdev_find_device(const char *id, PCIDevice **pdev);
49bd1458 275PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 276
43c945f1
IY
277int pci_parse_devaddr(const char *addr, int *domp, int *busp,
278 unsigned int *slotp, unsigned int *funcp);
e9283f8b
JK
279int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
280 unsigned *slotp);
880345c4 281
163c8a59
LC
282void do_pci_info_print(Monitor *mon, const QObject *data);
283void do_pci_info(Monitor *mon, QObject **ret_data);
783753fd 284void pci_bridge_update_mappings(PCIBus *b);
87ecb68b 285
4c92325b
IY
286void pci_device_deassert_intx(PCIDevice *dev);
287
64d50b8b
MT
288static inline void
289pci_set_byte(uint8_t *config, uint8_t val)
290{
291 *config = val;
292}
293
294static inline uint8_t
cb95c2e4 295pci_get_byte(const uint8_t *config)
64d50b8b
MT
296{
297 return *config;
298}
299
14e12559
MT
300static inline void
301pci_set_word(uint8_t *config, uint16_t val)
302{
303 cpu_to_le16wu((uint16_t *)config, val);
304}
305
306static inline uint16_t
cb95c2e4 307pci_get_word(const uint8_t *config)
14e12559 308{
cb95c2e4 309 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
310}
311
312static inline void
313pci_set_long(uint8_t *config, uint32_t val)
314{
315 cpu_to_le32wu((uint32_t *)config, val);
316}
317
318static inline uint32_t
cb95c2e4 319pci_get_long(const uint8_t *config)
14e12559 320{
cb95c2e4 321 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
322}
323
fb5ce7d2
IY
324static inline void
325pci_set_quad(uint8_t *config, uint64_t val)
326{
327 cpu_to_le64w((uint64_t *)config, val);
328}
329
330static inline uint64_t
cb95c2e4 331pci_get_quad(const uint8_t *config)
fb5ce7d2 332{
cb95c2e4 333 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
334}
335
deb54399
AL
336static inline void
337pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
338{
14e12559 339 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
340}
341
342static inline void
343pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
344{
14e12559 345 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
346}
347
cf602c7b
IE
348static inline void
349pci_config_set_revision(uint8_t *pci_config, uint8_t val)
350{
351 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
352}
353
173a543b
BS
354static inline void
355pci_config_set_class(uint8_t *pci_config, uint16_t val)
356{
14e12559 357 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
358}
359
cf602c7b
IE
360static inline void
361pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
362{
363 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
364}
365
366static inline void
367pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
368{
369 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
370}
371
aabcf526
IY
372/*
373 * helper functions to do bit mask operation on configuration space.
374 * Just to set bit, use test-and-set and discard returned value.
375 * Just to clear bit, use test-and-clear and discard returned value.
376 * NOTE: They aren't atomic.
377 */
378static inline uint8_t
379pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
380{
381 uint8_t val = pci_get_byte(config);
382 pci_set_byte(config, val & ~mask);
383 return val & mask;
384}
385
386static inline uint8_t
387pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
388{
389 uint8_t val = pci_get_byte(config);
390 pci_set_byte(config, val | mask);
391 return val & mask;
392}
393
394static inline uint16_t
395pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
396{
397 uint16_t val = pci_get_word(config);
398 pci_set_word(config, val & ~mask);
399 return val & mask;
400}
401
402static inline uint16_t
403pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
404{
405 uint16_t val = pci_get_word(config);
406 pci_set_word(config, val | mask);
407 return val & mask;
408}
409
410static inline uint32_t
411pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
412{
413 uint32_t val = pci_get_long(config);
414 pci_set_long(config, val & ~mask);
415 return val & mask;
416}
417
418static inline uint32_t
419pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
420{
421 uint32_t val = pci_get_long(config);
422 pci_set_long(config, val | mask);
423 return val & mask;
424}
425
426static inline uint64_t
427pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
428{
429 uint64_t val = pci_get_quad(config);
430 pci_set_quad(config, val & ~mask);
431 return val & mask;
432}
433
434static inline uint64_t
435pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
436{
437 uint64_t val = pci_get_quad(config);
438 pci_set_quad(config, val | mask);
439 return val & mask;
440}
441
81a322d4 442typedef int (*pci_qdev_initfn)(PCIDevice *dev);
0aab0d3a
GH
443typedef struct {
444 DeviceInfo qdev;
445 pci_qdev_initfn init;
e3936fa5 446 PCIUnregisterFunc *exit;
0aab0d3a
GH
447 PCIConfigReadFunc *config_read;
448 PCIConfigWriteFunc *config_write;
a9f49946 449
113f89df
IY
450 uint16_t vendor_id;
451 uint16_t device_id;
452 uint8_t revision;
453 uint16_t class_id;
454 uint16_t subsystem_vendor_id; /* only for header type = 0 */
455 uint16_t subsystem_id; /* only for header type = 0 */
456
e327e323
IY
457 /*
458 * pci-to-pci bridge or normal device.
459 * This doesn't mean pci host switch.
460 * When card bus bridge is supported, this would be enhanced.
461 */
462 int is_bridge;
fb231628 463
a9f49946 464 /* pcie stuff */
3c217c14 465 int is_express; /* is this device pci express? */
8c52c8f3 466
180c22e1
GH
467 /* device isn't hot-pluggable */
468 int no_hotplug;
469
8c52c8f3
GH
470 /* rom bar */
471 const char *romfile;
0aab0d3a
GH
472} PCIDeviceInfo;
473
474void pci_qdev_register(PCIDeviceInfo *info);
475void pci_qdev_register_many(PCIDeviceInfo *info);
6b1b92d3 476
49823868
IY
477PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
478 const char *name);
479PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
480 bool multifunction,
481 const char *name);
7cc050b1
BS
482PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
483 bool multifunction,
484 const char *name);
499cf102 485PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3 486PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
7cc050b1 487PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3 488
3c18685f 489static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
490{
491 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
492}
493
3c18685f 494static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
495{
496 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
497}
498
87ecb68b 499#endif
This page took 0.543995 seconds and 4 git commands to generate.