]> Git Repo - qemu.git/blame - hw/pci.h
qdev: trigger reset from a given device
[qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec 4#include "qemu-common.h"
163c8a59 5#include "qobject.h"
376253ec 6
6b1b92d3
PB
7#include "qdev.h"
8
87ecb68b
PB
9/* PCI includes legacy ISA access. */
10#include "isa.h"
11
0428527c
IY
12#include "pcie.h"
13
87ecb68b
PB
14/* PCI bus */
15
3ae80618
AL
16#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
17#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
18#define PCI_FUNC(devfn) ((devfn) & 0x07)
6fa84913 19#define PCI_FUNC_MAX 8
3ae80618 20
a770dc7e
AL
21/* Class, Vendor and Device IDs from Linux's pci_ids.h */
22#include "pci_ids.h"
173a543b 23
a770dc7e 24/* QEMU-specific Vendor and Device ID definitions */
6f338c34 25
a770dc7e
AL
26/* IBM (0x1014) */
27#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 28#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 29
a770dc7e 30/* Hitachi (0x1054) */
deb54399 31#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 32#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 33
a770dc7e 34/* Apple (0x106b) */
4ebcf884
BS
35#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
36#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
37#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 38#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 39#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 40
a770dc7e
AL
41/* Realtek (0x10ec) */
42#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 43
a770dc7e
AL
44/* Xilinx (0x10ee) */
45#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 46
a770dc7e
AL
47/* Marvell (0x11ab) */
48#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 49
a770dc7e 50/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
51#define PCI_VENDOR_ID_QEMU 0x1234
52#define PCI_DEVICE_ID_QEMU_VGA 0x1111
53
a770dc7e 54/* VMWare (0x15ad) */
deb54399
AL
55#define PCI_VENDOR_ID_VMWARE 0x15ad
56#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
57#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
58#define PCI_DEVICE_ID_VMWARE_NET 0x0720
59#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
60#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
61
cef3017c 62/* Intel (0x8086) */
a770dc7e 63#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 64#define PCI_DEVICE_ID_INTEL_82557 0x1229
74c62ba8 65
deb54399 66/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
67#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
68#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
69#define PCI_SUBDEVICE_ID_QEMU 0x1100
70
71#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
72#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
73#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 74#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
d350d97d 75
4f8589e1 76#define FMT_PCIBUS PRIx64
6e355d90 77
87ecb68b
PB
78typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
79 uint32_t address, uint32_t data, int len);
80typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
81 uint32_t address, int len);
82typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 83 pcibus_t addr, pcibus_t size, int type);
5851e08c 84typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 85
87ecb68b 86typedef struct PCIIORegion {
6e355d90
IY
87 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
88#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
89 pcibus_t size;
a0c7a97e 90 pcibus_t filtered_size;
87ecb68b
PB
91 uint8_t type;
92 PCIMapIORegionFunc *map_func;
93} PCIIORegion;
94
95#define PCI_ROM_SLOT 6
96#define PCI_NUM_REGIONS 7
97
fb58a897
IY
98#include "pci_regs.h"
99
100/* PCI HEADER_TYPE */
6407f373 101#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 102
b7ee1603
MT
103/* Size of the standard PCI config header */
104#define PCI_CONFIG_HEADER_SIZE 0x40
105/* Size of the standard PCI config space */
106#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
107/* Size of the standart PCIe config space: 4KB */
108#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 109
e369cad7
IY
110#define PCI_NUM_PINS 4 /* A-D */
111
02eb84d0
MT
112/* Bits in cap_present field. */
113enum {
e4c7d2ae
IY
114 QEMU_PCI_CAP_MSI = 0x1,
115 QEMU_PCI_CAP_MSIX = 0x2,
116 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
117
118 /* multifunction capable device */
e4c7d2ae 119#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 120 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
02eb84d0
MT
121};
122
87ecb68b 123struct PCIDevice {
6b1b92d3 124 DeviceState qdev;
87ecb68b 125 /* PCI config space */
a9f49946 126 uint8_t *config;
b7ee1603 127
bd4b65ee
MT
128 /* Used to enable config checks on load. Note that writeable bits are
129 * never checked even if set in cmask. */
a9f49946 130 uint8_t *cmask;
bd4b65ee 131
b7ee1603 132 /* Used to implement R/W bytes */
a9f49946 133 uint8_t *wmask;
87ecb68b 134
92ba5f51
IY
135 /* Used to implement RW1C(Write 1 to Clear) bytes */
136 uint8_t *w1cmask;
137
6f4cbd39 138 /* Used to allocate config space for capabilities. */
a9f49946 139 uint8_t *used;
6f4cbd39 140
87ecb68b
PB
141 /* the following fields are read only */
142 PCIBus *bus;
54586bd1 143 uint32_t devfn;
87ecb68b
PB
144 char name[64];
145 PCIIORegion io_regions[PCI_NUM_REGIONS];
146
147 /* do not access the following fields */
148 PCIConfigReadFunc *config_read;
149 PCIConfigWriteFunc *config_write;
87ecb68b
PB
150
151 /* IRQ objects for the INTA-INTD pins. */
152 qemu_irq *irq;
153
154 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 155 uint8_t irq_state;
02eb84d0
MT
156
157 /* Capability bits */
158 uint32_t cap_present;
159
160 /* Offset of MSI-X capability in config space */
161 uint8_t msix_cap;
162
163 /* MSI-X entries */
164 int msix_entries_nr;
165
166 /* Space to store MSIX table */
167 uint8_t *msix_table_page;
168 /* MMIO index used to map MSIX table and pending bit entries. */
169 int msix_mmio_index;
170 /* Reference-count for entries actually in use by driver. */
171 unsigned *msix_entry_used;
172 /* Region including the MSI-X table */
173 uint32_t msix_bar_size;
f16c4abf
JQ
174 /* Version id needed for VMState */
175 int32_t version_id;
c2039bd0 176
e4c7d2ae
IY
177 /* Offset of MSI capability in config space */
178 uint8_t msi_cap;
179
0428527c
IY
180 /* PCI Express */
181 PCIExpressDevice exp;
182
c2039bd0 183 /* Location of option rom */
8c52c8f3 184 char *romfile;
c2039bd0 185 ram_addr_t rom_offset;
88169ddf 186 uint32_t rom_bar;
87ecb68b
PB
187};
188
189PCIDevice *pci_register_device(PCIBus *bus, const char *name,
190 int instance_size, int devfn,
191 PCIConfigReadFunc *config_read,
192 PCIConfigWriteFunc *config_write);
193
28c2c264 194void pci_register_bar(PCIDevice *pci_dev, int region_num,
0bb750ef 195 pcibus_t size, uint8_t type,
87ecb68b
PB
196 PCIMapIORegionFunc *map_func);
197
ca77089d
IY
198int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
199 uint8_t offset, uint8_t size);
6f4cbd39
MT
200
201void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
202
203void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
204
205uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
206
207
87ecb68b
PB
208uint32_t pci_default_read_config(PCIDevice *d,
209 uint32_t address, int len);
210void pci_default_write_config(PCIDevice *d,
211 uint32_t address, uint32_t val, int len);
212void pci_device_save(PCIDevice *s, QEMUFile *f);
213int pci_device_load(PCIDevice *s, QEMUFile *f);
214
5d4e84c8 215typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 216typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
e927d487
MT
217
218typedef enum {
219 PCI_HOTPLUG_DISABLED,
220 PCI_HOTPLUG_ENABLED,
221 PCI_COLDPLUG_ENABLED,
222} PCIHotplugState;
223
224typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
225 PCIHotplugState state);
21eea4b3
GH
226void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
227 const char *name, int devfn_min);
228PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
229void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
230 void *irq_opaque, int nirq);
87c30546 231void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
02e2da45
PB
232PCIBus *pci_register_bus(DeviceState *parent, const char *name,
233 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
5d4e84c8 234 void *irq_opaque, int devfn_min, int nirq);
87ecb68b 235
2e01c8cf
BS
236void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);
237
5607c388
MA
238PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
239 const char *default_devaddr);
07caea31
MA
240PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
241 const char *default_devaddr);
87ecb68b 242int pci_bus_num(PCIBus *s);
e822a52a 243void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
c469e1dd 244PCIBus *pci_find_root_bus(int domain);
e075e788 245int pci_find_domain(const PCIBus *bus);
e822a52a
IY
246PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
247PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
49bd1458 248PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 249
43c945f1
IY
250int pci_parse_devaddr(const char *addr, int *domp, int *busp,
251 unsigned int *slotp, unsigned int *funcp);
e9283f8b
JK
252int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
253 unsigned *slotp);
880345c4 254
163c8a59
LC
255void do_pci_info_print(Monitor *mon, const QObject *data);
256void do_pci_info(Monitor *mon, QObject **ret_data);
783753fd 257void pci_bridge_update_mappings(PCIBus *b);
87ecb68b 258
a5d1fd20
IY
259bool pci_msi_enabled(PCIDevice *dev);
260void pci_msi_notify(PCIDevice *dev, unsigned int vector);
87ecb68b 261
64d50b8b
MT
262static inline void
263pci_set_byte(uint8_t *config, uint8_t val)
264{
265 *config = val;
266}
267
268static inline uint8_t
cb95c2e4 269pci_get_byte(const uint8_t *config)
64d50b8b
MT
270{
271 return *config;
272}
273
14e12559
MT
274static inline void
275pci_set_word(uint8_t *config, uint16_t val)
276{
277 cpu_to_le16wu((uint16_t *)config, val);
278}
279
280static inline uint16_t
cb95c2e4 281pci_get_word(const uint8_t *config)
14e12559 282{
cb95c2e4 283 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
284}
285
286static inline void
287pci_set_long(uint8_t *config, uint32_t val)
288{
289 cpu_to_le32wu((uint32_t *)config, val);
290}
291
292static inline uint32_t
cb95c2e4 293pci_get_long(const uint8_t *config)
14e12559 294{
cb95c2e4 295 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
296}
297
fb5ce7d2
IY
298static inline void
299pci_set_quad(uint8_t *config, uint64_t val)
300{
301 cpu_to_le64w((uint64_t *)config, val);
302}
303
304static inline uint64_t
cb95c2e4 305pci_get_quad(const uint8_t *config)
fb5ce7d2 306{
cb95c2e4 307 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
308}
309
deb54399
AL
310static inline void
311pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
312{
14e12559 313 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
314}
315
316static inline void
317pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
318{
14e12559 319 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
320}
321
cf602c7b
IE
322static inline void
323pci_config_set_revision(uint8_t *pci_config, uint8_t val)
324{
325 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
326}
327
173a543b
BS
328static inline void
329pci_config_set_class(uint8_t *pci_config, uint16_t val)
330{
14e12559 331 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
332}
333
cf602c7b
IE
334static inline void
335pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
336{
337 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
338}
339
340static inline void
341pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
342{
343 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
344}
345
aabcf526
IY
346/*
347 * helper functions to do bit mask operation on configuration space.
348 * Just to set bit, use test-and-set and discard returned value.
349 * Just to clear bit, use test-and-clear and discard returned value.
350 * NOTE: They aren't atomic.
351 */
352static inline uint8_t
353pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
354{
355 uint8_t val = pci_get_byte(config);
356 pci_set_byte(config, val & ~mask);
357 return val & mask;
358}
359
360static inline uint8_t
361pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
362{
363 uint8_t val = pci_get_byte(config);
364 pci_set_byte(config, val | mask);
365 return val & mask;
366}
367
368static inline uint16_t
369pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
370{
371 uint16_t val = pci_get_word(config);
372 pci_set_word(config, val & ~mask);
373 return val & mask;
374}
375
376static inline uint16_t
377pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
378{
379 uint16_t val = pci_get_word(config);
380 pci_set_word(config, val | mask);
381 return val & mask;
382}
383
384static inline uint32_t
385pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
386{
387 uint32_t val = pci_get_long(config);
388 pci_set_long(config, val & ~mask);
389 return val & mask;
390}
391
392static inline uint32_t
393pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
394{
395 uint32_t val = pci_get_long(config);
396 pci_set_long(config, val | mask);
397 return val & mask;
398}
399
400static inline uint64_t
401pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
402{
403 uint64_t val = pci_get_quad(config);
404 pci_set_quad(config, val & ~mask);
405 return val & mask;
406}
407
408static inline uint64_t
409pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
410{
411 uint64_t val = pci_get_quad(config);
412 pci_set_quad(config, val | mask);
413 return val & mask;
414}
415
81a322d4 416typedef int (*pci_qdev_initfn)(PCIDevice *dev);
0aab0d3a
GH
417typedef struct {
418 DeviceInfo qdev;
419 pci_qdev_initfn init;
e3936fa5 420 PCIUnregisterFunc *exit;
0aab0d3a
GH
421 PCIConfigReadFunc *config_read;
422 PCIConfigWriteFunc *config_write;
a9f49946 423
e327e323
IY
424 /*
425 * pci-to-pci bridge or normal device.
426 * This doesn't mean pci host switch.
427 * When card bus bridge is supported, this would be enhanced.
428 */
429 int is_bridge;
fb231628 430
a9f49946 431 /* pcie stuff */
3c217c14 432 int is_express; /* is this device pci express? */
8c52c8f3
GH
433
434 /* rom bar */
435 const char *romfile;
0aab0d3a
GH
436} PCIDeviceInfo;
437
438void pci_qdev_register(PCIDeviceInfo *info);
439void pci_qdev_register_many(PCIDeviceInfo *info);
6b1b92d3 440
49823868
IY
441PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
442 const char *name);
443PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
444 bool multifunction,
445 const char *name);
499cf102 446PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
447PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
448
3c18685f 449static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
450{
451 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
452}
453
3c18685f 454static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
455{
456 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
457}
458
87ecb68b 459#endif
This page took 0.48166 seconds and 4 git commands to generate.