]> Git Repo - qemu.git/blame - hw/pci.h
pci: convert to QEMU Object Model
[qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec
AL
4#include "qemu-common.h"
5
6b1b92d3 6#include "qdev.h"
1e39101c 7#include "memory.h"
ec174575 8#include "dma.h"
6b1b92d3 9
87ecb68b
PB
10/* PCI includes legacy ISA access. */
11#include "isa.h"
12
0428527c
IY
13#include "pcie.h"
14
87ecb68b
PB
15/* PCI bus */
16
3ae80618
AL
17#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19#define PCI_FUNC(devfn) ((devfn) & 0x07)
90a20dbb 20#define PCI_SLOT_MAX 32
6fa84913 21#define PCI_FUNC_MAX 8
3ae80618 22
a770dc7e
AL
23/* Class, Vendor and Device IDs from Linux's pci_ids.h */
24#include "pci_ids.h"
173a543b 25
a770dc7e 26/* QEMU-specific Vendor and Device ID definitions */
6f338c34 27
a770dc7e
AL
28/* IBM (0x1014) */
29#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 30#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 31
a770dc7e 32/* Hitachi (0x1054) */
deb54399 33#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 34#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 35
a770dc7e 36/* Apple (0x106b) */
4ebcf884
BS
37#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 40#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 41#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 42
a770dc7e
AL
43/* Realtek (0x10ec) */
44#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 45
a770dc7e
AL
46/* Xilinx (0x10ee) */
47#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 48
a770dc7e
AL
49/* Marvell (0x11ab) */
50#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 51
a770dc7e 52/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
53#define PCI_VENDOR_ID_QEMU 0x1234
54#define PCI_DEVICE_ID_QEMU_VGA 0x1111
55
a770dc7e 56/* VMWare (0x15ad) */
deb54399
AL
57#define PCI_VENDOR_ID_VMWARE 0x15ad
58#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60#define PCI_DEVICE_ID_VMWARE_NET 0x0720
61#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
63
cef3017c 64/* Intel (0x8086) */
a770dc7e 65#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 66#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 67#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 68
deb54399 69/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
70#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72#define PCI_SUBDEVICE_ID_QEMU 0x1100
73
74#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 77#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
d350d97d 78
4f8589e1 79#define FMT_PCIBUS PRIx64
6e355d90 80
87ecb68b
PB
81typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
82 uint32_t address, uint32_t data, int len);
83typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
84 uint32_t address, int len);
85typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 86 pcibus_t addr, pcibus_t size, int type);
5851e08c 87typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 88
87ecb68b 89typedef struct PCIIORegion {
6e355d90
IY
90 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
91#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
92 pcibus_t size;
87ecb68b 93 uint8_t type;
79ff8cb0 94 MemoryRegion *memory;
5968eca3 95 MemoryRegion *address_space;
87ecb68b
PB
96} PCIIORegion;
97
98#define PCI_ROM_SLOT 6
99#define PCI_NUM_REGIONS 7
100
fb58a897
IY
101#include "pci_regs.h"
102
103/* PCI HEADER_TYPE */
6407f373 104#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 105
b7ee1603
MT
106/* Size of the standard PCI config header */
107#define PCI_CONFIG_HEADER_SIZE 0x40
108/* Size of the standard PCI config space */
109#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
110/* Size of the standart PCIe config space: 4KB */
111#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 112
e369cad7
IY
113#define PCI_NUM_PINS 4 /* A-D */
114
02eb84d0
MT
115/* Bits in cap_present field. */
116enum {
e4c7d2ae
IY
117 QEMU_PCI_CAP_MSI = 0x1,
118 QEMU_PCI_CAP_MSIX = 0x2,
119 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
120
121 /* multifunction capable device */
e4c7d2ae 122#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 123 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926
IY
124
125 /* command register SERR bit enabled */
126#define QEMU_PCI_CAP_SERR_BITNR 4
127 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
02eb84d0
MT
128};
129
40021f08
AL
130#define TYPE_PCI_DEVICE "pci-device"
131#define PCI_DEVICE(obj) \
132 OBJECT_CHECK(PCIDevice, (obj), TYPE_PCI_DEVICE)
133#define PCI_DEVICE_CLASS(klass) \
134 OBJECT_CLASS_CHECK(PCIDeviceClass, (klass), TYPE_PCI_DEVICE)
135#define PCI_DEVICE_GET_CLASS(obj) \
136 OBJECT_GET_CLASS(PCIDeviceClass, (obj), TYPE_PCI_DEVICE)
137
138typedef struct PCIDeviceClass {
139 DeviceClass parent_class;
140
141 int (*init)(PCIDevice *dev);
142 PCIUnregisterFunc *exit;
143 PCIConfigReadFunc *config_read;
144 PCIConfigWriteFunc *config_write;
145
146 uint16_t vendor_id;
147 uint16_t device_id;
148 uint8_t revision;
149 uint16_t class_id;
150 uint16_t subsystem_vendor_id; /* only for header type = 0 */
151 uint16_t subsystem_id; /* only for header type = 0 */
152
153 /*
154 * pci-to-pci bridge or normal device.
155 * This doesn't mean pci host switch.
156 * When card bus bridge is supported, this would be enhanced.
157 */
158 int is_bridge;
159
160 /* pcie stuff */
161 int is_express; /* is this device pci express? */
162
163 /* device isn't hot-pluggable */
164 int no_hotplug;
165
166 /* rom bar */
167 const char *romfile;
168} PCIDeviceClass;
169
87ecb68b 170struct PCIDevice {
6b1b92d3 171 DeviceState qdev;
87ecb68b 172 /* PCI config space */
a9f49946 173 uint8_t *config;
b7ee1603 174
ebabb67a 175 /* Used to enable config checks on load. Note that writable bits are
bd4b65ee 176 * never checked even if set in cmask. */
a9f49946 177 uint8_t *cmask;
bd4b65ee 178
b7ee1603 179 /* Used to implement R/W bytes */
a9f49946 180 uint8_t *wmask;
87ecb68b 181
92ba5f51
IY
182 /* Used to implement RW1C(Write 1 to Clear) bytes */
183 uint8_t *w1cmask;
184
6f4cbd39 185 /* Used to allocate config space for capabilities. */
a9f49946 186 uint8_t *used;
6f4cbd39 187
87ecb68b
PB
188 /* the following fields are read only */
189 PCIBus *bus;
54586bd1 190 uint32_t devfn;
87ecb68b
PB
191 char name[64];
192 PCIIORegion io_regions[PCI_NUM_REGIONS];
193
194 /* do not access the following fields */
195 PCIConfigReadFunc *config_read;
196 PCIConfigWriteFunc *config_write;
87ecb68b
PB
197
198 /* IRQ objects for the INTA-INTD pins. */
199 qemu_irq *irq;
200
201 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 202 uint8_t irq_state;
02eb84d0
MT
203
204 /* Capability bits */
205 uint32_t cap_present;
206
207 /* Offset of MSI-X capability in config space */
208 uint8_t msix_cap;
209
210 /* MSI-X entries */
211 int msix_entries_nr;
212
213 /* Space to store MSIX table */
214 uint8_t *msix_table_page;
215 /* MMIO index used to map MSIX table and pending bit entries. */
95524ae8 216 MemoryRegion msix_mmio;
02eb84d0
MT
217 /* Reference-count for entries actually in use by driver. */
218 unsigned *msix_entry_used;
219 /* Region including the MSI-X table */
220 uint32_t msix_bar_size;
50322249
MT
221 /* MSIX function mask set or MSIX disabled */
222 bool msix_function_masked;
f16c4abf
JQ
223 /* Version id needed for VMState */
224 int32_t version_id;
c2039bd0 225
e4c7d2ae
IY
226 /* Offset of MSI capability in config space */
227 uint8_t msi_cap;
228
0428527c
IY
229 /* PCI Express */
230 PCIExpressDevice exp;
231
c2039bd0 232 /* Location of option rom */
8c52c8f3 233 char *romfile;
14caaf7f
AK
234 bool has_rom;
235 MemoryRegion rom;
88169ddf 236 uint32_t rom_bar;
87ecb68b
PB
237};
238
e824b2cc
AK
239void pci_register_bar(PCIDevice *pci_dev, int region_num,
240 uint8_t attr, MemoryRegion *memory);
16a96f28 241pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
87ecb68b 242
ca77089d
IY
243int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
244 uint8_t offset, uint8_t size);
6f4cbd39
MT
245
246void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
247
6f4cbd39
MT
248uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
249
250
87ecb68b
PB
251uint32_t pci_default_read_config(PCIDevice *d,
252 uint32_t address, int len);
253void pci_default_write_config(PCIDevice *d,
254 uint32_t address, uint32_t val, int len);
255void pci_device_save(PCIDevice *s, QEMUFile *f);
256int pci_device_load(PCIDevice *s, QEMUFile *f);
f5e6fed8 257MemoryRegion *pci_address_space(PCIDevice *dev);
e11d6439 258MemoryRegion *pci_address_space_io(PCIDevice *dev);
87ecb68b 259
5d4e84c8 260typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 261typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
e927d487
MT
262
263typedef enum {
264 PCI_HOTPLUG_DISABLED,
265 PCI_HOTPLUG_ENABLED,
266 PCI_COLDPLUG_ENABLED,
267} PCIHotplugState;
268
269typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
270 PCIHotplugState state);
21eea4b3 271void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
1e39101c 272 const char *name,
aee97b84
AK
273 MemoryRegion *address_space_mem,
274 MemoryRegion *address_space_io,
1e39101c
AK
275 uint8_t devfn_min);
276PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
277 MemoryRegion *address_space_mem,
278 MemoryRegion *address_space_io,
279 uint8_t devfn_min);
21eea4b3
GH
280void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
281 void *irq_opaque, int nirq);
9ddf8437 282int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
87c30546 283void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
02e2da45
PB
284PCIBus *pci_register_bus(DeviceState *parent, const char *name,
285 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 286 void *irq_opaque,
aee97b84
AK
287 MemoryRegion *address_space_mem,
288 MemoryRegion *address_space_io,
1e39101c 289 uint8_t devfn_min, int nirq);
0ead87c8 290void pci_device_reset(PCIDevice *dev);
9bb33586 291void pci_bus_reset(PCIBus *bus);
87ecb68b 292
5607c388
MA
293PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
294 const char *default_devaddr);
07caea31
MA
295PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
296 const char *default_devaddr);
87ecb68b 297int pci_bus_num(PCIBus *s);
e822a52a 298void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
c469e1dd 299PCIBus *pci_find_root_bus(int domain);
e075e788 300int pci_find_domain(const PCIBus *bus);
e822a52a 301PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
5256d8bf 302PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
f3006dd1 303int pci_qdev_find_device(const char *id, PCIDevice **pdev);
49bd1458 304PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 305
43c945f1
IY
306int pci_parse_devaddr(const char *addr, int *domp, int *busp,
307 unsigned int *slotp, unsigned int *funcp);
e9283f8b
JK
308int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
309 unsigned *slotp);
880345c4 310
4c92325b
IY
311void pci_device_deassert_intx(PCIDevice *dev);
312
64d50b8b
MT
313static inline void
314pci_set_byte(uint8_t *config, uint8_t val)
315{
316 *config = val;
317}
318
319static inline uint8_t
cb95c2e4 320pci_get_byte(const uint8_t *config)
64d50b8b
MT
321{
322 return *config;
323}
324
14e12559
MT
325static inline void
326pci_set_word(uint8_t *config, uint16_t val)
327{
328 cpu_to_le16wu((uint16_t *)config, val);
329}
330
331static inline uint16_t
cb95c2e4 332pci_get_word(const uint8_t *config)
14e12559 333{
cb95c2e4 334 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
335}
336
337static inline void
338pci_set_long(uint8_t *config, uint32_t val)
339{
340 cpu_to_le32wu((uint32_t *)config, val);
341}
342
343static inline uint32_t
cb95c2e4 344pci_get_long(const uint8_t *config)
14e12559 345{
cb95c2e4 346 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
347}
348
fb5ce7d2
IY
349static inline void
350pci_set_quad(uint8_t *config, uint64_t val)
351{
352 cpu_to_le64w((uint64_t *)config, val);
353}
354
355static inline uint64_t
cb95c2e4 356pci_get_quad(const uint8_t *config)
fb5ce7d2 357{
cb95c2e4 358 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
359}
360
deb54399
AL
361static inline void
362pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
363{
14e12559 364 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
365}
366
367static inline void
368pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
369{
14e12559 370 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
371}
372
cf602c7b
IE
373static inline void
374pci_config_set_revision(uint8_t *pci_config, uint8_t val)
375{
376 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
377}
378
173a543b
BS
379static inline void
380pci_config_set_class(uint8_t *pci_config, uint16_t val)
381{
14e12559 382 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
383}
384
cf602c7b
IE
385static inline void
386pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
387{
388 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
389}
390
391static inline void
392pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
393{
394 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
395}
396
aabcf526
IY
397/*
398 * helper functions to do bit mask operation on configuration space.
399 * Just to set bit, use test-and-set and discard returned value.
400 * Just to clear bit, use test-and-clear and discard returned value.
401 * NOTE: They aren't atomic.
402 */
403static inline uint8_t
404pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
405{
406 uint8_t val = pci_get_byte(config);
407 pci_set_byte(config, val & ~mask);
408 return val & mask;
409}
410
411static inline uint8_t
412pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
413{
414 uint8_t val = pci_get_byte(config);
415 pci_set_byte(config, val | mask);
416 return val & mask;
417}
418
419static inline uint16_t
420pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
421{
422 uint16_t val = pci_get_word(config);
423 pci_set_word(config, val & ~mask);
424 return val & mask;
425}
426
427static inline uint16_t
428pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
429{
430 uint16_t val = pci_get_word(config);
431 pci_set_word(config, val | mask);
432 return val & mask;
433}
434
435static inline uint32_t
436pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
437{
438 uint32_t val = pci_get_long(config);
439 pci_set_long(config, val & ~mask);
440 return val & mask;
441}
442
443static inline uint32_t
444pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
445{
446 uint32_t val = pci_get_long(config);
447 pci_set_long(config, val | mask);
448 return val & mask;
449}
450
451static inline uint64_t
452pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
453{
454 uint64_t val = pci_get_quad(config);
455 pci_set_quad(config, val & ~mask);
456 return val & mask;
457}
458
459static inline uint64_t
460pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
461{
462 uint64_t val = pci_get_quad(config);
463 pci_set_quad(config, val | mask);
464 return val & mask;
465}
466
40021f08 467void pci_qdev_register(DeviceInfo *info);
6b1b92d3 468
49823868
IY
469PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
470 const char *name);
471PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
472 bool multifunction,
473 const char *name);
499cf102 474PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
475PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
476
3c18685f 477static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
478{
479 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
480}
481
3c18685f 482static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
483{
484 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
485}
486
ec174575
DG
487/* DMA access functions */
488static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
489 void *buf, dma_addr_t len, DMADirection dir)
490{
491 cpu_physical_memory_rw(addr, buf, len, dir == DMA_DIRECTION_FROM_DEVICE);
492 return 0;
493}
494
495static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
496 void *buf, dma_addr_t len)
497{
498 return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
499}
500
501static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
502 const void *buf, dma_addr_t len)
503{
504 return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
505}
506
507#define PCI_DMA_DEFINE_LDST(_l, _s, _bits) \
508 static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev, \
509 dma_addr_t addr) \
510 { \
511 return ld##_l##_phys(addr); \
512 } \
513 static inline void st##_s##_pci_dma(PCIDevice *dev, \
514 dma_addr_t addr, uint##_bits##_t val) \
515 { \
516 st##_s##_phys(addr, val); \
517 }
518
519PCI_DMA_DEFINE_LDST(ub, b, 8);
520PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
521PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
522PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
523PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
524PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
525PCI_DMA_DEFINE_LDST(q_be, q_be, 64);
526
527#undef PCI_DMA_DEFINE_LDST
528
529static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
530 dma_addr_t *plen, DMADirection dir)
531{
532 target_phys_addr_t len = *plen;
533 void *buf;
534
535 buf = cpu_physical_memory_map(addr, &len, dir == DMA_DIRECTION_FROM_DEVICE);
536 *plen = len;
537 return buf;
538}
539
540static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
541 DMADirection dir, dma_addr_t access_len)
542{
543 cpu_physical_memory_unmap(buffer, len, dir == DMA_DIRECTION_FROM_DEVICE,
544 access_len);
545}
546
547static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
548 int alloc_hint)
549{
550 qemu_sglist_init(qsg, alloc_hint);
551}
552
701a8f76
PB
553extern const VMStateDescription vmstate_pci_device;
554
555#define VMSTATE_PCI_DEVICE(_field, _state) { \
556 .name = (stringify(_field)), \
557 .size = sizeof(PCIDevice), \
558 .vmsd = &vmstate_pci_device, \
559 .flags = VMS_STRUCT, \
560 .offset = vmstate_offset_value(_state, _field, PCIDevice), \
561}
562
563#define VMSTATE_PCI_DEVICE_POINTER(_field, _state) { \
564 .name = (stringify(_field)), \
565 .size = sizeof(PCIDevice), \
566 .vmsd = &vmstate_pci_device, \
567 .flags = VMS_STRUCT|VMS_POINTER, \
568 .offset = vmstate_offset_pointer(_state, _field, PCIDevice), \
569}
570
87ecb68b 571#endif
This page took 0.632313 seconds and 4 git commands to generate.