]>
Commit | Line | Data |
---|---|---|
87ecb68b PB |
1 | #ifndef QEMU_PCI_H |
2 | #define QEMU_PCI_H | |
3 | ||
376253ec | 4 | #include "qemu-common.h" |
163c8a59 | 5 | #include "qobject.h" |
376253ec | 6 | |
6b1b92d3 | 7 | #include "qdev.h" |
1e39101c | 8 | #include "memory.h" |
6b1b92d3 | 9 | |
87ecb68b PB |
10 | /* PCI includes legacy ISA access. */ |
11 | #include "isa.h" | |
12 | ||
0428527c IY |
13 | #include "pcie.h" |
14 | ||
87ecb68b PB |
15 | /* PCI bus */ |
16 | ||
3ae80618 AL |
17 | #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07)) |
18 | #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f) | |
19 | #define PCI_FUNC(devfn) ((devfn) & 0x07) | |
90a20dbb | 20 | #define PCI_SLOT_MAX 32 |
6fa84913 | 21 | #define PCI_FUNC_MAX 8 |
3ae80618 | 22 | |
a770dc7e AL |
23 | /* Class, Vendor and Device IDs from Linux's pci_ids.h */ |
24 | #include "pci_ids.h" | |
173a543b | 25 | |
a770dc7e | 26 | /* QEMU-specific Vendor and Device ID definitions */ |
6f338c34 | 27 | |
a770dc7e AL |
28 | /* IBM (0x1014) */ |
29 | #define PCI_DEVICE_ID_IBM_440GX 0x027f | |
4ebcf884 | 30 | #define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff |
deb54399 | 31 | |
a770dc7e | 32 | /* Hitachi (0x1054) */ |
deb54399 | 33 | #define PCI_VENDOR_ID_HITACHI 0x1054 |
a770dc7e | 34 | #define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e |
deb54399 | 35 | |
a770dc7e | 36 | /* Apple (0x106b) */ |
4ebcf884 BS |
37 | #define PCI_DEVICE_ID_APPLE_343S1201 0x0010 |
38 | #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e | |
39 | #define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f | |
4ebcf884 | 40 | #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022 |
a770dc7e | 41 | #define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f |
deb54399 | 42 | |
a770dc7e AL |
43 | /* Realtek (0x10ec) */ |
44 | #define PCI_DEVICE_ID_REALTEK_8029 0x8029 | |
deb54399 | 45 | |
a770dc7e AL |
46 | /* Xilinx (0x10ee) */ |
47 | #define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300 | |
deb54399 | 48 | |
a770dc7e AL |
49 | /* Marvell (0x11ab) */ |
50 | #define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620 | |
deb54399 | 51 | |
a770dc7e | 52 | /* QEMU/Bochs VGA (0x1234) */ |
4ebcf884 BS |
53 | #define PCI_VENDOR_ID_QEMU 0x1234 |
54 | #define PCI_DEVICE_ID_QEMU_VGA 0x1111 | |
55 | ||
a770dc7e | 56 | /* VMWare (0x15ad) */ |
deb54399 AL |
57 | #define PCI_VENDOR_ID_VMWARE 0x15ad |
58 | #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405 | |
59 | #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710 | |
60 | #define PCI_DEVICE_ID_VMWARE_NET 0x0720 | |
61 | #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730 | |
62 | #define PCI_DEVICE_ID_VMWARE_IDE 0x1729 | |
63 | ||
cef3017c | 64 | /* Intel (0x8086) */ |
a770dc7e | 65 | #define PCI_DEVICE_ID_INTEL_82551IT 0x1209 |
d6fd1e66 | 66 | #define PCI_DEVICE_ID_INTEL_82557 0x1229 |
1a5a86fb | 67 | #define PCI_DEVICE_ID_INTEL_82801IR 0x2922 |
74c62ba8 | 68 | |
deb54399 | 69 | /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */ |
d350d97d AL |
70 | #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4 |
71 | #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4 | |
72 | #define PCI_SUBDEVICE_ID_QEMU 0x1100 | |
73 | ||
74 | #define PCI_DEVICE_ID_VIRTIO_NET 0x1000 | |
75 | #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001 | |
76 | #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002 | |
14d50bef | 77 | #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003 |
d350d97d | 78 | |
4f8589e1 | 79 | #define FMT_PCIBUS PRIx64 |
6e355d90 | 80 | |
87ecb68b PB |
81 | typedef void PCIConfigWriteFunc(PCIDevice *pci_dev, |
82 | uint32_t address, uint32_t data, int len); | |
83 | typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev, | |
84 | uint32_t address, int len); | |
85 | typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num, | |
6e355d90 | 86 | pcibus_t addr, pcibus_t size, int type); |
5851e08c | 87 | typedef int PCIUnregisterFunc(PCIDevice *pci_dev); |
87ecb68b | 88 | |
87ecb68b | 89 | typedef struct PCIIORegion { |
6e355d90 IY |
90 | pcibus_t addr; /* current PCI mapping address. -1 means not mapped */ |
91 | #define PCI_BAR_UNMAPPED (~(pcibus_t)0) | |
92 | pcibus_t size; | |
a0c7a97e | 93 | pcibus_t filtered_size; |
87ecb68b | 94 | uint8_t type; |
79ff8cb0 | 95 | MemoryRegion *memory; |
5968eca3 | 96 | MemoryRegion *address_space; |
87ecb68b PB |
97 | } PCIIORegion; |
98 | ||
99 | #define PCI_ROM_SLOT 6 | |
100 | #define PCI_NUM_REGIONS 7 | |
101 | ||
fb58a897 IY |
102 | #include "pci_regs.h" |
103 | ||
104 | /* PCI HEADER_TYPE */ | |
6407f373 | 105 | #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80 |
8098ed41 | 106 | |
b7ee1603 MT |
107 | /* Size of the standard PCI config header */ |
108 | #define PCI_CONFIG_HEADER_SIZE 0x40 | |
109 | /* Size of the standard PCI config space */ | |
110 | #define PCI_CONFIG_SPACE_SIZE 0x100 | |
a9f49946 IY |
111 | /* Size of the standart PCIe config space: 4KB */ |
112 | #define PCIE_CONFIG_SPACE_SIZE 0x1000 | |
b7ee1603 | 113 | |
e369cad7 IY |
114 | #define PCI_NUM_PINS 4 /* A-D */ |
115 | ||
02eb84d0 MT |
116 | /* Bits in cap_present field. */ |
117 | enum { | |
e4c7d2ae IY |
118 | QEMU_PCI_CAP_MSI = 0x1, |
119 | QEMU_PCI_CAP_MSIX = 0x2, | |
120 | QEMU_PCI_CAP_EXPRESS = 0x4, | |
49823868 IY |
121 | |
122 | /* multifunction capable device */ | |
e4c7d2ae | 123 | #define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3 |
49823868 | 124 | QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR), |
b1aeb926 IY |
125 | |
126 | /* command register SERR bit enabled */ | |
127 | #define QEMU_PCI_CAP_SERR_BITNR 4 | |
128 | QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR), | |
02eb84d0 MT |
129 | }; |
130 | ||
87ecb68b | 131 | struct PCIDevice { |
6b1b92d3 | 132 | DeviceState qdev; |
87ecb68b | 133 | /* PCI config space */ |
a9f49946 | 134 | uint8_t *config; |
b7ee1603 | 135 | |
ebabb67a | 136 | /* Used to enable config checks on load. Note that writable bits are |
bd4b65ee | 137 | * never checked even if set in cmask. */ |
a9f49946 | 138 | uint8_t *cmask; |
bd4b65ee | 139 | |
b7ee1603 | 140 | /* Used to implement R/W bytes */ |
a9f49946 | 141 | uint8_t *wmask; |
87ecb68b | 142 | |
92ba5f51 IY |
143 | /* Used to implement RW1C(Write 1 to Clear) bytes */ |
144 | uint8_t *w1cmask; | |
145 | ||
6f4cbd39 | 146 | /* Used to allocate config space for capabilities. */ |
a9f49946 | 147 | uint8_t *used; |
6f4cbd39 | 148 | |
87ecb68b PB |
149 | /* the following fields are read only */ |
150 | PCIBus *bus; | |
54586bd1 | 151 | uint32_t devfn; |
87ecb68b PB |
152 | char name[64]; |
153 | PCIIORegion io_regions[PCI_NUM_REGIONS]; | |
154 | ||
155 | /* do not access the following fields */ | |
156 | PCIConfigReadFunc *config_read; | |
157 | PCIConfigWriteFunc *config_write; | |
87ecb68b PB |
158 | |
159 | /* IRQ objects for the INTA-INTD pins. */ | |
160 | qemu_irq *irq; | |
161 | ||
162 | /* Current IRQ levels. Used internally by the generic PCI code. */ | |
d036bb21 | 163 | uint8_t irq_state; |
02eb84d0 MT |
164 | |
165 | /* Capability bits */ | |
166 | uint32_t cap_present; | |
167 | ||
168 | /* Offset of MSI-X capability in config space */ | |
169 | uint8_t msix_cap; | |
170 | ||
171 | /* MSI-X entries */ | |
172 | int msix_entries_nr; | |
173 | ||
174 | /* Space to store MSIX table */ | |
175 | uint8_t *msix_table_page; | |
176 | /* MMIO index used to map MSIX table and pending bit entries. */ | |
95524ae8 | 177 | MemoryRegion msix_mmio; |
02eb84d0 MT |
178 | /* Reference-count for entries actually in use by driver. */ |
179 | unsigned *msix_entry_used; | |
180 | /* Region including the MSI-X table */ | |
181 | uint32_t msix_bar_size; | |
f16c4abf JQ |
182 | /* Version id needed for VMState */ |
183 | int32_t version_id; | |
c2039bd0 | 184 | |
e4c7d2ae IY |
185 | /* Offset of MSI capability in config space */ |
186 | uint8_t msi_cap; | |
187 | ||
0428527c IY |
188 | /* PCI Express */ |
189 | PCIExpressDevice exp; | |
190 | ||
c2039bd0 | 191 | /* Location of option rom */ |
8c52c8f3 | 192 | char *romfile; |
14caaf7f AK |
193 | bool has_rom; |
194 | MemoryRegion rom; | |
88169ddf | 195 | uint32_t rom_bar; |
87ecb68b PB |
196 | }; |
197 | ||
198 | PCIDevice *pci_register_device(PCIBus *bus, const char *name, | |
199 | int instance_size, int devfn, | |
200 | PCIConfigReadFunc *config_read, | |
201 | PCIConfigWriteFunc *config_write); | |
202 | ||
e824b2cc AK |
203 | void pci_register_bar(PCIDevice *pci_dev, int region_num, |
204 | uint8_t attr, MemoryRegion *memory); | |
16a96f28 | 205 | pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num); |
87ecb68b | 206 | |
ca77089d IY |
207 | int pci_add_capability(PCIDevice *pdev, uint8_t cap_id, |
208 | uint8_t offset, uint8_t size); | |
6f4cbd39 MT |
209 | |
210 | void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size); | |
211 | ||
212 | void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size); | |
213 | ||
214 | uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id); | |
215 | ||
216 | ||
87ecb68b PB |
217 | uint32_t pci_default_read_config(PCIDevice *d, |
218 | uint32_t address, int len); | |
219 | void pci_default_write_config(PCIDevice *d, | |
220 | uint32_t address, uint32_t val, int len); | |
221 | void pci_device_save(PCIDevice *s, QEMUFile *f); | |
222 | int pci_device_load(PCIDevice *s, QEMUFile *f); | |
f5e6fed8 | 223 | MemoryRegion *pci_address_space(PCIDevice *dev); |
87ecb68b | 224 | |
5d4e84c8 | 225 | typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level); |
87ecb68b | 226 | typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num); |
e927d487 MT |
227 | |
228 | typedef enum { | |
229 | PCI_HOTPLUG_DISABLED, | |
230 | PCI_HOTPLUG_ENABLED, | |
231 | PCI_COLDPLUG_ENABLED, | |
232 | } PCIHotplugState; | |
233 | ||
234 | typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev, | |
235 | PCIHotplugState state); | |
21eea4b3 | 236 | void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent, |
1e39101c | 237 | const char *name, |
aee97b84 AK |
238 | MemoryRegion *address_space_mem, |
239 | MemoryRegion *address_space_io, | |
1e39101c AK |
240 | uint8_t devfn_min); |
241 | PCIBus *pci_bus_new(DeviceState *parent, const char *name, | |
aee97b84 AK |
242 | MemoryRegion *address_space_mem, |
243 | MemoryRegion *address_space_io, | |
244 | uint8_t devfn_min); | |
21eea4b3 GH |
245 | void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, |
246 | void *irq_opaque, int nirq); | |
9ddf8437 | 247 | int pci_bus_get_irq_level(PCIBus *bus, int irq_num); |
87c30546 | 248 | void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev); |
02e2da45 PB |
249 | PCIBus *pci_register_bus(DeviceState *parent, const char *name, |
250 | pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, | |
1e39101c | 251 | void *irq_opaque, |
aee97b84 AK |
252 | MemoryRegion *address_space_mem, |
253 | MemoryRegion *address_space_io, | |
1e39101c | 254 | uint8_t devfn_min, int nirq); |
0ead87c8 | 255 | void pci_device_reset(PCIDevice *dev); |
9bb33586 | 256 | void pci_bus_reset(PCIBus *bus); |
87ecb68b | 257 | |
2e01c8cf BS |
258 | void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base); |
259 | ||
5607c388 MA |
260 | PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model, |
261 | const char *default_devaddr); | |
07caea31 MA |
262 | PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model, |
263 | const char *default_devaddr); | |
87ecb68b | 264 | int pci_bus_num(PCIBus *s); |
e822a52a | 265 | void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d)); |
c469e1dd | 266 | PCIBus *pci_find_root_bus(int domain); |
e075e788 | 267 | int pci_find_domain(const PCIBus *bus); |
e822a52a | 268 | PCIBus *pci_find_bus(PCIBus *bus, int bus_num); |
5256d8bf | 269 | PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn); |
f3006dd1 | 270 | int pci_qdev_find_device(const char *id, PCIDevice **pdev); |
49bd1458 | 271 | PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr); |
87ecb68b | 272 | |
43c945f1 IY |
273 | int pci_parse_devaddr(const char *addr, int *domp, int *busp, |
274 | unsigned int *slotp, unsigned int *funcp); | |
e9283f8b JK |
275 | int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp, |
276 | unsigned *slotp); | |
880345c4 | 277 | |
163c8a59 LC |
278 | void do_pci_info_print(Monitor *mon, const QObject *data); |
279 | void do_pci_info(Monitor *mon, QObject **ret_data); | |
783753fd | 280 | void pci_bridge_update_mappings(PCIBus *b); |
87ecb68b | 281 | |
4c92325b IY |
282 | void pci_device_deassert_intx(PCIDevice *dev); |
283 | ||
64d50b8b MT |
284 | static inline void |
285 | pci_set_byte(uint8_t *config, uint8_t val) | |
286 | { | |
287 | *config = val; | |
288 | } | |
289 | ||
290 | static inline uint8_t | |
cb95c2e4 | 291 | pci_get_byte(const uint8_t *config) |
64d50b8b MT |
292 | { |
293 | return *config; | |
294 | } | |
295 | ||
14e12559 MT |
296 | static inline void |
297 | pci_set_word(uint8_t *config, uint16_t val) | |
298 | { | |
299 | cpu_to_le16wu((uint16_t *)config, val); | |
300 | } | |
301 | ||
302 | static inline uint16_t | |
cb95c2e4 | 303 | pci_get_word(const uint8_t *config) |
14e12559 | 304 | { |
cb95c2e4 | 305 | return le16_to_cpupu((const uint16_t *)config); |
14e12559 MT |
306 | } |
307 | ||
308 | static inline void | |
309 | pci_set_long(uint8_t *config, uint32_t val) | |
310 | { | |
311 | cpu_to_le32wu((uint32_t *)config, val); | |
312 | } | |
313 | ||
314 | static inline uint32_t | |
cb95c2e4 | 315 | pci_get_long(const uint8_t *config) |
14e12559 | 316 | { |
cb95c2e4 | 317 | return le32_to_cpupu((const uint32_t *)config); |
14e12559 MT |
318 | } |
319 | ||
fb5ce7d2 IY |
320 | static inline void |
321 | pci_set_quad(uint8_t *config, uint64_t val) | |
322 | { | |
323 | cpu_to_le64w((uint64_t *)config, val); | |
324 | } | |
325 | ||
326 | static inline uint64_t | |
cb95c2e4 | 327 | pci_get_quad(const uint8_t *config) |
fb5ce7d2 | 328 | { |
cb95c2e4 | 329 | return le64_to_cpup((const uint64_t *)config); |
fb5ce7d2 IY |
330 | } |
331 | ||
deb54399 AL |
332 | static inline void |
333 | pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val) | |
334 | { | |
14e12559 | 335 | pci_set_word(&pci_config[PCI_VENDOR_ID], val); |
deb54399 AL |
336 | } |
337 | ||
338 | static inline void | |
339 | pci_config_set_device_id(uint8_t *pci_config, uint16_t val) | |
340 | { | |
14e12559 | 341 | pci_set_word(&pci_config[PCI_DEVICE_ID], val); |
deb54399 AL |
342 | } |
343 | ||
cf602c7b IE |
344 | static inline void |
345 | pci_config_set_revision(uint8_t *pci_config, uint8_t val) | |
346 | { | |
347 | pci_set_byte(&pci_config[PCI_REVISION_ID], val); | |
348 | } | |
349 | ||
173a543b BS |
350 | static inline void |
351 | pci_config_set_class(uint8_t *pci_config, uint16_t val) | |
352 | { | |
14e12559 | 353 | pci_set_word(&pci_config[PCI_CLASS_DEVICE], val); |
173a543b BS |
354 | } |
355 | ||
cf602c7b IE |
356 | static inline void |
357 | pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val) | |
358 | { | |
359 | pci_set_byte(&pci_config[PCI_CLASS_PROG], val); | |
360 | } | |
361 | ||
362 | static inline void | |
363 | pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val) | |
364 | { | |
365 | pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val); | |
366 | } | |
367 | ||
aabcf526 IY |
368 | /* |
369 | * helper functions to do bit mask operation on configuration space. | |
370 | * Just to set bit, use test-and-set and discard returned value. | |
371 | * Just to clear bit, use test-and-clear and discard returned value. | |
372 | * NOTE: They aren't atomic. | |
373 | */ | |
374 | static inline uint8_t | |
375 | pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask) | |
376 | { | |
377 | uint8_t val = pci_get_byte(config); | |
378 | pci_set_byte(config, val & ~mask); | |
379 | return val & mask; | |
380 | } | |
381 | ||
382 | static inline uint8_t | |
383 | pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask) | |
384 | { | |
385 | uint8_t val = pci_get_byte(config); | |
386 | pci_set_byte(config, val | mask); | |
387 | return val & mask; | |
388 | } | |
389 | ||
390 | static inline uint16_t | |
391 | pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask) | |
392 | { | |
393 | uint16_t val = pci_get_word(config); | |
394 | pci_set_word(config, val & ~mask); | |
395 | return val & mask; | |
396 | } | |
397 | ||
398 | static inline uint16_t | |
399 | pci_word_test_and_set_mask(uint8_t *config, uint16_t mask) | |
400 | { | |
401 | uint16_t val = pci_get_word(config); | |
402 | pci_set_word(config, val | mask); | |
403 | return val & mask; | |
404 | } | |
405 | ||
406 | static inline uint32_t | |
407 | pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask) | |
408 | { | |
409 | uint32_t val = pci_get_long(config); | |
410 | pci_set_long(config, val & ~mask); | |
411 | return val & mask; | |
412 | } | |
413 | ||
414 | static inline uint32_t | |
415 | pci_long_test_and_set_mask(uint8_t *config, uint32_t mask) | |
416 | { | |
417 | uint32_t val = pci_get_long(config); | |
418 | pci_set_long(config, val | mask); | |
419 | return val & mask; | |
420 | } | |
421 | ||
422 | static inline uint64_t | |
423 | pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask) | |
424 | { | |
425 | uint64_t val = pci_get_quad(config); | |
426 | pci_set_quad(config, val & ~mask); | |
427 | return val & mask; | |
428 | } | |
429 | ||
430 | static inline uint64_t | |
431 | pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask) | |
432 | { | |
433 | uint64_t val = pci_get_quad(config); | |
434 | pci_set_quad(config, val | mask); | |
435 | return val & mask; | |
436 | } | |
437 | ||
81a322d4 | 438 | typedef int (*pci_qdev_initfn)(PCIDevice *dev); |
0aab0d3a GH |
439 | typedef struct { |
440 | DeviceInfo qdev; | |
441 | pci_qdev_initfn init; | |
e3936fa5 | 442 | PCIUnregisterFunc *exit; |
0aab0d3a GH |
443 | PCIConfigReadFunc *config_read; |
444 | PCIConfigWriteFunc *config_write; | |
a9f49946 | 445 | |
113f89df IY |
446 | uint16_t vendor_id; |
447 | uint16_t device_id; | |
448 | uint8_t revision; | |
449 | uint16_t class_id; | |
450 | uint16_t subsystem_vendor_id; /* only for header type = 0 */ | |
451 | uint16_t subsystem_id; /* only for header type = 0 */ | |
452 | ||
e327e323 IY |
453 | /* |
454 | * pci-to-pci bridge or normal device. | |
455 | * This doesn't mean pci host switch. | |
456 | * When card bus bridge is supported, this would be enhanced. | |
457 | */ | |
458 | int is_bridge; | |
fb231628 | 459 | |
a9f49946 | 460 | /* pcie stuff */ |
3c217c14 | 461 | int is_express; /* is this device pci express? */ |
8c52c8f3 | 462 | |
180c22e1 GH |
463 | /* device isn't hot-pluggable */ |
464 | int no_hotplug; | |
465 | ||
8c52c8f3 GH |
466 | /* rom bar */ |
467 | const char *romfile; | |
0aab0d3a GH |
468 | } PCIDeviceInfo; |
469 | ||
470 | void pci_qdev_register(PCIDeviceInfo *info); | |
471 | void pci_qdev_register_many(PCIDeviceInfo *info); | |
6b1b92d3 | 472 | |
49823868 IY |
473 | PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction, |
474 | const char *name); | |
475 | PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn, | |
476 | bool multifunction, | |
477 | const char *name); | |
7cc050b1 BS |
478 | PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn, |
479 | bool multifunction, | |
480 | const char *name); | |
499cf102 | 481 | PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name); |
6b1b92d3 | 482 | PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name); |
7cc050b1 | 483 | PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name); |
6b1b92d3 | 484 | |
3c18685f | 485 | static inline int pci_is_express(const PCIDevice *d) |
a9f49946 IY |
486 | { |
487 | return d->cap_present & QEMU_PCI_CAP_EXPRESS; | |
488 | } | |
489 | ||
3c18685f | 490 | static inline uint32_t pci_config_size(const PCIDevice *d) |
a9f49946 IY |
491 | { |
492 | return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE; | |
493 | } | |
494 | ||
87ecb68b | 495 | #endif |