]> Git Repo - qemu.git/blame - hw/pci.h
openpic: Unfold write_IRQreg
[qemu.git] / hw / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec 4#include "qemu-common.h"
163c8a59 5#include "qobject.h"
376253ec 6
6b1b92d3 7#include "qdev.h"
1e39101c 8#include "memory.h"
6b1b92d3 9
87ecb68b
PB
10/* PCI includes legacy ISA access. */
11#include "isa.h"
12
0428527c
IY
13#include "pcie.h"
14
87ecb68b
PB
15/* PCI bus */
16
3ae80618
AL
17#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19#define PCI_FUNC(devfn) ((devfn) & 0x07)
90a20dbb 20#define PCI_SLOT_MAX 32
6fa84913 21#define PCI_FUNC_MAX 8
3ae80618 22
a770dc7e
AL
23/* Class, Vendor and Device IDs from Linux's pci_ids.h */
24#include "pci_ids.h"
173a543b 25
a770dc7e 26/* QEMU-specific Vendor and Device ID definitions */
6f338c34 27
a770dc7e
AL
28/* IBM (0x1014) */
29#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 30#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 31
a770dc7e 32/* Hitachi (0x1054) */
deb54399 33#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 34#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 35
a770dc7e 36/* Apple (0x106b) */
4ebcf884
BS
37#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 40#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 41#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 42
a770dc7e
AL
43/* Realtek (0x10ec) */
44#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 45
a770dc7e
AL
46/* Xilinx (0x10ee) */
47#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 48
a770dc7e
AL
49/* Marvell (0x11ab) */
50#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 51
a770dc7e 52/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
53#define PCI_VENDOR_ID_QEMU 0x1234
54#define PCI_DEVICE_ID_QEMU_VGA 0x1111
55
a770dc7e 56/* VMWare (0x15ad) */
deb54399
AL
57#define PCI_VENDOR_ID_VMWARE 0x15ad
58#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60#define PCI_DEVICE_ID_VMWARE_NET 0x0720
61#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
63
cef3017c 64/* Intel (0x8086) */
a770dc7e 65#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 66#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 67#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 68
deb54399 69/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
70#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72#define PCI_SUBDEVICE_ID_QEMU 0x1100
73
74#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 77#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
d350d97d 78
4f8589e1 79#define FMT_PCIBUS PRIx64
6e355d90 80
87ecb68b
PB
81typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
82 uint32_t address, uint32_t data, int len);
83typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
84 uint32_t address, int len);
85typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 86 pcibus_t addr, pcibus_t size, int type);
5851e08c 87typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 88
87ecb68b 89typedef struct PCIIORegion {
6e355d90
IY
90 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
91#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
92 pcibus_t size;
87ecb68b 93 uint8_t type;
79ff8cb0 94 MemoryRegion *memory;
5968eca3 95 MemoryRegion *address_space;
87ecb68b
PB
96} PCIIORegion;
97
98#define PCI_ROM_SLOT 6
99#define PCI_NUM_REGIONS 7
100
fb58a897
IY
101#include "pci_regs.h"
102
103/* PCI HEADER_TYPE */
6407f373 104#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 105
b7ee1603
MT
106/* Size of the standard PCI config header */
107#define PCI_CONFIG_HEADER_SIZE 0x40
108/* Size of the standard PCI config space */
109#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
110/* Size of the standart PCIe config space: 4KB */
111#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 112
e369cad7
IY
113#define PCI_NUM_PINS 4 /* A-D */
114
02eb84d0
MT
115/* Bits in cap_present field. */
116enum {
e4c7d2ae
IY
117 QEMU_PCI_CAP_MSI = 0x1,
118 QEMU_PCI_CAP_MSIX = 0x2,
119 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
120
121 /* multifunction capable device */
e4c7d2ae 122#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 123 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926
IY
124
125 /* command register SERR bit enabled */
126#define QEMU_PCI_CAP_SERR_BITNR 4
127 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
02eb84d0
MT
128};
129
87ecb68b 130struct PCIDevice {
6b1b92d3 131 DeviceState qdev;
87ecb68b 132 /* PCI config space */
a9f49946 133 uint8_t *config;
b7ee1603 134
ebabb67a 135 /* Used to enable config checks on load. Note that writable bits are
bd4b65ee 136 * never checked even if set in cmask. */
a9f49946 137 uint8_t *cmask;
bd4b65ee 138
b7ee1603 139 /* Used to implement R/W bytes */
a9f49946 140 uint8_t *wmask;
87ecb68b 141
92ba5f51
IY
142 /* Used to implement RW1C(Write 1 to Clear) bytes */
143 uint8_t *w1cmask;
144
6f4cbd39 145 /* Used to allocate config space for capabilities. */
a9f49946 146 uint8_t *used;
6f4cbd39 147
87ecb68b
PB
148 /* the following fields are read only */
149 PCIBus *bus;
54586bd1 150 uint32_t devfn;
87ecb68b
PB
151 char name[64];
152 PCIIORegion io_regions[PCI_NUM_REGIONS];
153
154 /* do not access the following fields */
155 PCIConfigReadFunc *config_read;
156 PCIConfigWriteFunc *config_write;
87ecb68b
PB
157
158 /* IRQ objects for the INTA-INTD pins. */
159 qemu_irq *irq;
160
161 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 162 uint8_t irq_state;
02eb84d0
MT
163
164 /* Capability bits */
165 uint32_t cap_present;
166
167 /* Offset of MSI-X capability in config space */
168 uint8_t msix_cap;
169
170 /* MSI-X entries */
171 int msix_entries_nr;
172
173 /* Space to store MSIX table */
174 uint8_t *msix_table_page;
175 /* MMIO index used to map MSIX table and pending bit entries. */
95524ae8 176 MemoryRegion msix_mmio;
02eb84d0
MT
177 /* Reference-count for entries actually in use by driver. */
178 unsigned *msix_entry_used;
179 /* Region including the MSI-X table */
180 uint32_t msix_bar_size;
f16c4abf
JQ
181 /* Version id needed for VMState */
182 int32_t version_id;
c2039bd0 183
e4c7d2ae
IY
184 /* Offset of MSI capability in config space */
185 uint8_t msi_cap;
186
0428527c
IY
187 /* PCI Express */
188 PCIExpressDevice exp;
189
c2039bd0 190 /* Location of option rom */
8c52c8f3 191 char *romfile;
14caaf7f
AK
192 bool has_rom;
193 MemoryRegion rom;
88169ddf 194 uint32_t rom_bar;
87ecb68b
PB
195};
196
197PCIDevice *pci_register_device(PCIBus *bus, const char *name,
198 int instance_size, int devfn,
199 PCIConfigReadFunc *config_read,
200 PCIConfigWriteFunc *config_write);
201
e824b2cc
AK
202void pci_register_bar(PCIDevice *pci_dev, int region_num,
203 uint8_t attr, MemoryRegion *memory);
16a96f28 204pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
87ecb68b 205
ca77089d
IY
206int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
207 uint8_t offset, uint8_t size);
6f4cbd39
MT
208
209void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
210
6f4cbd39
MT
211uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
212
213
87ecb68b
PB
214uint32_t pci_default_read_config(PCIDevice *d,
215 uint32_t address, int len);
216void pci_default_write_config(PCIDevice *d,
217 uint32_t address, uint32_t val, int len);
218void pci_device_save(PCIDevice *s, QEMUFile *f);
219int pci_device_load(PCIDevice *s, QEMUFile *f);
f5e6fed8 220MemoryRegion *pci_address_space(PCIDevice *dev);
e11d6439 221MemoryRegion *pci_address_space_io(PCIDevice *dev);
87ecb68b 222
5d4e84c8 223typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 224typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
e927d487
MT
225
226typedef enum {
227 PCI_HOTPLUG_DISABLED,
228 PCI_HOTPLUG_ENABLED,
229 PCI_COLDPLUG_ENABLED,
230} PCIHotplugState;
231
232typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
233 PCIHotplugState state);
21eea4b3 234void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
1e39101c 235 const char *name,
aee97b84
AK
236 MemoryRegion *address_space_mem,
237 MemoryRegion *address_space_io,
1e39101c
AK
238 uint8_t devfn_min);
239PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
240 MemoryRegion *address_space_mem,
241 MemoryRegion *address_space_io,
242 uint8_t devfn_min);
21eea4b3
GH
243void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
244 void *irq_opaque, int nirq);
9ddf8437 245int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
87c30546 246void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
02e2da45
PB
247PCIBus *pci_register_bus(DeviceState *parent, const char *name,
248 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 249 void *irq_opaque,
aee97b84
AK
250 MemoryRegion *address_space_mem,
251 MemoryRegion *address_space_io,
1e39101c 252 uint8_t devfn_min, int nirq);
0ead87c8 253void pci_device_reset(PCIDevice *dev);
9bb33586 254void pci_bus_reset(PCIBus *bus);
87ecb68b 255
5607c388
MA
256PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
257 const char *default_devaddr);
07caea31
MA
258PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
259 const char *default_devaddr);
87ecb68b 260int pci_bus_num(PCIBus *s);
e822a52a 261void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
c469e1dd 262PCIBus *pci_find_root_bus(int domain);
e075e788 263int pci_find_domain(const PCIBus *bus);
e822a52a 264PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
5256d8bf 265PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
f3006dd1 266int pci_qdev_find_device(const char *id, PCIDevice **pdev);
49bd1458 267PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 268
43c945f1
IY
269int pci_parse_devaddr(const char *addr, int *domp, int *busp,
270 unsigned int *slotp, unsigned int *funcp);
e9283f8b
JK
271int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
272 unsigned *slotp);
880345c4 273
163c8a59
LC
274void do_pci_info_print(Monitor *mon, const QObject *data);
275void do_pci_info(Monitor *mon, QObject **ret_data);
87ecb68b 276
4c92325b
IY
277void pci_device_deassert_intx(PCIDevice *dev);
278
64d50b8b
MT
279static inline void
280pci_set_byte(uint8_t *config, uint8_t val)
281{
282 *config = val;
283}
284
285static inline uint8_t
cb95c2e4 286pci_get_byte(const uint8_t *config)
64d50b8b
MT
287{
288 return *config;
289}
290
14e12559
MT
291static inline void
292pci_set_word(uint8_t *config, uint16_t val)
293{
294 cpu_to_le16wu((uint16_t *)config, val);
295}
296
297static inline uint16_t
cb95c2e4 298pci_get_word(const uint8_t *config)
14e12559 299{
cb95c2e4 300 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
301}
302
303static inline void
304pci_set_long(uint8_t *config, uint32_t val)
305{
306 cpu_to_le32wu((uint32_t *)config, val);
307}
308
309static inline uint32_t
cb95c2e4 310pci_get_long(const uint8_t *config)
14e12559 311{
cb95c2e4 312 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
313}
314
fb5ce7d2
IY
315static inline void
316pci_set_quad(uint8_t *config, uint64_t val)
317{
318 cpu_to_le64w((uint64_t *)config, val);
319}
320
321static inline uint64_t
cb95c2e4 322pci_get_quad(const uint8_t *config)
fb5ce7d2 323{
cb95c2e4 324 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
325}
326
deb54399
AL
327static inline void
328pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
329{
14e12559 330 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
331}
332
333static inline void
334pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
335{
14e12559 336 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
337}
338
cf602c7b
IE
339static inline void
340pci_config_set_revision(uint8_t *pci_config, uint8_t val)
341{
342 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
343}
344
173a543b
BS
345static inline void
346pci_config_set_class(uint8_t *pci_config, uint16_t val)
347{
14e12559 348 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
349}
350
cf602c7b
IE
351static inline void
352pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
353{
354 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
355}
356
357static inline void
358pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
359{
360 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
361}
362
aabcf526
IY
363/*
364 * helper functions to do bit mask operation on configuration space.
365 * Just to set bit, use test-and-set and discard returned value.
366 * Just to clear bit, use test-and-clear and discard returned value.
367 * NOTE: They aren't atomic.
368 */
369static inline uint8_t
370pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
371{
372 uint8_t val = pci_get_byte(config);
373 pci_set_byte(config, val & ~mask);
374 return val & mask;
375}
376
377static inline uint8_t
378pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
379{
380 uint8_t val = pci_get_byte(config);
381 pci_set_byte(config, val | mask);
382 return val & mask;
383}
384
385static inline uint16_t
386pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
387{
388 uint16_t val = pci_get_word(config);
389 pci_set_word(config, val & ~mask);
390 return val & mask;
391}
392
393static inline uint16_t
394pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
395{
396 uint16_t val = pci_get_word(config);
397 pci_set_word(config, val | mask);
398 return val & mask;
399}
400
401static inline uint32_t
402pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
403{
404 uint32_t val = pci_get_long(config);
405 pci_set_long(config, val & ~mask);
406 return val & mask;
407}
408
409static inline uint32_t
410pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
411{
412 uint32_t val = pci_get_long(config);
413 pci_set_long(config, val | mask);
414 return val & mask;
415}
416
417static inline uint64_t
418pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
419{
420 uint64_t val = pci_get_quad(config);
421 pci_set_quad(config, val & ~mask);
422 return val & mask;
423}
424
425static inline uint64_t
426pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
427{
428 uint64_t val = pci_get_quad(config);
429 pci_set_quad(config, val | mask);
430 return val & mask;
431}
432
81a322d4 433typedef int (*pci_qdev_initfn)(PCIDevice *dev);
0aab0d3a
GH
434typedef struct {
435 DeviceInfo qdev;
436 pci_qdev_initfn init;
e3936fa5 437 PCIUnregisterFunc *exit;
0aab0d3a
GH
438 PCIConfigReadFunc *config_read;
439 PCIConfigWriteFunc *config_write;
a9f49946 440
113f89df
IY
441 uint16_t vendor_id;
442 uint16_t device_id;
443 uint8_t revision;
444 uint16_t class_id;
445 uint16_t subsystem_vendor_id; /* only for header type = 0 */
446 uint16_t subsystem_id; /* only for header type = 0 */
447
e327e323
IY
448 /*
449 * pci-to-pci bridge or normal device.
450 * This doesn't mean pci host switch.
451 * When card bus bridge is supported, this would be enhanced.
452 */
453 int is_bridge;
fb231628 454
a9f49946 455 /* pcie stuff */
3c217c14 456 int is_express; /* is this device pci express? */
8c52c8f3 457
180c22e1
GH
458 /* device isn't hot-pluggable */
459 int no_hotplug;
460
8c52c8f3
GH
461 /* rom bar */
462 const char *romfile;
0aab0d3a
GH
463} PCIDeviceInfo;
464
465void pci_qdev_register(PCIDeviceInfo *info);
466void pci_qdev_register_many(PCIDeviceInfo *info);
6b1b92d3 467
49823868
IY
468PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
469 const char *name);
470PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
471 bool multifunction,
472 const char *name);
7cc050b1
BS
473PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
474 bool multifunction,
475 const char *name);
499cf102 476PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3 477PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
7cc050b1 478PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3 479
3c18685f 480static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
481{
482 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
483}
484
3c18685f 485static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
486{
487 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
488}
489
87ecb68b 490#endif
This page took 0.582462 seconds and 4 git commands to generate.