]> Git Repo - qemu.git/blame - hw/ppc/spapr.c
Merge remote-tracking branch 'remotes/agraf/tags/signed-ppc-for-upstream' into staging
[qemu.git] / hw / ppc / spapr.c
CommitLineData
9fdf0c29
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
9c17d615 27#include "sysemu/sysemu.h"
83c9f4ca 28#include "hw/hw.h"
71461b0f 29#include "hw/fw-path-provider.h"
9fdf0c29 30#include "elf.h"
1422e32d 31#include "net/net.h"
9c17d615
PB
32#include "sysemu/blockdev.h"
33#include "sysemu/cpus.h"
34#include "sysemu/kvm.h"
e97c3636 35#include "kvm_ppc.h"
4be21d56 36#include "mmu-hash64.h"
3794d548 37#include "qom/cpu.h"
9fdf0c29
DG
38
39#include "hw/boards.h"
0d09e41a 40#include "hw/ppc/ppc.h"
9fdf0c29
DG
41#include "hw/loader.h"
42
0d09e41a
PB
43#include "hw/ppc/spapr.h"
44#include "hw/ppc/spapr_vio.h"
45#include "hw/pci-host/spapr.h"
46#include "hw/ppc/xics.h"
a2cb15b0 47#include "hw/pci/msi.h"
9fdf0c29 48
83c9f4ca 49#include "hw/pci/pci.h"
71461b0f
AK
50#include "hw/scsi/scsi.h"
51#include "hw/virtio/virtio-scsi.h"
f61b4bed 52
022c62cb 53#include "exec/address-spaces.h"
35139a59 54#include "hw/usb.h"
1de7afc9 55#include "qemu/config-file.h"
135a129a 56#include "qemu/error-report.h"
2a6593cb 57#include "trace.h"
890c2b77 58
9fdf0c29
DG
59#include <libfdt.h>
60
4d8d5467
BH
61/* SLOF memory layout:
62 *
63 * SLOF raw image loaded at 0, copies its romfs right below the flat
64 * device-tree, then position SLOF itself 31M below that
65 *
66 * So we set FW_OVERHEAD to 40MB which should account for all of that
67 * and more
68 *
69 * We load our kernel at 4M, leaving space for SLOF initial image
70 */
3bf6eedd 71#define FDT_MAX_SIZE 0x40000
39ac8455 72#define RTAS_MAX_SIZE 0x10000
a9f8ad8f
DG
73#define FW_MAX_SIZE 0x400000
74#define FW_FILE_NAME "slof.bin"
4d8d5467
BH
75#define FW_OVERHEAD 0x2800000
76#define KERNEL_LOAD_ADDR FW_MAX_SIZE
a9f8ad8f 77
4d8d5467 78#define MIN_RMA_SLOF 128UL
9fdf0c29
DG
79
80#define TIMEBASE_FREQ 512000000ULL
81
41019fec 82#define MAX_CPUS 256
9fdf0c29 83
0c103f8e
DG
84#define PHANDLE_XICP 0x00001111
85
7f763a5d
DG
86#define HTAB_SIZE(spapr) (1ULL << ((spapr)->htab_shift))
87
6ca1502e 88typedef struct sPAPRMachineState sPAPRMachineState;
748abce9 89
29ee3247 90#define TYPE_SPAPR_MACHINE "spapr-machine"
748abce9 91#define SPAPR_MACHINE(obj) \
6ca1502e 92 OBJECT_CHECK(sPAPRMachineState, (obj), TYPE_SPAPR_MACHINE)
748abce9
EH
93
94/**
6ca1502e 95 * sPAPRMachineState:
748abce9 96 */
6ca1502e 97struct sPAPRMachineState {
748abce9
EH
98 /*< private >*/
99 MachineState parent_obj;
23825581
EH
100
101 /*< public >*/
102 char *kvm_type;
748abce9
EH
103};
104
9fdf0c29
DG
105sPAPREnvironment *spapr;
106
c04d6cfa
AL
107static XICSState *try_create_xics(const char *type, int nr_servers,
108 int nr_irqs)
109{
110 DeviceState *dev;
111
112 dev = qdev_create(NULL, type);
113 qdev_prop_set_uint32(dev, "nr_servers", nr_servers);
114 qdev_prop_set_uint32(dev, "nr_irqs", nr_irqs);
115 if (qdev_init(dev) < 0) {
116 return NULL;
117 }
118
5a3d7b23 119 return XICS_COMMON(dev);
c04d6cfa
AL
120}
121
122static XICSState *xics_system_init(int nr_servers, int nr_irqs)
123{
124 XICSState *icp = NULL;
125
11ad93f6
DG
126 if (kvm_enabled()) {
127 QemuOpts *machine_opts = qemu_get_machine_opts();
128 bool irqchip_allowed = qemu_opt_get_bool(machine_opts,
129 "kernel_irqchip", true);
130 bool irqchip_required = qemu_opt_get_bool(machine_opts,
131 "kernel_irqchip", false);
132 if (irqchip_allowed) {
133 icp = try_create_xics(TYPE_KVM_XICS, nr_servers, nr_irqs);
134 }
135
136 if (irqchip_required && !icp) {
137 perror("Failed to create in-kernel XICS\n");
138 abort();
139 }
140 }
141
142 if (!icp) {
143 icp = try_create_xics(TYPE_XICS, nr_servers, nr_irqs);
144 }
145
c04d6cfa
AL
146 if (!icp) {
147 perror("Failed to create XICS\n");
148 abort();
149 }
150
151 return icp;
152}
153
833d4668
AK
154static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
155 int smt_threads)
156{
157 int i, ret = 0;
158 uint32_t servers_prop[smt_threads];
159 uint32_t gservers_prop[smt_threads * 2];
160 int index = ppc_get_vcpu_dt_id(cpu);
161
6d9412ea 162 if (cpu->cpu_version) {
4bce526e 163 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->cpu_version);
6d9412ea
AK
164 if (ret < 0) {
165 return ret;
166 }
167 }
168
833d4668
AK
169 /* Build interrupt servers and gservers properties */
170 for (i = 0; i < smt_threads; i++) {
171 servers_prop[i] = cpu_to_be32(index + i);
172 /* Hack, direct the group queues back to cpu 0 */
173 gservers_prop[i*2] = cpu_to_be32(index + i);
174 gservers_prop[i*2 + 1] = 0;
175 }
176 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
177 servers_prop, sizeof(servers_prop));
178 if (ret < 0) {
179 return ret;
180 }
181 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
182 gservers_prop, sizeof(gservers_prop));
183
184 return ret;
185}
186
7f763a5d 187static int spapr_fixup_cpu_dt(void *fdt, sPAPREnvironment *spapr)
6e806cc3 188{
82677ed2
AK
189 int ret = 0, offset, cpus_offset;
190 CPUState *cs;
6e806cc3
BR
191 char cpu_model[32];
192 int smt = kvmppc_smt_threads();
7f763a5d 193 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
6e806cc3 194
82677ed2
AK
195 CPU_FOREACH(cs) {
196 PowerPCCPU *cpu = POWERPC_CPU(cs);
197 DeviceClass *dc = DEVICE_GET_CLASS(cs);
198 int index = ppc_get_vcpu_dt_id(cpu);
6e806cc3
BR
199 uint32_t associativity[] = {cpu_to_be32(0x5),
200 cpu_to_be32(0x0),
201 cpu_to_be32(0x0),
202 cpu_to_be32(0x0),
82677ed2 203 cpu_to_be32(cs->numa_node),
0f20ba62 204 cpu_to_be32(index)};
6e806cc3 205
0f20ba62 206 if ((index % smt) != 0) {
6e806cc3
BR
207 continue;
208 }
209
82677ed2 210 snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
6e806cc3 211
82677ed2
AK
212 cpus_offset = fdt_path_offset(fdt, "/cpus");
213 if (cpus_offset < 0) {
214 cpus_offset = fdt_add_subnode(fdt, fdt_path_offset(fdt, "/"),
215 "cpus");
216 if (cpus_offset < 0) {
217 return cpus_offset;
218 }
219 }
220 offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
6e806cc3 221 if (offset < 0) {
82677ed2
AK
222 offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
223 if (offset < 0) {
224 return offset;
225 }
6e806cc3
BR
226 }
227
7f763a5d
DG
228 if (nb_numa_nodes > 1) {
229 ret = fdt_setprop(fdt, offset, "ibm,associativity", associativity,
230 sizeof(associativity));
231 if (ret < 0) {
232 return ret;
233 }
234 }
235
236 ret = fdt_setprop(fdt, offset, "ibm,pft-size",
237 pft_size_prop, sizeof(pft_size_prop));
6e806cc3
BR
238 if (ret < 0) {
239 return ret;
240 }
833d4668 241
82677ed2 242 ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu,
2a48d993 243 ppc_get_compat_smt_threads(cpu));
833d4668
AK
244 if (ret < 0) {
245 return ret;
246 }
6e806cc3
BR
247 }
248 return ret;
249}
250
5af9873d
BH
251
252static size_t create_page_sizes_prop(CPUPPCState *env, uint32_t *prop,
253 size_t maxsize)
254{
255 size_t maxcells = maxsize / sizeof(uint32_t);
256 int i, j, count;
257 uint32_t *p = prop;
258
259 for (i = 0; i < PPC_PAGE_SIZES_MAX_SZ; i++) {
260 struct ppc_one_seg_page_size *sps = &env->sps.sps[i];
261
262 if (!sps->page_shift) {
263 break;
264 }
265 for (count = 0; count < PPC_PAGE_SIZES_MAX_SZ; count++) {
266 if (sps->enc[count].page_shift == 0) {
267 break;
268 }
269 }
270 if ((p - prop) >= (maxcells - 3 - count * 2)) {
271 break;
272 }
273 *(p++) = cpu_to_be32(sps->page_shift);
274 *(p++) = cpu_to_be32(sps->slb_enc);
275 *(p++) = cpu_to_be32(count);
276 for (j = 0; j < count; j++) {
277 *(p++) = cpu_to_be32(sps->enc[j].page_shift);
278 *(p++) = cpu_to_be32(sps->enc[j].pte_enc);
279 }
280 }
281
282 return (p - prop) * sizeof(uint32_t);
283}
284
7f763a5d
DG
285#define _FDT(exp) \
286 do { \
287 int ret = (exp); \
288 if (ret < 0) { \
289 fprintf(stderr, "qemu: error creating device tree: %s: %s\n", \
290 #exp, fdt_strerror(ret)); \
291 exit(1); \
292 } \
293 } while (0)
294
a1d59c0f
AK
295static void add_str(GString *s, const gchar *s1)
296{
297 g_string_append_len(s, s1, strlen(s1) + 1);
298}
7f763a5d 299
3bbf37f2 300static void *spapr_create_fdt_skel(hwaddr initrd_base,
a8170e5e
AK
301 hwaddr initrd_size,
302 hwaddr kernel_size,
16457e7f 303 bool little_endian,
a3467baa 304 const char *boot_device,
74d042e5
DG
305 const char *kernel_cmdline,
306 uint32_t epow_irq)
9fdf0c29
DG
307{
308 void *fdt;
182735ef 309 CPUState *cs;
9fdf0c29
DG
310 uint32_t start_prop = cpu_to_be32(initrd_base);
311 uint32_t end_prop = cpu_to_be32(initrd_base + initrd_size);
a1d59c0f
AK
312 GString *hypertas = g_string_sized_new(256);
313 GString *qemu_hypertas = g_string_sized_new(256);
7f763a5d 314 uint32_t refpoints[] = {cpu_to_be32(0x4), cpu_to_be32(0x4)};
b5cec4c5 315 uint32_t interrupt_server_ranges_prop[] = {0, cpu_to_be32(smp_cpus)};
833d4668 316 int smt = kvmppc_smt_threads();
6e806cc3 317 unsigned char vec5[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x80};
10582ff8
AK
318 QemuOpts *opts = qemu_opts_find(qemu_find_opts("smp-opts"), NULL);
319 unsigned sockets = opts ? qemu_opt_get_number(opts, "sockets", 0) : 0;
320 uint32_t cpus_per_socket = sockets ? (smp_cpus / sockets) : 1;
9fdf0c29 321
a1d59c0f
AK
322 add_str(hypertas, "hcall-pft");
323 add_str(hypertas, "hcall-term");
324 add_str(hypertas, "hcall-dabr");
325 add_str(hypertas, "hcall-interrupt");
326 add_str(hypertas, "hcall-tce");
327 add_str(hypertas, "hcall-vio");
328 add_str(hypertas, "hcall-splpar");
329 add_str(hypertas, "hcall-bulk");
330 add_str(hypertas, "hcall-set-mode");
331 add_str(qemu_hypertas, "hcall-memop1");
332
7267c094 333 fdt = g_malloc0(FDT_MAX_SIZE);
9fdf0c29
DG
334 _FDT((fdt_create(fdt, FDT_MAX_SIZE)));
335
4d8d5467
BH
336 if (kernel_size) {
337 _FDT((fdt_add_reservemap_entry(fdt, KERNEL_LOAD_ADDR, kernel_size)));
338 }
339 if (initrd_size) {
340 _FDT((fdt_add_reservemap_entry(fdt, initrd_base, initrd_size)));
341 }
9fdf0c29
DG
342 _FDT((fdt_finish_reservemap(fdt)));
343
344 /* Root node */
345 _FDT((fdt_begin_node(fdt, "")));
346 _FDT((fdt_property_string(fdt, "device_type", "chrp")));
5d73dd66 347 _FDT((fdt_property_string(fdt, "model", "IBM pSeries (emulated by qemu)")));
d63919c9 348 _FDT((fdt_property_string(fdt, "compatible", "qemu,pseries")));
9fdf0c29
DG
349
350 _FDT((fdt_property_cell(fdt, "#address-cells", 0x2)));
351 _FDT((fdt_property_cell(fdt, "#size-cells", 0x2)));
352
353 /* /chosen */
354 _FDT((fdt_begin_node(fdt, "chosen")));
355
6e806cc3
BR
356 /* Set Form1_affinity */
357 _FDT((fdt_property(fdt, "ibm,architecture-vec-5", vec5, sizeof(vec5))));
358
9fdf0c29
DG
359 _FDT((fdt_property_string(fdt, "bootargs", kernel_cmdline)));
360 _FDT((fdt_property(fdt, "linux,initrd-start",
361 &start_prop, sizeof(start_prop))));
362 _FDT((fdt_property(fdt, "linux,initrd-end",
363 &end_prop, sizeof(end_prop))));
4d8d5467
BH
364 if (kernel_size) {
365 uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
366 cpu_to_be64(kernel_size) };
9fdf0c29 367
4d8d5467 368 _FDT((fdt_property(fdt, "qemu,boot-kernel", &kprop, sizeof(kprop))));
16457e7f
BH
369 if (little_endian) {
370 _FDT((fdt_property(fdt, "qemu,boot-kernel-le", NULL, 0)));
371 }
4d8d5467 372 }
2c9ee029
AS
373 if (boot_device) {
374 _FDT((fdt_property_string(fdt, "qemu,boot-device", boot_device)));
375 }
cc84c0f3
AS
376 if (boot_menu) {
377 _FDT((fdt_property_cell(fdt, "qemu,boot-menu", boot_menu)));
378 }
f28359d8
LZ
379 _FDT((fdt_property_cell(fdt, "qemu,graphic-width", graphic_width)));
380 _FDT((fdt_property_cell(fdt, "qemu,graphic-height", graphic_height)));
381 _FDT((fdt_property_cell(fdt, "qemu,graphic-depth", graphic_depth)));
3384f95c 382
9fdf0c29
DG
383 _FDT((fdt_end_node(fdt)));
384
9fdf0c29
DG
385 /* cpus */
386 _FDT((fdt_begin_node(fdt, "cpus")));
387
388 _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
389 _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));
390
bdc44640 391 CPU_FOREACH(cs) {
182735ef
AF
392 PowerPCCPU *cpu = POWERPC_CPU(cs);
393 CPUPPCState *env = &cpu->env;
3bbf37f2 394 DeviceClass *dc = DEVICE_GET_CLASS(cs);
182735ef 395 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
0f20ba62 396 int index = ppc_get_vcpu_dt_id(cpu);
9fdf0c29
DG
397 char *nodename;
398 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
399 0xffffffff, 0xffffffff};
0a8b2938
AG
400 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq() : TIMEBASE_FREQ;
401 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
5af9873d
BH
402 uint32_t page_sizes_prop[64];
403 size_t page_sizes_prop_size;
9fdf0c29 404
e97c3636
DG
405 if ((index % smt) != 0) {
406 continue;
407 }
408
3bbf37f2 409 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
9fdf0c29
DG
410
411 _FDT((fdt_begin_node(fdt, nodename)));
412
4ecf8aa5 413 g_free(nodename);
9fdf0c29 414
c7a5c0c9 415 _FDT((fdt_property_cell(fdt, "reg", index)));
9fdf0c29
DG
416 _FDT((fdt_property_string(fdt, "device_type", "cpu")));
417
418 _FDT((fdt_property_cell(fdt, "cpu-version", env->spr[SPR_PVR])));
0cbad81f 419 _FDT((fdt_property_cell(fdt, "d-cache-block-size",
9fdf0c29 420 env->dcache_line_size)));
0cbad81f
DG
421 _FDT((fdt_property_cell(fdt, "d-cache-line-size",
422 env->dcache_line_size)));
423 _FDT((fdt_property_cell(fdt, "i-cache-block-size",
424 env->icache_line_size)));
425 _FDT((fdt_property_cell(fdt, "i-cache-line-size",
9fdf0c29 426 env->icache_line_size)));
0cbad81f
DG
427
428 if (pcc->l1_dcache_size) {
429 _FDT((fdt_property_cell(fdt, "d-cache-size", pcc->l1_dcache_size)));
430 } else {
431 fprintf(stderr, "Warning: Unknown L1 dcache size for cpu\n");
432 }
433 if (pcc->l1_icache_size) {
434 _FDT((fdt_property_cell(fdt, "i-cache-size", pcc->l1_icache_size)));
435 } else {
436 fprintf(stderr, "Warning: Unknown L1 icache size for cpu\n");
437 }
438
0a8b2938
AG
439 _FDT((fdt_property_cell(fdt, "timebase-frequency", tbfreq)));
440 _FDT((fdt_property_cell(fdt, "clock-frequency", cpufreq)));
9fdf0c29
DG
441 _FDT((fdt_property_cell(fdt, "ibm,slb-size", env->slb_nr)));
442 _FDT((fdt_property_string(fdt, "status", "okay")));
443 _FDT((fdt_property(fdt, "64-bit", NULL, 0)));
e97c3636 444
dcb861cb
AK
445 if (env->spr_cb[SPR_PURR].oea_read) {
446 _FDT((fdt_property(fdt, "ibm,purr", NULL, 0)));
447 }
448
c7a5c0c9 449 if (env->mmu_model & POWERPC_MMU_1TSEG) {
9fdf0c29
DG
450 _FDT((fdt_property(fdt, "ibm,processor-segment-sizes",
451 segs, sizeof(segs))));
452 }
453
6659394f
DG
454 /* Advertise VMX/VSX (vector extensions) if available
455 * 0 / no property == no vector extensions
456 * 1 == VMX / Altivec available
457 * 2 == VSX available */
a7342588
DG
458 if (env->insns_flags & PPC_ALTIVEC) {
459 uint32_t vmx = (env->insns_flags2 & PPC2_VSX) ? 2 : 1;
460
6659394f
DG
461 _FDT((fdt_property_cell(fdt, "ibm,vmx", vmx)));
462 }
463
464 /* Advertise DFP (Decimal Floating Point) if available
465 * 0 / no property == no DFP
466 * 1 == DFP available */
a7342588
DG
467 if (env->insns_flags2 & PPC2_DFP) {
468 _FDT((fdt_property_cell(fdt, "ibm,dfp", 1)));
6659394f
DG
469 }
470
5af9873d
BH
471 page_sizes_prop_size = create_page_sizes_prop(env, page_sizes_prop,
472 sizeof(page_sizes_prop));
473 if (page_sizes_prop_size) {
474 _FDT((fdt_property(fdt, "ibm,segment-page-sizes",
475 page_sizes_prop, page_sizes_prop_size)));
476 }
477
10582ff8
AK
478 _FDT((fdt_property_cell(fdt, "ibm,chip-id",
479 cs->cpu_index / cpus_per_socket)));
480
9fdf0c29
DG
481 _FDT((fdt_end_node(fdt)));
482 }
483
9fdf0c29
DG
484 _FDT((fdt_end_node(fdt)));
485
f43e3525
DG
486 /* RTAS */
487 _FDT((fdt_begin_node(fdt, "rtas")));
488
da95324e
AK
489 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
490 add_str(hypertas, "hcall-multi-tce");
491 }
a1d59c0f
AK
492 _FDT((fdt_property(fdt, "ibm,hypertas-functions", hypertas->str,
493 hypertas->len)));
494 g_string_free(hypertas, TRUE);
495 _FDT((fdt_property(fdt, "qemu,hypertas-functions", qemu_hypertas->str,
496 qemu_hypertas->len)));
497 g_string_free(qemu_hypertas, TRUE);
f43e3525 498
6e806cc3
BR
499 _FDT((fdt_property(fdt, "ibm,associativity-reference-points",
500 refpoints, sizeof(refpoints))));
501
74d042e5
DG
502 _FDT((fdt_property_cell(fdt, "rtas-error-log-max", RTAS_ERROR_LOG_MAX)));
503
f43e3525
DG
504 _FDT((fdt_end_node(fdt)));
505
b5cec4c5 506 /* interrupt controller */
9dfef5aa 507 _FDT((fdt_begin_node(fdt, "interrupt-controller")));
b5cec4c5
DG
508
509 _FDT((fdt_property_string(fdt, "device_type",
510 "PowerPC-External-Interrupt-Presentation")));
511 _FDT((fdt_property_string(fdt, "compatible", "IBM,ppc-xicp")));
b5cec4c5
DG
512 _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
513 _FDT((fdt_property(fdt, "ibm,interrupt-server-ranges",
514 interrupt_server_ranges_prop,
515 sizeof(interrupt_server_ranges_prop))));
0c103f8e
DG
516 _FDT((fdt_property_cell(fdt, "#interrupt-cells", 2)));
517 _FDT((fdt_property_cell(fdt, "linux,phandle", PHANDLE_XICP)));
518 _FDT((fdt_property_cell(fdt, "phandle", PHANDLE_XICP)));
b5cec4c5
DG
519
520 _FDT((fdt_end_node(fdt)));
521
4040ab72
DG
522 /* vdevice */
523 _FDT((fdt_begin_node(fdt, "vdevice")));
524
525 _FDT((fdt_property_string(fdt, "device_type", "vdevice")));
526 _FDT((fdt_property_string(fdt, "compatible", "IBM,vdevice")));
527 _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
528 _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));
b5cec4c5
DG
529 _FDT((fdt_property_cell(fdt, "#interrupt-cells", 0x2)));
530 _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
4040ab72
DG
531
532 _FDT((fdt_end_node(fdt)));
533
74d042e5
DG
534 /* event-sources */
535 spapr_events_fdt_skel(fdt, epow_irq);
536
f7d69146
AG
537 /* /hypervisor node */
538 if (kvm_enabled()) {
539 uint8_t hypercall[16];
540
541 /* indicate KVM hypercall interface */
542 _FDT((fdt_begin_node(fdt, "hypervisor")));
543 _FDT((fdt_property_string(fdt, "compatible", "linux,kvm")));
544 if (kvmppc_has_cap_fixup_hcalls()) {
545 /*
546 * Older KVM versions with older guest kernels were broken with the
547 * magic page, don't allow the guest to map it.
548 */
549 kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
550 sizeof(hypercall));
551 _FDT((fdt_property(fdt, "hcall-instructions", hypercall,
552 sizeof(hypercall))));
553 }
554 _FDT((fdt_end_node(fdt)));
555 }
556
9fdf0c29
DG
557 _FDT((fdt_end_node(fdt))); /* close root node */
558 _FDT((fdt_finish(fdt)));
559
a3467baa
DG
560 return fdt;
561}
562
2a6593cb
AK
563int spapr_h_cas_compose_response(target_ulong addr, target_ulong size)
564{
565 void *fdt, *fdt_skel;
566 sPAPRDeviceTreeUpdateHeader hdr = { .version_id = 1 };
567
568 size -= sizeof(hdr);
569
570 /* Create sceleton */
571 fdt_skel = g_malloc0(size);
572 _FDT((fdt_create(fdt_skel, size)));
573 _FDT((fdt_begin_node(fdt_skel, "")));
574 _FDT((fdt_end_node(fdt_skel)));
575 _FDT((fdt_finish(fdt_skel)));
576 fdt = g_malloc0(size);
577 _FDT((fdt_open_into(fdt_skel, fdt, size)));
578 g_free(fdt_skel);
579
3794d548
AK
580 /* Fix skeleton up */
581 _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
2a6593cb
AK
582
583 /* Pack resulting tree */
584 _FDT((fdt_pack(fdt)));
585
586 if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
587 trace_spapr_cas_failed(size);
588 return -1;
589 }
590
591 cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
592 cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
593 trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
594 g_free(fdt);
595
596 return 0;
597}
598
7f763a5d
DG
599static int spapr_populate_memory(sPAPREnvironment *spapr, void *fdt)
600{
601 uint32_t associativity[] = {cpu_to_be32(0x4), cpu_to_be32(0x0),
602 cpu_to_be32(0x0), cpu_to_be32(0x0),
603 cpu_to_be32(0x0)};
604 char mem_name[32];
5fe269b1 605 hwaddr node0_size, mem_start, node_size;
7f763a5d
DG
606 uint64_t mem_reg_property[2];
607 int i, off;
608
609 /* memory node(s) */
8c85901e
WG
610 if (nb_numa_nodes > 1 && numa_info[0].node_mem < ram_size) {
611 node0_size = numa_info[0].node_mem;
5fe269b1
PM
612 } else {
613 node0_size = ram_size;
614 }
7f763a5d
DG
615
616 /* RMA */
617 mem_reg_property[0] = 0;
618 mem_reg_property[1] = cpu_to_be64(spapr->rma_size);
619 off = fdt_add_subnode(fdt, 0, "memory@0");
620 _FDT(off);
621 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
622 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
623 sizeof(mem_reg_property))));
624 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
625 sizeof(associativity))));
626
627 /* RAM: Node 0 */
628 if (node0_size > spapr->rma_size) {
629 mem_reg_property[0] = cpu_to_be64(spapr->rma_size);
630 mem_reg_property[1] = cpu_to_be64(node0_size - spapr->rma_size);
631
632 sprintf(mem_name, "memory@" TARGET_FMT_lx, spapr->rma_size);
633 off = fdt_add_subnode(fdt, 0, mem_name);
634 _FDT(off);
635 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
636 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
637 sizeof(mem_reg_property))));
638 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
639 sizeof(associativity))));
640 }
641
642 /* RAM: Node 1 and beyond */
643 mem_start = node0_size;
644 for (i = 1; i < nb_numa_nodes; i++) {
645 mem_reg_property[0] = cpu_to_be64(mem_start);
5fe269b1
PM
646 if (mem_start >= ram_size) {
647 node_size = 0;
648 } else {
8c85901e 649 node_size = numa_info[i].node_mem;
5fe269b1
PM
650 if (node_size > ram_size - mem_start) {
651 node_size = ram_size - mem_start;
652 }
653 }
654 mem_reg_property[1] = cpu_to_be64(node_size);
7f763a5d
DG
655 associativity[3] = associativity[4] = cpu_to_be32(i);
656 sprintf(mem_name, "memory@" TARGET_FMT_lx, mem_start);
657 off = fdt_add_subnode(fdt, 0, mem_name);
658 _FDT(off);
659 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
660 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
661 sizeof(mem_reg_property))));
662 _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
663 sizeof(associativity))));
5fe269b1 664 mem_start += node_size;
7f763a5d
DG
665 }
666
667 return 0;
668}
669
a3467baa 670static void spapr_finalize_fdt(sPAPREnvironment *spapr,
a8170e5e
AK
671 hwaddr fdt_addr,
672 hwaddr rtas_addr,
673 hwaddr rtas_size)
a3467baa 674{
71461b0f
AK
675 int ret, i;
676 size_t cb = 0;
677 char *bootlist;
a3467baa 678 void *fdt;
3384f95c 679 sPAPRPHBState *phb;
a3467baa 680
7267c094 681 fdt = g_malloc(FDT_MAX_SIZE);
a3467baa
DG
682
683 /* open out the base tree into a temp buffer for the final tweaks */
684 _FDT((fdt_open_into(spapr->fdt_skel, fdt, FDT_MAX_SIZE)));
4040ab72 685
7f763a5d
DG
686 ret = spapr_populate_memory(spapr, fdt);
687 if (ret < 0) {
688 fprintf(stderr, "couldn't setup memory nodes in fdt\n");
689 exit(1);
690 }
691
4040ab72
DG
692 ret = spapr_populate_vdevice(spapr->vio_bus, fdt);
693 if (ret < 0) {
694 fprintf(stderr, "couldn't setup vio devices in fdt\n");
695 exit(1);
696 }
697
3384f95c 698 QLIST_FOREACH(phb, &spapr->phbs, list) {
e0fdbd7c 699 ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt);
3384f95c
DG
700 }
701
702 if (ret < 0) {
703 fprintf(stderr, "couldn't setup PCI devices in fdt\n");
704 exit(1);
705 }
706
39ac8455
DG
707 /* RTAS */
708 ret = spapr_rtas_device_tree_setup(fdt, rtas_addr, rtas_size);
709 if (ret < 0) {
710 fprintf(stderr, "Couldn't set up RTAS device tree properties\n");
711 }
712
6e806cc3 713 /* Advertise NUMA via ibm,associativity */
7f763a5d
DG
714 ret = spapr_fixup_cpu_dt(fdt, spapr);
715 if (ret < 0) {
716 fprintf(stderr, "Couldn't finalize CPU device tree properties\n");
6e806cc3
BR
717 }
718
71461b0f
AK
719 bootlist = get_boot_devices_list(&cb, true);
720 if (cb && bootlist) {
721 int offset = fdt_path_offset(fdt, "/chosen");
722 if (offset < 0) {
723 exit(1);
724 }
725 for (i = 0; i < cb; i++) {
726 if (bootlist[i] == '\n') {
727 bootlist[i] = ' ';
728 }
729
730 }
731 ret = fdt_setprop_string(fdt, offset, "qemu,boot-list", bootlist);
732 }
733
3fc5acde 734 if (!spapr->has_graphics) {
f28359d8
LZ
735 spapr_populate_chosen_stdout(fdt, spapr->vio_bus);
736 }
68f3a94c 737
4040ab72
DG
738 _FDT((fdt_pack(fdt)));
739
4d8d5467
BH
740 if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
741 hw_error("FDT too big ! 0x%x bytes (max is 0x%x)\n",
742 fdt_totalsize(fdt), FDT_MAX_SIZE);
743 exit(1);
744 }
745
a3467baa 746 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
9fdf0c29 747
7267c094 748 g_free(fdt);
9fdf0c29
DG
749}
750
751static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
752{
753 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
754}
755
1b14670a 756static void emulate_spapr_hypercall(PowerPCCPU *cpu)
9fdf0c29 757{
1b14670a
AF
758 CPUPPCState *env = &cpu->env;
759
efcb9383
DG
760 if (msr_pr) {
761 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
762 env->gpr[3] = H_PRIVILEGE;
763 } else {
aa100fa4 764 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
efcb9383 765 }
9fdf0c29
DG
766}
767
7f763a5d
DG
768static void spapr_reset_htab(sPAPREnvironment *spapr)
769{
770 long shift;
771
772 /* allocate hash page table. For now we always make this 16mb,
773 * later we should probably make it scale to the size of guest
774 * RAM */
775
776 shift = kvmppc_reset_htab(spapr->htab_shift);
777
778 if (shift > 0) {
779 /* Kernel handles htab, we don't need to allocate one */
780 spapr->htab_shift = shift;
7c43bca0 781 kvmppc_kern_htab = true;
7f763a5d
DG
782 } else {
783 if (!spapr->htab) {
784 /* Allocate an htab if we don't yet have one */
785 spapr->htab = qemu_memalign(HTAB_SIZE(spapr), HTAB_SIZE(spapr));
786 }
787
788 /* And clear it */
789 memset(spapr->htab, 0, HTAB_SIZE(spapr));
790 }
791
792 /* Update the RMA size if necessary */
793 if (spapr->vrma_adjust) {
8c85901e
WG
794 hwaddr node0_size = (nb_numa_nodes > 1) ?
795 numa_info[0].node_mem : ram_size;
c4177479 796 spapr->rma_size = kvmppc_rma_size(node0_size, spapr->htab_shift);
7f763a5d 797 }
9fdf0c29
DG
798}
799
c8787ad4 800static void ppc_spapr_reset(void)
a3467baa 801{
182735ef 802 PowerPCCPU *first_ppc_cpu;
259186a7 803
7f763a5d
DG
804 /* Reset the hash table & recalc the RMA */
805 spapr_reset_htab(spapr);
a3467baa 806
c8787ad4 807 qemu_devices_reset();
a3467baa
DG
808
809 /* Load the fdt */
810 spapr_finalize_fdt(spapr, spapr->fdt_addr, spapr->rtas_addr,
811 spapr->rtas_size);
812
813 /* Set up the entry state */
182735ef
AF
814 first_ppc_cpu = POWERPC_CPU(first_cpu);
815 first_ppc_cpu->env.gpr[3] = spapr->fdt_addr;
816 first_ppc_cpu->env.gpr[5] = 0;
817 first_cpu->halted = 0;
818 first_ppc_cpu->env.nip = spapr->entry_point;
a3467baa
DG
819
820}
821
1bba0dc9
AF
822static void spapr_cpu_reset(void *opaque)
823{
5b2038e0 824 PowerPCCPU *cpu = opaque;
259186a7 825 CPUState *cs = CPU(cpu);
048706d9 826 CPUPPCState *env = &cpu->env;
1bba0dc9 827
259186a7 828 cpu_reset(cs);
048706d9
DG
829
830 /* All CPUs start halted. CPU0 is unhalted from the machine level
831 * reset code and the rest are explicitly started up by the guest
832 * using an RTAS call */
259186a7 833 cs->halted = 1;
048706d9
DG
834
835 env->spr[SPR_HIOR] = 0;
7f763a5d 836
4be21d56 837 env->external_htab = (uint8_t *)spapr->htab;
5736245c
AK
838 if (kvm_enabled() && !env->external_htab) {
839 /*
840 * HV KVM, set external_htab to 1 so our ppc_hash64_load_hpte*
841 * functions do the right thing.
842 */
843 env->external_htab = (void *)1;
844 }
7f763a5d 845 env->htab_base = -1;
f3c75d42
AK
846 /*
847 * htab_mask is the mask used to normalize hash value to PTEG index.
848 * htab_shift is log2 of hash table size.
849 * We have 8 hpte per group, and each hpte is 16 bytes.
850 * ie have 128 bytes per hpte entry.
851 */
852 env->htab_mask = (1ULL << ((spapr)->htab_shift - 7)) - 1;
ec4936e1 853 env->spr[SPR_SDR1] = (target_ulong)(uintptr_t)spapr->htab |
7f763a5d 854 (spapr->htab_shift - 18);
1bba0dc9
AF
855}
856
639e8102
DG
857static void spapr_create_nvram(sPAPREnvironment *spapr)
858{
2ff3de68 859 DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
3978b863 860 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
639e8102 861
3978b863
PB
862 if (dinfo) {
863 qdev_prop_set_drive_nofail(dev, "drive", dinfo->bdrv);
639e8102
DG
864 }
865
866 qdev_init_nofail(dev);
867
868 spapr->nvram = (struct sPAPRNVRAM *)dev;
869}
870
8c57b867 871/* Returns whether we want to use VGA or not */
f28359d8
LZ
872static int spapr_vga_init(PCIBus *pci_bus)
873{
8c57b867 874 switch (vga_interface_type) {
8c57b867 875 case VGA_NONE:
7effdaa3
MW
876 return false;
877 case VGA_DEVICE:
878 return true;
1ddcae82
AJ
879 case VGA_STD:
880 return pci_vga_init(pci_bus) != NULL;
8c57b867 881 default:
f28359d8
LZ
882 fprintf(stderr, "This vga model is not supported,"
883 "currently it only supports -vga std\n");
8c57b867 884 exit(0);
f28359d8 885 }
f28359d8
LZ
886}
887
4be21d56
DG
888static const VMStateDescription vmstate_spapr = {
889 .name = "spapr",
98a8b524 890 .version_id = 2,
4be21d56 891 .minimum_version_id = 1,
3aff6c2f 892 .fields = (VMStateField[]) {
ba0e5bf8 893 VMSTATE_UNUSED(4), /* used to be @next_irq */
4be21d56
DG
894
895 /* RTC offset */
896 VMSTATE_UINT64(rtc_offset, sPAPREnvironment),
98a8b524 897 VMSTATE_PPC_TIMEBASE_V(tb, sPAPREnvironment, 2),
4be21d56
DG
898 VMSTATE_END_OF_LIST()
899 },
900};
901
902#define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
903#define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
904#define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
905#define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
906
907static int htab_save_setup(QEMUFile *f, void *opaque)
908{
909 sPAPREnvironment *spapr = opaque;
910
4be21d56
DG
911 /* "Iteration" header */
912 qemu_put_be32(f, spapr->htab_shift);
913
e68cb8b4
AK
914 if (spapr->htab) {
915 spapr->htab_save_index = 0;
916 spapr->htab_first_pass = true;
917 } else {
918 assert(kvm_enabled());
919
920 spapr->htab_fd = kvmppc_get_htab_fd(false);
921 if (spapr->htab_fd < 0) {
922 fprintf(stderr, "Unable to open fd for reading hash table from KVM: %s\n",
923 strerror(errno));
924 return -1;
925 }
926 }
927
928
4be21d56
DG
929 return 0;
930}
931
4be21d56
DG
932static void htab_save_first_pass(QEMUFile *f, sPAPREnvironment *spapr,
933 int64_t max_ns)
934{
935 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
936 int index = spapr->htab_save_index;
bc72ad67 937 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
938
939 assert(spapr->htab_first_pass);
940
941 do {
942 int chunkstart;
943
944 /* Consume invalid HPTEs */
945 while ((index < htabslots)
946 && !HPTE_VALID(HPTE(spapr->htab, index))) {
947 index++;
948 CLEAN_HPTE(HPTE(spapr->htab, index));
949 }
950
951 /* Consume valid HPTEs */
952 chunkstart = index;
953 while ((index < htabslots)
954 && HPTE_VALID(HPTE(spapr->htab, index))) {
955 index++;
956 CLEAN_HPTE(HPTE(spapr->htab, index));
957 }
958
959 if (index > chunkstart) {
960 int n_valid = index - chunkstart;
961
962 qemu_put_be32(f, chunkstart);
963 qemu_put_be16(f, n_valid);
964 qemu_put_be16(f, 0);
965 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
966 HASH_PTE_SIZE_64 * n_valid);
967
bc72ad67 968 if ((qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
969 break;
970 }
971 }
972 } while ((index < htabslots) && !qemu_file_rate_limit(f));
973
974 if (index >= htabslots) {
975 assert(index == htabslots);
976 index = 0;
977 spapr->htab_first_pass = false;
978 }
979 spapr->htab_save_index = index;
980}
981
e68cb8b4
AK
982static int htab_save_later_pass(QEMUFile *f, sPAPREnvironment *spapr,
983 int64_t max_ns)
4be21d56
DG
984{
985 bool final = max_ns < 0;
986 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
987 int examined = 0, sent = 0;
988 int index = spapr->htab_save_index;
bc72ad67 989 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
4be21d56
DG
990
991 assert(!spapr->htab_first_pass);
992
993 do {
994 int chunkstart, invalidstart;
995
996 /* Consume non-dirty HPTEs */
997 while ((index < htabslots)
998 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
999 index++;
1000 examined++;
1001 }
1002
1003 chunkstart = index;
1004 /* Consume valid dirty HPTEs */
1005 while ((index < htabslots)
1006 && HPTE_DIRTY(HPTE(spapr->htab, index))
1007 && HPTE_VALID(HPTE(spapr->htab, index))) {
1008 CLEAN_HPTE(HPTE(spapr->htab, index));
1009 index++;
1010 examined++;
1011 }
1012
1013 invalidstart = index;
1014 /* Consume invalid dirty HPTEs */
1015 while ((index < htabslots)
1016 && HPTE_DIRTY(HPTE(spapr->htab, index))
1017 && !HPTE_VALID(HPTE(spapr->htab, index))) {
1018 CLEAN_HPTE(HPTE(spapr->htab, index));
1019 index++;
1020 examined++;
1021 }
1022
1023 if (index > chunkstart) {
1024 int n_valid = invalidstart - chunkstart;
1025 int n_invalid = index - invalidstart;
1026
1027 qemu_put_be32(f, chunkstart);
1028 qemu_put_be16(f, n_valid);
1029 qemu_put_be16(f, n_invalid);
1030 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
1031 HASH_PTE_SIZE_64 * n_valid);
1032 sent += index - chunkstart;
1033
bc72ad67 1034 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
4be21d56
DG
1035 break;
1036 }
1037 }
1038
1039 if (examined >= htabslots) {
1040 break;
1041 }
1042
1043 if (index >= htabslots) {
1044 assert(index == htabslots);
1045 index = 0;
1046 }
1047 } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));
1048
1049 if (index >= htabslots) {
1050 assert(index == htabslots);
1051 index = 0;
1052 }
1053
1054 spapr->htab_save_index = index;
1055
e68cb8b4 1056 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
4be21d56
DG
1057}
1058
e68cb8b4
AK
1059#define MAX_ITERATION_NS 5000000 /* 5 ms */
1060#define MAX_KVM_BUF_SIZE 2048
1061
4be21d56
DG
1062static int htab_save_iterate(QEMUFile *f, void *opaque)
1063{
1064 sPAPREnvironment *spapr = opaque;
e68cb8b4 1065 int rc = 0;
4be21d56
DG
1066
1067 /* Iteration header */
1068 qemu_put_be32(f, 0);
1069
e68cb8b4
AK
1070 if (!spapr->htab) {
1071 assert(kvm_enabled());
1072
1073 rc = kvmppc_save_htab(f, spapr->htab_fd,
1074 MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
1075 if (rc < 0) {
1076 return rc;
1077 }
1078 } else if (spapr->htab_first_pass) {
4be21d56
DG
1079 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
1080 } else {
e68cb8b4 1081 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
4be21d56
DG
1082 }
1083
1084 /* End marker */
1085 qemu_put_be32(f, 0);
1086 qemu_put_be16(f, 0);
1087 qemu_put_be16(f, 0);
1088
e68cb8b4 1089 return rc;
4be21d56
DG
1090}
1091
1092static int htab_save_complete(QEMUFile *f, void *opaque)
1093{
1094 sPAPREnvironment *spapr = opaque;
1095
1096 /* Iteration header */
1097 qemu_put_be32(f, 0);
1098
e68cb8b4
AK
1099 if (!spapr->htab) {
1100 int rc;
1101
1102 assert(kvm_enabled());
1103
1104 rc = kvmppc_save_htab(f, spapr->htab_fd, MAX_KVM_BUF_SIZE, -1);
1105 if (rc < 0) {
1106 return rc;
1107 }
1108 close(spapr->htab_fd);
1109 spapr->htab_fd = -1;
1110 } else {
1111 htab_save_later_pass(f, spapr, -1);
1112 }
4be21d56
DG
1113
1114 /* End marker */
1115 qemu_put_be32(f, 0);
1116 qemu_put_be16(f, 0);
1117 qemu_put_be16(f, 0);
1118
1119 return 0;
1120}
1121
1122static int htab_load(QEMUFile *f, void *opaque, int version_id)
1123{
1124 sPAPREnvironment *spapr = opaque;
1125 uint32_t section_hdr;
e68cb8b4 1126 int fd = -1;
4be21d56
DG
1127
1128 if (version_id < 1 || version_id > 1) {
1129 fprintf(stderr, "htab_load() bad version\n");
1130 return -EINVAL;
1131 }
1132
1133 section_hdr = qemu_get_be32(f);
1134
1135 if (section_hdr) {
1136 /* First section, just the hash shift */
1137 if (spapr->htab_shift != section_hdr) {
1138 return -EINVAL;
1139 }
1140 return 0;
1141 }
1142
e68cb8b4
AK
1143 if (!spapr->htab) {
1144 assert(kvm_enabled());
1145
1146 fd = kvmppc_get_htab_fd(true);
1147 if (fd < 0) {
1148 fprintf(stderr, "Unable to open fd to restore KVM hash table: %s\n",
1149 strerror(errno));
1150 }
1151 }
1152
4be21d56
DG
1153 while (true) {
1154 uint32_t index;
1155 uint16_t n_valid, n_invalid;
1156
1157 index = qemu_get_be32(f);
1158 n_valid = qemu_get_be16(f);
1159 n_invalid = qemu_get_be16(f);
1160
1161 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
1162 /* End of Stream */
1163 break;
1164 }
1165
e68cb8b4 1166 if ((index + n_valid + n_invalid) >
4be21d56
DG
1167 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
1168 /* Bad index in stream */
1169 fprintf(stderr, "htab_load() bad index %d (%hd+%hd entries) "
e68cb8b4
AK
1170 "in htab stream (htab_shift=%d)\n", index, n_valid, n_invalid,
1171 spapr->htab_shift);
4be21d56
DG
1172 return -EINVAL;
1173 }
1174
e68cb8b4
AK
1175 if (spapr->htab) {
1176 if (n_valid) {
1177 qemu_get_buffer(f, HPTE(spapr->htab, index),
1178 HASH_PTE_SIZE_64 * n_valid);
1179 }
1180 if (n_invalid) {
1181 memset(HPTE(spapr->htab, index + n_valid), 0,
1182 HASH_PTE_SIZE_64 * n_invalid);
1183 }
1184 } else {
1185 int rc;
1186
1187 assert(fd >= 0);
1188
1189 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
1190 if (rc < 0) {
1191 return rc;
1192 }
4be21d56
DG
1193 }
1194 }
1195
e68cb8b4
AK
1196 if (!spapr->htab) {
1197 assert(fd >= 0);
1198 close(fd);
1199 }
1200
4be21d56
DG
1201 return 0;
1202}
1203
1204static SaveVMHandlers savevm_htab_handlers = {
1205 .save_live_setup = htab_save_setup,
1206 .save_live_iterate = htab_save_iterate,
1207 .save_live_complete = htab_save_complete,
1208 .load_state = htab_load,
1209};
1210
9fdf0c29 1211/* pSeries LPAR / sPAPR hardware init */
3ef96221 1212static void ppc_spapr_init(MachineState *machine)
9fdf0c29 1213{
3ef96221
MA
1214 ram_addr_t ram_size = machine->ram_size;
1215 const char *cpu_model = machine->cpu_model;
1216 const char *kernel_filename = machine->kernel_filename;
1217 const char *kernel_cmdline = machine->kernel_cmdline;
1218 const char *initrd_filename = machine->initrd_filename;
1219 const char *boot_device = machine->boot_order;
05769733 1220 PowerPCCPU *cpu;
e2684c0b 1221 CPUPPCState *env;
8c9f64df 1222 PCIHostState *phb;
9fdf0c29 1223 int i;
890c2b77
AK
1224 MemoryRegion *sysmem = get_system_memory();
1225 MemoryRegion *ram = g_new(MemoryRegion, 1);
a8170e5e 1226 hwaddr rma_alloc_size;
8c85901e 1227 hwaddr node0_size = (nb_numa_nodes > 1) ? numa_info[0].node_mem : ram_size;
4d8d5467
BH
1228 uint32_t initrd_base = 0;
1229 long kernel_size = 0, initrd_size = 0;
1230 long load_limit, rtas_limit, fw_size;
16457e7f 1231 bool kernel_le = false;
39ac8455 1232 char *filename;
9fdf0c29 1233
0ee2c058
AK
1234 msi_supported = true;
1235
d43b45e2
DG
1236 spapr = g_malloc0(sizeof(*spapr));
1237 QLIST_INIT(&spapr->phbs);
1238
9fdf0c29
DG
1239 cpu_ppc_hypercall = emulate_spapr_hypercall;
1240
354ac20a
DG
1241 /* Allocate RMA if necessary */
1242 rma_alloc_size = kvmppc_alloc_rma("ppc_spapr.rma", sysmem);
1243
1244 if (rma_alloc_size == -1) {
1245 hw_error("qemu: Unable to create RMA\n");
1246 exit(1);
1247 }
7f763a5d 1248
c4177479 1249 if (rma_alloc_size && (rma_alloc_size < node0_size)) {
7f763a5d 1250 spapr->rma_size = rma_alloc_size;
354ac20a 1251 } else {
c4177479 1252 spapr->rma_size = node0_size;
7f763a5d
DG
1253
1254 /* With KVM, we don't actually know whether KVM supports an
1255 * unbounded RMA (PR KVM) or is limited by the hash table size
1256 * (HV KVM using VRMA), so we always assume the latter
1257 *
1258 * In that case, we also limit the initial allocations for RTAS
1259 * etc... to 256M since we have no way to know what the VRMA size
1260 * is going to be as it depends on the size of the hash table
1261 * isn't determined yet.
1262 */
1263 if (kvm_enabled()) {
1264 spapr->vrma_adjust = 1;
1265 spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
1266 }
354ac20a
DG
1267 }
1268
c4177479
AK
1269 if (spapr->rma_size > node0_size) {
1270 fprintf(stderr, "Error: Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")\n",
1271 spapr->rma_size);
1272 exit(1);
1273 }
1274
4d8d5467 1275 /* We place the device tree and RTAS just below either the top of the RMA,
354ac20a
DG
1276 * or just below 2GB, whichever is lowere, so that it can be
1277 * processed with 32-bit real mode code if necessary */
7f763a5d 1278 rtas_limit = MIN(spapr->rma_size, 0x80000000);
4d8d5467
BH
1279 spapr->rtas_addr = rtas_limit - RTAS_MAX_SIZE;
1280 spapr->fdt_addr = spapr->rtas_addr - FDT_MAX_SIZE;
1281 load_limit = spapr->fdt_addr - FW_OVERHEAD;
9fdf0c29 1282
382be75d
DG
1283 /* We aim for a hash table of size 1/128 the size of RAM. The
1284 * normal rule of thumb is 1/64 the size of RAM, but that's much
1285 * more than needed for the Linux guests we support. */
1286 spapr->htab_shift = 18; /* Minimum architected size */
1287 while (spapr->htab_shift <= 46) {
1288 if ((1ULL << (spapr->htab_shift + 7)) >= ram_size) {
1289 break;
1290 }
1291 spapr->htab_shift++;
1292 }
7f763a5d 1293
7b565160
DG
1294 /* Set up Interrupt Controller before we create the VCPUs */
1295 spapr->icp = xics_system_init(smp_cpus * kvmppc_smt_threads() / smp_threads,
1296 XICS_IRQS);
7b565160 1297
9fdf0c29
DG
1298 /* init CPUs */
1299 if (cpu_model == NULL) {
6b7a2cf6 1300 cpu_model = kvm_enabled() ? "host" : "POWER7";
9fdf0c29
DG
1301 }
1302 for (i = 0; i < smp_cpus; i++) {
05769733
AF
1303 cpu = cpu_ppc_init(cpu_model);
1304 if (cpu == NULL) {
9fdf0c29
DG
1305 fprintf(stderr, "Unable to find PowerPC CPU definition\n");
1306 exit(1);
1307 }
05769733
AF
1308 env = &cpu->env;
1309
9fdf0c29
DG
1310 /* Set time-base frequency to 512 MHz */
1311 cpu_ppc_tb_init(env, TIMEBASE_FREQ);
9fdf0c29 1312
2cf3eb6d
FC
1313 /* PAPR always has exception vectors in RAM not ROM. To ensure this,
1314 * MSR[IP] should never be set.
1315 */
1316 env->msr_mask &= ~(1 << 6);
048706d9
DG
1317
1318 /* Tell KVM that we're in PAPR mode */
1319 if (kvm_enabled()) {
1bc22652 1320 kvmppc_set_papr(cpu);
048706d9
DG
1321 }
1322
6d9412ea
AK
1323 if (cpu->max_compat) {
1324 if (ppc_set_compat(cpu, cpu->max_compat) < 0) {
1325 exit(1);
1326 }
1327 }
1328
24408a7d
AK
1329 xics_cpu_setup(spapr->icp, cpu);
1330
048706d9 1331 qemu_register_reset(spapr_cpu_reset, cpu);
9fdf0c29
DG
1332 }
1333
1334 /* allocate RAM */
f73a2575 1335 spapr->ram_limit = ram_size;
354ac20a
DG
1336 if (spapr->ram_limit > rma_alloc_size) {
1337 ram_addr_t nonrma_base = rma_alloc_size;
1338 ram_addr_t nonrma_size = spapr->ram_limit - rma_alloc_size;
1339
2c9b15ca 1340 memory_region_init_ram(ram, NULL, "ppc_spapr.ram", nonrma_size);
c5705a77 1341 vmstate_register_ram_global(ram);
354ac20a
DG
1342 memory_region_add_subregion(sysmem, nonrma_base, ram);
1343 }
9fdf0c29 1344
39ac8455 1345 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
a3467baa 1346 spapr->rtas_size = load_image_targphys(filename, spapr->rtas_addr,
4d8d5467 1347 rtas_limit - spapr->rtas_addr);
a3467baa 1348 if (spapr->rtas_size < 0) {
39ac8455
DG
1349 hw_error("qemu: could not load LPAR rtas '%s'\n", filename);
1350 exit(1);
1351 }
4d8d5467
BH
1352 if (spapr->rtas_size > RTAS_MAX_SIZE) {
1353 hw_error("RTAS too big ! 0x%lx bytes (max is 0x%x)\n",
1354 spapr->rtas_size, RTAS_MAX_SIZE);
1355 exit(1);
1356 }
7267c094 1357 g_free(filename);
39ac8455 1358
74d042e5
DG
1359 /* Set up EPOW events infrastructure */
1360 spapr_events_init(spapr);
1361
b5cec4c5 1362 /* Set up VIO bus */
4040ab72
DG
1363 spapr->vio_bus = spapr_vio_bus_init();
1364
277f9acf 1365 for (i = 0; i < MAX_SERIAL_PORTS; i++) {
4040ab72 1366 if (serial_hds[i]) {
d601fac4 1367 spapr_vty_create(spapr->vio_bus, serial_hds[i]);
4040ab72
DG
1368 }
1369 }
9fdf0c29 1370
639e8102
DG
1371 /* We always have at least the nvram device on VIO */
1372 spapr_create_nvram(spapr);
1373
3384f95c 1374 /* Set up PCI */
f1c2dc7c 1375 spapr_pci_msi_init(spapr, SPAPR_PCI_MSI_WINDOW);
fa28f71b
AK
1376 spapr_pci_rtas_init();
1377
89dfd6e1 1378 phb = spapr_create_phb(spapr, 0);
3384f95c 1379
277f9acf 1380 for (i = 0; i < nb_nics; i++) {
8d90ad90
DG
1381 NICInfo *nd = &nd_table[i];
1382
1383 if (!nd->model) {
7267c094 1384 nd->model = g_strdup("ibmveth");
8d90ad90
DG
1385 }
1386
1387 if (strcmp(nd->model, "ibmveth") == 0) {
d601fac4 1388 spapr_vlan_create(spapr->vio_bus, nd);
8d90ad90 1389 } else {
29b358f9 1390 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
8d90ad90
DG
1391 }
1392 }
1393
6e270446 1394 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
d601fac4 1395 spapr_vscsi_create(spapr->vio_bus);
6e270446
BH
1396 }
1397
f28359d8 1398 /* Graphics */
8c9f64df 1399 if (spapr_vga_init(phb->bus)) {
3fc5acde 1400 spapr->has_graphics = true;
f28359d8
LZ
1401 }
1402
094b287f 1403 if (usb_enabled(spapr->has_graphics)) {
8c9f64df 1404 pci_create_simple(phb->bus, -1, "pci-ohci");
35139a59
DG
1405 if (spapr->has_graphics) {
1406 usbdevice_create("keyboard");
1407 usbdevice_create("mouse");
1408 }
1409 }
1410
7f763a5d 1411 if (spapr->rma_size < (MIN_RMA_SLOF << 20)) {
4d8d5467
BH
1412 fprintf(stderr, "qemu: pSeries SLOF firmware requires >= "
1413 "%ldM guest RMA (Real Mode Area memory)\n", MIN_RMA_SLOF);
1414 exit(1);
1415 }
1416
9fdf0c29
DG
1417 if (kernel_filename) {
1418 uint64_t lowaddr = 0;
1419
9fdf0c29
DG
1420 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
1421 NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
3b66da82 1422 if (kernel_size == ELF_LOAD_WRONG_ENDIAN) {
16457e7f
BH
1423 kernel_size = load_elf(kernel_filename,
1424 translate_kernel_address, NULL,
1425 NULL, &lowaddr, NULL, 0, ELF_MACHINE, 0);
1426 kernel_le = kernel_size > 0;
1427 }
9fdf0c29 1428 if (kernel_size < 0) {
3b66da82
AK
1429 fprintf(stderr, "qemu: error loading %s: %s\n",
1430 kernel_filename, load_elf_strerror(kernel_size));
9fdf0c29
DG
1431 exit(1);
1432 }
1433
1434 /* load initrd */
1435 if (initrd_filename) {
4d8d5467
BH
1436 /* Try to locate the initrd in the gap between the kernel
1437 * and the firmware. Add a bit of space just in case
1438 */
1439 initrd_base = (KERNEL_LOAD_ADDR + kernel_size + 0x1ffff) & ~0xffff;
9fdf0c29 1440 initrd_size = load_image_targphys(initrd_filename, initrd_base,
4d8d5467 1441 load_limit - initrd_base);
9fdf0c29
DG
1442 if (initrd_size < 0) {
1443 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
1444 initrd_filename);
1445 exit(1);
1446 }
1447 } else {
1448 initrd_base = 0;
1449 initrd_size = 0;
1450 }
4d8d5467 1451 }
a3467baa 1452
8e7ea787
AF
1453 if (bios_name == NULL) {
1454 bios_name = FW_FILE_NAME;
1455 }
1456 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4d8d5467
BH
1457 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
1458 if (fw_size < 0) {
1459 hw_error("qemu: could not load LPAR rtas '%s'\n", filename);
1460 exit(1);
1461 }
1462 g_free(filename);
4d8d5467
BH
1463
1464 spapr->entry_point = 0x100;
1465
4be21d56
DG
1466 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
1467 register_savevm_live(NULL, "spapr/htab", -1, 1,
1468 &savevm_htab_handlers, spapr);
1469
9fdf0c29 1470 /* Prepare the device tree */
3bbf37f2 1471 spapr->fdt_skel = spapr_create_fdt_skel(initrd_base, initrd_size,
16457e7f 1472 kernel_size, kernel_le,
74d042e5
DG
1473 boot_device, kernel_cmdline,
1474 spapr->epow_irq);
a3467baa 1475 assert(spapr->fdt_skel != NULL);
9fdf0c29
DG
1476}
1477
135a129a
AK
1478static int spapr_kvm_type(const char *vm_type)
1479{
1480 if (!vm_type) {
1481 return 0;
1482 }
1483
1484 if (!strcmp(vm_type, "HV")) {
1485 return 1;
1486 }
1487
1488 if (!strcmp(vm_type, "PR")) {
1489 return 2;
1490 }
1491
1492 error_report("Unknown kvm-type specified '%s'", vm_type);
1493 exit(1);
1494}
1495
71461b0f
AK
1496/*
1497 * Implementation of an interface to adjust firmware patch
1498 * for the bootindex property handling.
1499 */
1500static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
1501 DeviceState *dev)
1502{
1503#define CAST(type, obj, name) \
1504 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
1505 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
1506 sPAPRPHBState *phb = CAST(sPAPRPHBState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
1507
1508 if (d) {
1509 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
1510 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
1511 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
1512
1513 if (spapr) {
1514 /*
1515 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
1516 * We use SRP luns of the form 8000 | (bus << 8) | (id << 5) | lun
1517 * in the top 16 bits of the 64-bit LUN
1518 */
1519 unsigned id = 0x8000 | (d->id << 8) | d->lun;
1520 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
1521 (uint64_t)id << 48);
1522 } else if (virtio) {
1523 /*
1524 * We use SRP luns of the form 01000000 | (target << 8) | lun
1525 * in the top 32 bits of the 64-bit LUN
1526 * Note: the quote above is from SLOF and it is wrong,
1527 * the actual binding is:
1528 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
1529 */
1530 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
1531 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
1532 (uint64_t)id << 32);
1533 } else if (usb) {
1534 /*
1535 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
1536 * in the top 32 bits of the 64-bit LUN
1537 */
1538 unsigned usb_port = atoi(usb->port->path);
1539 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
1540 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
1541 (uint64_t)id << 32);
1542 }
1543 }
1544
1545 if (phb) {
1546 /* Replace "pci" with "pci@800000020000000" */
1547 return g_strdup_printf("pci@%"PRIX64, phb->buid);
1548 }
1549
1550 return NULL;
1551}
1552
23825581
EH
1553static char *spapr_get_kvm_type(Object *obj, Error **errp)
1554{
6ca1502e 1555 sPAPRMachineState *sm = SPAPR_MACHINE(obj);
23825581
EH
1556
1557 return g_strdup(sm->kvm_type);
1558}
1559
1560static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
1561{
6ca1502e 1562 sPAPRMachineState *sm = SPAPR_MACHINE(obj);
23825581
EH
1563
1564 g_free(sm->kvm_type);
1565 sm->kvm_type = g_strdup(value);
1566}
1567
1568static void spapr_machine_initfn(Object *obj)
1569{
1570 object_property_add_str(obj, "kvm-type",
1571 spapr_get_kvm_type, spapr_set_kvm_type, NULL);
1572}
1573
29ee3247
AK
1574static void spapr_machine_class_init(ObjectClass *oc, void *data)
1575{
1576 MachineClass *mc = MACHINE_CLASS(oc);
71461b0f 1577 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
958db90c
MA
1578
1579 mc->name = "pseries";
1580 mc->desc = "pSeries Logical Partition (PAPR compliant)";
1581 mc->is_default = 1;
1582 mc->init = ppc_spapr_init;
1583 mc->reset = ppc_spapr_reset;
1584 mc->block_default_type = IF_SCSI;
1585 mc->max_cpus = MAX_CPUS;
1586 mc->no_parallel = 1;
1587 mc->default_boot_order = NULL;
1588 mc->kvm_type = spapr_kvm_type;
00b4fbe2 1589
71461b0f 1590 fwc->get_dev_path = spapr_get_fw_dev_path;
29ee3247
AK
1591}
1592
1593static const TypeInfo spapr_machine_info = {
1594 .name = TYPE_SPAPR_MACHINE,
1595 .parent = TYPE_MACHINE,
6ca1502e 1596 .instance_size = sizeof(sPAPRMachineState),
23825581 1597 .instance_init = spapr_machine_initfn,
29ee3247 1598 .class_init = spapr_machine_class_init,
71461b0f
AK
1599 .interfaces = (InterfaceInfo[]) {
1600 { TYPE_FW_PATH_PROVIDER },
1601 { }
1602 },
29ee3247
AK
1603};
1604
6026db45
AK
1605static void spapr_machine_2_1_class_init(ObjectClass *oc, void *data)
1606{
1607 MachineClass *mc = MACHINE_CLASS(oc);
1608
1609 mc->name = "pseries-2.1";
1610 mc->desc = "pSeries Logical Partition (PAPR compliant) v2.1";
1611 mc->is_default = 0;
1612}
1613
1614static const TypeInfo spapr_machine_2_1_info = {
1615 .name = TYPE_SPAPR_MACHINE "2.1",
1616 .parent = TYPE_SPAPR_MACHINE,
1617 .class_init = spapr_machine_2_1_class_init,
1618};
1619
29ee3247 1620static void spapr_machine_register_types(void)
9fdf0c29 1621{
29ee3247 1622 type_register_static(&spapr_machine_info);
6026db45 1623 type_register_static(&spapr_machine_2_1_info);
9fdf0c29
DG
1624}
1625
29ee3247 1626type_init(spapr_machine_register_types)
This page took 0.717501 seconds and 4 git commands to generate.