]>
Commit | Line | Data |
---|---|---|
87ecb68b PB |
1 | #ifndef QEMU_PCI_H |
2 | #define QEMU_PCI_H | |
3 | ||
376253ec | 4 | #include "qemu-common.h" |
163c8a59 | 5 | #include "qobject.h" |
376253ec | 6 | |
6b1b92d3 PB |
7 | #include "qdev.h" |
8 | ||
87ecb68b PB |
9 | /* PCI includes legacy ISA access. */ |
10 | #include "isa.h" | |
11 | ||
0428527c IY |
12 | #include "pcie.h" |
13 | ||
87ecb68b PB |
14 | /* PCI bus */ |
15 | ||
3ae80618 AL |
16 | #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07)) |
17 | #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f) | |
18 | #define PCI_FUNC(devfn) ((devfn) & 0x07) | |
90a20dbb | 19 | #define PCI_SLOT_MAX 32 |
6fa84913 | 20 | #define PCI_FUNC_MAX 8 |
3ae80618 | 21 | |
a770dc7e AL |
22 | /* Class, Vendor and Device IDs from Linux's pci_ids.h */ |
23 | #include "pci_ids.h" | |
173a543b | 24 | |
a770dc7e | 25 | /* QEMU-specific Vendor and Device ID definitions */ |
6f338c34 | 26 | |
a770dc7e AL |
27 | /* IBM (0x1014) */ |
28 | #define PCI_DEVICE_ID_IBM_440GX 0x027f | |
4ebcf884 | 29 | #define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff |
deb54399 | 30 | |
a770dc7e | 31 | /* Hitachi (0x1054) */ |
deb54399 | 32 | #define PCI_VENDOR_ID_HITACHI 0x1054 |
a770dc7e | 33 | #define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e |
deb54399 | 34 | |
a770dc7e | 35 | /* Apple (0x106b) */ |
4ebcf884 BS |
36 | #define PCI_DEVICE_ID_APPLE_343S1201 0x0010 |
37 | #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e | |
38 | #define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f | |
4ebcf884 | 39 | #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022 |
a770dc7e | 40 | #define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f |
deb54399 | 41 | |
a770dc7e AL |
42 | /* Realtek (0x10ec) */ |
43 | #define PCI_DEVICE_ID_REALTEK_8029 0x8029 | |
deb54399 | 44 | |
a770dc7e AL |
45 | /* Xilinx (0x10ee) */ |
46 | #define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300 | |
deb54399 | 47 | |
a770dc7e AL |
48 | /* Marvell (0x11ab) */ |
49 | #define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620 | |
deb54399 | 50 | |
a770dc7e | 51 | /* QEMU/Bochs VGA (0x1234) */ |
4ebcf884 BS |
52 | #define PCI_VENDOR_ID_QEMU 0x1234 |
53 | #define PCI_DEVICE_ID_QEMU_VGA 0x1111 | |
54 | ||
a770dc7e | 55 | /* VMWare (0x15ad) */ |
deb54399 AL |
56 | #define PCI_VENDOR_ID_VMWARE 0x15ad |
57 | #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405 | |
58 | #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710 | |
59 | #define PCI_DEVICE_ID_VMWARE_NET 0x0720 | |
60 | #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730 | |
61 | #define PCI_DEVICE_ID_VMWARE_IDE 0x1729 | |
62 | ||
cef3017c | 63 | /* Intel (0x8086) */ |
a770dc7e | 64 | #define PCI_DEVICE_ID_INTEL_82551IT 0x1209 |
d6fd1e66 | 65 | #define PCI_DEVICE_ID_INTEL_82557 0x1229 |
1a5a86fb | 66 | #define PCI_DEVICE_ID_INTEL_82801IR 0x2922 |
74c62ba8 | 67 | |
deb54399 | 68 | /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */ |
d350d97d AL |
69 | #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4 |
70 | #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4 | |
71 | #define PCI_SUBDEVICE_ID_QEMU 0x1100 | |
72 | ||
73 | #define PCI_DEVICE_ID_VIRTIO_NET 0x1000 | |
74 | #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001 | |
75 | #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002 | |
14d50bef | 76 | #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003 |
d350d97d | 77 | |
4f8589e1 | 78 | #define FMT_PCIBUS PRIx64 |
6e355d90 | 79 | |
87ecb68b PB |
80 | typedef void PCIConfigWriteFunc(PCIDevice *pci_dev, |
81 | uint32_t address, uint32_t data, int len); | |
82 | typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev, | |
83 | uint32_t address, int len); | |
84 | typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num, | |
6e355d90 | 85 | pcibus_t addr, pcibus_t size, int type); |
5851e08c | 86 | typedef int PCIUnregisterFunc(PCIDevice *pci_dev); |
87ecb68b | 87 | |
87ecb68b | 88 | typedef struct PCIIORegion { |
6e355d90 IY |
89 | pcibus_t addr; /* current PCI mapping address. -1 means not mapped */ |
90 | #define PCI_BAR_UNMAPPED (~(pcibus_t)0) | |
91 | pcibus_t size; | |
a0c7a97e | 92 | pcibus_t filtered_size; |
87ecb68b PB |
93 | uint8_t type; |
94 | PCIMapIORegionFunc *map_func; | |
17cbcb0b | 95 | ram_addr_t ram_addr; |
87ecb68b PB |
96 | } PCIIORegion; |
97 | ||
98 | #define PCI_ROM_SLOT 6 | |
99 | #define PCI_NUM_REGIONS 7 | |
100 | ||
fb58a897 IY |
101 | #include "pci_regs.h" |
102 | ||
103 | /* PCI HEADER_TYPE */ | |
6407f373 | 104 | #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80 |
8098ed41 | 105 | |
b7ee1603 MT |
106 | /* Size of the standard PCI config header */ |
107 | #define PCI_CONFIG_HEADER_SIZE 0x40 | |
108 | /* Size of the standard PCI config space */ | |
109 | #define PCI_CONFIG_SPACE_SIZE 0x100 | |
a9f49946 IY |
110 | /* Size of the standart PCIe config space: 4KB */ |
111 | #define PCIE_CONFIG_SPACE_SIZE 0x1000 | |
b7ee1603 | 112 | |
e369cad7 IY |
113 | #define PCI_NUM_PINS 4 /* A-D */ |
114 | ||
02eb84d0 MT |
115 | /* Bits in cap_present field. */ |
116 | enum { | |
e4c7d2ae IY |
117 | QEMU_PCI_CAP_MSI = 0x1, |
118 | QEMU_PCI_CAP_MSIX = 0x2, | |
119 | QEMU_PCI_CAP_EXPRESS = 0x4, | |
49823868 IY |
120 | |
121 | /* multifunction capable device */ | |
e4c7d2ae | 122 | #define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3 |
49823868 | 123 | QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR), |
b1aeb926 IY |
124 | |
125 | /* command register SERR bit enabled */ | |
126 | #define QEMU_PCI_CAP_SERR_BITNR 4 | |
127 | QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR), | |
02eb84d0 MT |
128 | }; |
129 | ||
87ecb68b | 130 | struct PCIDevice { |
6b1b92d3 | 131 | DeviceState qdev; |
87ecb68b | 132 | /* PCI config space */ |
a9f49946 | 133 | uint8_t *config; |
b7ee1603 | 134 | |
ebabb67a | 135 | /* Used to enable config checks on load. Note that writable bits are |
bd4b65ee | 136 | * never checked even if set in cmask. */ |
a9f49946 | 137 | uint8_t *cmask; |
bd4b65ee | 138 | |
b7ee1603 | 139 | /* Used to implement R/W bytes */ |
a9f49946 | 140 | uint8_t *wmask; |
87ecb68b | 141 | |
92ba5f51 IY |
142 | /* Used to implement RW1C(Write 1 to Clear) bytes */ |
143 | uint8_t *w1cmask; | |
144 | ||
6f4cbd39 | 145 | /* Used to allocate config space for capabilities. */ |
a9f49946 | 146 | uint8_t *used; |
6f4cbd39 | 147 | |
87ecb68b PB |
148 | /* the following fields are read only */ |
149 | PCIBus *bus; | |
54586bd1 | 150 | uint32_t devfn; |
87ecb68b PB |
151 | char name[64]; |
152 | PCIIORegion io_regions[PCI_NUM_REGIONS]; | |
153 | ||
154 | /* do not access the following fields */ | |
155 | PCIConfigReadFunc *config_read; | |
156 | PCIConfigWriteFunc *config_write; | |
87ecb68b PB |
157 | |
158 | /* IRQ objects for the INTA-INTD pins. */ | |
159 | qemu_irq *irq; | |
160 | ||
161 | /* Current IRQ levels. Used internally by the generic PCI code. */ | |
d036bb21 | 162 | uint8_t irq_state; |
02eb84d0 MT |
163 | |
164 | /* Capability bits */ | |
165 | uint32_t cap_present; | |
166 | ||
167 | /* Offset of MSI-X capability in config space */ | |
168 | uint8_t msix_cap; | |
169 | ||
170 | /* MSI-X entries */ | |
171 | int msix_entries_nr; | |
172 | ||
173 | /* Space to store MSIX table */ | |
174 | uint8_t *msix_table_page; | |
175 | /* MMIO index used to map MSIX table and pending bit entries. */ | |
176 | int msix_mmio_index; | |
177 | /* Reference-count for entries actually in use by driver. */ | |
178 | unsigned *msix_entry_used; | |
179 | /* Region including the MSI-X table */ | |
180 | uint32_t msix_bar_size; | |
f16c4abf JQ |
181 | /* Version id needed for VMState */ |
182 | int32_t version_id; | |
c2039bd0 | 183 | |
e4c7d2ae IY |
184 | /* Offset of MSI capability in config space */ |
185 | uint8_t msi_cap; | |
186 | ||
0428527c IY |
187 | /* PCI Express */ |
188 | PCIExpressDevice exp; | |
189 | ||
c2039bd0 | 190 | /* Location of option rom */ |
8c52c8f3 | 191 | char *romfile; |
c2039bd0 | 192 | ram_addr_t rom_offset; |
88169ddf | 193 | uint32_t rom_bar; |
87ecb68b PB |
194 | }; |
195 | ||
196 | PCIDevice *pci_register_device(PCIBus *bus, const char *name, | |
197 | int instance_size, int devfn, | |
198 | PCIConfigReadFunc *config_read, | |
199 | PCIConfigWriteFunc *config_write); | |
200 | ||
28c2c264 | 201 | void pci_register_bar(PCIDevice *pci_dev, int region_num, |
0bb750ef | 202 | pcibus_t size, uint8_t type, |
87ecb68b | 203 | PCIMapIORegionFunc *map_func); |
17cbcb0b AK |
204 | void pci_register_bar_simple(PCIDevice *pci_dev, int region_num, |
205 | pcibus_t size, uint8_t attr, ram_addr_t ram_addr); | |
87ecb68b | 206 | |
ca77089d IY |
207 | int pci_add_capability(PCIDevice *pdev, uint8_t cap_id, |
208 | uint8_t offset, uint8_t size); | |
6f4cbd39 MT |
209 | |
210 | void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size); | |
211 | ||
212 | void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size); | |
213 | ||
214 | uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id); | |
215 | ||
216 | ||
87ecb68b PB |
217 | uint32_t pci_default_read_config(PCIDevice *d, |
218 | uint32_t address, int len); | |
219 | void pci_default_write_config(PCIDevice *d, | |
220 | uint32_t address, uint32_t val, int len); | |
221 | void pci_device_save(PCIDevice *s, QEMUFile *f); | |
222 | int pci_device_load(PCIDevice *s, QEMUFile *f); | |
223 | ||
5d4e84c8 | 224 | typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level); |
87ecb68b | 225 | typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num); |
e927d487 MT |
226 | |
227 | typedef enum { | |
228 | PCI_HOTPLUG_DISABLED, | |
229 | PCI_HOTPLUG_ENABLED, | |
230 | PCI_COLDPLUG_ENABLED, | |
231 | } PCIHotplugState; | |
232 | ||
233 | typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev, | |
234 | PCIHotplugState state); | |
21eea4b3 | 235 | void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent, |
6f3279b5 IY |
236 | const char *name, uint8_t devfn_min); |
237 | PCIBus *pci_bus_new(DeviceState *parent, const char *name, uint8_t devfn_min); | |
21eea4b3 GH |
238 | void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, |
239 | void *irq_opaque, int nirq); | |
9ddf8437 | 240 | int pci_bus_get_irq_level(PCIBus *bus, int irq_num); |
87c30546 | 241 | void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev); |
02e2da45 PB |
242 | PCIBus *pci_register_bus(DeviceState *parent, const char *name, |
243 | pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, | |
6f3279b5 | 244 | void *irq_opaque, uint8_t devfn_min, int nirq); |
0ead87c8 | 245 | void pci_device_reset(PCIDevice *dev); |
9bb33586 | 246 | void pci_bus_reset(PCIBus *bus); |
87ecb68b | 247 | |
2e01c8cf BS |
248 | void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base); |
249 | ||
5607c388 MA |
250 | PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model, |
251 | const char *default_devaddr); | |
07caea31 MA |
252 | PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model, |
253 | const char *default_devaddr); | |
87ecb68b | 254 | int pci_bus_num(PCIBus *s); |
e822a52a | 255 | void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d)); |
c469e1dd | 256 | PCIBus *pci_find_root_bus(int domain); |
e075e788 | 257 | int pci_find_domain(const PCIBus *bus); |
e822a52a | 258 | PCIBus *pci_find_bus(PCIBus *bus, int bus_num); |
5256d8bf | 259 | PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn); |
f3006dd1 | 260 | int pci_qdev_find_device(const char *id, PCIDevice **pdev); |
49bd1458 | 261 | PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr); |
87ecb68b | 262 | |
43c945f1 IY |
263 | int pci_parse_devaddr(const char *addr, int *domp, int *busp, |
264 | unsigned int *slotp, unsigned int *funcp); | |
e9283f8b JK |
265 | int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp, |
266 | unsigned *slotp); | |
880345c4 | 267 | |
163c8a59 LC |
268 | void do_pci_info_print(Monitor *mon, const QObject *data); |
269 | void do_pci_info(Monitor *mon, QObject **ret_data); | |
783753fd | 270 | void pci_bridge_update_mappings(PCIBus *b); |
87ecb68b | 271 | |
4c92325b IY |
272 | void pci_device_deassert_intx(PCIDevice *dev); |
273 | ||
64d50b8b MT |
274 | static inline void |
275 | pci_set_byte(uint8_t *config, uint8_t val) | |
276 | { | |
277 | *config = val; | |
278 | } | |
279 | ||
280 | static inline uint8_t | |
cb95c2e4 | 281 | pci_get_byte(const uint8_t *config) |
64d50b8b MT |
282 | { |
283 | return *config; | |
284 | } | |
285 | ||
14e12559 MT |
286 | static inline void |
287 | pci_set_word(uint8_t *config, uint16_t val) | |
288 | { | |
289 | cpu_to_le16wu((uint16_t *)config, val); | |
290 | } | |
291 | ||
292 | static inline uint16_t | |
cb95c2e4 | 293 | pci_get_word(const uint8_t *config) |
14e12559 | 294 | { |
cb95c2e4 | 295 | return le16_to_cpupu((const uint16_t *)config); |
14e12559 MT |
296 | } |
297 | ||
298 | static inline void | |
299 | pci_set_long(uint8_t *config, uint32_t val) | |
300 | { | |
301 | cpu_to_le32wu((uint32_t *)config, val); | |
302 | } | |
303 | ||
304 | static inline uint32_t | |
cb95c2e4 | 305 | pci_get_long(const uint8_t *config) |
14e12559 | 306 | { |
cb95c2e4 | 307 | return le32_to_cpupu((const uint32_t *)config); |
14e12559 MT |
308 | } |
309 | ||
fb5ce7d2 IY |
310 | static inline void |
311 | pci_set_quad(uint8_t *config, uint64_t val) | |
312 | { | |
313 | cpu_to_le64w((uint64_t *)config, val); | |
314 | } | |
315 | ||
316 | static inline uint64_t | |
cb95c2e4 | 317 | pci_get_quad(const uint8_t *config) |
fb5ce7d2 | 318 | { |
cb95c2e4 | 319 | return le64_to_cpup((const uint64_t *)config); |
fb5ce7d2 IY |
320 | } |
321 | ||
deb54399 AL |
322 | static inline void |
323 | pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val) | |
324 | { | |
14e12559 | 325 | pci_set_word(&pci_config[PCI_VENDOR_ID], val); |
deb54399 AL |
326 | } |
327 | ||
328 | static inline void | |
329 | pci_config_set_device_id(uint8_t *pci_config, uint16_t val) | |
330 | { | |
14e12559 | 331 | pci_set_word(&pci_config[PCI_DEVICE_ID], val); |
deb54399 AL |
332 | } |
333 | ||
cf602c7b IE |
334 | static inline void |
335 | pci_config_set_revision(uint8_t *pci_config, uint8_t val) | |
336 | { | |
337 | pci_set_byte(&pci_config[PCI_REVISION_ID], val); | |
338 | } | |
339 | ||
173a543b BS |
340 | static inline void |
341 | pci_config_set_class(uint8_t *pci_config, uint16_t val) | |
342 | { | |
14e12559 | 343 | pci_set_word(&pci_config[PCI_CLASS_DEVICE], val); |
173a543b BS |
344 | } |
345 | ||
cf602c7b IE |
346 | static inline void |
347 | pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val) | |
348 | { | |
349 | pci_set_byte(&pci_config[PCI_CLASS_PROG], val); | |
350 | } | |
351 | ||
352 | static inline void | |
353 | pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val) | |
354 | { | |
355 | pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val); | |
356 | } | |
357 | ||
aabcf526 IY |
358 | /* |
359 | * helper functions to do bit mask operation on configuration space. | |
360 | * Just to set bit, use test-and-set and discard returned value. | |
361 | * Just to clear bit, use test-and-clear and discard returned value. | |
362 | * NOTE: They aren't atomic. | |
363 | */ | |
364 | static inline uint8_t | |
365 | pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask) | |
366 | { | |
367 | uint8_t val = pci_get_byte(config); | |
368 | pci_set_byte(config, val & ~mask); | |
369 | return val & mask; | |
370 | } | |
371 | ||
372 | static inline uint8_t | |
373 | pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask) | |
374 | { | |
375 | uint8_t val = pci_get_byte(config); | |
376 | pci_set_byte(config, val | mask); | |
377 | return val & mask; | |
378 | } | |
379 | ||
380 | static inline uint16_t | |
381 | pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask) | |
382 | { | |
383 | uint16_t val = pci_get_word(config); | |
384 | pci_set_word(config, val & ~mask); | |
385 | return val & mask; | |
386 | } | |
387 | ||
388 | static inline uint16_t | |
389 | pci_word_test_and_set_mask(uint8_t *config, uint16_t mask) | |
390 | { | |
391 | uint16_t val = pci_get_word(config); | |
392 | pci_set_word(config, val | mask); | |
393 | return val & mask; | |
394 | } | |
395 | ||
396 | static inline uint32_t | |
397 | pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask) | |
398 | { | |
399 | uint32_t val = pci_get_long(config); | |
400 | pci_set_long(config, val & ~mask); | |
401 | return val & mask; | |
402 | } | |
403 | ||
404 | static inline uint32_t | |
405 | pci_long_test_and_set_mask(uint8_t *config, uint32_t mask) | |
406 | { | |
407 | uint32_t val = pci_get_long(config); | |
408 | pci_set_long(config, val | mask); | |
409 | return val & mask; | |
410 | } | |
411 | ||
412 | static inline uint64_t | |
413 | pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask) | |
414 | { | |
415 | uint64_t val = pci_get_quad(config); | |
416 | pci_set_quad(config, val & ~mask); | |
417 | return val & mask; | |
418 | } | |
419 | ||
420 | static inline uint64_t | |
421 | pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask) | |
422 | { | |
423 | uint64_t val = pci_get_quad(config); | |
424 | pci_set_quad(config, val | mask); | |
425 | return val & mask; | |
426 | } | |
427 | ||
81a322d4 | 428 | typedef int (*pci_qdev_initfn)(PCIDevice *dev); |
0aab0d3a GH |
429 | typedef struct { |
430 | DeviceInfo qdev; | |
431 | pci_qdev_initfn init; | |
e3936fa5 | 432 | PCIUnregisterFunc *exit; |
0aab0d3a GH |
433 | PCIConfigReadFunc *config_read; |
434 | PCIConfigWriteFunc *config_write; | |
a9f49946 | 435 | |
113f89df IY |
436 | uint16_t vendor_id; |
437 | uint16_t device_id; | |
438 | uint8_t revision; | |
439 | uint16_t class_id; | |
440 | uint16_t subsystem_vendor_id; /* only for header type = 0 */ | |
441 | uint16_t subsystem_id; /* only for header type = 0 */ | |
442 | ||
e327e323 IY |
443 | /* |
444 | * pci-to-pci bridge or normal device. | |
445 | * This doesn't mean pci host switch. | |
446 | * When card bus bridge is supported, this would be enhanced. | |
447 | */ | |
448 | int is_bridge; | |
fb231628 | 449 | |
a9f49946 | 450 | /* pcie stuff */ |
3c217c14 | 451 | int is_express; /* is this device pci express? */ |
8c52c8f3 | 452 | |
180c22e1 GH |
453 | /* device isn't hot-pluggable */ |
454 | int no_hotplug; | |
455 | ||
8c52c8f3 GH |
456 | /* rom bar */ |
457 | const char *romfile; | |
0aab0d3a GH |
458 | } PCIDeviceInfo; |
459 | ||
460 | void pci_qdev_register(PCIDeviceInfo *info); | |
461 | void pci_qdev_register_many(PCIDeviceInfo *info); | |
6b1b92d3 | 462 | |
49823868 IY |
463 | PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction, |
464 | const char *name); | |
465 | PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn, | |
466 | bool multifunction, | |
467 | const char *name); | |
7cc050b1 BS |
468 | PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn, |
469 | bool multifunction, | |
470 | const char *name); | |
499cf102 | 471 | PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name); |
6b1b92d3 | 472 | PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name); |
7cc050b1 | 473 | PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name); |
6b1b92d3 | 474 | |
3c18685f | 475 | static inline int pci_is_express(const PCIDevice *d) |
a9f49946 IY |
476 | { |
477 | return d->cap_present & QEMU_PCI_CAP_EXPRESS; | |
478 | } | |
479 | ||
3c18685f | 480 | static inline uint32_t pci_config_size(const PCIDevice *d) |
a9f49946 IY |
481 | { |
482 | return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE; | |
483 | } | |
484 | ||
87ecb68b | 485 | #endif |