]> Git Repo - qemu.git/blame - hw/arm/pxa2xx.c
hw/arm/pxa2xx: Add reset method for pxa2xx_ssp
[qemu.git] / hw / arm / pxa2xx.c
CommitLineData
c1713132
AZ
1/*
2 * Intel XScale PXA255/270 processor support.
3 *
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <[email protected]>
6 *
8e31bf38 7 * This code is licensed under the GPL.
c1713132
AZ
8 */
9
83c9f4ca 10#include "hw/sysbus.h"
0d09e41a 11#include "hw/arm/pxa.h"
9c17d615 12#include "sysemu/sysemu.h"
0d09e41a
PB
13#include "hw/char/serial.h"
14#include "hw/i2c/i2c.h"
83c9f4ca 15#include "hw/ssi.h"
dccfcd0e 16#include "sysemu/char.h"
fa1d36df 17#include "sysemu/block-backend.h"
9c17d615 18#include "sysemu/blockdev.h"
c1713132
AZ
19
20static struct {
a8170e5e 21 hwaddr io_base;
c1713132
AZ
22 int irqn;
23} pxa255_serial[] = {
24 { 0x40100000, PXA2XX_PIC_FFUART },
25 { 0x40200000, PXA2XX_PIC_BTUART },
26 { 0x40700000, PXA2XX_PIC_STUART },
27 { 0x41600000, PXA25X_PIC_HWUART },
28 { 0, 0 }
29}, pxa270_serial[] = {
30 { 0x40100000, PXA2XX_PIC_FFUART },
31 { 0x40200000, PXA2XX_PIC_BTUART },
32 { 0x40700000, PXA2XX_PIC_STUART },
33 { 0, 0 }
34};
35
fa58c156 36typedef struct PXASSPDef {
a8170e5e 37 hwaddr io_base;
c1713132 38 int irqn;
fa58c156
FB
39} PXASSPDef;
40
41#if 0
42static PXASSPDef pxa250_ssp[] = {
c1713132
AZ
43 { 0x41000000, PXA2XX_PIC_SSP },
44 { 0, 0 }
fa58c156
FB
45};
46#endif
47
48static PXASSPDef pxa255_ssp[] = {
c1713132
AZ
49 { 0x41000000, PXA2XX_PIC_SSP },
50 { 0x41400000, PXA25X_PIC_NSSP },
51 { 0, 0 }
fa58c156
FB
52};
53
54#if 0
55static PXASSPDef pxa26x_ssp[] = {
c1713132
AZ
56 { 0x41000000, PXA2XX_PIC_SSP },
57 { 0x41400000, PXA25X_PIC_NSSP },
58 { 0x41500000, PXA26X_PIC_ASSP },
59 { 0, 0 }
fa58c156
FB
60};
61#endif
62
63static PXASSPDef pxa27x_ssp[] = {
c1713132
AZ
64 { 0x41000000, PXA2XX_PIC_SSP },
65 { 0x41700000, PXA27X_PIC_SSP2 },
66 { 0x41900000, PXA2XX_PIC_SSP3 },
67 { 0, 0 }
68};
69
70#define PMCR 0x00 /* Power Manager Control register */
71#define PSSR 0x04 /* Power Manager Sleep Status register */
72#define PSPR 0x08 /* Power Manager Scratch-Pad register */
73#define PWER 0x0c /* Power Manager Wake-Up Enable register */
74#define PRER 0x10 /* Power Manager Rising-Edge Detect Enable register */
75#define PFER 0x14 /* Power Manager Falling-Edge Detect Enable register */
76#define PEDR 0x18 /* Power Manager Edge-Detect Status register */
77#define PCFR 0x1c /* Power Manager General Configuration register */
78#define PGSR0 0x20 /* Power Manager GPIO Sleep-State register 0 */
79#define PGSR1 0x24 /* Power Manager GPIO Sleep-State register 1 */
80#define PGSR2 0x28 /* Power Manager GPIO Sleep-State register 2 */
81#define PGSR3 0x2c /* Power Manager GPIO Sleep-State register 3 */
82#define RCSR 0x30 /* Reset Controller Status register */
83#define PSLR 0x34 /* Power Manager Sleep Configuration register */
84#define PTSR 0x38 /* Power Manager Standby Configuration register */
85#define PVCR 0x40 /* Power Manager Voltage Change Control register */
86#define PUCR 0x4c /* Power Manager USIM Card Control/Status register */
87#define PKWR 0x50 /* Power Manager Keyboard Wake-Up Enable register */
88#define PKSR 0x54 /* Power Manager Keyboard Level-Detect Status */
89#define PCMD0 0x80 /* Power Manager I2C Command register File 0 */
90#define PCMD31 0xfc /* Power Manager I2C Command register File 31 */
91
a8170e5e 92static uint64_t pxa2xx_pm_read(void *opaque, hwaddr addr,
adfc39ea 93 unsigned size)
c1713132 94{
bc24a225 95 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
96
97 switch (addr) {
98 case PMCR ... PCMD31:
99 if (addr & 3)
100 goto fail;
101
102 return s->pm_regs[addr >> 2];
103 default:
104 fail:
105 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
106 break;
107 }
108 return 0;
109}
110
a8170e5e 111static void pxa2xx_pm_write(void *opaque, hwaddr addr,
adfc39ea 112 uint64_t value, unsigned size)
c1713132 113{
bc24a225 114 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
115
116 switch (addr) {
117 case PMCR:
afd4a652
PM
118 /* Clear the write-one-to-clear bits... */
119 s->pm_regs[addr >> 2] &= ~(value & 0x2a);
120 /* ...and set the plain r/w bits */
7c64d297 121 s->pm_regs[addr >> 2] &= ~0x15;
c1713132
AZ
122 s->pm_regs[addr >> 2] |= value & 0x15;
123 break;
124
125 case PSSR: /* Read-clean registers */
126 case RCSR:
127 case PKSR:
128 s->pm_regs[addr >> 2] &= ~value;
129 break;
130
131 default: /* Read-write registers */
603ff776 132 if (!(addr & 3)) {
c1713132
AZ
133 s->pm_regs[addr >> 2] = value;
134 break;
135 }
136
137 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
138 break;
139 }
140}
141
adfc39ea
AK
142static const MemoryRegionOps pxa2xx_pm_ops = {
143 .read = pxa2xx_pm_read,
144 .write = pxa2xx_pm_write,
145 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
146};
147
f0ab24ce
JQ
148static const VMStateDescription vmstate_pxa2xx_pm = {
149 .name = "pxa2xx_pm",
150 .version_id = 0,
151 .minimum_version_id = 0,
8f1e884b 152 .fields = (VMStateField[]) {
f0ab24ce
JQ
153 VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
154 VMSTATE_END_OF_LIST()
155 }
156};
aa941b94 157
c1713132
AZ
158#define CCCR 0x00 /* Core Clock Configuration register */
159#define CKEN 0x04 /* Clock Enable register */
160#define OSCC 0x08 /* Oscillator Configuration register */
161#define CCSR 0x0c /* Core Clock Status register */
162
a8170e5e 163static uint64_t pxa2xx_cm_read(void *opaque, hwaddr addr,
adfc39ea 164 unsigned size)
c1713132 165{
bc24a225 166 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
167
168 switch (addr) {
169 case CCCR:
170 case CKEN:
171 case OSCC:
172 return s->cm_regs[addr >> 2];
173
174 case CCSR:
175 return s->cm_regs[CCCR >> 2] | (3 << 28);
176
177 default:
178 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
179 break;
180 }
181 return 0;
182}
183
a8170e5e 184static void pxa2xx_cm_write(void *opaque, hwaddr addr,
adfc39ea 185 uint64_t value, unsigned size)
c1713132 186{
bc24a225 187 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
188
189 switch (addr) {
190 case CCCR:
191 case CKEN:
192 s->cm_regs[addr >> 2] = value;
193 break;
194
195 case OSCC:
565d2895 196 s->cm_regs[addr >> 2] &= ~0x6c;
c1713132 197 s->cm_regs[addr >> 2] |= value & 0x6e;
565d2895
AZ
198 if ((value >> 1) & 1) /* OON */
199 s->cm_regs[addr >> 2] |= 1 << 0; /* Oscillator is now stable */
c1713132
AZ
200 break;
201
202 default:
203 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
204 break;
205 }
206}
207
adfc39ea
AK
208static const MemoryRegionOps pxa2xx_cm_ops = {
209 .read = pxa2xx_cm_read,
210 .write = pxa2xx_cm_write,
211 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
212};
213
ae1f90de
JQ
214static const VMStateDescription vmstate_pxa2xx_cm = {
215 .name = "pxa2xx_cm",
216 .version_id = 0,
217 .minimum_version_id = 0,
8f1e884b 218 .fields = (VMStateField[]) {
ae1f90de
JQ
219 VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
220 VMSTATE_UINT32(clkcfg, PXA2xxState),
221 VMSTATE_UINT32(pmnc, PXA2xxState),
222 VMSTATE_END_OF_LIST()
223 }
224};
aa941b94 225
c4241c7d 226static uint64_t pxa2xx_clkcfg_read(CPUARMState *env, const ARMCPRegInfo *ri)
c1713132 227{
e2f8a44d 228 PXA2xxState *s = (PXA2xxState *)ri->opaque;
c4241c7d 229 return s->clkcfg;
e2f8a44d 230}
c1713132 231
c4241c7d
PM
232static void pxa2xx_clkcfg_write(CPUARMState *env, const ARMCPRegInfo *ri,
233 uint64_t value)
e2f8a44d
PM
234{
235 PXA2xxState *s = (PXA2xxState *)ri->opaque;
236 s->clkcfg = value & 0xf;
237 if (value & 2) {
238 printf("%s: CPU frequency change attempt\n", __func__);
c1713132 239 }
c1713132
AZ
240}
241
c4241c7d
PM
242static void pxa2xx_pwrmode_write(CPUARMState *env, const ARMCPRegInfo *ri,
243 uint64_t value)
c1713132 244{
e2f8a44d 245 PXA2xxState *s = (PXA2xxState *)ri->opaque;
c1713132
AZ
246 static const char *pwrmode[8] = {
247 "Normal", "Idle", "Deep-idle", "Standby",
248 "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
249 };
250
e2f8a44d
PM
251 if (value & 8) {
252 printf("%s: CPU voltage change attempt\n", __func__);
253 }
254 switch (value & 7) {
255 case 0:
256 /* Do nothing */
c1713132
AZ
257 break;
258
e2f8a44d
PM
259 case 1:
260 /* Idle */
43a32ed6 261 if (!(s->cm_regs[CCCR >> 2] & (1U << 31))) { /* CPDIS */
c3affe56 262 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
e2f8a44d
PM
263 break;
264 }
265 /* Fall through. */
266
267 case 2:
268 /* Deep-Idle */
c3affe56 269 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
e2f8a44d
PM
270 s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
271 goto message;
272
273 case 3:
4cc35614
PM
274 s->cpu->env.uncached_cpsr = ARM_CPU_MODE_SVC;
275 s->cpu->env.daif = PSTATE_A | PSTATE_F | PSTATE_I;
137feaa9 276 s->cpu->env.cp15.sctlr_ns = 0;
7ebd5f2e 277 s->cpu->env.cp15.cpacr_el1 = 0;
7dd8c9af 278 s->cpu->env.cp15.ttbr0_el[1] = 0;
0c17d68c 279 s->cpu->env.cp15.dacr_ns = 0;
e2f8a44d
PM
280 s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */
281 s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
282
283 /*
284 * The scratch-pad register is almost universally used
285 * for storing the return address on suspend. For the
286 * lack of a resuming bootloader, perform a jump
287 * directly to that address.
288 */
289 memset(s->cpu->env.regs, 0, 4 * 15);
290 s->cpu->env.regs[15] = s->pm_regs[PSPR >> 2];
c1713132
AZ
291
292#if 0
e2f8a44d
PM
293 buffer = 0xe59ff000; /* ldr pc, [pc, #0] */
294 cpu_physical_memory_write(0, &buffer, 4);
295 buffer = s->pm_regs[PSPR >> 2];
296 cpu_physical_memory_write(8, &buffer, 4);
c1713132
AZ
297#endif
298
e2f8a44d 299 /* Suspend */
4917cf44 300 cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
c1713132 301
e2f8a44d 302 goto message;
c1713132
AZ
303
304 default:
e2f8a44d
PM
305 message:
306 printf("%s: machine entered %s mode\n", __func__,
307 pwrmode[value & 7]);
c1713132 308 }
c1713132
AZ
309}
310
c4241c7d 311static uint64_t pxa2xx_cppmnc_read(CPUARMState *env, const ARMCPRegInfo *ri)
dc2a9045
PM
312{
313 PXA2xxState *s = (PXA2xxState *)ri->opaque;
c4241c7d 314 return s->pmnc;
dc2a9045
PM
315}
316
c4241c7d
PM
317static void pxa2xx_cppmnc_write(CPUARMState *env, const ARMCPRegInfo *ri,
318 uint64_t value)
dc2a9045
PM
319{
320 PXA2xxState *s = (PXA2xxState *)ri->opaque;
321 s->pmnc = value;
dc2a9045
PM
322}
323
c4241c7d 324static uint64_t pxa2xx_cpccnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
dc2a9045
PM
325{
326 PXA2xxState *s = (PXA2xxState *)ri->opaque;
327 if (s->pmnc & 1) {
c4241c7d 328 return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
dc2a9045 329 } else {
c4241c7d 330 return 0;
dc2a9045 331 }
dc2a9045
PM
332}
333
334static const ARMCPRegInfo pxa_cp_reginfo[] = {
f565235b
PM
335 /* cp14 crm==1: perf registers */
336 { .name = "CPPMNC", .cp = 14, .crn = 0, .crm = 1, .opc1 = 0, .opc2 = 0,
14c3032a 337 .access = PL1_RW, .type = ARM_CP_IO,
dc2a9045
PM
338 .readfn = pxa2xx_cppmnc_read, .writefn = pxa2xx_cppmnc_write },
339 { .name = "CPCCNT", .cp = 14, .crn = 1, .crm = 1, .opc1 = 0, .opc2 = 0,
14c3032a 340 .access = PL1_RW, .type = ARM_CP_IO,
dc2a9045 341 .readfn = pxa2xx_cpccnt_read, .writefn = arm_cp_write_ignore },
f565235b 342 { .name = "CPINTEN", .cp = 14, .crn = 4, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 343 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 344 { .name = "CPFLAG", .cp = 14, .crn = 5, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 345 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 346 { .name = "CPEVTSEL", .cp = 14, .crn = 8, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 347 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b
PM
348 /* cp14 crm==2: performance count registers */
349 { .name = "CPPMN0", .cp = 14, .crn = 0, .crm = 2, .opc1 = 0, .opc2 = 0,
dc2a9045 350 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 351 { .name = "CPPMN1", .cp = 14, .crn = 1, .crm = 2, .opc1 = 0, .opc2 = 0,
dc2a9045
PM
352 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
353 { .name = "CPPMN2", .cp = 14, .crn = 2, .crm = 2, .opc1 = 0, .opc2 = 0,
354 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
355 { .name = "CPPMN3", .cp = 14, .crn = 2, .crm = 3, .opc1 = 0, .opc2 = 0,
356 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
e2f8a44d
PM
357 /* cp14 crn==6: CLKCFG */
358 { .name = "CLKCFG", .cp = 14, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
14c3032a 359 .access = PL1_RW, .type = ARM_CP_IO,
e2f8a44d
PM
360 .readfn = pxa2xx_clkcfg_read, .writefn = pxa2xx_clkcfg_write },
361 /* cp14 crn==7: PWRMODE */
362 { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0,
14c3032a 363 .access = PL1_RW, .type = ARM_CP_IO,
e2f8a44d 364 .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write },
dc2a9045
PM
365 REGINFO_SENTINEL
366};
367
368static void pxa2xx_setup_cp14(PXA2xxState *s)
369{
370 define_arm_cp_regs_with_opaque(s->cpu, pxa_cp_reginfo, s);
371}
372
c1713132
AZ
373#define MDCNFG 0x00 /* SDRAM Configuration register */
374#define MDREFR 0x04 /* SDRAM Refresh Control register */
375#define MSC0 0x08 /* Static Memory Control register 0 */
376#define MSC1 0x0c /* Static Memory Control register 1 */
377#define MSC2 0x10 /* Static Memory Control register 2 */
378#define MECR 0x14 /* Expansion Memory Bus Config register */
379#define SXCNFG 0x1c /* Synchronous Static Memory Config register */
380#define MCMEM0 0x28 /* PC Card Memory Socket 0 Timing register */
381#define MCMEM1 0x2c /* PC Card Memory Socket 1 Timing register */
382#define MCATT0 0x30 /* PC Card Attribute Socket 0 register */
383#define MCATT1 0x34 /* PC Card Attribute Socket 1 register */
384#define MCIO0 0x38 /* PC Card I/O Socket 0 Timing register */
385#define MCIO1 0x3c /* PC Card I/O Socket 1 Timing register */
386#define MDMRS 0x40 /* SDRAM Mode Register Set Config register */
387#define BOOT_DEF 0x44 /* Boot-time Default Configuration register */
388#define ARB_CNTL 0x48 /* Arbiter Control register */
389#define BSCNTR0 0x4c /* Memory Buffer Strength Control register 0 */
390#define BSCNTR1 0x50 /* Memory Buffer Strength Control register 1 */
391#define LCDBSCNTR 0x54 /* LCD Buffer Strength Control register */
392#define MDMRSLP 0x58 /* Low Power SDRAM Mode Set Config register */
393#define BSCNTR2 0x5c /* Memory Buffer Strength Control register 2 */
394#define BSCNTR3 0x60 /* Memory Buffer Strength Control register 3 */
395#define SA1110 0x64 /* SA-1110 Memory Compatibility register */
396
a8170e5e 397static uint64_t pxa2xx_mm_read(void *opaque, hwaddr addr,
adfc39ea 398 unsigned size)
c1713132 399{
bc24a225 400 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
401
402 switch (addr) {
403 case MDCNFG ... SA1110:
404 if ((addr & 3) == 0)
405 return s->mm_regs[addr >> 2];
406
407 default:
408 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
409 break;
410 }
411 return 0;
412}
413
a8170e5e 414static void pxa2xx_mm_write(void *opaque, hwaddr addr,
adfc39ea 415 uint64_t value, unsigned size)
c1713132 416{
bc24a225 417 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
418
419 switch (addr) {
420 case MDCNFG ... SA1110:
421 if ((addr & 3) == 0) {
422 s->mm_regs[addr >> 2] = value;
423 break;
424 }
425
426 default:
427 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
428 break;
429 }
430}
431
adfc39ea
AK
432static const MemoryRegionOps pxa2xx_mm_ops = {
433 .read = pxa2xx_mm_read,
434 .write = pxa2xx_mm_write,
435 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
436};
437
d102d495
JQ
438static const VMStateDescription vmstate_pxa2xx_mm = {
439 .name = "pxa2xx_mm",
440 .version_id = 0,
441 .minimum_version_id = 0,
8f1e884b 442 .fields = (VMStateField[]) {
d102d495
JQ
443 VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
444 VMSTATE_END_OF_LIST()
445 }
446};
aa941b94 447
12a82804
AF
448#define TYPE_PXA2XX_SSP "pxa2xx-ssp"
449#define PXA2XX_SSP(obj) \
450 OBJECT_CHECK(PXA2xxSSPState, (obj), TYPE_PXA2XX_SSP)
451
c1713132 452/* Synchronous Serial Ports */
a984a69e 453typedef struct {
12a82804
AF
454 /*< private >*/
455 SysBusDevice parent_obj;
456 /*< public >*/
457
9c843933 458 MemoryRegion iomem;
c1713132
AZ
459 qemu_irq irq;
460 int enable;
a984a69e 461 SSIBus *bus;
c1713132
AZ
462
463 uint32_t sscr[2];
464 uint32_t sspsp;
465 uint32_t ssto;
466 uint32_t ssitr;
467 uint32_t sssr;
468 uint8_t sstsa;
469 uint8_t ssrsa;
470 uint8_t ssacd;
471
472 uint32_t rx_fifo[16];
473 int rx_level;
474 int rx_start;
a984a69e 475} PXA2xxSSPState;
c1713132
AZ
476
477#define SSCR0 0x00 /* SSP Control register 0 */
478#define SSCR1 0x04 /* SSP Control register 1 */
479#define SSSR 0x08 /* SSP Status register */
480#define SSITR 0x0c /* SSP Interrupt Test register */
481#define SSDR 0x10 /* SSP Data register */
482#define SSTO 0x28 /* SSP Time-Out register */
483#define SSPSP 0x2c /* SSP Programmable Serial Protocol register */
484#define SSTSA 0x30 /* SSP TX Time Slot Active register */
485#define SSRSA 0x34 /* SSP RX Time Slot Active register */
486#define SSTSS 0x38 /* SSP Time Slot Status register */
487#define SSACD 0x3c /* SSP Audio Clock Divider register */
488
489/* Bitfields for above registers */
490#define SSCR0_SPI(x) (((x) & 0x30) == 0x00)
491#define SSCR0_SSP(x) (((x) & 0x30) == 0x10)
492#define SSCR0_UWIRE(x) (((x) & 0x30) == 0x20)
493#define SSCR0_PSP(x) (((x) & 0x30) == 0x30)
494#define SSCR0_SSE (1 << 7)
495#define SSCR0_RIM (1 << 22)
496#define SSCR0_TIM (1 << 23)
43a32ed6 497#define SSCR0_MOD (1U << 31)
c1713132
AZ
498#define SSCR0_DSS(x) (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
499#define SSCR1_RIE (1 << 0)
500#define SSCR1_TIE (1 << 1)
501#define SSCR1_LBM (1 << 2)
502#define SSCR1_MWDS (1 << 5)
503#define SSCR1_TFT(x) ((((x) >> 6) & 0xf) + 1)
504#define SSCR1_RFT(x) ((((x) >> 10) & 0xf) + 1)
505#define SSCR1_EFWR (1 << 14)
506#define SSCR1_PINTE (1 << 18)
507#define SSCR1_TINTE (1 << 19)
508#define SSCR1_RSRE (1 << 20)
509#define SSCR1_TSRE (1 << 21)
510#define SSCR1_EBCEI (1 << 29)
511#define SSITR_INT (7 << 5)
512#define SSSR_TNF (1 << 2)
513#define SSSR_RNE (1 << 3)
514#define SSSR_TFS (1 << 5)
515#define SSSR_RFS (1 << 6)
516#define SSSR_ROR (1 << 7)
517#define SSSR_PINT (1 << 18)
518#define SSSR_TINT (1 << 19)
519#define SSSR_EOC (1 << 20)
520#define SSSR_TUR (1 << 21)
521#define SSSR_BCE (1 << 23)
522#define SSSR_RW 0x00bc0080
523
bc24a225 524static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
c1713132
AZ
525{
526 int level = 0;
527
528 level |= s->ssitr & SSITR_INT;
529 level |= (s->sssr & SSSR_BCE) && (s->sscr[1] & SSCR1_EBCEI);
530 level |= (s->sssr & SSSR_TUR) && !(s->sscr[0] & SSCR0_TIM);
531 level |= (s->sssr & SSSR_EOC) && (s->sssr & (SSSR_TINT | SSSR_PINT));
532 level |= (s->sssr & SSSR_TINT) && (s->sscr[1] & SSCR1_TINTE);
533 level |= (s->sssr & SSSR_PINT) && (s->sscr[1] & SSCR1_PINTE);
534 level |= (s->sssr & SSSR_ROR) && !(s->sscr[0] & SSCR0_RIM);
535 level |= (s->sssr & SSSR_RFS) && (s->sscr[1] & SSCR1_RIE);
536 level |= (s->sssr & SSSR_TFS) && (s->sscr[1] & SSCR1_TIE);
537 qemu_set_irq(s->irq, !!level);
538}
539
bc24a225 540static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
c1713132
AZ
541{
542 s->sssr &= ~(0xf << 12); /* Clear RFL */
543 s->sssr &= ~(0xf << 8); /* Clear TFL */
7d147689 544 s->sssr &= ~SSSR_TFS;
c1713132
AZ
545 s->sssr &= ~SSSR_TNF;
546 if (s->enable) {
547 s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
548 if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
549 s->sssr |= SSSR_RFS;
550 else
551 s->sssr &= ~SSSR_RFS;
c1713132
AZ
552 if (s->rx_level)
553 s->sssr |= SSSR_RNE;
554 else
555 s->sssr &= ~SSSR_RNE;
7d147689
BS
556 /* TX FIFO is never filled, so it is always in underrun
557 condition if SSP is enabled */
558 s->sssr |= SSSR_TFS;
c1713132
AZ
559 s->sssr |= SSSR_TNF;
560 }
561
562 pxa2xx_ssp_int_update(s);
563}
564
a8170e5e 565static uint64_t pxa2xx_ssp_read(void *opaque, hwaddr addr,
9c843933 566 unsigned size)
c1713132 567{
bc24a225 568 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
c1713132 569 uint32_t retval;
c1713132
AZ
570
571 switch (addr) {
572 case SSCR0:
573 return s->sscr[0];
574 case SSCR1:
575 return s->sscr[1];
576 case SSPSP:
577 return s->sspsp;
578 case SSTO:
579 return s->ssto;
580 case SSITR:
581 return s->ssitr;
582 case SSSR:
583 return s->sssr | s->ssitr;
584 case SSDR:
585 if (!s->enable)
586 return 0xffffffff;
587 if (s->rx_level < 1) {
588 printf("%s: SSP Rx Underrun\n", __FUNCTION__);
589 return 0xffffffff;
590 }
591 s->rx_level --;
592 retval = s->rx_fifo[s->rx_start ++];
593 s->rx_start &= 0xf;
594 pxa2xx_ssp_fifo_update(s);
595 return retval;
596 case SSTSA:
597 return s->sstsa;
598 case SSRSA:
599 return s->ssrsa;
600 case SSTSS:
601 return 0;
602 case SSACD:
603 return s->ssacd;
604 default:
605 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
606 break;
607 }
608 return 0;
609}
610
a8170e5e 611static void pxa2xx_ssp_write(void *opaque, hwaddr addr,
9c843933 612 uint64_t value64, unsigned size)
c1713132 613{
bc24a225 614 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
9c843933 615 uint32_t value = value64;
c1713132
AZ
616
617 switch (addr) {
618 case SSCR0:
619 s->sscr[0] = value & 0xc7ffffff;
620 s->enable = value & SSCR0_SSE;
621 if (value & SSCR0_MOD)
622 printf("%s: Attempt to use network mode\n", __FUNCTION__);
623 if (s->enable && SSCR0_DSS(value) < 4)
624 printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
625 SSCR0_DSS(value));
626 if (!(value & SSCR0_SSE)) {
627 s->sssr = 0;
628 s->ssitr = 0;
629 s->rx_level = 0;
630 }
631 pxa2xx_ssp_fifo_update(s);
632 break;
633
634 case SSCR1:
635 s->sscr[1] = value;
636 if (value & (SSCR1_LBM | SSCR1_EFWR))
637 printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
638 pxa2xx_ssp_fifo_update(s);
639 break;
640
641 case SSPSP:
642 s->sspsp = value;
643 break;
644
645 case SSTO:
646 s->ssto = value;
647 break;
648
649 case SSITR:
650 s->ssitr = value & SSITR_INT;
651 pxa2xx_ssp_int_update(s);
652 break;
653
654 case SSSR:
655 s->sssr &= ~(value & SSSR_RW);
656 pxa2xx_ssp_int_update(s);
657 break;
658
659 case SSDR:
660 if (SSCR0_UWIRE(s->sscr[0])) {
661 if (s->sscr[1] & SSCR1_MWDS)
662 value &= 0xffff;
663 else
664 value &= 0xff;
665 } else
666 /* Note how 32bits overflow does no harm here */
667 value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
668
669 /* Data goes from here to the Tx FIFO and is shifted out from
670 * there directly to the slave, no need to buffer it.
671 */
672 if (s->enable) {
a984a69e
PB
673 uint32_t readval;
674 readval = ssi_transfer(s->bus, value);
c1713132 675 if (s->rx_level < 0x10) {
a984a69e
PB
676 s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
677 } else {
c1713132 678 s->sssr |= SSSR_ROR;
a984a69e 679 }
c1713132
AZ
680 }
681 pxa2xx_ssp_fifo_update(s);
682 break;
683
684 case SSTSA:
685 s->sstsa = value;
686 break;
687
688 case SSRSA:
689 s->ssrsa = value;
690 break;
691
692 case SSACD:
693 s->ssacd = value;
694 break;
695
696 default:
697 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
698 break;
699 }
700}
701
9c843933
AK
702static const MemoryRegionOps pxa2xx_ssp_ops = {
703 .read = pxa2xx_ssp_read,
704 .write = pxa2xx_ssp_write,
705 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
706};
707
aa941b94
AZ
708static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
709{
bc24a225 710 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
aa941b94
AZ
711 int i;
712
713 qemu_put_be32(f, s->enable);
714
715 qemu_put_be32s(f, &s->sscr[0]);
716 qemu_put_be32s(f, &s->sscr[1]);
717 qemu_put_be32s(f, &s->sspsp);
718 qemu_put_be32s(f, &s->ssto);
719 qemu_put_be32s(f, &s->ssitr);
720 qemu_put_be32s(f, &s->sssr);
721 qemu_put_8s(f, &s->sstsa);
722 qemu_put_8s(f, &s->ssrsa);
723 qemu_put_8s(f, &s->ssacd);
724
725 qemu_put_byte(f, s->rx_level);
726 for (i = 0; i < s->rx_level; i ++)
727 qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
728}
729
730static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
731{
bc24a225 732 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
caa881ab 733 int i, v;
aa941b94
AZ
734
735 s->enable = qemu_get_be32(f);
736
737 qemu_get_be32s(f, &s->sscr[0]);
738 qemu_get_be32s(f, &s->sscr[1]);
739 qemu_get_be32s(f, &s->sspsp);
740 qemu_get_be32s(f, &s->ssto);
741 qemu_get_be32s(f, &s->ssitr);
742 qemu_get_be32s(f, &s->sssr);
743 qemu_get_8s(f, &s->sstsa);
744 qemu_get_8s(f, &s->ssrsa);
745 qemu_get_8s(f, &s->ssacd);
746
caa881ab
MT
747 v = qemu_get_byte(f);
748 if (v < 0 || v > ARRAY_SIZE(s->rx_fifo)) {
749 return -EINVAL;
750 }
751 s->rx_level = v;
aa941b94
AZ
752 s->rx_start = 0;
753 for (i = 0; i < s->rx_level; i ++)
754 s->rx_fifo[i] = qemu_get_byte(f);
755
756 return 0;
757}
758
ce320346
PM
759static void pxa2xx_ssp_reset(DeviceState *d)
760{
761 PXA2xxSSPState *s = PXA2XX_SSP(d);
762
763 s->enable = 0;
764 s->sscr[0] = s->sscr[1] = 0;
765 s->sspsp = 0;
766 s->ssto = 0;
767 s->ssitr = 0;
768 s->sssr = 0;
769 s->sstsa = 0;
770 s->ssrsa = 0;
771 s->ssacd = 0;
772 s->rx_start = s->rx_level = 0;
773}
774
12a82804 775static int pxa2xx_ssp_init(SysBusDevice *sbd)
a984a69e 776{
12a82804
AF
777 DeviceState *dev = DEVICE(sbd);
778 PXA2xxSSPState *s = PXA2XX_SSP(dev);
a984a69e 779
12a82804 780 sysbus_init_irq(sbd, &s->irq);
a984a69e 781
64bde0f3
PB
782 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_ssp_ops, s,
783 "pxa2xx-ssp", 0x1000);
12a82804
AF
784 sysbus_init_mmio(sbd, &s->iomem);
785 register_savevm(dev, "pxa2xx_ssp", -1, 0,
a984a69e
PB
786 pxa2xx_ssp_save, pxa2xx_ssp_load, s);
787
12a82804 788 s->bus = ssi_create_bus(dev, "ssi");
81a322d4 789 return 0;
a984a69e
PB
790}
791
c1713132
AZ
792/* Real-Time Clock */
793#define RCNR 0x00 /* RTC Counter register */
794#define RTAR 0x04 /* RTC Alarm register */
795#define RTSR 0x08 /* RTC Status register */
796#define RTTR 0x0c /* RTC Timer Trim register */
797#define RDCR 0x10 /* RTC Day Counter register */
798#define RYCR 0x14 /* RTC Year Counter register */
799#define RDAR1 0x18 /* RTC Wristwatch Day Alarm register 1 */
800#define RYAR1 0x1c /* RTC Wristwatch Year Alarm register 1 */
801#define RDAR2 0x20 /* RTC Wristwatch Day Alarm register 2 */
802#define RYAR2 0x24 /* RTC Wristwatch Year Alarm register 2 */
803#define SWCR 0x28 /* RTC Stopwatch Counter register */
804#define SWAR1 0x2c /* RTC Stopwatch Alarm register 1 */
805#define SWAR2 0x30 /* RTC Stopwatch Alarm register 2 */
806#define RTCPICR 0x34 /* RTC Periodic Interrupt Counter register */
807#define PIAR 0x38 /* RTC Periodic Interrupt Alarm register */
808
548c6f18
AF
809#define TYPE_PXA2XX_RTC "pxa2xx_rtc"
810#define PXA2XX_RTC(obj) \
811 OBJECT_CHECK(PXA2xxRTCState, (obj), TYPE_PXA2XX_RTC)
812
8a231487 813typedef struct {
548c6f18
AF
814 /*< private >*/
815 SysBusDevice parent_obj;
816 /*< public >*/
817
9c843933 818 MemoryRegion iomem;
8a231487
AZ
819 uint32_t rttr;
820 uint32_t rtsr;
821 uint32_t rtar;
822 uint32_t rdar1;
823 uint32_t rdar2;
824 uint32_t ryar1;
825 uint32_t ryar2;
826 uint32_t swar1;
827 uint32_t swar2;
828 uint32_t piar;
829 uint32_t last_rcnr;
830 uint32_t last_rdcr;
831 uint32_t last_rycr;
832 uint32_t last_swcr;
833 uint32_t last_rtcpicr;
834 int64_t last_hz;
835 int64_t last_sw;
836 int64_t last_pi;
837 QEMUTimer *rtc_hz;
838 QEMUTimer *rtc_rdal1;
839 QEMUTimer *rtc_rdal2;
840 QEMUTimer *rtc_swal1;
841 QEMUTimer *rtc_swal2;
842 QEMUTimer *rtc_pi;
843 qemu_irq rtc_irq;
844} PXA2xxRTCState;
845
846static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
c1713132 847{
e1f8c729 848 qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
c1713132
AZ
849}
850
8a231487 851static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
c1713132 852{
884f17c2 853 int64_t rt = qemu_clock_get_ms(rtc_clock);
c1713132
AZ
854 s->last_rcnr += ((rt - s->last_hz) << 15) /
855 (1000 * ((s->rttr & 0xffff) + 1));
856 s->last_rdcr += ((rt - s->last_hz) << 15) /
857 (1000 * ((s->rttr & 0xffff) + 1));
858 s->last_hz = rt;
859}
860
8a231487 861static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
c1713132 862{
884f17c2 863 int64_t rt = qemu_clock_get_ms(rtc_clock);
c1713132
AZ
864 if (s->rtsr & (1 << 12))
865 s->last_swcr += (rt - s->last_sw) / 10;
866 s->last_sw = rt;
867}
868
8a231487 869static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
c1713132 870{
884f17c2 871 int64_t rt = qemu_clock_get_ms(rtc_clock);
c1713132
AZ
872 if (s->rtsr & (1 << 15))
873 s->last_swcr += rt - s->last_pi;
874 s->last_pi = rt;
875}
876
8a231487 877static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
c1713132
AZ
878 uint32_t rtsr)
879{
880 if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
bc72ad67 881 timer_mod(s->rtc_hz, s->last_hz +
c1713132
AZ
882 (((s->rtar - s->last_rcnr) * 1000 *
883 ((s->rttr & 0xffff) + 1)) >> 15));
884 else
bc72ad67 885 timer_del(s->rtc_hz);
c1713132
AZ
886
887 if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
bc72ad67 888 timer_mod(s->rtc_rdal1, s->last_hz +
c1713132
AZ
889 (((s->rdar1 - s->last_rdcr) * 1000 *
890 ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
891 else
bc72ad67 892 timer_del(s->rtc_rdal1);
c1713132
AZ
893
894 if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
bc72ad67 895 timer_mod(s->rtc_rdal2, s->last_hz +
c1713132
AZ
896 (((s->rdar2 - s->last_rdcr) * 1000 *
897 ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
898 else
bc72ad67 899 timer_del(s->rtc_rdal2);
c1713132
AZ
900
901 if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
bc72ad67 902 timer_mod(s->rtc_swal1, s->last_sw +
c1713132
AZ
903 (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
904 else
bc72ad67 905 timer_del(s->rtc_swal1);
c1713132
AZ
906
907 if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
bc72ad67 908 timer_mod(s->rtc_swal2, s->last_sw +
c1713132
AZ
909 (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
910 else
bc72ad67 911 timer_del(s->rtc_swal2);
c1713132
AZ
912
913 if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
bc72ad67 914 timer_mod(s->rtc_pi, s->last_pi +
c1713132
AZ
915 (s->piar & 0xffff) - s->last_rtcpicr);
916 else
bc72ad67 917 timer_del(s->rtc_pi);
c1713132
AZ
918}
919
920static inline void pxa2xx_rtc_hz_tick(void *opaque)
921{
8a231487 922 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
923 s->rtsr |= (1 << 0);
924 pxa2xx_rtc_alarm_update(s, s->rtsr);
925 pxa2xx_rtc_int_update(s);
926}
927
928static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
929{
8a231487 930 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
931 s->rtsr |= (1 << 4);
932 pxa2xx_rtc_alarm_update(s, s->rtsr);
933 pxa2xx_rtc_int_update(s);
934}
935
936static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
937{
8a231487 938 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
939 s->rtsr |= (1 << 6);
940 pxa2xx_rtc_alarm_update(s, s->rtsr);
941 pxa2xx_rtc_int_update(s);
942}
943
944static inline void pxa2xx_rtc_swal1_tick(void *opaque)
945{
8a231487 946 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
947 s->rtsr |= (1 << 8);
948 pxa2xx_rtc_alarm_update(s, s->rtsr);
949 pxa2xx_rtc_int_update(s);
950}
951
952static inline void pxa2xx_rtc_swal2_tick(void *opaque)
953{
8a231487 954 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
955 s->rtsr |= (1 << 10);
956 pxa2xx_rtc_alarm_update(s, s->rtsr);
957 pxa2xx_rtc_int_update(s);
958}
959
960static inline void pxa2xx_rtc_pi_tick(void *opaque)
961{
8a231487 962 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
963 s->rtsr |= (1 << 13);
964 pxa2xx_rtc_piupdate(s);
965 s->last_rtcpicr = 0;
966 pxa2xx_rtc_alarm_update(s, s->rtsr);
967 pxa2xx_rtc_int_update(s);
968}
969
a8170e5e 970static uint64_t pxa2xx_rtc_read(void *opaque, hwaddr addr,
9c843933 971 unsigned size)
c1713132 972{
8a231487 973 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
974
975 switch (addr) {
976 case RTTR:
977 return s->rttr;
978 case RTSR:
979 return s->rtsr;
980 case RTAR:
981 return s->rtar;
982 case RDAR1:
983 return s->rdar1;
984 case RDAR2:
985 return s->rdar2;
986 case RYAR1:
987 return s->ryar1;
988 case RYAR2:
989 return s->ryar2;
990 case SWAR1:
991 return s->swar1;
992 case SWAR2:
993 return s->swar2;
994 case PIAR:
995 return s->piar;
996 case RCNR:
884f17c2
AB
997 return s->last_rcnr +
998 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
999 (1000 * ((s->rttr & 0xffff) + 1));
c1713132 1000 case RDCR:
884f17c2
AB
1001 return s->last_rdcr +
1002 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
1003 (1000 * ((s->rttr & 0xffff) + 1));
c1713132
AZ
1004 case RYCR:
1005 return s->last_rycr;
1006 case SWCR:
1007 if (s->rtsr & (1 << 12))
884f17c2
AB
1008 return s->last_swcr +
1009 (qemu_clock_get_ms(rtc_clock) - s->last_sw) / 10;
c1713132
AZ
1010 else
1011 return s->last_swcr;
1012 default:
1013 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1014 break;
1015 }
1016 return 0;
1017}
1018
a8170e5e 1019static void pxa2xx_rtc_write(void *opaque, hwaddr addr,
9c843933 1020 uint64_t value64, unsigned size)
c1713132 1021{
8a231487 1022 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
9c843933 1023 uint32_t value = value64;
c1713132
AZ
1024
1025 switch (addr) {
1026 case RTTR:
43a32ed6 1027 if (!(s->rttr & (1U << 31))) {
c1713132
AZ
1028 pxa2xx_rtc_hzupdate(s);
1029 s->rttr = value;
1030 pxa2xx_rtc_alarm_update(s, s->rtsr);
1031 }
1032 break;
1033
1034 case RTSR:
1035 if ((s->rtsr ^ value) & (1 << 15))
1036 pxa2xx_rtc_piupdate(s);
1037
1038 if ((s->rtsr ^ value) & (1 << 12))
1039 pxa2xx_rtc_swupdate(s);
1040
1041 if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
1042 pxa2xx_rtc_alarm_update(s, value);
1043
1044 s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
1045 pxa2xx_rtc_int_update(s);
1046 break;
1047
1048 case RTAR:
1049 s->rtar = value;
1050 pxa2xx_rtc_alarm_update(s, s->rtsr);
1051 break;
1052
1053 case RDAR1:
1054 s->rdar1 = value;
1055 pxa2xx_rtc_alarm_update(s, s->rtsr);
1056 break;
1057
1058 case RDAR2:
1059 s->rdar2 = value;
1060 pxa2xx_rtc_alarm_update(s, s->rtsr);
1061 break;
1062
1063 case RYAR1:
1064 s->ryar1 = value;
1065 pxa2xx_rtc_alarm_update(s, s->rtsr);
1066 break;
1067
1068 case RYAR2:
1069 s->ryar2 = value;
1070 pxa2xx_rtc_alarm_update(s, s->rtsr);
1071 break;
1072
1073 case SWAR1:
1074 pxa2xx_rtc_swupdate(s);
1075 s->swar1 = value;
1076 s->last_swcr = 0;
1077 pxa2xx_rtc_alarm_update(s, s->rtsr);
1078 break;
1079
1080 case SWAR2:
1081 s->swar2 = value;
1082 pxa2xx_rtc_alarm_update(s, s->rtsr);
1083 break;
1084
1085 case PIAR:
1086 s->piar = value;
1087 pxa2xx_rtc_alarm_update(s, s->rtsr);
1088 break;
1089
1090 case RCNR:
1091 pxa2xx_rtc_hzupdate(s);
1092 s->last_rcnr = value;
1093 pxa2xx_rtc_alarm_update(s, s->rtsr);
1094 break;
1095
1096 case RDCR:
1097 pxa2xx_rtc_hzupdate(s);
1098 s->last_rdcr = value;
1099 pxa2xx_rtc_alarm_update(s, s->rtsr);
1100 break;
1101
1102 case RYCR:
1103 s->last_rycr = value;
1104 break;
1105
1106 case SWCR:
1107 pxa2xx_rtc_swupdate(s);
1108 s->last_swcr = value;
1109 pxa2xx_rtc_alarm_update(s, s->rtsr);
1110 break;
1111
1112 case RTCPICR:
1113 pxa2xx_rtc_piupdate(s);
1114 s->last_rtcpicr = value & 0xffff;
1115 pxa2xx_rtc_alarm_update(s, s->rtsr);
1116 break;
1117
1118 default:
1119 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1120 }
1121}
1122
9c843933
AK
1123static const MemoryRegionOps pxa2xx_rtc_ops = {
1124 .read = pxa2xx_rtc_read,
1125 .write = pxa2xx_rtc_write,
1126 .endianness = DEVICE_NATIVE_ENDIAN,
aa941b94
AZ
1127};
1128
8a231487 1129static int pxa2xx_rtc_init(SysBusDevice *dev)
c1713132 1130{
548c6f18 1131 PXA2xxRTCState *s = PXA2XX_RTC(dev);
f6503059 1132 struct tm tm;
c1713132
AZ
1133 int wom;
1134
1135 s->rttr = 0x7fff;
1136 s->rtsr = 0;
1137
f6503059
AZ
1138 qemu_get_timedate(&tm, 0);
1139 wom = ((tm.tm_mday - 1) / 7) + 1;
1140
0cd2df75 1141 s->last_rcnr = (uint32_t) mktimegm(&tm);
f6503059
AZ
1142 s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
1143 (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
1144 s->last_rycr = ((tm.tm_year + 1900) << 9) |
1145 ((tm.tm_mon + 1) << 5) | tm.tm_mday;
1146 s->last_swcr = (tm.tm_hour << 19) |
1147 (tm.tm_min << 13) | (tm.tm_sec << 7);
c1713132 1148 s->last_rtcpicr = 0;
884f17c2
AB
1149 s->last_hz = s->last_sw = s->last_pi = qemu_clock_get_ms(rtc_clock);
1150
1151 s->rtc_hz = timer_new_ms(rtc_clock, pxa2xx_rtc_hz_tick, s);
1152 s->rtc_rdal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s);
1153 s->rtc_rdal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s);
1154 s->rtc_swal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s);
1155 s->rtc_swal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s);
1156 s->rtc_pi = timer_new_ms(rtc_clock, pxa2xx_rtc_pi_tick, s);
e1f8c729 1157
8a231487
AZ
1158 sysbus_init_irq(dev, &s->rtc_irq);
1159
64bde0f3
PB
1160 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_rtc_ops, s,
1161 "pxa2xx-rtc", 0x10000);
750ecd44 1162 sysbus_init_mmio(dev, &s->iomem);
8a231487
AZ
1163
1164 return 0;
c1713132
AZ
1165}
1166
8a231487 1167static void pxa2xx_rtc_pre_save(void *opaque)
aa941b94 1168{
8a231487 1169 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132 1170
aa941b94
AZ
1171 pxa2xx_rtc_hzupdate(s);
1172 pxa2xx_rtc_piupdate(s);
1173 pxa2xx_rtc_swupdate(s);
8a231487 1174}
aa941b94 1175
8a231487 1176static int pxa2xx_rtc_post_load(void *opaque, int version_id)
aa941b94 1177{
8a231487 1178 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
aa941b94
AZ
1179
1180 pxa2xx_rtc_alarm_update(s, s->rtsr);
1181
1182 return 0;
1183}
c1713132 1184
8a231487
AZ
1185static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
1186 .name = "pxa2xx_rtc",
1187 .version_id = 0,
1188 .minimum_version_id = 0,
8a231487
AZ
1189 .pre_save = pxa2xx_rtc_pre_save,
1190 .post_load = pxa2xx_rtc_post_load,
1191 .fields = (VMStateField[]) {
1192 VMSTATE_UINT32(rttr, PXA2xxRTCState),
1193 VMSTATE_UINT32(rtsr, PXA2xxRTCState),
1194 VMSTATE_UINT32(rtar, PXA2xxRTCState),
1195 VMSTATE_UINT32(rdar1, PXA2xxRTCState),
1196 VMSTATE_UINT32(rdar2, PXA2xxRTCState),
1197 VMSTATE_UINT32(ryar1, PXA2xxRTCState),
1198 VMSTATE_UINT32(ryar2, PXA2xxRTCState),
1199 VMSTATE_UINT32(swar1, PXA2xxRTCState),
1200 VMSTATE_UINT32(swar2, PXA2xxRTCState),
1201 VMSTATE_UINT32(piar, PXA2xxRTCState),
1202 VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
1203 VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
1204 VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
1205 VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
1206 VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
1207 VMSTATE_INT64(last_hz, PXA2xxRTCState),
1208 VMSTATE_INT64(last_sw, PXA2xxRTCState),
1209 VMSTATE_INT64(last_pi, PXA2xxRTCState),
1210 VMSTATE_END_OF_LIST(),
1211 },
1212};
1213
999e12bb
AL
1214static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data)
1215{
39bffca2 1216 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1217 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1218
1219 k->init = pxa2xx_rtc_init;
39bffca2
AL
1220 dc->desc = "PXA2xx RTC Controller";
1221 dc->vmsd = &vmstate_pxa2xx_rtc_regs;
999e12bb
AL
1222}
1223
8c43a6f0 1224static const TypeInfo pxa2xx_rtc_sysbus_info = {
548c6f18 1225 .name = TYPE_PXA2XX_RTC,
39bffca2
AL
1226 .parent = TYPE_SYS_BUS_DEVICE,
1227 .instance_size = sizeof(PXA2xxRTCState),
1228 .class_init = pxa2xx_rtc_sysbus_class_init,
8a231487
AZ
1229};
1230
3f582262 1231/* I2C Interface */
96dca6b9
AF
1232
1233#define TYPE_PXA2XX_I2C_SLAVE "pxa2xx-i2c-slave"
1234#define PXA2XX_I2C_SLAVE(obj) \
1235 OBJECT_CHECK(PXA2xxI2CSlaveState, (obj), TYPE_PXA2XX_I2C_SLAVE)
1236
1237typedef struct PXA2xxI2CSlaveState {
1238 I2CSlave parent_obj;
1239
e3b42536
PB
1240 PXA2xxI2CState *host;
1241} PXA2xxI2CSlaveState;
1242
5354c21e
AF
1243#define TYPE_PXA2XX_I2C "pxa2xx_i2c"
1244#define PXA2XX_I2C(obj) \
1245 OBJECT_CHECK(PXA2xxI2CState, (obj), TYPE_PXA2XX_I2C)
1246
bc24a225 1247struct PXA2xxI2CState {
5354c21e
AF
1248 /*< private >*/
1249 SysBusDevice parent_obj;
1250 /*< public >*/
1251
9c843933 1252 MemoryRegion iomem;
e3b42536 1253 PXA2xxI2CSlaveState *slave;
a5c82852 1254 I2CBus *bus;
3f582262 1255 qemu_irq irq;
c8ba63f8
DES
1256 uint32_t offset;
1257 uint32_t region_size;
3f582262
AZ
1258
1259 uint16_t control;
1260 uint16_t status;
1261 uint8_t ibmr;
1262 uint8_t data;
1263};
1264
1265#define IBMR 0x80 /* I2C Bus Monitor register */
1266#define IDBR 0x88 /* I2C Data Buffer register */
1267#define ICR 0x90 /* I2C Control register */
1268#define ISR 0x98 /* I2C Status register */
1269#define ISAR 0xa0 /* I2C Slave Address register */
1270
bc24a225 1271static void pxa2xx_i2c_update(PXA2xxI2CState *s)
3f582262
AZ
1272{
1273 uint16_t level = 0;
1274 level |= s->status & s->control & (1 << 10); /* BED */
1275 level |= (s->status & (1 << 7)) && (s->control & (1 << 9)); /* IRF */
1276 level |= (s->status & (1 << 6)) && (s->control & (1 << 8)); /* ITE */
1277 level |= s->status & (1 << 9); /* SAD */
1278 qemu_set_irq(s->irq, !!level);
1279}
1280
1281/* These are only stubs now. */
9e07bdf8 1282static void pxa2xx_i2c_event(I2CSlave *i2c, enum i2c_event event)
3f582262 1283{
96dca6b9 1284 PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
e3b42536 1285 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1286
1287 switch (event) {
1288 case I2C_START_SEND:
1289 s->status |= (1 << 9); /* set SAD */
1290 s->status &= ~(1 << 0); /* clear RWM */
1291 break;
1292 case I2C_START_RECV:
1293 s->status |= (1 << 9); /* set SAD */
1294 s->status |= 1 << 0; /* set RWM */
1295 break;
1296 case I2C_FINISH:
1297 s->status |= (1 << 4); /* set SSD */
1298 break;
1299 case I2C_NACK:
1300 s->status |= 1 << 1; /* set ACKNAK */
1301 break;
1302 }
1303 pxa2xx_i2c_update(s);
1304}
1305
9e07bdf8 1306static int pxa2xx_i2c_rx(I2CSlave *i2c)
3f582262 1307{
96dca6b9 1308 PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
e3b42536 1309 PXA2xxI2CState *s = slave->host;
96dca6b9
AF
1310
1311 if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
3f582262 1312 return 0;
96dca6b9 1313 }
3f582262
AZ
1314
1315 if (s->status & (1 << 0)) { /* RWM */
1316 s->status |= 1 << 6; /* set ITE */
1317 }
1318 pxa2xx_i2c_update(s);
1319
1320 return s->data;
1321}
1322
9e07bdf8 1323static int pxa2xx_i2c_tx(I2CSlave *i2c, uint8_t data)
3f582262 1324{
96dca6b9 1325 PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
e3b42536 1326 PXA2xxI2CState *s = slave->host;
96dca6b9
AF
1327
1328 if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
3f582262 1329 return 1;
96dca6b9 1330 }
3f582262
AZ
1331
1332 if (!(s->status & (1 << 0))) { /* RWM */
1333 s->status |= 1 << 7; /* set IRF */
1334 s->data = data;
1335 }
1336 pxa2xx_i2c_update(s);
1337
1338 return 1;
1339}
1340
a8170e5e 1341static uint64_t pxa2xx_i2c_read(void *opaque, hwaddr addr,
9c843933 1342 unsigned size)
3f582262 1343{
bc24a225 1344 PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
96dca6b9 1345 I2CSlave *slave;
3f582262 1346
ed005253 1347 addr -= s->offset;
3f582262
AZ
1348 switch (addr) {
1349 case ICR:
1350 return s->control;
1351 case ISR:
1352 return s->status | (i2c_bus_busy(s->bus) << 2);
1353 case ISAR:
96dca6b9
AF
1354 slave = I2C_SLAVE(s->slave);
1355 return slave->address;
3f582262
AZ
1356 case IDBR:
1357 return s->data;
1358 case IBMR:
1359 if (s->status & (1 << 2))
1360 s->ibmr ^= 3; /* Fake SCL and SDA pin changes */
1361 else
1362 s->ibmr = 0;
1363 return s->ibmr;
1364 default:
1365 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1366 break;
1367 }
1368 return 0;
1369}
1370
a8170e5e 1371static void pxa2xx_i2c_write(void *opaque, hwaddr addr,
9c843933 1372 uint64_t value64, unsigned size)
3f582262 1373{
bc24a225 1374 PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
9c843933 1375 uint32_t value = value64;
3f582262 1376 int ack;
3f582262 1377
ed005253 1378 addr -= s->offset;
3f582262
AZ
1379 switch (addr) {
1380 case ICR:
1381 s->control = value & 0xfff7;
1382 if ((value & (1 << 3)) && (value & (1 << 6))) { /* TB and IUE */
1383 /* TODO: slave mode */
1384 if (value & (1 << 0)) { /* START condition */
1385 if (s->data & 1)
1386 s->status |= 1 << 0; /* set RWM */
1387 else
1388 s->status &= ~(1 << 0); /* clear RWM */
1389 ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
1390 } else {
1391 if (s->status & (1 << 0)) { /* RWM */
1392 s->data = i2c_recv(s->bus);
1393 if (value & (1 << 2)) /* ACKNAK */
1394 i2c_nack(s->bus);
1395 ack = 1;
1396 } else
1397 ack = !i2c_send(s->bus, s->data);
1398 }
1399
1400 if (value & (1 << 1)) /* STOP condition */
1401 i2c_end_transfer(s->bus);
1402
1403 if (ack) {
1404 if (value & (1 << 0)) /* START condition */
1405 s->status |= 1 << 6; /* set ITE */
1406 else
1407 if (s->status & (1 << 0)) /* RWM */
1408 s->status |= 1 << 7; /* set IRF */
1409 else
1410 s->status |= 1 << 6; /* set ITE */
1411 s->status &= ~(1 << 1); /* clear ACKNAK */
1412 } else {
1413 s->status |= 1 << 6; /* set ITE */
1414 s->status |= 1 << 10; /* set BED */
1415 s->status |= 1 << 1; /* set ACKNAK */
1416 }
1417 }
1418 if (!(value & (1 << 3)) && (value & (1 << 6))) /* !TB and IUE */
1419 if (value & (1 << 4)) /* MA */
1420 i2c_end_transfer(s->bus);
1421 pxa2xx_i2c_update(s);
1422 break;
1423
1424 case ISR:
1425 s->status &= ~(value & 0x07f0);
1426 pxa2xx_i2c_update(s);
1427 break;
1428
1429 case ISAR:
96dca6b9 1430 i2c_set_slave_address(I2C_SLAVE(s->slave), value & 0x7f);
3f582262
AZ
1431 break;
1432
1433 case IDBR:
1434 s->data = value & 0xff;
1435 break;
1436
1437 default:
1438 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1439 }
1440}
1441
9c843933
AK
1442static const MemoryRegionOps pxa2xx_i2c_ops = {
1443 .read = pxa2xx_i2c_read,
1444 .write = pxa2xx_i2c_write,
1445 .endianness = DEVICE_NATIVE_ENDIAN,
3f582262
AZ
1446};
1447
0211364d
JQ
1448static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
1449 .name = "pxa2xx_i2c_slave",
1450 .version_id = 1,
1451 .minimum_version_id = 1,
8f1e884b 1452 .fields = (VMStateField[]) {
96dca6b9 1453 VMSTATE_I2C_SLAVE(parent_obj, PXA2xxI2CSlaveState),
0211364d
JQ
1454 VMSTATE_END_OF_LIST()
1455 }
1456};
aa941b94 1457
0211364d
JQ
1458static const VMStateDescription vmstate_pxa2xx_i2c = {
1459 .name = "pxa2xx_i2c",
1460 .version_id = 1,
1461 .minimum_version_id = 1,
8f1e884b 1462 .fields = (VMStateField[]) {
0211364d
JQ
1463 VMSTATE_UINT16(control, PXA2xxI2CState),
1464 VMSTATE_UINT16(status, PXA2xxI2CState),
1465 VMSTATE_UINT8(ibmr, PXA2xxI2CState),
1466 VMSTATE_UINT8(data, PXA2xxI2CState),
1467 VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
20bcf73f 1468 vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState),
0211364d
JQ
1469 VMSTATE_END_OF_LIST()
1470 }
1471};
aa941b94 1472
9e07bdf8 1473static int pxa2xx_i2c_slave_init(I2CSlave *i2c)
e3b42536
PB
1474{
1475 /* Nothing to do. */
81a322d4 1476 return 0;
e3b42536
PB
1477}
1478
999e12bb 1479static void pxa2xx_i2c_slave_class_init(ObjectClass *klass, void *data)
b5ea9327
AL
1480{
1481 I2CSlaveClass *k = I2C_SLAVE_CLASS(klass);
1482
1483 k->init = pxa2xx_i2c_slave_init;
1484 k->event = pxa2xx_i2c_event;
1485 k->recv = pxa2xx_i2c_rx;
1486 k->send = pxa2xx_i2c_tx;
1487}
1488
8c43a6f0 1489static const TypeInfo pxa2xx_i2c_slave_info = {
96dca6b9 1490 .name = TYPE_PXA2XX_I2C_SLAVE,
39bffca2
AL
1491 .parent = TYPE_I2C_SLAVE,
1492 .instance_size = sizeof(PXA2xxI2CSlaveState),
1493 .class_init = pxa2xx_i2c_slave_class_init,
e3b42536
PB
1494};
1495
a8170e5e 1496PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base,
ed005253 1497 qemu_irq irq, uint32_t region_size)
3f582262 1498{
e3b42536 1499 DeviceState *dev;
c8ba63f8
DES
1500 SysBusDevice *i2c_dev;
1501 PXA2xxI2CState *s;
a5c82852 1502 I2CBus *i2cbus;
c8ba63f8 1503
5354c21e
AF
1504 dev = qdev_create(NULL, TYPE_PXA2XX_I2C);
1505 qdev_prop_set_uint32(dev, "size", region_size + 1);
1506 qdev_prop_set_uint32(dev, "offset", base & region_size);
1507 qdev_init_nofail(dev);
c8ba63f8 1508
5354c21e 1509 i2c_dev = SYS_BUS_DEVICE(dev);
c8ba63f8
DES
1510 sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
1511 sysbus_connect_irq(i2c_dev, 0, irq);
e3b42536 1512
5354c21e 1513 s = PXA2XX_I2C(i2c_dev);
c701b35b 1514 /* FIXME: Should the slave device really be on a separate bus? */
be2f78b6 1515 i2cbus = i2c_init_bus(dev, "dummy");
96dca6b9
AF
1516 dev = i2c_create_slave(i2cbus, TYPE_PXA2XX_I2C_SLAVE, 0);
1517 s->slave = PXA2XX_I2C_SLAVE(dev);
e3b42536 1518 s->slave->host = s;
3f582262 1519
c8ba63f8
DES
1520 return s;
1521}
1522
5354c21e 1523static int pxa2xx_i2c_initfn(SysBusDevice *sbd)
c8ba63f8 1524{
5354c21e
AF
1525 DeviceState *dev = DEVICE(sbd);
1526 PXA2xxI2CState *s = PXA2XX_I2C(dev);
c8ba63f8 1527
5354c21e 1528 s->bus = i2c_init_bus(dev, "i2c");
3f582262 1529
64bde0f3
PB
1530 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_i2c_ops, s,
1531 "pxa2xx-i2c", s->region_size);
5354c21e
AF
1532 sysbus_init_mmio(sbd, &s->iomem);
1533 sysbus_init_irq(sbd, &s->irq);
aa941b94 1534
c8ba63f8 1535 return 0;
3f582262
AZ
1536}
1537
a5c82852 1538I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
3f582262
AZ
1539{
1540 return s->bus;
1541}
1542
999e12bb
AL
1543static Property pxa2xx_i2c_properties[] = {
1544 DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
1545 DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
1546 DEFINE_PROP_END_OF_LIST(),
1547};
1548
1549static void pxa2xx_i2c_class_init(ObjectClass *klass, void *data)
1550{
39bffca2 1551 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1552 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1553
1554 k->init = pxa2xx_i2c_initfn;
39bffca2
AL
1555 dc->desc = "PXA2xx I2C Bus Controller";
1556 dc->vmsd = &vmstate_pxa2xx_i2c;
1557 dc->props = pxa2xx_i2c_properties;
999e12bb
AL
1558}
1559
8c43a6f0 1560static const TypeInfo pxa2xx_i2c_info = {
5354c21e 1561 .name = TYPE_PXA2XX_I2C,
39bffca2
AL
1562 .parent = TYPE_SYS_BUS_DEVICE,
1563 .instance_size = sizeof(PXA2xxI2CState),
1564 .class_init = pxa2xx_i2c_class_init,
c8ba63f8
DES
1565};
1566
c1713132 1567/* PXA Inter-IC Sound Controller */
bc24a225 1568static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
c1713132
AZ
1569{
1570 i2s->rx_len = 0;
1571 i2s->tx_len = 0;
1572 i2s->fifo_len = 0;
1573 i2s->clk = 0x1a;
1574 i2s->control[0] = 0x00;
1575 i2s->control[1] = 0x00;
1576 i2s->status = 0x00;
1577 i2s->mask = 0x00;
1578}
1579
1580#define SACR_TFTH(val) ((val >> 8) & 0xf)
1581#define SACR_RFTH(val) ((val >> 12) & 0xf)
1582#define SACR_DREC(val) (val & (1 << 3))
1583#define SACR_DPRL(val) (val & (1 << 4))
1584
bc24a225 1585static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
c1713132
AZ
1586{
1587 int rfs, tfs;
1588 rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
1589 !SACR_DREC(i2s->control[1]);
1590 tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
1591 i2s->enable && !SACR_DPRL(i2s->control[1]);
1592
2115c019
AZ
1593 qemu_set_irq(i2s->rx_dma, rfs);
1594 qemu_set_irq(i2s->tx_dma, tfs);
c1713132
AZ
1595
1596 i2s->status &= 0xe0;
59c0149b
AZ
1597 if (i2s->fifo_len < 16 || !i2s->enable)
1598 i2s->status |= 1 << 0; /* TNF */
c1713132
AZ
1599 if (i2s->rx_len)
1600 i2s->status |= 1 << 1; /* RNE */
1601 if (i2s->enable)
1602 i2s->status |= 1 << 2; /* BSY */
1603 if (tfs)
1604 i2s->status |= 1 << 3; /* TFS */
1605 if (rfs)
1606 i2s->status |= 1 << 4; /* RFS */
1607 if (!(i2s->tx_len && i2s->enable))
1608 i2s->status |= i2s->fifo_len << 8; /* TFL */
1609 i2s->status |= MAX(i2s->rx_len, 0xf) << 12; /* RFL */
1610
1611 qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
1612}
1613
1614#define SACR0 0x00 /* Serial Audio Global Control register */
1615#define SACR1 0x04 /* Serial Audio I2S/MSB-Justified Control register */
1616#define SASR0 0x0c /* Serial Audio Interface and FIFO Status register */
1617#define SAIMR 0x14 /* Serial Audio Interrupt Mask register */
1618#define SAICR 0x18 /* Serial Audio Interrupt Clear register */
1619#define SADIV 0x60 /* Serial Audio Clock Divider register */
1620#define SADR 0x80 /* Serial Audio Data register */
1621
a8170e5e 1622static uint64_t pxa2xx_i2s_read(void *opaque, hwaddr addr,
9c843933 1623 unsigned size)
c1713132 1624{
bc24a225 1625 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132
AZ
1626
1627 switch (addr) {
1628 case SACR0:
1629 return s->control[0];
1630 case SACR1:
1631 return s->control[1];
1632 case SASR0:
1633 return s->status;
1634 case SAIMR:
1635 return s->mask;
1636 case SAICR:
1637 return 0;
1638 case SADIV:
1639 return s->clk;
1640 case SADR:
1641 if (s->rx_len > 0) {
1642 s->rx_len --;
1643 pxa2xx_i2s_update(s);
1644 return s->codec_in(s->opaque);
1645 }
1646 return 0;
1647 default:
1648 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1649 break;
1650 }
1651 return 0;
1652}
1653
a8170e5e 1654static void pxa2xx_i2s_write(void *opaque, hwaddr addr,
9c843933 1655 uint64_t value, unsigned size)
c1713132 1656{
bc24a225 1657 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132 1658 uint32_t *sample;
c1713132
AZ
1659
1660 switch (addr) {
1661 case SACR0:
1662 if (value & (1 << 3)) /* RST */
1663 pxa2xx_i2s_reset(s);
1664 s->control[0] = value & 0xff3d;
1665 if (!s->enable && (value & 1) && s->tx_len) { /* ENB */
1666 for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
1667 s->codec_out(s->opaque, *sample);
1668 s->status &= ~(1 << 7); /* I2SOFF */
1669 }
1670 if (value & (1 << 4)) /* EFWR */
1671 printf("%s: Attempt to use special function\n", __FUNCTION__);
9dda2465 1672 s->enable = (value & 9) == 1; /* ENB && !RST*/
c1713132
AZ
1673 pxa2xx_i2s_update(s);
1674 break;
1675 case SACR1:
1676 s->control[1] = value & 0x0039;
1677 if (value & (1 << 5)) /* ENLBF */
1678 printf("%s: Attempt to use loopback function\n", __FUNCTION__);
1679 if (value & (1 << 4)) /* DPRL */
1680 s->fifo_len = 0;
1681 pxa2xx_i2s_update(s);
1682 break;
1683 case SAIMR:
1684 s->mask = value & 0x0078;
1685 pxa2xx_i2s_update(s);
1686 break;
1687 case SAICR:
1688 s->status &= ~(value & (3 << 5));
1689 pxa2xx_i2s_update(s);
1690 break;
1691 case SADIV:
1692 s->clk = value & 0x007f;
1693 break;
1694 case SADR:
1695 if (s->tx_len && s->enable) {
1696 s->tx_len --;
1697 pxa2xx_i2s_update(s);
1698 s->codec_out(s->opaque, value);
1699 } else if (s->fifo_len < 16) {
1700 s->fifo[s->fifo_len ++] = value;
1701 pxa2xx_i2s_update(s);
1702 }
1703 break;
1704 default:
1705 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1706 }
1707}
1708
9c843933
AK
1709static const MemoryRegionOps pxa2xx_i2s_ops = {
1710 .read = pxa2xx_i2s_read,
1711 .write = pxa2xx_i2s_write,
1712 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
1713};
1714
9f5dfe29
JQ
1715static const VMStateDescription vmstate_pxa2xx_i2s = {
1716 .name = "pxa2xx_i2s",
1717 .version_id = 0,
1718 .minimum_version_id = 0,
8f1e884b 1719 .fields = (VMStateField[]) {
9f5dfe29
JQ
1720 VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
1721 VMSTATE_UINT32(status, PXA2xxI2SState),
1722 VMSTATE_UINT32(mask, PXA2xxI2SState),
1723 VMSTATE_UINT32(clk, PXA2xxI2SState),
1724 VMSTATE_INT32(enable, PXA2xxI2SState),
1725 VMSTATE_INT32(rx_len, PXA2xxI2SState),
1726 VMSTATE_INT32(tx_len, PXA2xxI2SState),
1727 VMSTATE_INT32(fifo_len, PXA2xxI2SState),
1728 VMSTATE_END_OF_LIST()
1729 }
1730};
aa941b94 1731
c1713132
AZ
1732static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
1733{
bc24a225 1734 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132
AZ
1735 uint32_t *sample;
1736
1737 /* Signal FIFO errors */
1738 if (s->enable && s->tx_len)
1739 s->status |= 1 << 5; /* TUR */
1740 if (s->enable && s->rx_len)
1741 s->status |= 1 << 6; /* ROR */
1742
1743 /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
1744 * handle the cases where it makes a difference. */
1745 s->tx_len = tx - s->fifo_len;
1746 s->rx_len = rx;
1747 /* Note that is s->codec_out wasn't set, we wouldn't get called. */
1748 if (s->enable)
1749 for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
1750 s->codec_out(s->opaque, *sample);
1751 pxa2xx_i2s_update(s);
1752}
1753
9c843933 1754static PXA2xxI2SState *pxa2xx_i2s_init(MemoryRegion *sysmem,
a8170e5e 1755 hwaddr base,
2115c019 1756 qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
c1713132 1757{
bc24a225 1758 PXA2xxI2SState *s = (PXA2xxI2SState *)
7267c094 1759 g_malloc0(sizeof(PXA2xxI2SState));
c1713132 1760
c1713132 1761 s->irq = irq;
2115c019
AZ
1762 s->rx_dma = rx_dma;
1763 s->tx_dma = tx_dma;
c1713132
AZ
1764 s->data_req = pxa2xx_i2s_data_req;
1765
1766 pxa2xx_i2s_reset(s);
1767
2c9b15ca 1768 memory_region_init_io(&s->iomem, NULL, &pxa2xx_i2s_ops, s,
9c843933
AK
1769 "pxa2xx-i2s", 0x100000);
1770 memory_region_add_subregion(sysmem, base, &s->iomem);
c1713132 1771
9f5dfe29 1772 vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
aa941b94 1773
c1713132
AZ
1774 return s;
1775}
1776
1777/* PXA Fast Infra-red Communications Port */
1fd9f2df
PM
1778#define TYPE_PXA2XX_FIR "pxa2xx-fir"
1779#define PXA2XX_FIR(obj) OBJECT_CHECK(PXA2xxFIrState, (obj), TYPE_PXA2XX_FIR)
1780
bc24a225 1781struct PXA2xxFIrState {
1fd9f2df
PM
1782 /*< private >*/
1783 SysBusDevice parent_obj;
1784 /*< public >*/
1785
adfc39ea 1786 MemoryRegion iomem;
c1713132 1787 qemu_irq irq;
2115c019
AZ
1788 qemu_irq rx_dma;
1789 qemu_irq tx_dma;
1fd9f2df 1790 uint32_t enable;
c1713132
AZ
1791 CharDriverState *chr;
1792
1793 uint8_t control[3];
1794 uint8_t status[2];
1795
1fd9f2df
PM
1796 uint32_t rx_len;
1797 uint32_t rx_start;
c1713132
AZ
1798 uint8_t rx_fifo[64];
1799};
1800
1fd9f2df 1801static void pxa2xx_fir_reset(DeviceState *d)
c1713132 1802{
1fd9f2df
PM
1803 PXA2xxFIrState *s = PXA2XX_FIR(d);
1804
c1713132
AZ
1805 s->control[0] = 0x00;
1806 s->control[1] = 0x00;
1807 s->control[2] = 0x00;
1808 s->status[0] = 0x00;
1809 s->status[1] = 0x00;
1810 s->enable = 0;
1811}
1812
bc24a225 1813static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
c1713132
AZ
1814{
1815 static const int tresh[4] = { 8, 16, 32, 0 };
1816 int intr = 0;
1817 if ((s->control[0] & (1 << 4)) && /* RXE */
1818 s->rx_len >= tresh[s->control[2] & 3]) /* TRIG */
1819 s->status[0] |= 1 << 4; /* RFS */
1820 else
1821 s->status[0] &= ~(1 << 4); /* RFS */
1822 if (s->control[0] & (1 << 3)) /* TXE */
1823 s->status[0] |= 1 << 3; /* TFS */
1824 else
1825 s->status[0] &= ~(1 << 3); /* TFS */
1826 if (s->rx_len)
1827 s->status[1] |= 1 << 2; /* RNE */
1828 else
1829 s->status[1] &= ~(1 << 2); /* RNE */
1830 if (s->control[0] & (1 << 4)) /* RXE */
1831 s->status[1] |= 1 << 0; /* RSY */
1832 else
1833 s->status[1] &= ~(1 << 0); /* RSY */
1834
1835 intr |= (s->control[0] & (1 << 5)) && /* RIE */
1836 (s->status[0] & (1 << 4)); /* RFS */
1837 intr |= (s->control[0] & (1 << 6)) && /* TIE */
1838 (s->status[0] & (1 << 3)); /* TFS */
1839 intr |= (s->control[2] & (1 << 4)) && /* TRAIL */
1840 (s->status[0] & (1 << 6)); /* EOC */
1841 intr |= (s->control[0] & (1 << 2)) && /* TUS */
1842 (s->status[0] & (1 << 1)); /* TUR */
1843 intr |= s->status[0] & 0x25; /* FRE, RAB, EIF */
1844
2115c019
AZ
1845 qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
1846 qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
c1713132
AZ
1847
1848 qemu_set_irq(s->irq, intr && s->enable);
1849}
1850
1851#define ICCR0 0x00 /* FICP Control register 0 */
1852#define ICCR1 0x04 /* FICP Control register 1 */
1853#define ICCR2 0x08 /* FICP Control register 2 */
1854#define ICDR 0x0c /* FICP Data register */
1855#define ICSR0 0x14 /* FICP Status register 0 */
1856#define ICSR1 0x18 /* FICP Status register 1 */
1857#define ICFOR 0x1c /* FICP FIFO Occupancy Status register */
1858
a8170e5e 1859static uint64_t pxa2xx_fir_read(void *opaque, hwaddr addr,
adfc39ea 1860 unsigned size)
c1713132 1861{
bc24a225 1862 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132 1863 uint8_t ret;
c1713132
AZ
1864
1865 switch (addr) {
1866 case ICCR0:
1867 return s->control[0];
1868 case ICCR1:
1869 return s->control[1];
1870 case ICCR2:
1871 return s->control[2];
1872 case ICDR:
1873 s->status[0] &= ~0x01;
1874 s->status[1] &= ~0x72;
1875 if (s->rx_len) {
1876 s->rx_len --;
1877 ret = s->rx_fifo[s->rx_start ++];
1878 s->rx_start &= 63;
1879 pxa2xx_fir_update(s);
1880 return ret;
1881 }
1882 printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
1883 break;
1884 case ICSR0:
1885 return s->status[0];
1886 case ICSR1:
1887 return s->status[1] | (1 << 3); /* TNF */
1888 case ICFOR:
1889 return s->rx_len;
1890 default:
1891 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1892 break;
1893 }
1894 return 0;
1895}
1896
a8170e5e 1897static void pxa2xx_fir_write(void *opaque, hwaddr addr,
adfc39ea 1898 uint64_t value64, unsigned size)
c1713132 1899{
bc24a225 1900 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
adfc39ea 1901 uint32_t value = value64;
c1713132 1902 uint8_t ch;
c1713132
AZ
1903
1904 switch (addr) {
1905 case ICCR0:
1906 s->control[0] = value;
1907 if (!(value & (1 << 4))) /* RXE */
1908 s->rx_len = s->rx_start = 0;
3ffd710e
BS
1909 if (!(value & (1 << 3))) { /* TXE */
1910 /* Nop */
1911 }
c1713132
AZ
1912 s->enable = value & 1; /* ITR */
1913 if (!s->enable)
1914 s->status[0] = 0;
1915 pxa2xx_fir_update(s);
1916 break;
1917 case ICCR1:
1918 s->control[1] = value;
1919 break;
1920 case ICCR2:
1921 s->control[2] = value & 0x3f;
1922 pxa2xx_fir_update(s);
1923 break;
1924 case ICDR:
1925 if (s->control[2] & (1 << 2)) /* TXP */
1926 ch = value;
1927 else
1928 ch = ~value;
1929 if (s->chr && s->enable && (s->control[0] & (1 << 3))) /* TXE */
2cc6e0a1 1930 qemu_chr_fe_write(s->chr, &ch, 1);
c1713132
AZ
1931 break;
1932 case ICSR0:
1933 s->status[0] &= ~(value & 0x66);
1934 pxa2xx_fir_update(s);
1935 break;
1936 case ICFOR:
1937 break;
1938 default:
1939 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1940 }
1941}
1942
adfc39ea
AK
1943static const MemoryRegionOps pxa2xx_fir_ops = {
1944 .read = pxa2xx_fir_read,
1945 .write = pxa2xx_fir_write,
1946 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
1947};
1948
1949static int pxa2xx_fir_is_empty(void *opaque)
1950{
bc24a225 1951 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132
AZ
1952 return (s->rx_len < 64);
1953}
1954
1955static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
1956{
bc24a225 1957 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132
AZ
1958 if (!(s->control[0] & (1 << 4))) /* RXE */
1959 return;
1960
1961 while (size --) {
1962 s->status[1] |= 1 << 4; /* EOF */
1963 if (s->rx_len >= 64) {
1964 s->status[1] |= 1 << 6; /* ROR */
1965 break;
1966 }
1967
1968 if (s->control[2] & (1 << 3)) /* RXP */
1969 s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
1970 else
1971 s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
1972 }
1973
1974 pxa2xx_fir_update(s);
1975}
1976
1977static void pxa2xx_fir_event(void *opaque, int event)
1978{
1979}
1980
1fd9f2df 1981static void pxa2xx_fir_instance_init(Object *obj)
aa941b94 1982{
1fd9f2df
PM
1983 PXA2xxFIrState *s = PXA2XX_FIR(obj);
1984 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
aa941b94 1985
1fd9f2df
PM
1986 memory_region_init_io(&s->iomem, NULL, &pxa2xx_fir_ops, s,
1987 "pxa2xx-fir", 0x1000);
1988 sysbus_init_mmio(sbd, &s->iomem);
1989 sysbus_init_irq(sbd, &s->irq);
1990 sysbus_init_irq(sbd, &s->rx_dma);
1991 sysbus_init_irq(sbd, &s->tx_dma);
aa941b94
AZ
1992}
1993
1fd9f2df 1994static void pxa2xx_fir_realize(DeviceState *dev, Error **errp)
aa941b94 1995{
1fd9f2df 1996 PXA2xxFIrState *s = PXA2XX_FIR(dev);
aa941b94 1997
1fd9f2df
PM
1998 if (s->chr) {
1999 qemu_chr_fe_claim_no_fail(s->chr);
2000 qemu_chr_add_handlers(s->chr, pxa2xx_fir_is_empty,
2001 pxa2xx_fir_rx, pxa2xx_fir_event, s);
2002 }
2003}
aa941b94 2004
1fd9f2df
PM
2005static bool pxa2xx_fir_vmstate_validate(void *opaque, int version_id)
2006{
2007 PXA2xxFIrState *s = opaque;
aa941b94 2008
1fd9f2df 2009 return s->rx_start < sizeof(s->rx_fifo);
aa941b94
AZ
2010}
2011
1fd9f2df
PM
2012static const VMStateDescription pxa2xx_fir_vmsd = {
2013 .name = "pxa2xx-fir",
2014 .version_id = 1,
2015 .minimum_version_id = 1,
2016 .fields = (VMStateField[]) {
2017 VMSTATE_UINT32(enable, PXA2xxFIrState),
2018 VMSTATE_UINT8_ARRAY(control, PXA2xxFIrState, 3),
2019 VMSTATE_UINT8_ARRAY(status, PXA2xxFIrState, 2),
2020 VMSTATE_UINT32(rx_len, PXA2xxFIrState),
2021 VMSTATE_UINT32(rx_start, PXA2xxFIrState),
2022 VMSTATE_VALIDATE("fifo is 64 bytes", pxa2xx_fir_vmstate_validate),
2023 VMSTATE_UINT8_ARRAY(rx_fifo, PXA2xxFIrState, 64),
2024 VMSTATE_END_OF_LIST()
2025 }
2026};
c1713132 2027
1fd9f2df
PM
2028static Property pxa2xx_fir_properties[] = {
2029 DEFINE_PROP_CHR("chardev", PXA2xxFIrState, chr),
2030 DEFINE_PROP_END_OF_LIST(),
2031};
c1713132 2032
1fd9f2df
PM
2033static void pxa2xx_fir_class_init(ObjectClass *klass, void *data)
2034{
2035 DeviceClass *dc = DEVICE_CLASS(klass);
c1713132 2036
1fd9f2df
PM
2037 dc->realize = pxa2xx_fir_realize;
2038 dc->vmsd = &pxa2xx_fir_vmsd;
2039 dc->props = pxa2xx_fir_properties;
2040 dc->reset = pxa2xx_fir_reset;
2041}
c1713132 2042
1fd9f2df
PM
2043static const TypeInfo pxa2xx_fir_info = {
2044 .name = TYPE_PXA2XX_FIR,
2045 .parent = TYPE_SYS_BUS_DEVICE,
2046 .instance_size = sizeof(PXA2xxFIrState),
2047 .class_init = pxa2xx_fir_class_init,
2048 .instance_init = pxa2xx_fir_instance_init,
2049};
c1713132 2050
1fd9f2df
PM
2051static PXA2xxFIrState *pxa2xx_fir_init(MemoryRegion *sysmem,
2052 hwaddr base,
2053 qemu_irq irq, qemu_irq rx_dma,
2054 qemu_irq tx_dma,
2055 CharDriverState *chr)
2056{
2057 DeviceState *dev;
2058 SysBusDevice *sbd;
aa941b94 2059
1fd9f2df
PM
2060 dev = qdev_create(NULL, TYPE_PXA2XX_FIR);
2061 qdev_prop_set_chr(dev, "chardev", chr);
2062 qdev_init_nofail(dev);
2063 sbd = SYS_BUS_DEVICE(dev);
2064 sysbus_mmio_map(sbd, 0, base);
2065 sysbus_connect_irq(sbd, 0, irq);
2066 sysbus_connect_irq(sbd, 1, rx_dma);
2067 sysbus_connect_irq(sbd, 2, tx_dma);
2068 return PXA2XX_FIR(dev);
c1713132
AZ
2069}
2070
38641a52 2071static void pxa2xx_reset(void *opaque, int line, int level)
c1713132 2072{
bc24a225 2073 PXA2xxState *s = (PXA2xxState *) opaque;
38641a52 2074
c1713132 2075 if (level && (s->pm_regs[PCFR >> 2] & 0x10)) { /* GPR_EN */
43824588 2076 cpu_reset(CPU(s->cpu));
c1713132
AZ
2077 /* TODO: reset peripherals */
2078 }
2079}
2080
2081/* Initialise a PXA270 integrated chip (ARM based core). */
a6dc4c2d
RH
2082PXA2xxState *pxa270_init(MemoryRegion *address_space,
2083 unsigned int sdram_size, const char *revision)
c1713132 2084{
bc24a225 2085 PXA2xxState *s;
adfc39ea 2086 int i;
751c6a17 2087 DriveInfo *dinfo;
7267c094 2088 s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
c1713132 2089
4207117c
AZ
2090 if (revision && strncmp(revision, "pxa27", 5)) {
2091 fprintf(stderr, "Machine requires a PXA27x processor.\n");
2092 exit(1);
2093 }
aaed909a
FB
2094 if (!revision)
2095 revision = "pxa270";
2096
43824588
AF
2097 s->cpu = cpu_arm_init(revision);
2098 if (s->cpu == NULL) {
aaed909a
FB
2099 fprintf(stderr, "Unable to find CPU definition\n");
2100 exit(1);
2101 }
f3c7d038 2102 s->reset = qemu_allocate_irq(pxa2xx_reset, s, 0);
38641a52 2103
d95b2f8d 2104 /* SDRAM & Internal Memory Storage */
49946538
HT
2105 memory_region_init_ram(&s->sdram, NULL, "pxa270.sdram", sdram_size,
2106 &error_abort);
c5705a77 2107 vmstate_register_ram_global(&s->sdram);
adfc39ea 2108 memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
49946538
HT
2109 memory_region_init_ram(&s->internal, NULL, "pxa270.internal", 0x40000,
2110 &error_abort);
c5705a77 2111 vmstate_register_ram_global(&s->internal);
adfc39ea
AK
2112 memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
2113 &s->internal);
d95b2f8d 2114
f161bcd0 2115 s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
c1713132 2116
e1f8c729
DES
2117 s->dma = pxa27x_dma_init(0x40000000,
2118 qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
c1713132 2119
797e9542
DES
2120 sysbus_create_varargs("pxa27x-timer", 0x40a00000,
2121 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2122 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2123 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2124 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2125 qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
2126 NULL);
a171fe39 2127
55e5c285 2128 s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 121);
c1713132 2129
751c6a17
GH
2130 dinfo = drive_get(IF_SD, 0, 0);
2131 if (!dinfo) {
e4bcb14c
TS
2132 fprintf(stderr, "qemu: missing SecureDigital device\n");
2133 exit(1);
2134 }
fa1d36df 2135 s->mmc = pxa2xx_mmci_init(address_space, 0x41100000,
4be74634 2136 blk_by_legacy_dinfo(dinfo),
2115c019
AZ
2137 qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2138 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2139 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
a171fe39 2140
fb50cfe4
RH
2141 for (i = 0; pxa270_serial[i].io_base; i++) {
2142 if (serial_hds[i]) {
a6dc4c2d 2143 serial_mm_init(address_space, pxa270_serial[i].io_base, 2,
fb50cfe4 2144 qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
2ff0c7c3 2145 14857000 / 16, serial_hds[i],
fb50cfe4
RH
2146 DEVICE_NATIVE_ENDIAN);
2147 } else {
c1713132 2148 break;
fb50cfe4
RH
2149 }
2150 }
c1713132 2151 if (serial_hds[i])
adfc39ea 2152 s->fir = pxa2xx_fir_init(address_space, 0x40800000,
e1f8c729 2153 qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2115c019
AZ
2154 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2155 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2156 serial_hds[i]);
c1713132 2157
5a6fdd91 2158 s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
e1f8c729 2159 qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
a171fe39 2160
c1713132 2161 s->cm_base = 0x41300000;
82d17978 2162 s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
c1713132 2163 s->clkcfg = 0x00000009; /* Turbo mode active */
2c9b15ca 2164 memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
adfc39ea 2165 memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
ae1f90de 2166 vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
c1713132 2167
dc2a9045 2168 pxa2xx_setup_cp14(s);
c1713132
AZ
2169
2170 s->mm_base = 0x48000000;
2171 s->mm_regs[MDMRS >> 2] = 0x00020002;
2172 s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2173 s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
2c9b15ca 2174 memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
adfc39ea 2175 memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
d102d495 2176 vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
c1713132 2177
2a163929 2178 s->pm_base = 0x40f00000;
2c9b15ca 2179 memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
adfc39ea 2180 memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
f0ab24ce 2181 vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2a163929 2182
c1713132 2183 for (i = 0; pxa27x_ssp[i].io_base; i ++);
7267c094 2184 s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
c1713132 2185 for (i = 0; pxa27x_ssp[i].io_base; i ++) {
a984a69e 2186 DeviceState *dev;
12a82804 2187 dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa27x_ssp[i].io_base,
e1f8c729 2188 qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
02e2da45 2189 s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
c1713132
AZ
2190 }
2191
de77a243 2192 if (usb_enabled()) {
61d3cf93 2193 sysbus_create_simple("sysbus-ohci", 0x4c000000,
e1f8c729 2194 qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
a171fe39
AZ
2195 }
2196
354a8c06
BC
2197 s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
2198 s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
a171fe39 2199
548c6f18 2200 sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
8a231487 2201 qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
c1713132 2202
e1f8c729
DES
2203 s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2204 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2205 s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2206 qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
c1713132 2207
9c843933 2208 s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2115c019
AZ
2209 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2210 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2211 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
c1713132 2212
6cd816b8 2213 s->kp = pxa27x_keypad_init(address_space, 0x41500000,
e1f8c729 2214 qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
31b87f2e 2215
c1713132 2216 /* GPIO1 resets the processor */
fe8f096b 2217 /* The handler can be overridden by board-specific code */
0bb53337 2218 qdev_connect_gpio_out(s->gpio, 1, s->reset);
c1713132
AZ
2219 return s;
2220}
2221
2222/* Initialise a PXA255 integrated chip (ARM based core). */
a6dc4c2d 2223PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
c1713132 2224{
bc24a225 2225 PXA2xxState *s;
adfc39ea 2226 int i;
751c6a17 2227 DriveInfo *dinfo;
aaed909a 2228
7267c094 2229 s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
c1713132 2230
43824588
AF
2231 s->cpu = cpu_arm_init("pxa255");
2232 if (s->cpu == NULL) {
aaed909a
FB
2233 fprintf(stderr, "Unable to find CPU definition\n");
2234 exit(1);
2235 }
f3c7d038 2236 s->reset = qemu_allocate_irq(pxa2xx_reset, s, 0);
38641a52 2237
d95b2f8d 2238 /* SDRAM & Internal Memory Storage */
49946538
HT
2239 memory_region_init_ram(&s->sdram, NULL, "pxa255.sdram", sdram_size,
2240 &error_abort);
c5705a77 2241 vmstate_register_ram_global(&s->sdram);
adfc39ea 2242 memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2c9b15ca 2243 memory_region_init_ram(&s->internal, NULL, "pxa255.internal",
49946538 2244 PXA2XX_INTERNAL_SIZE, &error_abort);
c5705a77 2245 vmstate_register_ram_global(&s->internal);
adfc39ea
AK
2246 memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
2247 &s->internal);
d95b2f8d 2248
f161bcd0 2249 s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
c1713132 2250
e1f8c729
DES
2251 s->dma = pxa255_dma_init(0x40000000,
2252 qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
c1713132 2253
797e9542
DES
2254 sysbus_create_varargs("pxa25x-timer", 0x40a00000,
2255 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2256 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2257 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2258 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2259 NULL);
a171fe39 2260
55e5c285 2261 s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 85);
c1713132 2262
751c6a17
GH
2263 dinfo = drive_get(IF_SD, 0, 0);
2264 if (!dinfo) {
e4bcb14c
TS
2265 fprintf(stderr, "qemu: missing SecureDigital device\n");
2266 exit(1);
2267 }
fa1d36df 2268 s->mmc = pxa2xx_mmci_init(address_space, 0x41100000,
4be74634 2269 blk_by_legacy_dinfo(dinfo),
2115c019
AZ
2270 qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2271 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2272 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
a171fe39 2273
fb50cfe4 2274 for (i = 0; pxa255_serial[i].io_base; i++) {
2d48377a 2275 if (serial_hds[i]) {
a6dc4c2d 2276 serial_mm_init(address_space, pxa255_serial[i].io_base, 2,
fb50cfe4 2277 qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
2ff0c7c3 2278 14745600 / 16, serial_hds[i],
fb50cfe4 2279 DEVICE_NATIVE_ENDIAN);
2d48377a 2280 } else {
c1713132 2281 break;
2d48377a 2282 }
fb50cfe4 2283 }
c1713132 2284 if (serial_hds[i])
adfc39ea 2285 s->fir = pxa2xx_fir_init(address_space, 0x40800000,
e1f8c729 2286 qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2115c019
AZ
2287 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2288 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2289 serial_hds[i]);
c1713132 2290
5a6fdd91 2291 s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
e1f8c729 2292 qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
a171fe39 2293
c1713132 2294 s->cm_base = 0x41300000;
82d17978 2295 s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
c1713132 2296 s->clkcfg = 0x00000009; /* Turbo mode active */
2c9b15ca 2297 memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
adfc39ea 2298 memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
ae1f90de 2299 vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
c1713132 2300
dc2a9045 2301 pxa2xx_setup_cp14(s);
c1713132
AZ
2302
2303 s->mm_base = 0x48000000;
2304 s->mm_regs[MDMRS >> 2] = 0x00020002;
2305 s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2306 s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
2c9b15ca 2307 memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
adfc39ea 2308 memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
d102d495 2309 vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
c1713132 2310
2a163929 2311 s->pm_base = 0x40f00000;
2c9b15ca 2312 memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
adfc39ea 2313 memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
f0ab24ce 2314 vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2a163929 2315
c1713132 2316 for (i = 0; pxa255_ssp[i].io_base; i ++);
7267c094 2317 s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
c1713132 2318 for (i = 0; pxa255_ssp[i].io_base; i ++) {
a984a69e 2319 DeviceState *dev;
12a82804 2320 dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa255_ssp[i].io_base,
e1f8c729 2321 qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
02e2da45 2322 s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
c1713132
AZ
2323 }
2324
de77a243 2325 if (usb_enabled()) {
61d3cf93 2326 sysbus_create_simple("sysbus-ohci", 0x4c000000,
e1f8c729 2327 qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
a171fe39
AZ
2328 }
2329
354a8c06
BC
2330 s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
2331 s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
a171fe39 2332
548c6f18 2333 sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
8a231487 2334 qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
c1713132 2335
e1f8c729
DES
2336 s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2337 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2338 s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2339 qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
c1713132 2340
9c843933 2341 s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2115c019
AZ
2342 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2343 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2344 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
c1713132
AZ
2345
2346 /* GPIO1 resets the processor */
fe8f096b 2347 /* The handler can be overridden by board-specific code */
0bb53337 2348 qdev_connect_gpio_out(s->gpio, 1, s->reset);
c1713132
AZ
2349 return s;
2350}
e3b42536 2351
999e12bb
AL
2352static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
2353{
2354 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
ce320346 2355 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
2356
2357 sdc->init = pxa2xx_ssp_init;
ce320346 2358 dc->reset = pxa2xx_ssp_reset;
999e12bb
AL
2359}
2360
8c43a6f0 2361static const TypeInfo pxa2xx_ssp_info = {
12a82804 2362 .name = TYPE_PXA2XX_SSP,
39bffca2
AL
2363 .parent = TYPE_SYS_BUS_DEVICE,
2364 .instance_size = sizeof(PXA2xxSSPState),
2365 .class_init = pxa2xx_ssp_class_init,
999e12bb
AL
2366};
2367
83f7d43a 2368static void pxa2xx_register_types(void)
e3b42536 2369{
39bffca2
AL
2370 type_register_static(&pxa2xx_i2c_slave_info);
2371 type_register_static(&pxa2xx_ssp_info);
2372 type_register_static(&pxa2xx_i2c_info);
2373 type_register_static(&pxa2xx_rtc_sysbus_info);
1fd9f2df 2374 type_register_static(&pxa2xx_fir_info);
e3b42536
PB
2375}
2376
83f7d43a 2377type_init(pxa2xx_register_types)
This page took 1.240492 seconds and 4 git commands to generate.