]> Git Repo - qemu.git/blame - hw/pxa2xx.c
vmstate: port pxa2xx_mm
[qemu.git] / hw / pxa2xx.c
CommitLineData
c1713132
AZ
1/*
2 * Intel XScale PXA255/270 processor support.
3 *
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <[email protected]>
6 *
7 * This code is licenced under the GPL.
8 */
9
a984a69e 10#include "sysbus.h"
87ecb68b
PB
11#include "pxa.h"
12#include "sysemu.h"
13#include "pc.h"
14#include "i2c.h"
a984a69e 15#include "ssi.h"
87ecb68b 16#include "qemu-char.h"
2446333c 17#include "blockdev.h"
c1713132
AZ
18
19static struct {
c227f099 20 target_phys_addr_t io_base;
c1713132
AZ
21 int irqn;
22} pxa255_serial[] = {
23 { 0x40100000, PXA2XX_PIC_FFUART },
24 { 0x40200000, PXA2XX_PIC_BTUART },
25 { 0x40700000, PXA2XX_PIC_STUART },
26 { 0x41600000, PXA25X_PIC_HWUART },
27 { 0, 0 }
28}, pxa270_serial[] = {
29 { 0x40100000, PXA2XX_PIC_FFUART },
30 { 0x40200000, PXA2XX_PIC_BTUART },
31 { 0x40700000, PXA2XX_PIC_STUART },
32 { 0, 0 }
33};
34
fa58c156 35typedef struct PXASSPDef {
c227f099 36 target_phys_addr_t io_base;
c1713132 37 int irqn;
fa58c156
FB
38} PXASSPDef;
39
40#if 0
41static PXASSPDef pxa250_ssp[] = {
c1713132
AZ
42 { 0x41000000, PXA2XX_PIC_SSP },
43 { 0, 0 }
fa58c156
FB
44};
45#endif
46
47static PXASSPDef pxa255_ssp[] = {
c1713132
AZ
48 { 0x41000000, PXA2XX_PIC_SSP },
49 { 0x41400000, PXA25X_PIC_NSSP },
50 { 0, 0 }
fa58c156
FB
51};
52
53#if 0
54static PXASSPDef pxa26x_ssp[] = {
c1713132
AZ
55 { 0x41000000, PXA2XX_PIC_SSP },
56 { 0x41400000, PXA25X_PIC_NSSP },
57 { 0x41500000, PXA26X_PIC_ASSP },
58 { 0, 0 }
fa58c156
FB
59};
60#endif
61
62static PXASSPDef pxa27x_ssp[] = {
c1713132
AZ
63 { 0x41000000, PXA2XX_PIC_SSP },
64 { 0x41700000, PXA27X_PIC_SSP2 },
65 { 0x41900000, PXA2XX_PIC_SSP3 },
66 { 0, 0 }
67};
68
69#define PMCR 0x00 /* Power Manager Control register */
70#define PSSR 0x04 /* Power Manager Sleep Status register */
71#define PSPR 0x08 /* Power Manager Scratch-Pad register */
72#define PWER 0x0c /* Power Manager Wake-Up Enable register */
73#define PRER 0x10 /* Power Manager Rising-Edge Detect Enable register */
74#define PFER 0x14 /* Power Manager Falling-Edge Detect Enable register */
75#define PEDR 0x18 /* Power Manager Edge-Detect Status register */
76#define PCFR 0x1c /* Power Manager General Configuration register */
77#define PGSR0 0x20 /* Power Manager GPIO Sleep-State register 0 */
78#define PGSR1 0x24 /* Power Manager GPIO Sleep-State register 1 */
79#define PGSR2 0x28 /* Power Manager GPIO Sleep-State register 2 */
80#define PGSR3 0x2c /* Power Manager GPIO Sleep-State register 3 */
81#define RCSR 0x30 /* Reset Controller Status register */
82#define PSLR 0x34 /* Power Manager Sleep Configuration register */
83#define PTSR 0x38 /* Power Manager Standby Configuration register */
84#define PVCR 0x40 /* Power Manager Voltage Change Control register */
85#define PUCR 0x4c /* Power Manager USIM Card Control/Status register */
86#define PKWR 0x50 /* Power Manager Keyboard Wake-Up Enable register */
87#define PKSR 0x54 /* Power Manager Keyboard Level-Detect Status */
88#define PCMD0 0x80 /* Power Manager I2C Command register File 0 */
89#define PCMD31 0xfc /* Power Manager I2C Command register File 31 */
90
c227f099 91static uint32_t pxa2xx_pm_read(void *opaque, target_phys_addr_t addr)
c1713132 92{
bc24a225 93 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
94
95 switch (addr) {
96 case PMCR ... PCMD31:
97 if (addr & 3)
98 goto fail;
99
100 return s->pm_regs[addr >> 2];
101 default:
102 fail:
103 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
104 break;
105 }
106 return 0;
107}
108
c227f099 109static void pxa2xx_pm_write(void *opaque, target_phys_addr_t addr,
c1713132
AZ
110 uint32_t value)
111{
bc24a225 112 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
113
114 switch (addr) {
115 case PMCR:
116 s->pm_regs[addr >> 2] &= 0x15 & ~(value & 0x2a);
117 s->pm_regs[addr >> 2] |= value & 0x15;
118 break;
119
120 case PSSR: /* Read-clean registers */
121 case RCSR:
122 case PKSR:
123 s->pm_regs[addr >> 2] &= ~value;
124 break;
125
126 default: /* Read-write registers */
603ff776 127 if (!(addr & 3)) {
c1713132
AZ
128 s->pm_regs[addr >> 2] = value;
129 break;
130 }
131
132 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
133 break;
134 }
135}
136
d60efc6b 137static CPUReadMemoryFunc * const pxa2xx_pm_readfn[] = {
c1713132
AZ
138 pxa2xx_pm_read,
139 pxa2xx_pm_read,
140 pxa2xx_pm_read,
141};
142
d60efc6b 143static CPUWriteMemoryFunc * const pxa2xx_pm_writefn[] = {
c1713132
AZ
144 pxa2xx_pm_write,
145 pxa2xx_pm_write,
146 pxa2xx_pm_write,
147};
148
aa941b94
AZ
149static void pxa2xx_pm_save(QEMUFile *f, void *opaque)
150{
bc24a225 151 PXA2xxState *s = (PXA2xxState *) opaque;
aa941b94
AZ
152 int i;
153
154 for (i = 0; i < 0x40; i ++)
155 qemu_put_be32s(f, &s->pm_regs[i]);
156}
157
158static int pxa2xx_pm_load(QEMUFile *f, void *opaque, int version_id)
159{
bc24a225 160 PXA2xxState *s = (PXA2xxState *) opaque;
aa941b94
AZ
161 int i;
162
163 for (i = 0; i < 0x40; i ++)
164 qemu_get_be32s(f, &s->pm_regs[i]);
165
166 return 0;
167}
168
c1713132
AZ
169#define CCCR 0x00 /* Core Clock Configuration register */
170#define CKEN 0x04 /* Clock Enable register */
171#define OSCC 0x08 /* Oscillator Configuration register */
172#define CCSR 0x0c /* Core Clock Status register */
173
c227f099 174static uint32_t pxa2xx_cm_read(void *opaque, target_phys_addr_t addr)
c1713132 175{
bc24a225 176 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
177
178 switch (addr) {
179 case CCCR:
180 case CKEN:
181 case OSCC:
182 return s->cm_regs[addr >> 2];
183
184 case CCSR:
185 return s->cm_regs[CCCR >> 2] | (3 << 28);
186
187 default:
188 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
189 break;
190 }
191 return 0;
192}
193
c227f099 194static void pxa2xx_cm_write(void *opaque, target_phys_addr_t addr,
c1713132
AZ
195 uint32_t value)
196{
bc24a225 197 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
198
199 switch (addr) {
200 case CCCR:
201 case CKEN:
202 s->cm_regs[addr >> 2] = value;
203 break;
204
205 case OSCC:
565d2895 206 s->cm_regs[addr >> 2] &= ~0x6c;
c1713132 207 s->cm_regs[addr >> 2] |= value & 0x6e;
565d2895
AZ
208 if ((value >> 1) & 1) /* OON */
209 s->cm_regs[addr >> 2] |= 1 << 0; /* Oscillator is now stable */
c1713132
AZ
210 break;
211
212 default:
213 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
214 break;
215 }
216}
217
d60efc6b 218static CPUReadMemoryFunc * const pxa2xx_cm_readfn[] = {
c1713132
AZ
219 pxa2xx_cm_read,
220 pxa2xx_cm_read,
221 pxa2xx_cm_read,
222};
223
d60efc6b 224static CPUWriteMemoryFunc * const pxa2xx_cm_writefn[] = {
c1713132
AZ
225 pxa2xx_cm_write,
226 pxa2xx_cm_write,
227 pxa2xx_cm_write,
228};
229
ae1f90de
JQ
230static const VMStateDescription vmstate_pxa2xx_cm = {
231 .name = "pxa2xx_cm",
232 .version_id = 0,
233 .minimum_version_id = 0,
234 .minimum_version_id_old = 0,
235 .fields = (VMStateField[]) {
236 VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
237 VMSTATE_UINT32(clkcfg, PXA2xxState),
238 VMSTATE_UINT32(pmnc, PXA2xxState),
239 VMSTATE_END_OF_LIST()
240 }
241};
aa941b94 242
c1713132
AZ
243static uint32_t pxa2xx_clkpwr_read(void *opaque, int op2, int reg, int crm)
244{
bc24a225 245 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
246
247 switch (reg) {
248 case 6: /* Clock Configuration register */
249 return s->clkcfg;
250
251 case 7: /* Power Mode register */
252 return 0;
253
254 default:
255 printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
256 break;
257 }
258 return 0;
259}
260
261static void pxa2xx_clkpwr_write(void *opaque, int op2, int reg, int crm,
262 uint32_t value)
263{
bc24a225 264 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
265 static const char *pwrmode[8] = {
266 "Normal", "Idle", "Deep-idle", "Standby",
267 "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
268 };
269
270 switch (reg) {
271 case 6: /* Clock Configuration register */
272 s->clkcfg = value & 0xf;
273 if (value & 2)
274 printf("%s: CPU frequency change attempt\n", __FUNCTION__);
275 break;
276
277 case 7: /* Power Mode register */
278 if (value & 8)
279 printf("%s: CPU voltage change attempt\n", __FUNCTION__);
280 switch (value & 7) {
281 case 0:
282 /* Do nothing */
283 break;
284
285 case 1:
286 /* Idle */
82d17978 287 if (!(s->cm_regs[CCCR >> 2] & (1 << 31))) { /* CPDIS */
c1713132
AZ
288 cpu_interrupt(s->env, CPU_INTERRUPT_HALT);
289 break;
290 }
291 /* Fall through. */
292
293 case 2:
294 /* Deep-Idle */
295 cpu_interrupt(s->env, CPU_INTERRUPT_HALT);
296 s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
297 goto message;
298
299 case 3:
a90b7318
AZ
300 s->env->uncached_cpsr =
301 ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I;
c1713132
AZ
302 s->env->cp15.c1_sys = 0;
303 s->env->cp15.c1_coproc = 0;
9ee6e8bb 304 s->env->cp15.c2_base0 = 0;
c1713132
AZ
305 s->env->cp15.c3 = 0;
306 s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */
307 s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
308
309 /*
310 * The scratch-pad register is almost universally used
311 * for storing the return address on suspend. For the
312 * lack of a resuming bootloader, perform a jump
313 * directly to that address.
314 */
315 memset(s->env->regs, 0, 4 * 15);
316 s->env->regs[15] = s->pm_regs[PSPR >> 2];
317
318#if 0
319 buffer = 0xe59ff000; /* ldr pc, [pc, #0] */
320 cpu_physical_memory_write(0, &buffer, 4);
321 buffer = s->pm_regs[PSPR >> 2];
322 cpu_physical_memory_write(8, &buffer, 4);
323#endif
324
325 /* Suspend */
326 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
327
328 goto message;
329
330 default:
331 message:
332 printf("%s: machine entered %s mode\n", __FUNCTION__,
333 pwrmode[value & 7]);
334 }
335 break;
336
337 default:
338 printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
339 break;
340 }
341}
342
343/* Performace Monitoring Registers */
344#define CPPMNC 0 /* Performance Monitor Control register */
345#define CPCCNT 1 /* Clock Counter register */
346#define CPINTEN 4 /* Interrupt Enable register */
347#define CPFLAG 5 /* Overflow Flag register */
348#define CPEVTSEL 8 /* Event Selection register */
349
350#define CPPMN0 0 /* Performance Count register 0 */
351#define CPPMN1 1 /* Performance Count register 1 */
352#define CPPMN2 2 /* Performance Count register 2 */
353#define CPPMN3 3 /* Performance Count register 3 */
354
355static uint32_t pxa2xx_perf_read(void *opaque, int op2, int reg, int crm)
356{
bc24a225 357 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
358
359 switch (reg) {
360 case CPPMNC:
361 return s->pmnc;
362 case CPCCNT:
363 if (s->pmnc & 1)
74475455 364 return qemu_get_clock_ns(vm_clock);
c1713132
AZ
365 else
366 return 0;
367 case CPINTEN:
368 case CPFLAG:
369 case CPEVTSEL:
370 return 0;
371
372 default:
373 printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
374 break;
375 }
376 return 0;
377}
378
379static void pxa2xx_perf_write(void *opaque, int op2, int reg, int crm,
380 uint32_t value)
381{
bc24a225 382 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
383
384 switch (reg) {
385 case CPPMNC:
386 s->pmnc = value;
387 break;
388
389 case CPCCNT:
390 case CPINTEN:
391 case CPFLAG:
392 case CPEVTSEL:
393 break;
394
395 default:
396 printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
397 break;
398 }
399}
400
401static uint32_t pxa2xx_cp14_read(void *opaque, int op2, int reg, int crm)
402{
403 switch (crm) {
404 case 0:
405 return pxa2xx_clkpwr_read(opaque, op2, reg, crm);
406 case 1:
407 return pxa2xx_perf_read(opaque, op2, reg, crm);
408 case 2:
409 switch (reg) {
410 case CPPMN0:
411 case CPPMN1:
412 case CPPMN2:
413 case CPPMN3:
414 return 0;
415 }
416 /* Fall through */
417 default:
418 printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
419 break;
420 }
421 return 0;
422}
423
424static void pxa2xx_cp14_write(void *opaque, int op2, int reg, int crm,
425 uint32_t value)
426{
427 switch (crm) {
428 case 0:
429 pxa2xx_clkpwr_write(opaque, op2, reg, crm, value);
430 break;
431 case 1:
432 pxa2xx_perf_write(opaque, op2, reg, crm, value);
433 break;
434 case 2:
435 switch (reg) {
436 case CPPMN0:
437 case CPPMN1:
438 case CPPMN2:
439 case CPPMN3:
440 return;
441 }
442 /* Fall through */
443 default:
444 printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
445 break;
446 }
447}
448
449#define MDCNFG 0x00 /* SDRAM Configuration register */
450#define MDREFR 0x04 /* SDRAM Refresh Control register */
451#define MSC0 0x08 /* Static Memory Control register 0 */
452#define MSC1 0x0c /* Static Memory Control register 1 */
453#define MSC2 0x10 /* Static Memory Control register 2 */
454#define MECR 0x14 /* Expansion Memory Bus Config register */
455#define SXCNFG 0x1c /* Synchronous Static Memory Config register */
456#define MCMEM0 0x28 /* PC Card Memory Socket 0 Timing register */
457#define MCMEM1 0x2c /* PC Card Memory Socket 1 Timing register */
458#define MCATT0 0x30 /* PC Card Attribute Socket 0 register */
459#define MCATT1 0x34 /* PC Card Attribute Socket 1 register */
460#define MCIO0 0x38 /* PC Card I/O Socket 0 Timing register */
461#define MCIO1 0x3c /* PC Card I/O Socket 1 Timing register */
462#define MDMRS 0x40 /* SDRAM Mode Register Set Config register */
463#define BOOT_DEF 0x44 /* Boot-time Default Configuration register */
464#define ARB_CNTL 0x48 /* Arbiter Control register */
465#define BSCNTR0 0x4c /* Memory Buffer Strength Control register 0 */
466#define BSCNTR1 0x50 /* Memory Buffer Strength Control register 1 */
467#define LCDBSCNTR 0x54 /* LCD Buffer Strength Control register */
468#define MDMRSLP 0x58 /* Low Power SDRAM Mode Set Config register */
469#define BSCNTR2 0x5c /* Memory Buffer Strength Control register 2 */
470#define BSCNTR3 0x60 /* Memory Buffer Strength Control register 3 */
471#define SA1110 0x64 /* SA-1110 Memory Compatibility register */
472
c227f099 473static uint32_t pxa2xx_mm_read(void *opaque, target_phys_addr_t addr)
c1713132 474{
bc24a225 475 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
476
477 switch (addr) {
478 case MDCNFG ... SA1110:
479 if ((addr & 3) == 0)
480 return s->mm_regs[addr >> 2];
481
482 default:
483 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
484 break;
485 }
486 return 0;
487}
488
c227f099 489static void pxa2xx_mm_write(void *opaque, target_phys_addr_t addr,
c1713132
AZ
490 uint32_t value)
491{
bc24a225 492 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
493
494 switch (addr) {
495 case MDCNFG ... SA1110:
496 if ((addr & 3) == 0) {
497 s->mm_regs[addr >> 2] = value;
498 break;
499 }
500
501 default:
502 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
503 break;
504 }
505}
506
d60efc6b 507static CPUReadMemoryFunc * const pxa2xx_mm_readfn[] = {
c1713132
AZ
508 pxa2xx_mm_read,
509 pxa2xx_mm_read,
510 pxa2xx_mm_read,
511};
512
d60efc6b 513static CPUWriteMemoryFunc * const pxa2xx_mm_writefn[] = {
c1713132
AZ
514 pxa2xx_mm_write,
515 pxa2xx_mm_write,
516 pxa2xx_mm_write,
517};
518
d102d495
JQ
519static const VMStateDescription vmstate_pxa2xx_mm = {
520 .name = "pxa2xx_mm",
521 .version_id = 0,
522 .minimum_version_id = 0,
523 .minimum_version_id_old = 0,
524 .fields = (VMStateField[]) {
525 VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
526 VMSTATE_END_OF_LIST()
527 }
528};
aa941b94 529
c1713132 530/* Synchronous Serial Ports */
a984a69e
PB
531typedef struct {
532 SysBusDevice busdev;
c1713132
AZ
533 qemu_irq irq;
534 int enable;
a984a69e 535 SSIBus *bus;
c1713132
AZ
536
537 uint32_t sscr[2];
538 uint32_t sspsp;
539 uint32_t ssto;
540 uint32_t ssitr;
541 uint32_t sssr;
542 uint8_t sstsa;
543 uint8_t ssrsa;
544 uint8_t ssacd;
545
546 uint32_t rx_fifo[16];
547 int rx_level;
548 int rx_start;
a984a69e 549} PXA2xxSSPState;
c1713132
AZ
550
551#define SSCR0 0x00 /* SSP Control register 0 */
552#define SSCR1 0x04 /* SSP Control register 1 */
553#define SSSR 0x08 /* SSP Status register */
554#define SSITR 0x0c /* SSP Interrupt Test register */
555#define SSDR 0x10 /* SSP Data register */
556#define SSTO 0x28 /* SSP Time-Out register */
557#define SSPSP 0x2c /* SSP Programmable Serial Protocol register */
558#define SSTSA 0x30 /* SSP TX Time Slot Active register */
559#define SSRSA 0x34 /* SSP RX Time Slot Active register */
560#define SSTSS 0x38 /* SSP Time Slot Status register */
561#define SSACD 0x3c /* SSP Audio Clock Divider register */
562
563/* Bitfields for above registers */
564#define SSCR0_SPI(x) (((x) & 0x30) == 0x00)
565#define SSCR0_SSP(x) (((x) & 0x30) == 0x10)
566#define SSCR0_UWIRE(x) (((x) & 0x30) == 0x20)
567#define SSCR0_PSP(x) (((x) & 0x30) == 0x30)
568#define SSCR0_SSE (1 << 7)
569#define SSCR0_RIM (1 << 22)
570#define SSCR0_TIM (1 << 23)
571#define SSCR0_MOD (1 << 31)
572#define SSCR0_DSS(x) (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
573#define SSCR1_RIE (1 << 0)
574#define SSCR1_TIE (1 << 1)
575#define SSCR1_LBM (1 << 2)
576#define SSCR1_MWDS (1 << 5)
577#define SSCR1_TFT(x) ((((x) >> 6) & 0xf) + 1)
578#define SSCR1_RFT(x) ((((x) >> 10) & 0xf) + 1)
579#define SSCR1_EFWR (1 << 14)
580#define SSCR1_PINTE (1 << 18)
581#define SSCR1_TINTE (1 << 19)
582#define SSCR1_RSRE (1 << 20)
583#define SSCR1_TSRE (1 << 21)
584#define SSCR1_EBCEI (1 << 29)
585#define SSITR_INT (7 << 5)
586#define SSSR_TNF (1 << 2)
587#define SSSR_RNE (1 << 3)
588#define SSSR_TFS (1 << 5)
589#define SSSR_RFS (1 << 6)
590#define SSSR_ROR (1 << 7)
591#define SSSR_PINT (1 << 18)
592#define SSSR_TINT (1 << 19)
593#define SSSR_EOC (1 << 20)
594#define SSSR_TUR (1 << 21)
595#define SSSR_BCE (1 << 23)
596#define SSSR_RW 0x00bc0080
597
bc24a225 598static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
c1713132
AZ
599{
600 int level = 0;
601
602 level |= s->ssitr & SSITR_INT;
603 level |= (s->sssr & SSSR_BCE) && (s->sscr[1] & SSCR1_EBCEI);
604 level |= (s->sssr & SSSR_TUR) && !(s->sscr[0] & SSCR0_TIM);
605 level |= (s->sssr & SSSR_EOC) && (s->sssr & (SSSR_TINT | SSSR_PINT));
606 level |= (s->sssr & SSSR_TINT) && (s->sscr[1] & SSCR1_TINTE);
607 level |= (s->sssr & SSSR_PINT) && (s->sscr[1] & SSCR1_PINTE);
608 level |= (s->sssr & SSSR_ROR) && !(s->sscr[0] & SSCR0_RIM);
609 level |= (s->sssr & SSSR_RFS) && (s->sscr[1] & SSCR1_RIE);
610 level |= (s->sssr & SSSR_TFS) && (s->sscr[1] & SSCR1_TIE);
611 qemu_set_irq(s->irq, !!level);
612}
613
bc24a225 614static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
c1713132
AZ
615{
616 s->sssr &= ~(0xf << 12); /* Clear RFL */
617 s->sssr &= ~(0xf << 8); /* Clear TFL */
7d147689 618 s->sssr &= ~SSSR_TFS;
c1713132
AZ
619 s->sssr &= ~SSSR_TNF;
620 if (s->enable) {
621 s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
622 if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
623 s->sssr |= SSSR_RFS;
624 else
625 s->sssr &= ~SSSR_RFS;
c1713132
AZ
626 if (s->rx_level)
627 s->sssr |= SSSR_RNE;
628 else
629 s->sssr &= ~SSSR_RNE;
7d147689
BS
630 /* TX FIFO is never filled, so it is always in underrun
631 condition if SSP is enabled */
632 s->sssr |= SSSR_TFS;
c1713132
AZ
633 s->sssr |= SSSR_TNF;
634 }
635
636 pxa2xx_ssp_int_update(s);
637}
638
c227f099 639static uint32_t pxa2xx_ssp_read(void *opaque, target_phys_addr_t addr)
c1713132 640{
bc24a225 641 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
c1713132 642 uint32_t retval;
c1713132
AZ
643
644 switch (addr) {
645 case SSCR0:
646 return s->sscr[0];
647 case SSCR1:
648 return s->sscr[1];
649 case SSPSP:
650 return s->sspsp;
651 case SSTO:
652 return s->ssto;
653 case SSITR:
654 return s->ssitr;
655 case SSSR:
656 return s->sssr | s->ssitr;
657 case SSDR:
658 if (!s->enable)
659 return 0xffffffff;
660 if (s->rx_level < 1) {
661 printf("%s: SSP Rx Underrun\n", __FUNCTION__);
662 return 0xffffffff;
663 }
664 s->rx_level --;
665 retval = s->rx_fifo[s->rx_start ++];
666 s->rx_start &= 0xf;
667 pxa2xx_ssp_fifo_update(s);
668 return retval;
669 case SSTSA:
670 return s->sstsa;
671 case SSRSA:
672 return s->ssrsa;
673 case SSTSS:
674 return 0;
675 case SSACD:
676 return s->ssacd;
677 default:
678 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
679 break;
680 }
681 return 0;
682}
683
c227f099 684static void pxa2xx_ssp_write(void *opaque, target_phys_addr_t addr,
c1713132
AZ
685 uint32_t value)
686{
bc24a225 687 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
c1713132
AZ
688
689 switch (addr) {
690 case SSCR0:
691 s->sscr[0] = value & 0xc7ffffff;
692 s->enable = value & SSCR0_SSE;
693 if (value & SSCR0_MOD)
694 printf("%s: Attempt to use network mode\n", __FUNCTION__);
695 if (s->enable && SSCR0_DSS(value) < 4)
696 printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
697 SSCR0_DSS(value));
698 if (!(value & SSCR0_SSE)) {
699 s->sssr = 0;
700 s->ssitr = 0;
701 s->rx_level = 0;
702 }
703 pxa2xx_ssp_fifo_update(s);
704 break;
705
706 case SSCR1:
707 s->sscr[1] = value;
708 if (value & (SSCR1_LBM | SSCR1_EFWR))
709 printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
710 pxa2xx_ssp_fifo_update(s);
711 break;
712
713 case SSPSP:
714 s->sspsp = value;
715 break;
716
717 case SSTO:
718 s->ssto = value;
719 break;
720
721 case SSITR:
722 s->ssitr = value & SSITR_INT;
723 pxa2xx_ssp_int_update(s);
724 break;
725
726 case SSSR:
727 s->sssr &= ~(value & SSSR_RW);
728 pxa2xx_ssp_int_update(s);
729 break;
730
731 case SSDR:
732 if (SSCR0_UWIRE(s->sscr[0])) {
733 if (s->sscr[1] & SSCR1_MWDS)
734 value &= 0xffff;
735 else
736 value &= 0xff;
737 } else
738 /* Note how 32bits overflow does no harm here */
739 value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
740
741 /* Data goes from here to the Tx FIFO and is shifted out from
742 * there directly to the slave, no need to buffer it.
743 */
744 if (s->enable) {
a984a69e
PB
745 uint32_t readval;
746 readval = ssi_transfer(s->bus, value);
c1713132 747 if (s->rx_level < 0x10) {
a984a69e
PB
748 s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
749 } else {
c1713132 750 s->sssr |= SSSR_ROR;
a984a69e 751 }
c1713132
AZ
752 }
753 pxa2xx_ssp_fifo_update(s);
754 break;
755
756 case SSTSA:
757 s->sstsa = value;
758 break;
759
760 case SSRSA:
761 s->ssrsa = value;
762 break;
763
764 case SSACD:
765 s->ssacd = value;
766 break;
767
768 default:
769 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
770 break;
771 }
772}
773
d60efc6b 774static CPUReadMemoryFunc * const pxa2xx_ssp_readfn[] = {
c1713132
AZ
775 pxa2xx_ssp_read,
776 pxa2xx_ssp_read,
777 pxa2xx_ssp_read,
778};
779
d60efc6b 780static CPUWriteMemoryFunc * const pxa2xx_ssp_writefn[] = {
c1713132
AZ
781 pxa2xx_ssp_write,
782 pxa2xx_ssp_write,
783 pxa2xx_ssp_write,
784};
785
aa941b94
AZ
786static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
787{
bc24a225 788 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
aa941b94
AZ
789 int i;
790
791 qemu_put_be32(f, s->enable);
792
793 qemu_put_be32s(f, &s->sscr[0]);
794 qemu_put_be32s(f, &s->sscr[1]);
795 qemu_put_be32s(f, &s->sspsp);
796 qemu_put_be32s(f, &s->ssto);
797 qemu_put_be32s(f, &s->ssitr);
798 qemu_put_be32s(f, &s->sssr);
799 qemu_put_8s(f, &s->sstsa);
800 qemu_put_8s(f, &s->ssrsa);
801 qemu_put_8s(f, &s->ssacd);
802
803 qemu_put_byte(f, s->rx_level);
804 for (i = 0; i < s->rx_level; i ++)
805 qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
806}
807
808static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
809{
bc24a225 810 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
aa941b94
AZ
811 int i;
812
813 s->enable = qemu_get_be32(f);
814
815 qemu_get_be32s(f, &s->sscr[0]);
816 qemu_get_be32s(f, &s->sscr[1]);
817 qemu_get_be32s(f, &s->sspsp);
818 qemu_get_be32s(f, &s->ssto);
819 qemu_get_be32s(f, &s->ssitr);
820 qemu_get_be32s(f, &s->sssr);
821 qemu_get_8s(f, &s->sstsa);
822 qemu_get_8s(f, &s->ssrsa);
823 qemu_get_8s(f, &s->ssacd);
824
825 s->rx_level = qemu_get_byte(f);
826 s->rx_start = 0;
827 for (i = 0; i < s->rx_level; i ++)
828 s->rx_fifo[i] = qemu_get_byte(f);
829
830 return 0;
831}
832
81a322d4 833static int pxa2xx_ssp_init(SysBusDevice *dev)
a984a69e
PB
834{
835 int iomemtype;
836 PXA2xxSSPState *s = FROM_SYSBUS(PXA2xxSSPState, dev);
837
838 sysbus_init_irq(dev, &s->irq);
839
1eed09cb 840 iomemtype = cpu_register_io_memory(pxa2xx_ssp_readfn,
2507c12a
AG
841 pxa2xx_ssp_writefn, s,
842 DEVICE_NATIVE_ENDIAN);
a984a69e 843 sysbus_init_mmio(dev, 0x1000, iomemtype);
0be71e32 844 register_savevm(&dev->qdev, "pxa2xx_ssp", -1, 0,
a984a69e
PB
845 pxa2xx_ssp_save, pxa2xx_ssp_load, s);
846
02e2da45 847 s->bus = ssi_create_bus(&dev->qdev, "ssi");
81a322d4 848 return 0;
a984a69e
PB
849}
850
c1713132
AZ
851/* Real-Time Clock */
852#define RCNR 0x00 /* RTC Counter register */
853#define RTAR 0x04 /* RTC Alarm register */
854#define RTSR 0x08 /* RTC Status register */
855#define RTTR 0x0c /* RTC Timer Trim register */
856#define RDCR 0x10 /* RTC Day Counter register */
857#define RYCR 0x14 /* RTC Year Counter register */
858#define RDAR1 0x18 /* RTC Wristwatch Day Alarm register 1 */
859#define RYAR1 0x1c /* RTC Wristwatch Year Alarm register 1 */
860#define RDAR2 0x20 /* RTC Wristwatch Day Alarm register 2 */
861#define RYAR2 0x24 /* RTC Wristwatch Year Alarm register 2 */
862#define SWCR 0x28 /* RTC Stopwatch Counter register */
863#define SWAR1 0x2c /* RTC Stopwatch Alarm register 1 */
864#define SWAR2 0x30 /* RTC Stopwatch Alarm register 2 */
865#define RTCPICR 0x34 /* RTC Periodic Interrupt Counter register */
866#define PIAR 0x38 /* RTC Periodic Interrupt Alarm register */
867
8a231487
AZ
868typedef struct {
869 SysBusDevice busdev;
870 uint32_t rttr;
871 uint32_t rtsr;
872 uint32_t rtar;
873 uint32_t rdar1;
874 uint32_t rdar2;
875 uint32_t ryar1;
876 uint32_t ryar2;
877 uint32_t swar1;
878 uint32_t swar2;
879 uint32_t piar;
880 uint32_t last_rcnr;
881 uint32_t last_rdcr;
882 uint32_t last_rycr;
883 uint32_t last_swcr;
884 uint32_t last_rtcpicr;
885 int64_t last_hz;
886 int64_t last_sw;
887 int64_t last_pi;
888 QEMUTimer *rtc_hz;
889 QEMUTimer *rtc_rdal1;
890 QEMUTimer *rtc_rdal2;
891 QEMUTimer *rtc_swal1;
892 QEMUTimer *rtc_swal2;
893 QEMUTimer *rtc_pi;
894 qemu_irq rtc_irq;
895} PXA2xxRTCState;
896
897static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
c1713132 898{
e1f8c729 899 qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
c1713132
AZ
900}
901
8a231487 902static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
c1713132 903{
7bd427d8 904 int64_t rt = qemu_get_clock_ms(rt_clock);
c1713132
AZ
905 s->last_rcnr += ((rt - s->last_hz) << 15) /
906 (1000 * ((s->rttr & 0xffff) + 1));
907 s->last_rdcr += ((rt - s->last_hz) << 15) /
908 (1000 * ((s->rttr & 0xffff) + 1));
909 s->last_hz = rt;
910}
911
8a231487 912static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
c1713132 913{
7bd427d8 914 int64_t rt = qemu_get_clock_ms(rt_clock);
c1713132
AZ
915 if (s->rtsr & (1 << 12))
916 s->last_swcr += (rt - s->last_sw) / 10;
917 s->last_sw = rt;
918}
919
8a231487 920static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
c1713132 921{
7bd427d8 922 int64_t rt = qemu_get_clock_ms(rt_clock);
c1713132
AZ
923 if (s->rtsr & (1 << 15))
924 s->last_swcr += rt - s->last_pi;
925 s->last_pi = rt;
926}
927
8a231487 928static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
c1713132
AZ
929 uint32_t rtsr)
930{
931 if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
932 qemu_mod_timer(s->rtc_hz, s->last_hz +
933 (((s->rtar - s->last_rcnr) * 1000 *
934 ((s->rttr & 0xffff) + 1)) >> 15));
935 else
936 qemu_del_timer(s->rtc_hz);
937
938 if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
939 qemu_mod_timer(s->rtc_rdal1, s->last_hz +
940 (((s->rdar1 - s->last_rdcr) * 1000 *
941 ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
942 else
943 qemu_del_timer(s->rtc_rdal1);
944
945 if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
946 qemu_mod_timer(s->rtc_rdal2, s->last_hz +
947 (((s->rdar2 - s->last_rdcr) * 1000 *
948 ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
949 else
950 qemu_del_timer(s->rtc_rdal2);
951
952 if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
953 qemu_mod_timer(s->rtc_swal1, s->last_sw +
954 (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
955 else
956 qemu_del_timer(s->rtc_swal1);
957
958 if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
959 qemu_mod_timer(s->rtc_swal2, s->last_sw +
960 (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
961 else
962 qemu_del_timer(s->rtc_swal2);
963
964 if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
965 qemu_mod_timer(s->rtc_pi, s->last_pi +
966 (s->piar & 0xffff) - s->last_rtcpicr);
967 else
968 qemu_del_timer(s->rtc_pi);
969}
970
971static inline void pxa2xx_rtc_hz_tick(void *opaque)
972{
8a231487 973 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
974 s->rtsr |= (1 << 0);
975 pxa2xx_rtc_alarm_update(s, s->rtsr);
976 pxa2xx_rtc_int_update(s);
977}
978
979static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
980{
8a231487 981 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
982 s->rtsr |= (1 << 4);
983 pxa2xx_rtc_alarm_update(s, s->rtsr);
984 pxa2xx_rtc_int_update(s);
985}
986
987static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
988{
8a231487 989 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
990 s->rtsr |= (1 << 6);
991 pxa2xx_rtc_alarm_update(s, s->rtsr);
992 pxa2xx_rtc_int_update(s);
993}
994
995static inline void pxa2xx_rtc_swal1_tick(void *opaque)
996{
8a231487 997 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
998 s->rtsr |= (1 << 8);
999 pxa2xx_rtc_alarm_update(s, s->rtsr);
1000 pxa2xx_rtc_int_update(s);
1001}
1002
1003static inline void pxa2xx_rtc_swal2_tick(void *opaque)
1004{
8a231487 1005 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
1006 s->rtsr |= (1 << 10);
1007 pxa2xx_rtc_alarm_update(s, s->rtsr);
1008 pxa2xx_rtc_int_update(s);
1009}
1010
1011static inline void pxa2xx_rtc_pi_tick(void *opaque)
1012{
8a231487 1013 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
1014 s->rtsr |= (1 << 13);
1015 pxa2xx_rtc_piupdate(s);
1016 s->last_rtcpicr = 0;
1017 pxa2xx_rtc_alarm_update(s, s->rtsr);
1018 pxa2xx_rtc_int_update(s);
1019}
1020
c227f099 1021static uint32_t pxa2xx_rtc_read(void *opaque, target_phys_addr_t addr)
c1713132 1022{
8a231487 1023 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
1024
1025 switch (addr) {
1026 case RTTR:
1027 return s->rttr;
1028 case RTSR:
1029 return s->rtsr;
1030 case RTAR:
1031 return s->rtar;
1032 case RDAR1:
1033 return s->rdar1;
1034 case RDAR2:
1035 return s->rdar2;
1036 case RYAR1:
1037 return s->ryar1;
1038 case RYAR2:
1039 return s->ryar2;
1040 case SWAR1:
1041 return s->swar1;
1042 case SWAR2:
1043 return s->swar2;
1044 case PIAR:
1045 return s->piar;
1046 case RCNR:
7bd427d8 1047 return s->last_rcnr + ((qemu_get_clock_ms(rt_clock) - s->last_hz) << 15) /
c1713132
AZ
1048 (1000 * ((s->rttr & 0xffff) + 1));
1049 case RDCR:
7bd427d8 1050 return s->last_rdcr + ((qemu_get_clock_ms(rt_clock) - s->last_hz) << 15) /
c1713132
AZ
1051 (1000 * ((s->rttr & 0xffff) + 1));
1052 case RYCR:
1053 return s->last_rycr;
1054 case SWCR:
1055 if (s->rtsr & (1 << 12))
7bd427d8 1056 return s->last_swcr + (qemu_get_clock_ms(rt_clock) - s->last_sw) / 10;
c1713132
AZ
1057 else
1058 return s->last_swcr;
1059 default:
1060 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1061 break;
1062 }
1063 return 0;
1064}
1065
c227f099 1066static void pxa2xx_rtc_write(void *opaque, target_phys_addr_t addr,
c1713132
AZ
1067 uint32_t value)
1068{
8a231487 1069 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
1070
1071 switch (addr) {
1072 case RTTR:
1073 if (!(s->rttr & (1 << 31))) {
1074 pxa2xx_rtc_hzupdate(s);
1075 s->rttr = value;
1076 pxa2xx_rtc_alarm_update(s, s->rtsr);
1077 }
1078 break;
1079
1080 case RTSR:
1081 if ((s->rtsr ^ value) & (1 << 15))
1082 pxa2xx_rtc_piupdate(s);
1083
1084 if ((s->rtsr ^ value) & (1 << 12))
1085 pxa2xx_rtc_swupdate(s);
1086
1087 if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
1088 pxa2xx_rtc_alarm_update(s, value);
1089
1090 s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
1091 pxa2xx_rtc_int_update(s);
1092 break;
1093
1094 case RTAR:
1095 s->rtar = value;
1096 pxa2xx_rtc_alarm_update(s, s->rtsr);
1097 break;
1098
1099 case RDAR1:
1100 s->rdar1 = value;
1101 pxa2xx_rtc_alarm_update(s, s->rtsr);
1102 break;
1103
1104 case RDAR2:
1105 s->rdar2 = value;
1106 pxa2xx_rtc_alarm_update(s, s->rtsr);
1107 break;
1108
1109 case RYAR1:
1110 s->ryar1 = value;
1111 pxa2xx_rtc_alarm_update(s, s->rtsr);
1112 break;
1113
1114 case RYAR2:
1115 s->ryar2 = value;
1116 pxa2xx_rtc_alarm_update(s, s->rtsr);
1117 break;
1118
1119 case SWAR1:
1120 pxa2xx_rtc_swupdate(s);
1121 s->swar1 = value;
1122 s->last_swcr = 0;
1123 pxa2xx_rtc_alarm_update(s, s->rtsr);
1124 break;
1125
1126 case SWAR2:
1127 s->swar2 = value;
1128 pxa2xx_rtc_alarm_update(s, s->rtsr);
1129 break;
1130
1131 case PIAR:
1132 s->piar = value;
1133 pxa2xx_rtc_alarm_update(s, s->rtsr);
1134 break;
1135
1136 case RCNR:
1137 pxa2xx_rtc_hzupdate(s);
1138 s->last_rcnr = value;
1139 pxa2xx_rtc_alarm_update(s, s->rtsr);
1140 break;
1141
1142 case RDCR:
1143 pxa2xx_rtc_hzupdate(s);
1144 s->last_rdcr = value;
1145 pxa2xx_rtc_alarm_update(s, s->rtsr);
1146 break;
1147
1148 case RYCR:
1149 s->last_rycr = value;
1150 break;
1151
1152 case SWCR:
1153 pxa2xx_rtc_swupdate(s);
1154 s->last_swcr = value;
1155 pxa2xx_rtc_alarm_update(s, s->rtsr);
1156 break;
1157
1158 case RTCPICR:
1159 pxa2xx_rtc_piupdate(s);
1160 s->last_rtcpicr = value & 0xffff;
1161 pxa2xx_rtc_alarm_update(s, s->rtsr);
1162 break;
1163
1164 default:
1165 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1166 }
1167}
1168
d60efc6b 1169static CPUReadMemoryFunc * const pxa2xx_rtc_readfn[] = {
aa941b94
AZ
1170 pxa2xx_rtc_read,
1171 pxa2xx_rtc_read,
1172 pxa2xx_rtc_read,
1173};
1174
d60efc6b 1175static CPUWriteMemoryFunc * const pxa2xx_rtc_writefn[] = {
aa941b94
AZ
1176 pxa2xx_rtc_write,
1177 pxa2xx_rtc_write,
1178 pxa2xx_rtc_write,
1179};
1180
8a231487 1181static int pxa2xx_rtc_init(SysBusDevice *dev)
c1713132 1182{
8a231487 1183 PXA2xxRTCState *s = FROM_SYSBUS(PXA2xxRTCState, dev);
f6503059 1184 struct tm tm;
c1713132 1185 int wom;
8a231487 1186 int iomemtype;
c1713132
AZ
1187
1188 s->rttr = 0x7fff;
1189 s->rtsr = 0;
1190
f6503059
AZ
1191 qemu_get_timedate(&tm, 0);
1192 wom = ((tm.tm_mday - 1) / 7) + 1;
1193
0cd2df75 1194 s->last_rcnr = (uint32_t) mktimegm(&tm);
f6503059
AZ
1195 s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
1196 (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
1197 s->last_rycr = ((tm.tm_year + 1900) << 9) |
1198 ((tm.tm_mon + 1) << 5) | tm.tm_mday;
1199 s->last_swcr = (tm.tm_hour << 19) |
1200 (tm.tm_min << 13) | (tm.tm_sec << 7);
c1713132 1201 s->last_rtcpicr = 0;
7bd427d8
PB
1202 s->last_hz = s->last_sw = s->last_pi = qemu_get_clock_ms(rt_clock);
1203
1204 s->rtc_hz = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_hz_tick, s);
1205 s->rtc_rdal1 = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_rdal1_tick, s);
1206 s->rtc_rdal2 = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_rdal2_tick, s);
1207 s->rtc_swal1 = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_swal1_tick, s);
1208 s->rtc_swal2 = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_swal2_tick, s);
1209 s->rtc_pi = qemu_new_timer_ms(rt_clock, pxa2xx_rtc_pi_tick, s);
e1f8c729 1210
8a231487
AZ
1211 sysbus_init_irq(dev, &s->rtc_irq);
1212
1213 iomemtype = cpu_register_io_memory(pxa2xx_rtc_readfn,
1214 pxa2xx_rtc_writefn, s, DEVICE_NATIVE_ENDIAN);
1215 sysbus_init_mmio(dev, 0x10000, iomemtype);
1216
1217 return 0;
c1713132
AZ
1218}
1219
8a231487 1220static void pxa2xx_rtc_pre_save(void *opaque)
aa941b94 1221{
8a231487 1222 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132 1223
aa941b94
AZ
1224 pxa2xx_rtc_hzupdate(s);
1225 pxa2xx_rtc_piupdate(s);
1226 pxa2xx_rtc_swupdate(s);
8a231487 1227}
aa941b94 1228
8a231487 1229static int pxa2xx_rtc_post_load(void *opaque, int version_id)
aa941b94 1230{
8a231487 1231 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
aa941b94
AZ
1232
1233 pxa2xx_rtc_alarm_update(s, s->rtsr);
1234
1235 return 0;
1236}
c1713132 1237
8a231487
AZ
1238static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
1239 .name = "pxa2xx_rtc",
1240 .version_id = 0,
1241 .minimum_version_id = 0,
1242 .minimum_version_id_old = 0,
1243 .pre_save = pxa2xx_rtc_pre_save,
1244 .post_load = pxa2xx_rtc_post_load,
1245 .fields = (VMStateField[]) {
1246 VMSTATE_UINT32(rttr, PXA2xxRTCState),
1247 VMSTATE_UINT32(rtsr, PXA2xxRTCState),
1248 VMSTATE_UINT32(rtar, PXA2xxRTCState),
1249 VMSTATE_UINT32(rdar1, PXA2xxRTCState),
1250 VMSTATE_UINT32(rdar2, PXA2xxRTCState),
1251 VMSTATE_UINT32(ryar1, PXA2xxRTCState),
1252 VMSTATE_UINT32(ryar2, PXA2xxRTCState),
1253 VMSTATE_UINT32(swar1, PXA2xxRTCState),
1254 VMSTATE_UINT32(swar2, PXA2xxRTCState),
1255 VMSTATE_UINT32(piar, PXA2xxRTCState),
1256 VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
1257 VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
1258 VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
1259 VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
1260 VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
1261 VMSTATE_INT64(last_hz, PXA2xxRTCState),
1262 VMSTATE_INT64(last_sw, PXA2xxRTCState),
1263 VMSTATE_INT64(last_pi, PXA2xxRTCState),
1264 VMSTATE_END_OF_LIST(),
1265 },
1266};
1267
1268static SysBusDeviceInfo pxa2xx_rtc_sysbus_info = {
1269 .init = pxa2xx_rtc_init,
1270 .qdev.name = "pxa2xx_rtc",
1271 .qdev.desc = "PXA2xx RTC Controller",
1272 .qdev.size = sizeof(PXA2xxRTCState),
1273 .qdev.vmsd = &vmstate_pxa2xx_rtc_regs,
1274};
1275
3f582262 1276/* I2C Interface */
e3b42536
PB
1277typedef struct {
1278 i2c_slave i2c;
1279 PXA2xxI2CState *host;
1280} PXA2xxI2CSlaveState;
1281
bc24a225 1282struct PXA2xxI2CState {
c8ba63f8 1283 SysBusDevice busdev;
e3b42536 1284 PXA2xxI2CSlaveState *slave;
3f582262 1285 i2c_bus *bus;
3f582262 1286 qemu_irq irq;
c8ba63f8
DES
1287 uint32_t offset;
1288 uint32_t region_size;
3f582262
AZ
1289
1290 uint16_t control;
1291 uint16_t status;
1292 uint8_t ibmr;
1293 uint8_t data;
1294};
1295
1296#define IBMR 0x80 /* I2C Bus Monitor register */
1297#define IDBR 0x88 /* I2C Data Buffer register */
1298#define ICR 0x90 /* I2C Control register */
1299#define ISR 0x98 /* I2C Status register */
1300#define ISAR 0xa0 /* I2C Slave Address register */
1301
bc24a225 1302static void pxa2xx_i2c_update(PXA2xxI2CState *s)
3f582262
AZ
1303{
1304 uint16_t level = 0;
1305 level |= s->status & s->control & (1 << 10); /* BED */
1306 level |= (s->status & (1 << 7)) && (s->control & (1 << 9)); /* IRF */
1307 level |= (s->status & (1 << 6)) && (s->control & (1 << 8)); /* ITE */
1308 level |= s->status & (1 << 9); /* SAD */
1309 qemu_set_irq(s->irq, !!level);
1310}
1311
1312/* These are only stubs now. */
1313static void pxa2xx_i2c_event(i2c_slave *i2c, enum i2c_event event)
1314{
e3b42536
PB
1315 PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1316 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1317
1318 switch (event) {
1319 case I2C_START_SEND:
1320 s->status |= (1 << 9); /* set SAD */
1321 s->status &= ~(1 << 0); /* clear RWM */
1322 break;
1323 case I2C_START_RECV:
1324 s->status |= (1 << 9); /* set SAD */
1325 s->status |= 1 << 0; /* set RWM */
1326 break;
1327 case I2C_FINISH:
1328 s->status |= (1 << 4); /* set SSD */
1329 break;
1330 case I2C_NACK:
1331 s->status |= 1 << 1; /* set ACKNAK */
1332 break;
1333 }
1334 pxa2xx_i2c_update(s);
1335}
1336
1337static int pxa2xx_i2c_rx(i2c_slave *i2c)
1338{
e3b42536
PB
1339 PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1340 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1341 if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1342 return 0;
1343
1344 if (s->status & (1 << 0)) { /* RWM */
1345 s->status |= 1 << 6; /* set ITE */
1346 }
1347 pxa2xx_i2c_update(s);
1348
1349 return s->data;
1350}
1351
1352static int pxa2xx_i2c_tx(i2c_slave *i2c, uint8_t data)
1353{
e3b42536
PB
1354 PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1355 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1356 if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1357 return 1;
1358
1359 if (!(s->status & (1 << 0))) { /* RWM */
1360 s->status |= 1 << 7; /* set IRF */
1361 s->data = data;
1362 }
1363 pxa2xx_i2c_update(s);
1364
1365 return 1;
1366}
1367
c227f099 1368static uint32_t pxa2xx_i2c_read(void *opaque, target_phys_addr_t addr)
3f582262 1369{
bc24a225 1370 PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
3f582262 1371
ed005253 1372 addr -= s->offset;
3f582262
AZ
1373 switch (addr) {
1374 case ICR:
1375 return s->control;
1376 case ISR:
1377 return s->status | (i2c_bus_busy(s->bus) << 2);
1378 case ISAR:
e3b42536 1379 return s->slave->i2c.address;
3f582262
AZ
1380 case IDBR:
1381 return s->data;
1382 case IBMR:
1383 if (s->status & (1 << 2))
1384 s->ibmr ^= 3; /* Fake SCL and SDA pin changes */
1385 else
1386 s->ibmr = 0;
1387 return s->ibmr;
1388 default:
1389 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1390 break;
1391 }
1392 return 0;
1393}
1394
c227f099 1395static void pxa2xx_i2c_write(void *opaque, target_phys_addr_t addr,
3f582262
AZ
1396 uint32_t value)
1397{
bc24a225 1398 PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
3f582262 1399 int ack;
3f582262 1400
ed005253 1401 addr -= s->offset;
3f582262
AZ
1402 switch (addr) {
1403 case ICR:
1404 s->control = value & 0xfff7;
1405 if ((value & (1 << 3)) && (value & (1 << 6))) { /* TB and IUE */
1406 /* TODO: slave mode */
1407 if (value & (1 << 0)) { /* START condition */
1408 if (s->data & 1)
1409 s->status |= 1 << 0; /* set RWM */
1410 else
1411 s->status &= ~(1 << 0); /* clear RWM */
1412 ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
1413 } else {
1414 if (s->status & (1 << 0)) { /* RWM */
1415 s->data = i2c_recv(s->bus);
1416 if (value & (1 << 2)) /* ACKNAK */
1417 i2c_nack(s->bus);
1418 ack = 1;
1419 } else
1420 ack = !i2c_send(s->bus, s->data);
1421 }
1422
1423 if (value & (1 << 1)) /* STOP condition */
1424 i2c_end_transfer(s->bus);
1425
1426 if (ack) {
1427 if (value & (1 << 0)) /* START condition */
1428 s->status |= 1 << 6; /* set ITE */
1429 else
1430 if (s->status & (1 << 0)) /* RWM */
1431 s->status |= 1 << 7; /* set IRF */
1432 else
1433 s->status |= 1 << 6; /* set ITE */
1434 s->status &= ~(1 << 1); /* clear ACKNAK */
1435 } else {
1436 s->status |= 1 << 6; /* set ITE */
1437 s->status |= 1 << 10; /* set BED */
1438 s->status |= 1 << 1; /* set ACKNAK */
1439 }
1440 }
1441 if (!(value & (1 << 3)) && (value & (1 << 6))) /* !TB and IUE */
1442 if (value & (1 << 4)) /* MA */
1443 i2c_end_transfer(s->bus);
1444 pxa2xx_i2c_update(s);
1445 break;
1446
1447 case ISR:
1448 s->status &= ~(value & 0x07f0);
1449 pxa2xx_i2c_update(s);
1450 break;
1451
1452 case ISAR:
e3b42536 1453 i2c_set_slave_address(&s->slave->i2c, value & 0x7f);
3f582262
AZ
1454 break;
1455
1456 case IDBR:
1457 s->data = value & 0xff;
1458 break;
1459
1460 default:
1461 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1462 }
1463}
1464
d60efc6b 1465static CPUReadMemoryFunc * const pxa2xx_i2c_readfn[] = {
3f582262
AZ
1466 pxa2xx_i2c_read,
1467 pxa2xx_i2c_read,
1468 pxa2xx_i2c_read,
1469};
1470
d60efc6b 1471static CPUWriteMemoryFunc * const pxa2xx_i2c_writefn[] = {
3f582262
AZ
1472 pxa2xx_i2c_write,
1473 pxa2xx_i2c_write,
1474 pxa2xx_i2c_write,
1475};
1476
0211364d
JQ
1477static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
1478 .name = "pxa2xx_i2c_slave",
1479 .version_id = 1,
1480 .minimum_version_id = 1,
1481 .minimum_version_id_old = 1,
1482 .fields = (VMStateField []) {
1483 VMSTATE_I2C_SLAVE(i2c, PXA2xxI2CSlaveState),
1484 VMSTATE_END_OF_LIST()
1485 }
1486};
aa941b94 1487
0211364d
JQ
1488static const VMStateDescription vmstate_pxa2xx_i2c = {
1489 .name = "pxa2xx_i2c",
1490 .version_id = 1,
1491 .minimum_version_id = 1,
1492 .minimum_version_id_old = 1,
1493 .fields = (VMStateField []) {
1494 VMSTATE_UINT16(control, PXA2xxI2CState),
1495 VMSTATE_UINT16(status, PXA2xxI2CState),
1496 VMSTATE_UINT8(ibmr, PXA2xxI2CState),
1497 VMSTATE_UINT8(data, PXA2xxI2CState),
1498 VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
f69866ea 1499 vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState *),
0211364d
JQ
1500 VMSTATE_END_OF_LIST()
1501 }
1502};
aa941b94 1503
81a322d4 1504static int pxa2xx_i2c_slave_init(i2c_slave *i2c)
e3b42536
PB
1505{
1506 /* Nothing to do. */
81a322d4 1507 return 0;
e3b42536
PB
1508}
1509
1510static I2CSlaveInfo pxa2xx_i2c_slave_info = {
074f2fff
GH
1511 .qdev.name = "pxa2xx-i2c-slave",
1512 .qdev.size = sizeof(PXA2xxI2CSlaveState),
e3b42536
PB
1513 .init = pxa2xx_i2c_slave_init,
1514 .event = pxa2xx_i2c_event,
1515 .recv = pxa2xx_i2c_rx,
1516 .send = pxa2xx_i2c_tx
1517};
1518
c227f099 1519PXA2xxI2CState *pxa2xx_i2c_init(target_phys_addr_t base,
ed005253 1520 qemu_irq irq, uint32_t region_size)
3f582262 1521{
e3b42536 1522 DeviceState *dev;
c8ba63f8
DES
1523 SysBusDevice *i2c_dev;
1524 PXA2xxI2CState *s;
1525
1526 i2c_dev = sysbus_from_qdev(qdev_create(NULL, "pxa2xx_i2c"));
1527 qdev_prop_set_uint32(&i2c_dev->qdev, "size", region_size + 1);
1528 qdev_prop_set_uint32(&i2c_dev->qdev, "offset",
1529 base - (base & (~region_size) & TARGET_PAGE_MASK));
1530
1531 qdev_init_nofail(&i2c_dev->qdev);
1532
1533 sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
1534 sysbus_connect_irq(i2c_dev, 0, irq);
e3b42536 1535
c8ba63f8 1536 s = FROM_SYSBUS(PXA2xxI2CState, i2c_dev);
c701b35b 1537 /* FIXME: Should the slave device really be on a separate bus? */
02e2da45 1538 dev = i2c_create_slave(i2c_init_bus(NULL, "dummy"), "pxa2xx-i2c-slave", 0);
e3b42536
PB
1539 s->slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, I2C_SLAVE_FROM_QDEV(dev));
1540 s->slave->host = s;
3f582262 1541
c8ba63f8
DES
1542 return s;
1543}
1544
1545static int pxa2xx_i2c_initfn(SysBusDevice *dev)
1546{
1547 PXA2xxI2CState *s = FROM_SYSBUS(PXA2xxI2CState, dev);
1548 int iomemtype;
1549
1550 s->bus = i2c_init_bus(&dev->qdev, "i2c");
3f582262 1551
1eed09cb 1552 iomemtype = cpu_register_io_memory(pxa2xx_i2c_readfn,
2507c12a 1553 pxa2xx_i2c_writefn, s, DEVICE_NATIVE_ENDIAN);
c8ba63f8
DES
1554 sysbus_init_mmio(dev, s->region_size, iomemtype);
1555 sysbus_init_irq(dev, &s->irq);
aa941b94 1556
c8ba63f8 1557 return 0;
3f582262
AZ
1558}
1559
bc24a225 1560i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
3f582262
AZ
1561{
1562 return s->bus;
1563}
1564
c8ba63f8
DES
1565static SysBusDeviceInfo pxa2xx_i2c_info = {
1566 .init = pxa2xx_i2c_initfn,
1567 .qdev.name = "pxa2xx_i2c",
1568 .qdev.desc = "PXA2xx I2C Bus Controller",
1569 .qdev.size = sizeof(PXA2xxI2CState),
1570 .qdev.vmsd = &vmstate_pxa2xx_i2c,
1571 .qdev.props = (Property[]) {
1572 DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
1573 DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
1574 DEFINE_PROP_END_OF_LIST(),
1575 },
1576};
1577
c1713132 1578/* PXA Inter-IC Sound Controller */
bc24a225 1579static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
c1713132
AZ
1580{
1581 i2s->rx_len = 0;
1582 i2s->tx_len = 0;
1583 i2s->fifo_len = 0;
1584 i2s->clk = 0x1a;
1585 i2s->control[0] = 0x00;
1586 i2s->control[1] = 0x00;
1587 i2s->status = 0x00;
1588 i2s->mask = 0x00;
1589}
1590
1591#define SACR_TFTH(val) ((val >> 8) & 0xf)
1592#define SACR_RFTH(val) ((val >> 12) & 0xf)
1593#define SACR_DREC(val) (val & (1 << 3))
1594#define SACR_DPRL(val) (val & (1 << 4))
1595
bc24a225 1596static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
c1713132
AZ
1597{
1598 int rfs, tfs;
1599 rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
1600 !SACR_DREC(i2s->control[1]);
1601 tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
1602 i2s->enable && !SACR_DPRL(i2s->control[1]);
1603
2115c019
AZ
1604 qemu_set_irq(i2s->rx_dma, rfs);
1605 qemu_set_irq(i2s->tx_dma, tfs);
c1713132
AZ
1606
1607 i2s->status &= 0xe0;
59c0149b
AZ
1608 if (i2s->fifo_len < 16 || !i2s->enable)
1609 i2s->status |= 1 << 0; /* TNF */
c1713132
AZ
1610 if (i2s->rx_len)
1611 i2s->status |= 1 << 1; /* RNE */
1612 if (i2s->enable)
1613 i2s->status |= 1 << 2; /* BSY */
1614 if (tfs)
1615 i2s->status |= 1 << 3; /* TFS */
1616 if (rfs)
1617 i2s->status |= 1 << 4; /* RFS */
1618 if (!(i2s->tx_len && i2s->enable))
1619 i2s->status |= i2s->fifo_len << 8; /* TFL */
1620 i2s->status |= MAX(i2s->rx_len, 0xf) << 12; /* RFL */
1621
1622 qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
1623}
1624
1625#define SACR0 0x00 /* Serial Audio Global Control register */
1626#define SACR1 0x04 /* Serial Audio I2S/MSB-Justified Control register */
1627#define SASR0 0x0c /* Serial Audio Interface and FIFO Status register */
1628#define SAIMR 0x14 /* Serial Audio Interrupt Mask register */
1629#define SAICR 0x18 /* Serial Audio Interrupt Clear register */
1630#define SADIV 0x60 /* Serial Audio Clock Divider register */
1631#define SADR 0x80 /* Serial Audio Data register */
1632
c227f099 1633static uint32_t pxa2xx_i2s_read(void *opaque, target_phys_addr_t addr)
c1713132 1634{
bc24a225 1635 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132
AZ
1636
1637 switch (addr) {
1638 case SACR0:
1639 return s->control[0];
1640 case SACR1:
1641 return s->control[1];
1642 case SASR0:
1643 return s->status;
1644 case SAIMR:
1645 return s->mask;
1646 case SAICR:
1647 return 0;
1648 case SADIV:
1649 return s->clk;
1650 case SADR:
1651 if (s->rx_len > 0) {
1652 s->rx_len --;
1653 pxa2xx_i2s_update(s);
1654 return s->codec_in(s->opaque);
1655 }
1656 return 0;
1657 default:
1658 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1659 break;
1660 }
1661 return 0;
1662}
1663
c227f099 1664static void pxa2xx_i2s_write(void *opaque, target_phys_addr_t addr,
c1713132
AZ
1665 uint32_t value)
1666{
bc24a225 1667 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132 1668 uint32_t *sample;
c1713132
AZ
1669
1670 switch (addr) {
1671 case SACR0:
1672 if (value & (1 << 3)) /* RST */
1673 pxa2xx_i2s_reset(s);
1674 s->control[0] = value & 0xff3d;
1675 if (!s->enable && (value & 1) && s->tx_len) { /* ENB */
1676 for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
1677 s->codec_out(s->opaque, *sample);
1678 s->status &= ~(1 << 7); /* I2SOFF */
1679 }
1680 if (value & (1 << 4)) /* EFWR */
1681 printf("%s: Attempt to use special function\n", __FUNCTION__);
9dda2465 1682 s->enable = (value & 9) == 1; /* ENB && !RST*/
c1713132
AZ
1683 pxa2xx_i2s_update(s);
1684 break;
1685 case SACR1:
1686 s->control[1] = value & 0x0039;
1687 if (value & (1 << 5)) /* ENLBF */
1688 printf("%s: Attempt to use loopback function\n", __FUNCTION__);
1689 if (value & (1 << 4)) /* DPRL */
1690 s->fifo_len = 0;
1691 pxa2xx_i2s_update(s);
1692 break;
1693 case SAIMR:
1694 s->mask = value & 0x0078;
1695 pxa2xx_i2s_update(s);
1696 break;
1697 case SAICR:
1698 s->status &= ~(value & (3 << 5));
1699 pxa2xx_i2s_update(s);
1700 break;
1701 case SADIV:
1702 s->clk = value & 0x007f;
1703 break;
1704 case SADR:
1705 if (s->tx_len && s->enable) {
1706 s->tx_len --;
1707 pxa2xx_i2s_update(s);
1708 s->codec_out(s->opaque, value);
1709 } else if (s->fifo_len < 16) {
1710 s->fifo[s->fifo_len ++] = value;
1711 pxa2xx_i2s_update(s);
1712 }
1713 break;
1714 default:
1715 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1716 }
1717}
1718
d60efc6b 1719static CPUReadMemoryFunc * const pxa2xx_i2s_readfn[] = {
c1713132
AZ
1720 pxa2xx_i2s_read,
1721 pxa2xx_i2s_read,
1722 pxa2xx_i2s_read,
1723};
1724
d60efc6b 1725static CPUWriteMemoryFunc * const pxa2xx_i2s_writefn[] = {
c1713132
AZ
1726 pxa2xx_i2s_write,
1727 pxa2xx_i2s_write,
1728 pxa2xx_i2s_write,
1729};
1730
9f5dfe29
JQ
1731static const VMStateDescription vmstate_pxa2xx_i2s = {
1732 .name = "pxa2xx_i2s",
1733 .version_id = 0,
1734 .minimum_version_id = 0,
1735 .minimum_version_id_old = 0,
1736 .fields = (VMStateField[]) {
1737 VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
1738 VMSTATE_UINT32(status, PXA2xxI2SState),
1739 VMSTATE_UINT32(mask, PXA2xxI2SState),
1740 VMSTATE_UINT32(clk, PXA2xxI2SState),
1741 VMSTATE_INT32(enable, PXA2xxI2SState),
1742 VMSTATE_INT32(rx_len, PXA2xxI2SState),
1743 VMSTATE_INT32(tx_len, PXA2xxI2SState),
1744 VMSTATE_INT32(fifo_len, PXA2xxI2SState),
1745 VMSTATE_END_OF_LIST()
1746 }
1747};
aa941b94 1748
c1713132
AZ
1749static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
1750{
bc24a225 1751 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132
AZ
1752 uint32_t *sample;
1753
1754 /* Signal FIFO errors */
1755 if (s->enable && s->tx_len)
1756 s->status |= 1 << 5; /* TUR */
1757 if (s->enable && s->rx_len)
1758 s->status |= 1 << 6; /* ROR */
1759
1760 /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
1761 * handle the cases where it makes a difference. */
1762 s->tx_len = tx - s->fifo_len;
1763 s->rx_len = rx;
1764 /* Note that is s->codec_out wasn't set, we wouldn't get called. */
1765 if (s->enable)
1766 for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
1767 s->codec_out(s->opaque, *sample);
1768 pxa2xx_i2s_update(s);
1769}
1770
c227f099 1771static PXA2xxI2SState *pxa2xx_i2s_init(target_phys_addr_t base,
2115c019 1772 qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
c1713132
AZ
1773{
1774 int iomemtype;
bc24a225
PB
1775 PXA2xxI2SState *s = (PXA2xxI2SState *)
1776 qemu_mallocz(sizeof(PXA2xxI2SState));
c1713132 1777
c1713132 1778 s->irq = irq;
2115c019
AZ
1779 s->rx_dma = rx_dma;
1780 s->tx_dma = tx_dma;
c1713132
AZ
1781 s->data_req = pxa2xx_i2s_data_req;
1782
1783 pxa2xx_i2s_reset(s);
1784
1eed09cb 1785 iomemtype = cpu_register_io_memory(pxa2xx_i2s_readfn,
2507c12a 1786 pxa2xx_i2s_writefn, s, DEVICE_NATIVE_ENDIAN);
8da3ff18 1787 cpu_register_physical_memory(base, 0x100000, iomemtype);
c1713132 1788
9f5dfe29 1789 vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
aa941b94 1790
c1713132
AZ
1791 return s;
1792}
1793
1794/* PXA Fast Infra-red Communications Port */
bc24a225 1795struct PXA2xxFIrState {
c1713132 1796 qemu_irq irq;
2115c019
AZ
1797 qemu_irq rx_dma;
1798 qemu_irq tx_dma;
c1713132
AZ
1799 int enable;
1800 CharDriverState *chr;
1801
1802 uint8_t control[3];
1803 uint8_t status[2];
1804
1805 int rx_len;
1806 int rx_start;
1807 uint8_t rx_fifo[64];
1808};
1809
bc24a225 1810static void pxa2xx_fir_reset(PXA2xxFIrState *s)
c1713132
AZ
1811{
1812 s->control[0] = 0x00;
1813 s->control[1] = 0x00;
1814 s->control[2] = 0x00;
1815 s->status[0] = 0x00;
1816 s->status[1] = 0x00;
1817 s->enable = 0;
1818}
1819
bc24a225 1820static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
c1713132
AZ
1821{
1822 static const int tresh[4] = { 8, 16, 32, 0 };
1823 int intr = 0;
1824 if ((s->control[0] & (1 << 4)) && /* RXE */
1825 s->rx_len >= tresh[s->control[2] & 3]) /* TRIG */
1826 s->status[0] |= 1 << 4; /* RFS */
1827 else
1828 s->status[0] &= ~(1 << 4); /* RFS */
1829 if (s->control[0] & (1 << 3)) /* TXE */
1830 s->status[0] |= 1 << 3; /* TFS */
1831 else
1832 s->status[0] &= ~(1 << 3); /* TFS */
1833 if (s->rx_len)
1834 s->status[1] |= 1 << 2; /* RNE */
1835 else
1836 s->status[1] &= ~(1 << 2); /* RNE */
1837 if (s->control[0] & (1 << 4)) /* RXE */
1838 s->status[1] |= 1 << 0; /* RSY */
1839 else
1840 s->status[1] &= ~(1 << 0); /* RSY */
1841
1842 intr |= (s->control[0] & (1 << 5)) && /* RIE */
1843 (s->status[0] & (1 << 4)); /* RFS */
1844 intr |= (s->control[0] & (1 << 6)) && /* TIE */
1845 (s->status[0] & (1 << 3)); /* TFS */
1846 intr |= (s->control[2] & (1 << 4)) && /* TRAIL */
1847 (s->status[0] & (1 << 6)); /* EOC */
1848 intr |= (s->control[0] & (1 << 2)) && /* TUS */
1849 (s->status[0] & (1 << 1)); /* TUR */
1850 intr |= s->status[0] & 0x25; /* FRE, RAB, EIF */
1851
2115c019
AZ
1852 qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
1853 qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
c1713132
AZ
1854
1855 qemu_set_irq(s->irq, intr && s->enable);
1856}
1857
1858#define ICCR0 0x00 /* FICP Control register 0 */
1859#define ICCR1 0x04 /* FICP Control register 1 */
1860#define ICCR2 0x08 /* FICP Control register 2 */
1861#define ICDR 0x0c /* FICP Data register */
1862#define ICSR0 0x14 /* FICP Status register 0 */
1863#define ICSR1 0x18 /* FICP Status register 1 */
1864#define ICFOR 0x1c /* FICP FIFO Occupancy Status register */
1865
c227f099 1866static uint32_t pxa2xx_fir_read(void *opaque, target_phys_addr_t addr)
c1713132 1867{
bc24a225 1868 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132 1869 uint8_t ret;
c1713132
AZ
1870
1871 switch (addr) {
1872 case ICCR0:
1873 return s->control[0];
1874 case ICCR1:
1875 return s->control[1];
1876 case ICCR2:
1877 return s->control[2];
1878 case ICDR:
1879 s->status[0] &= ~0x01;
1880 s->status[1] &= ~0x72;
1881 if (s->rx_len) {
1882 s->rx_len --;
1883 ret = s->rx_fifo[s->rx_start ++];
1884 s->rx_start &= 63;
1885 pxa2xx_fir_update(s);
1886 return ret;
1887 }
1888 printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
1889 break;
1890 case ICSR0:
1891 return s->status[0];
1892 case ICSR1:
1893 return s->status[1] | (1 << 3); /* TNF */
1894 case ICFOR:
1895 return s->rx_len;
1896 default:
1897 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1898 break;
1899 }
1900 return 0;
1901}
1902
c227f099 1903static void pxa2xx_fir_write(void *opaque, target_phys_addr_t addr,
c1713132
AZ
1904 uint32_t value)
1905{
bc24a225 1906 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132 1907 uint8_t ch;
c1713132
AZ
1908
1909 switch (addr) {
1910 case ICCR0:
1911 s->control[0] = value;
1912 if (!(value & (1 << 4))) /* RXE */
1913 s->rx_len = s->rx_start = 0;
3ffd710e
BS
1914 if (!(value & (1 << 3))) { /* TXE */
1915 /* Nop */
1916 }
c1713132
AZ
1917 s->enable = value & 1; /* ITR */
1918 if (!s->enable)
1919 s->status[0] = 0;
1920 pxa2xx_fir_update(s);
1921 break;
1922 case ICCR1:
1923 s->control[1] = value;
1924 break;
1925 case ICCR2:
1926 s->control[2] = value & 0x3f;
1927 pxa2xx_fir_update(s);
1928 break;
1929 case ICDR:
1930 if (s->control[2] & (1 << 2)) /* TXP */
1931 ch = value;
1932 else
1933 ch = ~value;
1934 if (s->chr && s->enable && (s->control[0] & (1 << 3))) /* TXE */
1935 qemu_chr_write(s->chr, &ch, 1);
1936 break;
1937 case ICSR0:
1938 s->status[0] &= ~(value & 0x66);
1939 pxa2xx_fir_update(s);
1940 break;
1941 case ICFOR:
1942 break;
1943 default:
1944 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1945 }
1946}
1947
d60efc6b 1948static CPUReadMemoryFunc * const pxa2xx_fir_readfn[] = {
c1713132
AZ
1949 pxa2xx_fir_read,
1950 pxa2xx_fir_read,
1951 pxa2xx_fir_read,
1952};
1953
d60efc6b 1954static CPUWriteMemoryFunc * const pxa2xx_fir_writefn[] = {
c1713132
AZ
1955 pxa2xx_fir_write,
1956 pxa2xx_fir_write,
1957 pxa2xx_fir_write,
1958};
1959
1960static int pxa2xx_fir_is_empty(void *opaque)
1961{
bc24a225 1962 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132
AZ
1963 return (s->rx_len < 64);
1964}
1965
1966static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
1967{
bc24a225 1968 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132
AZ
1969 if (!(s->control[0] & (1 << 4))) /* RXE */
1970 return;
1971
1972 while (size --) {
1973 s->status[1] |= 1 << 4; /* EOF */
1974 if (s->rx_len >= 64) {
1975 s->status[1] |= 1 << 6; /* ROR */
1976 break;
1977 }
1978
1979 if (s->control[2] & (1 << 3)) /* RXP */
1980 s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
1981 else
1982 s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
1983 }
1984
1985 pxa2xx_fir_update(s);
1986}
1987
1988static void pxa2xx_fir_event(void *opaque, int event)
1989{
1990}
1991
aa941b94
AZ
1992static void pxa2xx_fir_save(QEMUFile *f, void *opaque)
1993{
bc24a225 1994 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
aa941b94
AZ
1995 int i;
1996
1997 qemu_put_be32(f, s->enable);
1998
1999 qemu_put_8s(f, &s->control[0]);
2000 qemu_put_8s(f, &s->control[1]);
2001 qemu_put_8s(f, &s->control[2]);
2002 qemu_put_8s(f, &s->status[0]);
2003 qemu_put_8s(f, &s->status[1]);
2004
2005 qemu_put_byte(f, s->rx_len);
2006 for (i = 0; i < s->rx_len; i ++)
2007 qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
2008}
2009
2010static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id)
2011{
bc24a225 2012 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
aa941b94
AZ
2013 int i;
2014
2015 s->enable = qemu_get_be32(f);
2016
2017 qemu_get_8s(f, &s->control[0]);
2018 qemu_get_8s(f, &s->control[1]);
2019 qemu_get_8s(f, &s->control[2]);
2020 qemu_get_8s(f, &s->status[0]);
2021 qemu_get_8s(f, &s->status[1]);
2022
2023 s->rx_len = qemu_get_byte(f);
2024 s->rx_start = 0;
2025 for (i = 0; i < s->rx_len; i ++)
2026 s->rx_fifo[i] = qemu_get_byte(f);
2027
2028 return 0;
2029}
2030
c227f099 2031static PXA2xxFIrState *pxa2xx_fir_init(target_phys_addr_t base,
2115c019 2032 qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma,
c1713132
AZ
2033 CharDriverState *chr)
2034{
2035 int iomemtype;
bc24a225
PB
2036 PXA2xxFIrState *s = (PXA2xxFIrState *)
2037 qemu_mallocz(sizeof(PXA2xxFIrState));
c1713132 2038
c1713132 2039 s->irq = irq;
2115c019
AZ
2040 s->rx_dma = rx_dma;
2041 s->tx_dma = tx_dma;
c1713132
AZ
2042 s->chr = chr;
2043
2044 pxa2xx_fir_reset(s);
2045
1eed09cb 2046 iomemtype = cpu_register_io_memory(pxa2xx_fir_readfn,
2507c12a 2047 pxa2xx_fir_writefn, s, DEVICE_NATIVE_ENDIAN);
8da3ff18 2048 cpu_register_physical_memory(base, 0x1000, iomemtype);
c1713132
AZ
2049
2050 if (chr)
2051 qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty,
2052 pxa2xx_fir_rx, pxa2xx_fir_event, s);
2053
0be71e32
AW
2054 register_savevm(NULL, "pxa2xx_fir", 0, 0, pxa2xx_fir_save,
2055 pxa2xx_fir_load, s);
aa941b94 2056
c1713132
AZ
2057 return s;
2058}
2059
38641a52 2060static void pxa2xx_reset(void *opaque, int line, int level)
c1713132 2061{
bc24a225 2062 PXA2xxState *s = (PXA2xxState *) opaque;
38641a52 2063
c1713132
AZ
2064 if (level && (s->pm_regs[PCFR >> 2] & 0x10)) { /* GPR_EN */
2065 cpu_reset(s->env);
2066 /* TODO: reset peripherals */
2067 }
2068}
2069
2070/* Initialise a PXA270 integrated chip (ARM based core). */
bc24a225 2071PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision)
c1713132 2072{
bc24a225 2073 PXA2xxState *s;
c1713132 2074 int iomemtype, i;
751c6a17 2075 DriveInfo *dinfo;
bc24a225 2076 s = (PXA2xxState *) qemu_mallocz(sizeof(PXA2xxState));
c1713132 2077
4207117c
AZ
2078 if (revision && strncmp(revision, "pxa27", 5)) {
2079 fprintf(stderr, "Machine requires a PXA27x processor.\n");
2080 exit(1);
2081 }
aaed909a
FB
2082 if (!revision)
2083 revision = "pxa270";
2084
2085 s->env = cpu_init(revision);
2086 if (!s->env) {
2087 fprintf(stderr, "Unable to find CPU definition\n");
2088 exit(1);
2089 }
38641a52
AZ
2090 s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];
2091
d95b2f8d
AZ
2092 /* SDRAM & Internal Memory Storage */
2093 cpu_register_physical_memory(PXA2XX_SDRAM_BASE,
1724f049
AW
2094 sdram_size, qemu_ram_alloc(NULL, "pxa270.sdram",
2095 sdram_size) | IO_MEM_RAM);
d95b2f8d 2096 cpu_register_physical_memory(PXA2XX_INTERNAL_BASE,
1724f049
AW
2097 0x40000, qemu_ram_alloc(NULL, "pxa270.internal",
2098 0x40000) | IO_MEM_RAM);
d95b2f8d 2099
c1713132
AZ
2100 s->pic = pxa2xx_pic_init(0x40d00000, s->env);
2101
e1f8c729
DES
2102 s->dma = pxa27x_dma_init(0x40000000,
2103 qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
c1713132 2104
797e9542
DES
2105 sysbus_create_varargs("pxa27x-timer", 0x40a00000,
2106 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2107 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2108 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2109 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2110 qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
2111 NULL);
a171fe39 2112
c1713132
AZ
2113 s->gpio = pxa2xx_gpio_init(0x40e00000, s->env, s->pic, 121);
2114
751c6a17
GH
2115 dinfo = drive_get(IF_SD, 0, 0);
2116 if (!dinfo) {
e4bcb14c
TS
2117 fprintf(stderr, "qemu: missing SecureDigital device\n");
2118 exit(1);
2119 }
751c6a17 2120 s->mmc = pxa2xx_mmci_init(0x41100000, dinfo->bdrv,
2115c019
AZ
2121 qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2122 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2123 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
a171fe39 2124
c1713132
AZ
2125 for (i = 0; pxa270_serial[i].io_base; i ++)
2126 if (serial_hds[i])
2d48377a 2127#ifdef TARGET_WORDS_BIGENDIAN
c1713132 2128 serial_mm_init(pxa270_serial[i].io_base, 2,
e1f8c729
DES
2129 qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
2130 14857000 / 16, serial_hds[i], 1, 1);
2d48377a
BS
2131#else
2132 serial_mm_init(pxa270_serial[i].io_base, 2,
e1f8c729
DES
2133 qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
2134 14857000 / 16, serial_hds[i], 1, 0);
2d48377a 2135#endif
c1713132
AZ
2136 else
2137 break;
2138 if (serial_hds[i])
e1f8c729
DES
2139 s->fir = pxa2xx_fir_init(0x40800000,
2140 qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2115c019
AZ
2141 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2142 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2143 serial_hds[i]);
c1713132 2144
e1f8c729
DES
2145 s->lcd = pxa2xx_lcdc_init(0x44000000,
2146 qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
a171fe39 2147
c1713132 2148 s->cm_base = 0x41300000;
82d17978 2149 s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
c1713132 2150 s->clkcfg = 0x00000009; /* Turbo mode active */
1eed09cb 2151 iomemtype = cpu_register_io_memory(pxa2xx_cm_readfn,
2507c12a 2152 pxa2xx_cm_writefn, s, DEVICE_NATIVE_ENDIAN);
187337f8 2153 cpu_register_physical_memory(s->cm_base, 0x1000, iomemtype);
ae1f90de 2154 vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
c1713132
AZ
2155
2156 cpu_arm_set_cp_io(s->env, 14, pxa2xx_cp14_read, pxa2xx_cp14_write, s);
2157
2158 s->mm_base = 0x48000000;
2159 s->mm_regs[MDMRS >> 2] = 0x00020002;
2160 s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2161 s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
1eed09cb 2162 iomemtype = cpu_register_io_memory(pxa2xx_mm_readfn,
2507c12a 2163 pxa2xx_mm_writefn, s, DEVICE_NATIVE_ENDIAN);
187337f8 2164 cpu_register_physical_memory(s->mm_base, 0x1000, iomemtype);
d102d495 2165 vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
c1713132 2166
2a163929 2167 s->pm_base = 0x40f00000;
1eed09cb 2168 iomemtype = cpu_register_io_memory(pxa2xx_pm_readfn,
2507c12a 2169 pxa2xx_pm_writefn, s, DEVICE_NATIVE_ENDIAN);
187337f8 2170 cpu_register_physical_memory(s->pm_base, 0x100, iomemtype);
0be71e32 2171 register_savevm(NULL, "pxa2xx_pm", 0, 0, pxa2xx_pm_save, pxa2xx_pm_load, s);
2a163929 2172
c1713132 2173 for (i = 0; pxa27x_ssp[i].io_base; i ++);
a984a69e 2174 s->ssp = (SSIBus **)qemu_mallocz(sizeof(SSIBus *) * i);
c1713132 2175 for (i = 0; pxa27x_ssp[i].io_base; i ++) {
a984a69e
PB
2176 DeviceState *dev;
2177 dev = sysbus_create_simple("pxa2xx-ssp", pxa27x_ssp[i].io_base,
e1f8c729 2178 qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
02e2da45 2179 s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
c1713132
AZ
2180 }
2181
a171fe39 2182 if (usb_enabled) {
61d3cf93 2183 sysbus_create_simple("sysbus-ohci", 0x4c000000,
e1f8c729 2184 qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
a171fe39
AZ
2185 }
2186
2187 s->pcmcia[0] = pxa2xx_pcmcia_init(0x20000000);
2188 s->pcmcia[1] = pxa2xx_pcmcia_init(0x30000000);
2189
8a231487
AZ
2190 sysbus_create_simple("pxa2xx_rtc", 0x40900000,
2191 qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
c1713132 2192
e1f8c729
DES
2193 s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2194 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2195 s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2196 qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
c1713132 2197
e1f8c729 2198 s->i2s = pxa2xx_i2s_init(0x40400000,
2115c019
AZ
2199 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2200 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2201 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
c1713132 2202
e1f8c729
DES
2203 s->kp = pxa27x_keypad_init(0x41500000,
2204 qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
31b87f2e 2205
c1713132 2206 /* GPIO1 resets the processor */
fe8f096b 2207 /* The handler can be overridden by board-specific code */
0bb53337 2208 qdev_connect_gpio_out(s->gpio, 1, s->reset);
c1713132
AZ
2209 return s;
2210}
2211
2212/* Initialise a PXA255 integrated chip (ARM based core). */
bc24a225 2213PXA2xxState *pxa255_init(unsigned int sdram_size)
c1713132 2214{
bc24a225 2215 PXA2xxState *s;
c1713132 2216 int iomemtype, i;
751c6a17 2217 DriveInfo *dinfo;
aaed909a 2218
bc24a225 2219 s = (PXA2xxState *) qemu_mallocz(sizeof(PXA2xxState));
c1713132 2220
aaed909a
FB
2221 s->env = cpu_init("pxa255");
2222 if (!s->env) {
2223 fprintf(stderr, "Unable to find CPU definition\n");
2224 exit(1);
2225 }
38641a52
AZ
2226 s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];
2227
d95b2f8d 2228 /* SDRAM & Internal Memory Storage */
a07dec22 2229 cpu_register_physical_memory(PXA2XX_SDRAM_BASE, sdram_size,
1724f049
AW
2230 qemu_ram_alloc(NULL, "pxa255.sdram",
2231 sdram_size) | IO_MEM_RAM);
a07dec22 2232 cpu_register_physical_memory(PXA2XX_INTERNAL_BASE, PXA2XX_INTERNAL_SIZE,
1724f049
AW
2233 qemu_ram_alloc(NULL, "pxa255.internal",
2234 PXA2XX_INTERNAL_SIZE) | IO_MEM_RAM);
d95b2f8d 2235
c1713132
AZ
2236 s->pic = pxa2xx_pic_init(0x40d00000, s->env);
2237
e1f8c729
DES
2238 s->dma = pxa255_dma_init(0x40000000,
2239 qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
c1713132 2240
797e9542
DES
2241 sysbus_create_varargs("pxa25x-timer", 0x40a00000,
2242 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2243 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2244 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2245 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2246 NULL);
a171fe39 2247
3bdd58a4 2248 s->gpio = pxa2xx_gpio_init(0x40e00000, s->env, s->pic, 85);
c1713132 2249
751c6a17
GH
2250 dinfo = drive_get(IF_SD, 0, 0);
2251 if (!dinfo) {
e4bcb14c
TS
2252 fprintf(stderr, "qemu: missing SecureDigital device\n");
2253 exit(1);
2254 }
751c6a17 2255 s->mmc = pxa2xx_mmci_init(0x41100000, dinfo->bdrv,
2115c019
AZ
2256 qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2257 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2258 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
a171fe39 2259
c1713132 2260 for (i = 0; pxa255_serial[i].io_base; i ++)
2d48377a
BS
2261 if (serial_hds[i]) {
2262#ifdef TARGET_WORDS_BIGENDIAN
c1713132 2263 serial_mm_init(pxa255_serial[i].io_base, 2,
e1f8c729
DES
2264 qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
2265 14745600 / 16, serial_hds[i], 1, 1);
2d48377a
BS
2266#else
2267 serial_mm_init(pxa255_serial[i].io_base, 2,
e1f8c729
DES
2268 qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
2269 14745600 / 16, serial_hds[i], 1, 0);
2d48377a
BS
2270#endif
2271 } else {
c1713132 2272 break;
2d48377a 2273 }
c1713132 2274 if (serial_hds[i])
e1f8c729
DES
2275 s->fir = pxa2xx_fir_init(0x40800000,
2276 qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2115c019
AZ
2277 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2278 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2279 serial_hds[i]);
c1713132 2280
e1f8c729
DES
2281 s->lcd = pxa2xx_lcdc_init(0x44000000,
2282 qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
a171fe39 2283
c1713132 2284 s->cm_base = 0x41300000;
82d17978 2285 s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
c1713132 2286 s->clkcfg = 0x00000009; /* Turbo mode active */
1eed09cb 2287 iomemtype = cpu_register_io_memory(pxa2xx_cm_readfn,
2507c12a 2288 pxa2xx_cm_writefn, s, DEVICE_NATIVE_ENDIAN);
187337f8 2289 cpu_register_physical_memory(s->cm_base, 0x1000, iomemtype);
ae1f90de 2290 vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
c1713132
AZ
2291
2292 cpu_arm_set_cp_io(s->env, 14, pxa2xx_cp14_read, pxa2xx_cp14_write, s);
2293
2294 s->mm_base = 0x48000000;
2295 s->mm_regs[MDMRS >> 2] = 0x00020002;
2296 s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2297 s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
1eed09cb 2298 iomemtype = cpu_register_io_memory(pxa2xx_mm_readfn,
2507c12a 2299 pxa2xx_mm_writefn, s, DEVICE_NATIVE_ENDIAN);
187337f8 2300 cpu_register_physical_memory(s->mm_base, 0x1000, iomemtype);
d102d495 2301 vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
c1713132 2302
2a163929 2303 s->pm_base = 0x40f00000;
1eed09cb 2304 iomemtype = cpu_register_io_memory(pxa2xx_pm_readfn,
2507c12a 2305 pxa2xx_pm_writefn, s, DEVICE_NATIVE_ENDIAN);
187337f8 2306 cpu_register_physical_memory(s->pm_base, 0x100, iomemtype);
0be71e32 2307 register_savevm(NULL, "pxa2xx_pm", 0, 0, pxa2xx_pm_save, pxa2xx_pm_load, s);
2a163929 2308
c1713132 2309 for (i = 0; pxa255_ssp[i].io_base; i ++);
a984a69e 2310 s->ssp = (SSIBus **)qemu_mallocz(sizeof(SSIBus *) * i);
c1713132 2311 for (i = 0; pxa255_ssp[i].io_base; i ++) {
a984a69e
PB
2312 DeviceState *dev;
2313 dev = sysbus_create_simple("pxa2xx-ssp", pxa255_ssp[i].io_base,
e1f8c729 2314 qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
02e2da45 2315 s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
c1713132
AZ
2316 }
2317
a171fe39 2318 if (usb_enabled) {
61d3cf93 2319 sysbus_create_simple("sysbus-ohci", 0x4c000000,
e1f8c729 2320 qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
a171fe39
AZ
2321 }
2322
2323 s->pcmcia[0] = pxa2xx_pcmcia_init(0x20000000);
2324 s->pcmcia[1] = pxa2xx_pcmcia_init(0x30000000);
2325
8a231487
AZ
2326 sysbus_create_simple("pxa2xx_rtc", 0x40900000,
2327 qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
c1713132 2328
e1f8c729
DES
2329 s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2330 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2331 s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2332 qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
c1713132 2333
e1f8c729 2334 s->i2s = pxa2xx_i2s_init(0x40400000,
2115c019
AZ
2335 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2336 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2337 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
c1713132
AZ
2338
2339 /* GPIO1 resets the processor */
fe8f096b 2340 /* The handler can be overridden by board-specific code */
0bb53337 2341 qdev_connect_gpio_out(s->gpio, 1, s->reset);
c1713132
AZ
2342 return s;
2343}
e3b42536
PB
2344
2345static void pxa2xx_register_devices(void)
2346{
074f2fff 2347 i2c_register_slave(&pxa2xx_i2c_slave_info);
a984a69e 2348 sysbus_register_dev("pxa2xx-ssp", sizeof(PXA2xxSSPState), pxa2xx_ssp_init);
c8ba63f8 2349 sysbus_register_withprop(&pxa2xx_i2c_info);
8a231487 2350 sysbus_register_withprop(&pxa2xx_rtc_sysbus_info);
e3b42536
PB
2351}
2352
2353device_init(pxa2xx_register_devices)
This page took 0.901834 seconds and 4 git commands to generate.