]> Git Repo - qemu.git/blame - hw/arm/pxa2xx.c
target-arm: Drop success/fail return from cpreg read and write functions
[qemu.git] / hw / arm / pxa2xx.c
CommitLineData
c1713132
AZ
1/*
2 * Intel XScale PXA255/270 processor support.
3 *
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <[email protected]>
6 *
8e31bf38 7 * This code is licensed under the GPL.
c1713132
AZ
8 */
9
83c9f4ca 10#include "hw/sysbus.h"
0d09e41a 11#include "hw/arm/pxa.h"
9c17d615 12#include "sysemu/sysemu.h"
0d09e41a
PB
13#include "hw/char/serial.h"
14#include "hw/i2c/i2c.h"
83c9f4ca 15#include "hw/ssi.h"
dccfcd0e 16#include "sysemu/char.h"
9c17d615 17#include "sysemu/blockdev.h"
c1713132
AZ
18
19static struct {
a8170e5e 20 hwaddr io_base;
c1713132
AZ
21 int irqn;
22} pxa255_serial[] = {
23 { 0x40100000, PXA2XX_PIC_FFUART },
24 { 0x40200000, PXA2XX_PIC_BTUART },
25 { 0x40700000, PXA2XX_PIC_STUART },
26 { 0x41600000, PXA25X_PIC_HWUART },
27 { 0, 0 }
28}, pxa270_serial[] = {
29 { 0x40100000, PXA2XX_PIC_FFUART },
30 { 0x40200000, PXA2XX_PIC_BTUART },
31 { 0x40700000, PXA2XX_PIC_STUART },
32 { 0, 0 }
33};
34
fa58c156 35typedef struct PXASSPDef {
a8170e5e 36 hwaddr io_base;
c1713132 37 int irqn;
fa58c156
FB
38} PXASSPDef;
39
40#if 0
41static PXASSPDef pxa250_ssp[] = {
c1713132
AZ
42 { 0x41000000, PXA2XX_PIC_SSP },
43 { 0, 0 }
fa58c156
FB
44};
45#endif
46
47static PXASSPDef pxa255_ssp[] = {
c1713132
AZ
48 { 0x41000000, PXA2XX_PIC_SSP },
49 { 0x41400000, PXA25X_PIC_NSSP },
50 { 0, 0 }
fa58c156
FB
51};
52
53#if 0
54static PXASSPDef pxa26x_ssp[] = {
c1713132
AZ
55 { 0x41000000, PXA2XX_PIC_SSP },
56 { 0x41400000, PXA25X_PIC_NSSP },
57 { 0x41500000, PXA26X_PIC_ASSP },
58 { 0, 0 }
fa58c156
FB
59};
60#endif
61
62static PXASSPDef pxa27x_ssp[] = {
c1713132
AZ
63 { 0x41000000, PXA2XX_PIC_SSP },
64 { 0x41700000, PXA27X_PIC_SSP2 },
65 { 0x41900000, PXA2XX_PIC_SSP3 },
66 { 0, 0 }
67};
68
69#define PMCR 0x00 /* Power Manager Control register */
70#define PSSR 0x04 /* Power Manager Sleep Status register */
71#define PSPR 0x08 /* Power Manager Scratch-Pad register */
72#define PWER 0x0c /* Power Manager Wake-Up Enable register */
73#define PRER 0x10 /* Power Manager Rising-Edge Detect Enable register */
74#define PFER 0x14 /* Power Manager Falling-Edge Detect Enable register */
75#define PEDR 0x18 /* Power Manager Edge-Detect Status register */
76#define PCFR 0x1c /* Power Manager General Configuration register */
77#define PGSR0 0x20 /* Power Manager GPIO Sleep-State register 0 */
78#define PGSR1 0x24 /* Power Manager GPIO Sleep-State register 1 */
79#define PGSR2 0x28 /* Power Manager GPIO Sleep-State register 2 */
80#define PGSR3 0x2c /* Power Manager GPIO Sleep-State register 3 */
81#define RCSR 0x30 /* Reset Controller Status register */
82#define PSLR 0x34 /* Power Manager Sleep Configuration register */
83#define PTSR 0x38 /* Power Manager Standby Configuration register */
84#define PVCR 0x40 /* Power Manager Voltage Change Control register */
85#define PUCR 0x4c /* Power Manager USIM Card Control/Status register */
86#define PKWR 0x50 /* Power Manager Keyboard Wake-Up Enable register */
87#define PKSR 0x54 /* Power Manager Keyboard Level-Detect Status */
88#define PCMD0 0x80 /* Power Manager I2C Command register File 0 */
89#define PCMD31 0xfc /* Power Manager I2C Command register File 31 */
90
a8170e5e 91static uint64_t pxa2xx_pm_read(void *opaque, hwaddr addr,
adfc39ea 92 unsigned size)
c1713132 93{
bc24a225 94 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
95
96 switch (addr) {
97 case PMCR ... PCMD31:
98 if (addr & 3)
99 goto fail;
100
101 return s->pm_regs[addr >> 2];
102 default:
103 fail:
104 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
105 break;
106 }
107 return 0;
108}
109
a8170e5e 110static void pxa2xx_pm_write(void *opaque, hwaddr addr,
adfc39ea 111 uint64_t value, unsigned size)
c1713132 112{
bc24a225 113 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
114
115 switch (addr) {
116 case PMCR:
afd4a652
PM
117 /* Clear the write-one-to-clear bits... */
118 s->pm_regs[addr >> 2] &= ~(value & 0x2a);
119 /* ...and set the plain r/w bits */
7c64d297 120 s->pm_regs[addr >> 2] &= ~0x15;
c1713132
AZ
121 s->pm_regs[addr >> 2] |= value & 0x15;
122 break;
123
124 case PSSR: /* Read-clean registers */
125 case RCSR:
126 case PKSR:
127 s->pm_regs[addr >> 2] &= ~value;
128 break;
129
130 default: /* Read-write registers */
603ff776 131 if (!(addr & 3)) {
c1713132
AZ
132 s->pm_regs[addr >> 2] = value;
133 break;
134 }
135
136 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
137 break;
138 }
139}
140
adfc39ea
AK
141static const MemoryRegionOps pxa2xx_pm_ops = {
142 .read = pxa2xx_pm_read,
143 .write = pxa2xx_pm_write,
144 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
145};
146
f0ab24ce
JQ
147static const VMStateDescription vmstate_pxa2xx_pm = {
148 .name = "pxa2xx_pm",
149 .version_id = 0,
150 .minimum_version_id = 0,
151 .minimum_version_id_old = 0,
152 .fields = (VMStateField[]) {
153 VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
154 VMSTATE_END_OF_LIST()
155 }
156};
aa941b94 157
c1713132
AZ
158#define CCCR 0x00 /* Core Clock Configuration register */
159#define CKEN 0x04 /* Clock Enable register */
160#define OSCC 0x08 /* Oscillator Configuration register */
161#define CCSR 0x0c /* Core Clock Status register */
162
a8170e5e 163static uint64_t pxa2xx_cm_read(void *opaque, hwaddr addr,
adfc39ea 164 unsigned size)
c1713132 165{
bc24a225 166 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
167
168 switch (addr) {
169 case CCCR:
170 case CKEN:
171 case OSCC:
172 return s->cm_regs[addr >> 2];
173
174 case CCSR:
175 return s->cm_regs[CCCR >> 2] | (3 << 28);
176
177 default:
178 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
179 break;
180 }
181 return 0;
182}
183
a8170e5e 184static void pxa2xx_cm_write(void *opaque, hwaddr addr,
adfc39ea 185 uint64_t value, unsigned size)
c1713132 186{
bc24a225 187 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
188
189 switch (addr) {
190 case CCCR:
191 case CKEN:
192 s->cm_regs[addr >> 2] = value;
193 break;
194
195 case OSCC:
565d2895 196 s->cm_regs[addr >> 2] &= ~0x6c;
c1713132 197 s->cm_regs[addr >> 2] |= value & 0x6e;
565d2895
AZ
198 if ((value >> 1) & 1) /* OON */
199 s->cm_regs[addr >> 2] |= 1 << 0; /* Oscillator is now stable */
c1713132
AZ
200 break;
201
202 default:
203 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
204 break;
205 }
206}
207
adfc39ea
AK
208static const MemoryRegionOps pxa2xx_cm_ops = {
209 .read = pxa2xx_cm_read,
210 .write = pxa2xx_cm_write,
211 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
212};
213
ae1f90de
JQ
214static const VMStateDescription vmstate_pxa2xx_cm = {
215 .name = "pxa2xx_cm",
216 .version_id = 0,
217 .minimum_version_id = 0,
218 .minimum_version_id_old = 0,
219 .fields = (VMStateField[]) {
220 VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
221 VMSTATE_UINT32(clkcfg, PXA2xxState),
222 VMSTATE_UINT32(pmnc, PXA2xxState),
223 VMSTATE_END_OF_LIST()
224 }
225};
aa941b94 226
c4241c7d 227static uint64_t pxa2xx_clkcfg_read(CPUARMState *env, const ARMCPRegInfo *ri)
c1713132 228{
e2f8a44d 229 PXA2xxState *s = (PXA2xxState *)ri->opaque;
c4241c7d 230 return s->clkcfg;
e2f8a44d 231}
c1713132 232
c4241c7d
PM
233static void pxa2xx_clkcfg_write(CPUARMState *env, const ARMCPRegInfo *ri,
234 uint64_t value)
e2f8a44d
PM
235{
236 PXA2xxState *s = (PXA2xxState *)ri->opaque;
237 s->clkcfg = value & 0xf;
238 if (value & 2) {
239 printf("%s: CPU frequency change attempt\n", __func__);
c1713132 240 }
c1713132
AZ
241}
242
c4241c7d
PM
243static void pxa2xx_pwrmode_write(CPUARMState *env, const ARMCPRegInfo *ri,
244 uint64_t value)
c1713132 245{
e2f8a44d 246 PXA2xxState *s = (PXA2xxState *)ri->opaque;
c1713132
AZ
247 static const char *pwrmode[8] = {
248 "Normal", "Idle", "Deep-idle", "Standby",
249 "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
250 };
251
e2f8a44d
PM
252 if (value & 8) {
253 printf("%s: CPU voltage change attempt\n", __func__);
254 }
255 switch (value & 7) {
256 case 0:
257 /* Do nothing */
c1713132
AZ
258 break;
259
e2f8a44d
PM
260 case 1:
261 /* Idle */
262 if (!(s->cm_regs[CCCR >> 2] & (1 << 31))) { /* CPDIS */
c3affe56 263 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
e2f8a44d
PM
264 break;
265 }
266 /* Fall through. */
267
268 case 2:
269 /* Deep-Idle */
c3affe56 270 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
e2f8a44d
PM
271 s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
272 goto message;
273
274 case 3:
275 s->cpu->env.uncached_cpsr =
276 ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I;
277 s->cpu->env.cp15.c1_sys = 0;
278 s->cpu->env.cp15.c1_coproc = 0;
279 s->cpu->env.cp15.c2_base0 = 0;
280 s->cpu->env.cp15.c3 = 0;
281 s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */
282 s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
283
284 /*
285 * The scratch-pad register is almost universally used
286 * for storing the return address on suspend. For the
287 * lack of a resuming bootloader, perform a jump
288 * directly to that address.
289 */
290 memset(s->cpu->env.regs, 0, 4 * 15);
291 s->cpu->env.regs[15] = s->pm_regs[PSPR >> 2];
c1713132
AZ
292
293#if 0
e2f8a44d
PM
294 buffer = 0xe59ff000; /* ldr pc, [pc, #0] */
295 cpu_physical_memory_write(0, &buffer, 4);
296 buffer = s->pm_regs[PSPR >> 2];
297 cpu_physical_memory_write(8, &buffer, 4);
c1713132
AZ
298#endif
299
e2f8a44d 300 /* Suspend */
4917cf44 301 cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
c1713132 302
e2f8a44d 303 goto message;
c1713132
AZ
304
305 default:
e2f8a44d
PM
306 message:
307 printf("%s: machine entered %s mode\n", __func__,
308 pwrmode[value & 7]);
c1713132 309 }
c1713132
AZ
310}
311
c4241c7d 312static uint64_t pxa2xx_cppmnc_read(CPUARMState *env, const ARMCPRegInfo *ri)
dc2a9045
PM
313{
314 PXA2xxState *s = (PXA2xxState *)ri->opaque;
c4241c7d 315 return s->pmnc;
dc2a9045
PM
316}
317
c4241c7d
PM
318static void pxa2xx_cppmnc_write(CPUARMState *env, const ARMCPRegInfo *ri,
319 uint64_t value)
dc2a9045
PM
320{
321 PXA2xxState *s = (PXA2xxState *)ri->opaque;
322 s->pmnc = value;
dc2a9045
PM
323}
324
c4241c7d 325static uint64_t pxa2xx_cpccnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
dc2a9045
PM
326{
327 PXA2xxState *s = (PXA2xxState *)ri->opaque;
328 if (s->pmnc & 1) {
c4241c7d 329 return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
dc2a9045 330 } else {
c4241c7d 331 return 0;
dc2a9045 332 }
dc2a9045
PM
333}
334
335static const ARMCPRegInfo pxa_cp_reginfo[] = {
f565235b
PM
336 /* cp14 crm==1: perf registers */
337 { .name = "CPPMNC", .cp = 14, .crn = 0, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045
PM
338 .access = PL1_RW,
339 .readfn = pxa2xx_cppmnc_read, .writefn = pxa2xx_cppmnc_write },
340 { .name = "CPCCNT", .cp = 14, .crn = 1, .crm = 1, .opc1 = 0, .opc2 = 0,
341 .access = PL1_RW,
342 .readfn = pxa2xx_cpccnt_read, .writefn = arm_cp_write_ignore },
f565235b 343 { .name = "CPINTEN", .cp = 14, .crn = 4, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 344 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 345 { .name = "CPFLAG", .cp = 14, .crn = 5, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 346 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 347 { .name = "CPEVTSEL", .cp = 14, .crn = 8, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 348 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b
PM
349 /* cp14 crm==2: performance count registers */
350 { .name = "CPPMN0", .cp = 14, .crn = 0, .crm = 2, .opc1 = 0, .opc2 = 0,
dc2a9045 351 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 352 { .name = "CPPMN1", .cp = 14, .crn = 1, .crm = 2, .opc1 = 0, .opc2 = 0,
dc2a9045
PM
353 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
354 { .name = "CPPMN2", .cp = 14, .crn = 2, .crm = 2, .opc1 = 0, .opc2 = 0,
355 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
356 { .name = "CPPMN3", .cp = 14, .crn = 2, .crm = 3, .opc1 = 0, .opc2 = 0,
357 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
e2f8a44d
PM
358 /* cp14 crn==6: CLKCFG */
359 { .name = "CLKCFG", .cp = 14, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
360 .access = PL1_RW,
361 .readfn = pxa2xx_clkcfg_read, .writefn = pxa2xx_clkcfg_write },
362 /* cp14 crn==7: PWRMODE */
363 { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0,
364 .access = PL1_RW,
365 .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write },
dc2a9045
PM
366 REGINFO_SENTINEL
367};
368
369static void pxa2xx_setup_cp14(PXA2xxState *s)
370{
371 define_arm_cp_regs_with_opaque(s->cpu, pxa_cp_reginfo, s);
372}
373
c1713132
AZ
374#define MDCNFG 0x00 /* SDRAM Configuration register */
375#define MDREFR 0x04 /* SDRAM Refresh Control register */
376#define MSC0 0x08 /* Static Memory Control register 0 */
377#define MSC1 0x0c /* Static Memory Control register 1 */
378#define MSC2 0x10 /* Static Memory Control register 2 */
379#define MECR 0x14 /* Expansion Memory Bus Config register */
380#define SXCNFG 0x1c /* Synchronous Static Memory Config register */
381#define MCMEM0 0x28 /* PC Card Memory Socket 0 Timing register */
382#define MCMEM1 0x2c /* PC Card Memory Socket 1 Timing register */
383#define MCATT0 0x30 /* PC Card Attribute Socket 0 register */
384#define MCATT1 0x34 /* PC Card Attribute Socket 1 register */
385#define MCIO0 0x38 /* PC Card I/O Socket 0 Timing register */
386#define MCIO1 0x3c /* PC Card I/O Socket 1 Timing register */
387#define MDMRS 0x40 /* SDRAM Mode Register Set Config register */
388#define BOOT_DEF 0x44 /* Boot-time Default Configuration register */
389#define ARB_CNTL 0x48 /* Arbiter Control register */
390#define BSCNTR0 0x4c /* Memory Buffer Strength Control register 0 */
391#define BSCNTR1 0x50 /* Memory Buffer Strength Control register 1 */
392#define LCDBSCNTR 0x54 /* LCD Buffer Strength Control register */
393#define MDMRSLP 0x58 /* Low Power SDRAM Mode Set Config register */
394#define BSCNTR2 0x5c /* Memory Buffer Strength Control register 2 */
395#define BSCNTR3 0x60 /* Memory Buffer Strength Control register 3 */
396#define SA1110 0x64 /* SA-1110 Memory Compatibility register */
397
a8170e5e 398static uint64_t pxa2xx_mm_read(void *opaque, hwaddr addr,
adfc39ea 399 unsigned size)
c1713132 400{
bc24a225 401 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
402
403 switch (addr) {
404 case MDCNFG ... SA1110:
405 if ((addr & 3) == 0)
406 return s->mm_regs[addr >> 2];
407
408 default:
409 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
410 break;
411 }
412 return 0;
413}
414
a8170e5e 415static void pxa2xx_mm_write(void *opaque, hwaddr addr,
adfc39ea 416 uint64_t value, unsigned size)
c1713132 417{
bc24a225 418 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
419
420 switch (addr) {
421 case MDCNFG ... SA1110:
422 if ((addr & 3) == 0) {
423 s->mm_regs[addr >> 2] = value;
424 break;
425 }
426
427 default:
428 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
429 break;
430 }
431}
432
adfc39ea
AK
433static const MemoryRegionOps pxa2xx_mm_ops = {
434 .read = pxa2xx_mm_read,
435 .write = pxa2xx_mm_write,
436 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
437};
438
d102d495
JQ
439static const VMStateDescription vmstate_pxa2xx_mm = {
440 .name = "pxa2xx_mm",
441 .version_id = 0,
442 .minimum_version_id = 0,
443 .minimum_version_id_old = 0,
444 .fields = (VMStateField[]) {
445 VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
446 VMSTATE_END_OF_LIST()
447 }
448};
aa941b94 449
12a82804
AF
450#define TYPE_PXA2XX_SSP "pxa2xx-ssp"
451#define PXA2XX_SSP(obj) \
452 OBJECT_CHECK(PXA2xxSSPState, (obj), TYPE_PXA2XX_SSP)
453
c1713132 454/* Synchronous Serial Ports */
a984a69e 455typedef struct {
12a82804
AF
456 /*< private >*/
457 SysBusDevice parent_obj;
458 /*< public >*/
459
9c843933 460 MemoryRegion iomem;
c1713132
AZ
461 qemu_irq irq;
462 int enable;
a984a69e 463 SSIBus *bus;
c1713132
AZ
464
465 uint32_t sscr[2];
466 uint32_t sspsp;
467 uint32_t ssto;
468 uint32_t ssitr;
469 uint32_t sssr;
470 uint8_t sstsa;
471 uint8_t ssrsa;
472 uint8_t ssacd;
473
474 uint32_t rx_fifo[16];
475 int rx_level;
476 int rx_start;
a984a69e 477} PXA2xxSSPState;
c1713132
AZ
478
479#define SSCR0 0x00 /* SSP Control register 0 */
480#define SSCR1 0x04 /* SSP Control register 1 */
481#define SSSR 0x08 /* SSP Status register */
482#define SSITR 0x0c /* SSP Interrupt Test register */
483#define SSDR 0x10 /* SSP Data register */
484#define SSTO 0x28 /* SSP Time-Out register */
485#define SSPSP 0x2c /* SSP Programmable Serial Protocol register */
486#define SSTSA 0x30 /* SSP TX Time Slot Active register */
487#define SSRSA 0x34 /* SSP RX Time Slot Active register */
488#define SSTSS 0x38 /* SSP Time Slot Status register */
489#define SSACD 0x3c /* SSP Audio Clock Divider register */
490
491/* Bitfields for above registers */
492#define SSCR0_SPI(x) (((x) & 0x30) == 0x00)
493#define SSCR0_SSP(x) (((x) & 0x30) == 0x10)
494#define SSCR0_UWIRE(x) (((x) & 0x30) == 0x20)
495#define SSCR0_PSP(x) (((x) & 0x30) == 0x30)
496#define SSCR0_SSE (1 << 7)
497#define SSCR0_RIM (1 << 22)
498#define SSCR0_TIM (1 << 23)
499#define SSCR0_MOD (1 << 31)
500#define SSCR0_DSS(x) (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
501#define SSCR1_RIE (1 << 0)
502#define SSCR1_TIE (1 << 1)
503#define SSCR1_LBM (1 << 2)
504#define SSCR1_MWDS (1 << 5)
505#define SSCR1_TFT(x) ((((x) >> 6) & 0xf) + 1)
506#define SSCR1_RFT(x) ((((x) >> 10) & 0xf) + 1)
507#define SSCR1_EFWR (1 << 14)
508#define SSCR1_PINTE (1 << 18)
509#define SSCR1_TINTE (1 << 19)
510#define SSCR1_RSRE (1 << 20)
511#define SSCR1_TSRE (1 << 21)
512#define SSCR1_EBCEI (1 << 29)
513#define SSITR_INT (7 << 5)
514#define SSSR_TNF (1 << 2)
515#define SSSR_RNE (1 << 3)
516#define SSSR_TFS (1 << 5)
517#define SSSR_RFS (1 << 6)
518#define SSSR_ROR (1 << 7)
519#define SSSR_PINT (1 << 18)
520#define SSSR_TINT (1 << 19)
521#define SSSR_EOC (1 << 20)
522#define SSSR_TUR (1 << 21)
523#define SSSR_BCE (1 << 23)
524#define SSSR_RW 0x00bc0080
525
bc24a225 526static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
c1713132
AZ
527{
528 int level = 0;
529
530 level |= s->ssitr & SSITR_INT;
531 level |= (s->sssr & SSSR_BCE) && (s->sscr[1] & SSCR1_EBCEI);
532 level |= (s->sssr & SSSR_TUR) && !(s->sscr[0] & SSCR0_TIM);
533 level |= (s->sssr & SSSR_EOC) && (s->sssr & (SSSR_TINT | SSSR_PINT));
534 level |= (s->sssr & SSSR_TINT) && (s->sscr[1] & SSCR1_TINTE);
535 level |= (s->sssr & SSSR_PINT) && (s->sscr[1] & SSCR1_PINTE);
536 level |= (s->sssr & SSSR_ROR) && !(s->sscr[0] & SSCR0_RIM);
537 level |= (s->sssr & SSSR_RFS) && (s->sscr[1] & SSCR1_RIE);
538 level |= (s->sssr & SSSR_TFS) && (s->sscr[1] & SSCR1_TIE);
539 qemu_set_irq(s->irq, !!level);
540}
541
bc24a225 542static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
c1713132
AZ
543{
544 s->sssr &= ~(0xf << 12); /* Clear RFL */
545 s->sssr &= ~(0xf << 8); /* Clear TFL */
7d147689 546 s->sssr &= ~SSSR_TFS;
c1713132
AZ
547 s->sssr &= ~SSSR_TNF;
548 if (s->enable) {
549 s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
550 if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
551 s->sssr |= SSSR_RFS;
552 else
553 s->sssr &= ~SSSR_RFS;
c1713132
AZ
554 if (s->rx_level)
555 s->sssr |= SSSR_RNE;
556 else
557 s->sssr &= ~SSSR_RNE;
7d147689
BS
558 /* TX FIFO is never filled, so it is always in underrun
559 condition if SSP is enabled */
560 s->sssr |= SSSR_TFS;
c1713132
AZ
561 s->sssr |= SSSR_TNF;
562 }
563
564 pxa2xx_ssp_int_update(s);
565}
566
a8170e5e 567static uint64_t pxa2xx_ssp_read(void *opaque, hwaddr addr,
9c843933 568 unsigned size)
c1713132 569{
bc24a225 570 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
c1713132 571 uint32_t retval;
c1713132
AZ
572
573 switch (addr) {
574 case SSCR0:
575 return s->sscr[0];
576 case SSCR1:
577 return s->sscr[1];
578 case SSPSP:
579 return s->sspsp;
580 case SSTO:
581 return s->ssto;
582 case SSITR:
583 return s->ssitr;
584 case SSSR:
585 return s->sssr | s->ssitr;
586 case SSDR:
587 if (!s->enable)
588 return 0xffffffff;
589 if (s->rx_level < 1) {
590 printf("%s: SSP Rx Underrun\n", __FUNCTION__);
591 return 0xffffffff;
592 }
593 s->rx_level --;
594 retval = s->rx_fifo[s->rx_start ++];
595 s->rx_start &= 0xf;
596 pxa2xx_ssp_fifo_update(s);
597 return retval;
598 case SSTSA:
599 return s->sstsa;
600 case SSRSA:
601 return s->ssrsa;
602 case SSTSS:
603 return 0;
604 case SSACD:
605 return s->ssacd;
606 default:
607 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
608 break;
609 }
610 return 0;
611}
612
a8170e5e 613static void pxa2xx_ssp_write(void *opaque, hwaddr addr,
9c843933 614 uint64_t value64, unsigned size)
c1713132 615{
bc24a225 616 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
9c843933 617 uint32_t value = value64;
c1713132
AZ
618
619 switch (addr) {
620 case SSCR0:
621 s->sscr[0] = value & 0xc7ffffff;
622 s->enable = value & SSCR0_SSE;
623 if (value & SSCR0_MOD)
624 printf("%s: Attempt to use network mode\n", __FUNCTION__);
625 if (s->enable && SSCR0_DSS(value) < 4)
626 printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
627 SSCR0_DSS(value));
628 if (!(value & SSCR0_SSE)) {
629 s->sssr = 0;
630 s->ssitr = 0;
631 s->rx_level = 0;
632 }
633 pxa2xx_ssp_fifo_update(s);
634 break;
635
636 case SSCR1:
637 s->sscr[1] = value;
638 if (value & (SSCR1_LBM | SSCR1_EFWR))
639 printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
640 pxa2xx_ssp_fifo_update(s);
641 break;
642
643 case SSPSP:
644 s->sspsp = value;
645 break;
646
647 case SSTO:
648 s->ssto = value;
649 break;
650
651 case SSITR:
652 s->ssitr = value & SSITR_INT;
653 pxa2xx_ssp_int_update(s);
654 break;
655
656 case SSSR:
657 s->sssr &= ~(value & SSSR_RW);
658 pxa2xx_ssp_int_update(s);
659 break;
660
661 case SSDR:
662 if (SSCR0_UWIRE(s->sscr[0])) {
663 if (s->sscr[1] & SSCR1_MWDS)
664 value &= 0xffff;
665 else
666 value &= 0xff;
667 } else
668 /* Note how 32bits overflow does no harm here */
669 value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
670
671 /* Data goes from here to the Tx FIFO and is shifted out from
672 * there directly to the slave, no need to buffer it.
673 */
674 if (s->enable) {
a984a69e
PB
675 uint32_t readval;
676 readval = ssi_transfer(s->bus, value);
c1713132 677 if (s->rx_level < 0x10) {
a984a69e
PB
678 s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
679 } else {
c1713132 680 s->sssr |= SSSR_ROR;
a984a69e 681 }
c1713132
AZ
682 }
683 pxa2xx_ssp_fifo_update(s);
684 break;
685
686 case SSTSA:
687 s->sstsa = value;
688 break;
689
690 case SSRSA:
691 s->ssrsa = value;
692 break;
693
694 case SSACD:
695 s->ssacd = value;
696 break;
697
698 default:
699 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
700 break;
701 }
702}
703
9c843933
AK
704static const MemoryRegionOps pxa2xx_ssp_ops = {
705 .read = pxa2xx_ssp_read,
706 .write = pxa2xx_ssp_write,
707 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
708};
709
aa941b94
AZ
710static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
711{
bc24a225 712 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
aa941b94
AZ
713 int i;
714
715 qemu_put_be32(f, s->enable);
716
717 qemu_put_be32s(f, &s->sscr[0]);
718 qemu_put_be32s(f, &s->sscr[1]);
719 qemu_put_be32s(f, &s->sspsp);
720 qemu_put_be32s(f, &s->ssto);
721 qemu_put_be32s(f, &s->ssitr);
722 qemu_put_be32s(f, &s->sssr);
723 qemu_put_8s(f, &s->sstsa);
724 qemu_put_8s(f, &s->ssrsa);
725 qemu_put_8s(f, &s->ssacd);
726
727 qemu_put_byte(f, s->rx_level);
728 for (i = 0; i < s->rx_level; i ++)
729 qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
730}
731
732static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
733{
bc24a225 734 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
aa941b94
AZ
735 int i;
736
737 s->enable = qemu_get_be32(f);
738
739 qemu_get_be32s(f, &s->sscr[0]);
740 qemu_get_be32s(f, &s->sscr[1]);
741 qemu_get_be32s(f, &s->sspsp);
742 qemu_get_be32s(f, &s->ssto);
743 qemu_get_be32s(f, &s->ssitr);
744 qemu_get_be32s(f, &s->sssr);
745 qemu_get_8s(f, &s->sstsa);
746 qemu_get_8s(f, &s->ssrsa);
747 qemu_get_8s(f, &s->ssacd);
748
749 s->rx_level = qemu_get_byte(f);
750 s->rx_start = 0;
751 for (i = 0; i < s->rx_level; i ++)
752 s->rx_fifo[i] = qemu_get_byte(f);
753
754 return 0;
755}
756
12a82804 757static int pxa2xx_ssp_init(SysBusDevice *sbd)
a984a69e 758{
12a82804
AF
759 DeviceState *dev = DEVICE(sbd);
760 PXA2xxSSPState *s = PXA2XX_SSP(dev);
a984a69e 761
12a82804 762 sysbus_init_irq(sbd, &s->irq);
a984a69e 763
64bde0f3
PB
764 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_ssp_ops, s,
765 "pxa2xx-ssp", 0x1000);
12a82804
AF
766 sysbus_init_mmio(sbd, &s->iomem);
767 register_savevm(dev, "pxa2xx_ssp", -1, 0,
a984a69e
PB
768 pxa2xx_ssp_save, pxa2xx_ssp_load, s);
769
12a82804 770 s->bus = ssi_create_bus(dev, "ssi");
81a322d4 771 return 0;
a984a69e
PB
772}
773
c1713132
AZ
774/* Real-Time Clock */
775#define RCNR 0x00 /* RTC Counter register */
776#define RTAR 0x04 /* RTC Alarm register */
777#define RTSR 0x08 /* RTC Status register */
778#define RTTR 0x0c /* RTC Timer Trim register */
779#define RDCR 0x10 /* RTC Day Counter register */
780#define RYCR 0x14 /* RTC Year Counter register */
781#define RDAR1 0x18 /* RTC Wristwatch Day Alarm register 1 */
782#define RYAR1 0x1c /* RTC Wristwatch Year Alarm register 1 */
783#define RDAR2 0x20 /* RTC Wristwatch Day Alarm register 2 */
784#define RYAR2 0x24 /* RTC Wristwatch Year Alarm register 2 */
785#define SWCR 0x28 /* RTC Stopwatch Counter register */
786#define SWAR1 0x2c /* RTC Stopwatch Alarm register 1 */
787#define SWAR2 0x30 /* RTC Stopwatch Alarm register 2 */
788#define RTCPICR 0x34 /* RTC Periodic Interrupt Counter register */
789#define PIAR 0x38 /* RTC Periodic Interrupt Alarm register */
790
548c6f18
AF
791#define TYPE_PXA2XX_RTC "pxa2xx_rtc"
792#define PXA2XX_RTC(obj) \
793 OBJECT_CHECK(PXA2xxRTCState, (obj), TYPE_PXA2XX_RTC)
794
8a231487 795typedef struct {
548c6f18
AF
796 /*< private >*/
797 SysBusDevice parent_obj;
798 /*< public >*/
799
9c843933 800 MemoryRegion iomem;
8a231487
AZ
801 uint32_t rttr;
802 uint32_t rtsr;
803 uint32_t rtar;
804 uint32_t rdar1;
805 uint32_t rdar2;
806 uint32_t ryar1;
807 uint32_t ryar2;
808 uint32_t swar1;
809 uint32_t swar2;
810 uint32_t piar;
811 uint32_t last_rcnr;
812 uint32_t last_rdcr;
813 uint32_t last_rycr;
814 uint32_t last_swcr;
815 uint32_t last_rtcpicr;
816 int64_t last_hz;
817 int64_t last_sw;
818 int64_t last_pi;
819 QEMUTimer *rtc_hz;
820 QEMUTimer *rtc_rdal1;
821 QEMUTimer *rtc_rdal2;
822 QEMUTimer *rtc_swal1;
823 QEMUTimer *rtc_swal2;
824 QEMUTimer *rtc_pi;
825 qemu_irq rtc_irq;
826} PXA2xxRTCState;
827
828static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
c1713132 829{
e1f8c729 830 qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
c1713132
AZ
831}
832
8a231487 833static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
c1713132 834{
884f17c2 835 int64_t rt = qemu_clock_get_ms(rtc_clock);
c1713132
AZ
836 s->last_rcnr += ((rt - s->last_hz) << 15) /
837 (1000 * ((s->rttr & 0xffff) + 1));
838 s->last_rdcr += ((rt - s->last_hz) << 15) /
839 (1000 * ((s->rttr & 0xffff) + 1));
840 s->last_hz = rt;
841}
842
8a231487 843static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
c1713132 844{
884f17c2 845 int64_t rt = qemu_clock_get_ms(rtc_clock);
c1713132
AZ
846 if (s->rtsr & (1 << 12))
847 s->last_swcr += (rt - s->last_sw) / 10;
848 s->last_sw = rt;
849}
850
8a231487 851static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
c1713132 852{
884f17c2 853 int64_t rt = qemu_clock_get_ms(rtc_clock);
c1713132
AZ
854 if (s->rtsr & (1 << 15))
855 s->last_swcr += rt - s->last_pi;
856 s->last_pi = rt;
857}
858
8a231487 859static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
c1713132
AZ
860 uint32_t rtsr)
861{
862 if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
bc72ad67 863 timer_mod(s->rtc_hz, s->last_hz +
c1713132
AZ
864 (((s->rtar - s->last_rcnr) * 1000 *
865 ((s->rttr & 0xffff) + 1)) >> 15));
866 else
bc72ad67 867 timer_del(s->rtc_hz);
c1713132
AZ
868
869 if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
bc72ad67 870 timer_mod(s->rtc_rdal1, s->last_hz +
c1713132
AZ
871 (((s->rdar1 - s->last_rdcr) * 1000 *
872 ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
873 else
bc72ad67 874 timer_del(s->rtc_rdal1);
c1713132
AZ
875
876 if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
bc72ad67 877 timer_mod(s->rtc_rdal2, s->last_hz +
c1713132
AZ
878 (((s->rdar2 - s->last_rdcr) * 1000 *
879 ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
880 else
bc72ad67 881 timer_del(s->rtc_rdal2);
c1713132
AZ
882
883 if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
bc72ad67 884 timer_mod(s->rtc_swal1, s->last_sw +
c1713132
AZ
885 (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
886 else
bc72ad67 887 timer_del(s->rtc_swal1);
c1713132
AZ
888
889 if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
bc72ad67 890 timer_mod(s->rtc_swal2, s->last_sw +
c1713132
AZ
891 (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
892 else
bc72ad67 893 timer_del(s->rtc_swal2);
c1713132
AZ
894
895 if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
bc72ad67 896 timer_mod(s->rtc_pi, s->last_pi +
c1713132
AZ
897 (s->piar & 0xffff) - s->last_rtcpicr);
898 else
bc72ad67 899 timer_del(s->rtc_pi);
c1713132
AZ
900}
901
902static inline void pxa2xx_rtc_hz_tick(void *opaque)
903{
8a231487 904 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
905 s->rtsr |= (1 << 0);
906 pxa2xx_rtc_alarm_update(s, s->rtsr);
907 pxa2xx_rtc_int_update(s);
908}
909
910static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
911{
8a231487 912 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
913 s->rtsr |= (1 << 4);
914 pxa2xx_rtc_alarm_update(s, s->rtsr);
915 pxa2xx_rtc_int_update(s);
916}
917
918static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
919{
8a231487 920 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
921 s->rtsr |= (1 << 6);
922 pxa2xx_rtc_alarm_update(s, s->rtsr);
923 pxa2xx_rtc_int_update(s);
924}
925
926static inline void pxa2xx_rtc_swal1_tick(void *opaque)
927{
8a231487 928 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
929 s->rtsr |= (1 << 8);
930 pxa2xx_rtc_alarm_update(s, s->rtsr);
931 pxa2xx_rtc_int_update(s);
932}
933
934static inline void pxa2xx_rtc_swal2_tick(void *opaque)
935{
8a231487 936 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
937 s->rtsr |= (1 << 10);
938 pxa2xx_rtc_alarm_update(s, s->rtsr);
939 pxa2xx_rtc_int_update(s);
940}
941
942static inline void pxa2xx_rtc_pi_tick(void *opaque)
943{
8a231487 944 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
945 s->rtsr |= (1 << 13);
946 pxa2xx_rtc_piupdate(s);
947 s->last_rtcpicr = 0;
948 pxa2xx_rtc_alarm_update(s, s->rtsr);
949 pxa2xx_rtc_int_update(s);
950}
951
a8170e5e 952static uint64_t pxa2xx_rtc_read(void *opaque, hwaddr addr,
9c843933 953 unsigned size)
c1713132 954{
8a231487 955 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
956
957 switch (addr) {
958 case RTTR:
959 return s->rttr;
960 case RTSR:
961 return s->rtsr;
962 case RTAR:
963 return s->rtar;
964 case RDAR1:
965 return s->rdar1;
966 case RDAR2:
967 return s->rdar2;
968 case RYAR1:
969 return s->ryar1;
970 case RYAR2:
971 return s->ryar2;
972 case SWAR1:
973 return s->swar1;
974 case SWAR2:
975 return s->swar2;
976 case PIAR:
977 return s->piar;
978 case RCNR:
884f17c2
AB
979 return s->last_rcnr +
980 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
981 (1000 * ((s->rttr & 0xffff) + 1));
c1713132 982 case RDCR:
884f17c2
AB
983 return s->last_rdcr +
984 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
985 (1000 * ((s->rttr & 0xffff) + 1));
c1713132
AZ
986 case RYCR:
987 return s->last_rycr;
988 case SWCR:
989 if (s->rtsr & (1 << 12))
884f17c2
AB
990 return s->last_swcr +
991 (qemu_clock_get_ms(rtc_clock) - s->last_sw) / 10;
c1713132
AZ
992 else
993 return s->last_swcr;
994 default:
995 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
996 break;
997 }
998 return 0;
999}
1000
a8170e5e 1001static void pxa2xx_rtc_write(void *opaque, hwaddr addr,
9c843933 1002 uint64_t value64, unsigned size)
c1713132 1003{
8a231487 1004 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
9c843933 1005 uint32_t value = value64;
c1713132
AZ
1006
1007 switch (addr) {
1008 case RTTR:
1009 if (!(s->rttr & (1 << 31))) {
1010 pxa2xx_rtc_hzupdate(s);
1011 s->rttr = value;
1012 pxa2xx_rtc_alarm_update(s, s->rtsr);
1013 }
1014 break;
1015
1016 case RTSR:
1017 if ((s->rtsr ^ value) & (1 << 15))
1018 pxa2xx_rtc_piupdate(s);
1019
1020 if ((s->rtsr ^ value) & (1 << 12))
1021 pxa2xx_rtc_swupdate(s);
1022
1023 if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
1024 pxa2xx_rtc_alarm_update(s, value);
1025
1026 s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
1027 pxa2xx_rtc_int_update(s);
1028 break;
1029
1030 case RTAR:
1031 s->rtar = value;
1032 pxa2xx_rtc_alarm_update(s, s->rtsr);
1033 break;
1034
1035 case RDAR1:
1036 s->rdar1 = value;
1037 pxa2xx_rtc_alarm_update(s, s->rtsr);
1038 break;
1039
1040 case RDAR2:
1041 s->rdar2 = value;
1042 pxa2xx_rtc_alarm_update(s, s->rtsr);
1043 break;
1044
1045 case RYAR1:
1046 s->ryar1 = value;
1047 pxa2xx_rtc_alarm_update(s, s->rtsr);
1048 break;
1049
1050 case RYAR2:
1051 s->ryar2 = value;
1052 pxa2xx_rtc_alarm_update(s, s->rtsr);
1053 break;
1054
1055 case SWAR1:
1056 pxa2xx_rtc_swupdate(s);
1057 s->swar1 = value;
1058 s->last_swcr = 0;
1059 pxa2xx_rtc_alarm_update(s, s->rtsr);
1060 break;
1061
1062 case SWAR2:
1063 s->swar2 = value;
1064 pxa2xx_rtc_alarm_update(s, s->rtsr);
1065 break;
1066
1067 case PIAR:
1068 s->piar = value;
1069 pxa2xx_rtc_alarm_update(s, s->rtsr);
1070 break;
1071
1072 case RCNR:
1073 pxa2xx_rtc_hzupdate(s);
1074 s->last_rcnr = value;
1075 pxa2xx_rtc_alarm_update(s, s->rtsr);
1076 break;
1077
1078 case RDCR:
1079 pxa2xx_rtc_hzupdate(s);
1080 s->last_rdcr = value;
1081 pxa2xx_rtc_alarm_update(s, s->rtsr);
1082 break;
1083
1084 case RYCR:
1085 s->last_rycr = value;
1086 break;
1087
1088 case SWCR:
1089 pxa2xx_rtc_swupdate(s);
1090 s->last_swcr = value;
1091 pxa2xx_rtc_alarm_update(s, s->rtsr);
1092 break;
1093
1094 case RTCPICR:
1095 pxa2xx_rtc_piupdate(s);
1096 s->last_rtcpicr = value & 0xffff;
1097 pxa2xx_rtc_alarm_update(s, s->rtsr);
1098 break;
1099
1100 default:
1101 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1102 }
1103}
1104
9c843933
AK
1105static const MemoryRegionOps pxa2xx_rtc_ops = {
1106 .read = pxa2xx_rtc_read,
1107 .write = pxa2xx_rtc_write,
1108 .endianness = DEVICE_NATIVE_ENDIAN,
aa941b94
AZ
1109};
1110
8a231487 1111static int pxa2xx_rtc_init(SysBusDevice *dev)
c1713132 1112{
548c6f18 1113 PXA2xxRTCState *s = PXA2XX_RTC(dev);
f6503059 1114 struct tm tm;
c1713132
AZ
1115 int wom;
1116
1117 s->rttr = 0x7fff;
1118 s->rtsr = 0;
1119
f6503059
AZ
1120 qemu_get_timedate(&tm, 0);
1121 wom = ((tm.tm_mday - 1) / 7) + 1;
1122
0cd2df75 1123 s->last_rcnr = (uint32_t) mktimegm(&tm);
f6503059
AZ
1124 s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
1125 (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
1126 s->last_rycr = ((tm.tm_year + 1900) << 9) |
1127 ((tm.tm_mon + 1) << 5) | tm.tm_mday;
1128 s->last_swcr = (tm.tm_hour << 19) |
1129 (tm.tm_min << 13) | (tm.tm_sec << 7);
c1713132 1130 s->last_rtcpicr = 0;
884f17c2
AB
1131 s->last_hz = s->last_sw = s->last_pi = qemu_clock_get_ms(rtc_clock);
1132
1133 s->rtc_hz = timer_new_ms(rtc_clock, pxa2xx_rtc_hz_tick, s);
1134 s->rtc_rdal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s);
1135 s->rtc_rdal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s);
1136 s->rtc_swal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s);
1137 s->rtc_swal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s);
1138 s->rtc_pi = timer_new_ms(rtc_clock, pxa2xx_rtc_pi_tick, s);
e1f8c729 1139
8a231487
AZ
1140 sysbus_init_irq(dev, &s->rtc_irq);
1141
64bde0f3
PB
1142 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_rtc_ops, s,
1143 "pxa2xx-rtc", 0x10000);
750ecd44 1144 sysbus_init_mmio(dev, &s->iomem);
8a231487
AZ
1145
1146 return 0;
c1713132
AZ
1147}
1148
8a231487 1149static void pxa2xx_rtc_pre_save(void *opaque)
aa941b94 1150{
8a231487 1151 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132 1152
aa941b94
AZ
1153 pxa2xx_rtc_hzupdate(s);
1154 pxa2xx_rtc_piupdate(s);
1155 pxa2xx_rtc_swupdate(s);
8a231487 1156}
aa941b94 1157
8a231487 1158static int pxa2xx_rtc_post_load(void *opaque, int version_id)
aa941b94 1159{
8a231487 1160 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
aa941b94
AZ
1161
1162 pxa2xx_rtc_alarm_update(s, s->rtsr);
1163
1164 return 0;
1165}
c1713132 1166
8a231487
AZ
1167static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
1168 .name = "pxa2xx_rtc",
1169 .version_id = 0,
1170 .minimum_version_id = 0,
1171 .minimum_version_id_old = 0,
1172 .pre_save = pxa2xx_rtc_pre_save,
1173 .post_load = pxa2xx_rtc_post_load,
1174 .fields = (VMStateField[]) {
1175 VMSTATE_UINT32(rttr, PXA2xxRTCState),
1176 VMSTATE_UINT32(rtsr, PXA2xxRTCState),
1177 VMSTATE_UINT32(rtar, PXA2xxRTCState),
1178 VMSTATE_UINT32(rdar1, PXA2xxRTCState),
1179 VMSTATE_UINT32(rdar2, PXA2xxRTCState),
1180 VMSTATE_UINT32(ryar1, PXA2xxRTCState),
1181 VMSTATE_UINT32(ryar2, PXA2xxRTCState),
1182 VMSTATE_UINT32(swar1, PXA2xxRTCState),
1183 VMSTATE_UINT32(swar2, PXA2xxRTCState),
1184 VMSTATE_UINT32(piar, PXA2xxRTCState),
1185 VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
1186 VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
1187 VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
1188 VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
1189 VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
1190 VMSTATE_INT64(last_hz, PXA2xxRTCState),
1191 VMSTATE_INT64(last_sw, PXA2xxRTCState),
1192 VMSTATE_INT64(last_pi, PXA2xxRTCState),
1193 VMSTATE_END_OF_LIST(),
1194 },
1195};
1196
999e12bb
AL
1197static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data)
1198{
39bffca2 1199 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1200 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1201
1202 k->init = pxa2xx_rtc_init;
39bffca2
AL
1203 dc->desc = "PXA2xx RTC Controller";
1204 dc->vmsd = &vmstate_pxa2xx_rtc_regs;
999e12bb
AL
1205}
1206
8c43a6f0 1207static const TypeInfo pxa2xx_rtc_sysbus_info = {
548c6f18 1208 .name = TYPE_PXA2XX_RTC,
39bffca2
AL
1209 .parent = TYPE_SYS_BUS_DEVICE,
1210 .instance_size = sizeof(PXA2xxRTCState),
1211 .class_init = pxa2xx_rtc_sysbus_class_init,
8a231487
AZ
1212};
1213
3f582262 1214/* I2C Interface */
e3b42536 1215typedef struct {
9e07bdf8 1216 I2CSlave i2c;
e3b42536
PB
1217 PXA2xxI2CState *host;
1218} PXA2xxI2CSlaveState;
1219
5354c21e
AF
1220#define TYPE_PXA2XX_I2C "pxa2xx_i2c"
1221#define PXA2XX_I2C(obj) \
1222 OBJECT_CHECK(PXA2xxI2CState, (obj), TYPE_PXA2XX_I2C)
1223
bc24a225 1224struct PXA2xxI2CState {
5354c21e
AF
1225 /*< private >*/
1226 SysBusDevice parent_obj;
1227 /*< public >*/
1228
9c843933 1229 MemoryRegion iomem;
e3b42536 1230 PXA2xxI2CSlaveState *slave;
3f582262 1231 i2c_bus *bus;
3f582262 1232 qemu_irq irq;
c8ba63f8
DES
1233 uint32_t offset;
1234 uint32_t region_size;
3f582262
AZ
1235
1236 uint16_t control;
1237 uint16_t status;
1238 uint8_t ibmr;
1239 uint8_t data;
1240};
1241
1242#define IBMR 0x80 /* I2C Bus Monitor register */
1243#define IDBR 0x88 /* I2C Data Buffer register */
1244#define ICR 0x90 /* I2C Control register */
1245#define ISR 0x98 /* I2C Status register */
1246#define ISAR 0xa0 /* I2C Slave Address register */
1247
bc24a225 1248static void pxa2xx_i2c_update(PXA2xxI2CState *s)
3f582262
AZ
1249{
1250 uint16_t level = 0;
1251 level |= s->status & s->control & (1 << 10); /* BED */
1252 level |= (s->status & (1 << 7)) && (s->control & (1 << 9)); /* IRF */
1253 level |= (s->status & (1 << 6)) && (s->control & (1 << 8)); /* ITE */
1254 level |= s->status & (1 << 9); /* SAD */
1255 qemu_set_irq(s->irq, !!level);
1256}
1257
1258/* These are only stubs now. */
9e07bdf8 1259static void pxa2xx_i2c_event(I2CSlave *i2c, enum i2c_event event)
3f582262 1260{
e3b42536
PB
1261 PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1262 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1263
1264 switch (event) {
1265 case I2C_START_SEND:
1266 s->status |= (1 << 9); /* set SAD */
1267 s->status &= ~(1 << 0); /* clear RWM */
1268 break;
1269 case I2C_START_RECV:
1270 s->status |= (1 << 9); /* set SAD */
1271 s->status |= 1 << 0; /* set RWM */
1272 break;
1273 case I2C_FINISH:
1274 s->status |= (1 << 4); /* set SSD */
1275 break;
1276 case I2C_NACK:
1277 s->status |= 1 << 1; /* set ACKNAK */
1278 break;
1279 }
1280 pxa2xx_i2c_update(s);
1281}
1282
9e07bdf8 1283static int pxa2xx_i2c_rx(I2CSlave *i2c)
3f582262 1284{
e3b42536
PB
1285 PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1286 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1287 if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1288 return 0;
1289
1290 if (s->status & (1 << 0)) { /* RWM */
1291 s->status |= 1 << 6; /* set ITE */
1292 }
1293 pxa2xx_i2c_update(s);
1294
1295 return s->data;
1296}
1297
9e07bdf8 1298static int pxa2xx_i2c_tx(I2CSlave *i2c, uint8_t data)
3f582262 1299{
e3b42536
PB
1300 PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1301 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1302 if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1303 return 1;
1304
1305 if (!(s->status & (1 << 0))) { /* RWM */
1306 s->status |= 1 << 7; /* set IRF */
1307 s->data = data;
1308 }
1309 pxa2xx_i2c_update(s);
1310
1311 return 1;
1312}
1313
a8170e5e 1314static uint64_t pxa2xx_i2c_read(void *opaque, hwaddr addr,
9c843933 1315 unsigned size)
3f582262 1316{
bc24a225 1317 PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
3f582262 1318
ed005253 1319 addr -= s->offset;
3f582262
AZ
1320 switch (addr) {
1321 case ICR:
1322 return s->control;
1323 case ISR:
1324 return s->status | (i2c_bus_busy(s->bus) << 2);
1325 case ISAR:
e3b42536 1326 return s->slave->i2c.address;
3f582262
AZ
1327 case IDBR:
1328 return s->data;
1329 case IBMR:
1330 if (s->status & (1 << 2))
1331 s->ibmr ^= 3; /* Fake SCL and SDA pin changes */
1332 else
1333 s->ibmr = 0;
1334 return s->ibmr;
1335 default:
1336 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1337 break;
1338 }
1339 return 0;
1340}
1341
a8170e5e 1342static void pxa2xx_i2c_write(void *opaque, hwaddr addr,
9c843933 1343 uint64_t value64, unsigned size)
3f582262 1344{
bc24a225 1345 PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
9c843933 1346 uint32_t value = value64;
3f582262 1347 int ack;
3f582262 1348
ed005253 1349 addr -= s->offset;
3f582262
AZ
1350 switch (addr) {
1351 case ICR:
1352 s->control = value & 0xfff7;
1353 if ((value & (1 << 3)) && (value & (1 << 6))) { /* TB and IUE */
1354 /* TODO: slave mode */
1355 if (value & (1 << 0)) { /* START condition */
1356 if (s->data & 1)
1357 s->status |= 1 << 0; /* set RWM */
1358 else
1359 s->status &= ~(1 << 0); /* clear RWM */
1360 ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
1361 } else {
1362 if (s->status & (1 << 0)) { /* RWM */
1363 s->data = i2c_recv(s->bus);
1364 if (value & (1 << 2)) /* ACKNAK */
1365 i2c_nack(s->bus);
1366 ack = 1;
1367 } else
1368 ack = !i2c_send(s->bus, s->data);
1369 }
1370
1371 if (value & (1 << 1)) /* STOP condition */
1372 i2c_end_transfer(s->bus);
1373
1374 if (ack) {
1375 if (value & (1 << 0)) /* START condition */
1376 s->status |= 1 << 6; /* set ITE */
1377 else
1378 if (s->status & (1 << 0)) /* RWM */
1379 s->status |= 1 << 7; /* set IRF */
1380 else
1381 s->status |= 1 << 6; /* set ITE */
1382 s->status &= ~(1 << 1); /* clear ACKNAK */
1383 } else {
1384 s->status |= 1 << 6; /* set ITE */
1385 s->status |= 1 << 10; /* set BED */
1386 s->status |= 1 << 1; /* set ACKNAK */
1387 }
1388 }
1389 if (!(value & (1 << 3)) && (value & (1 << 6))) /* !TB and IUE */
1390 if (value & (1 << 4)) /* MA */
1391 i2c_end_transfer(s->bus);
1392 pxa2xx_i2c_update(s);
1393 break;
1394
1395 case ISR:
1396 s->status &= ~(value & 0x07f0);
1397 pxa2xx_i2c_update(s);
1398 break;
1399
1400 case ISAR:
e3b42536 1401 i2c_set_slave_address(&s->slave->i2c, value & 0x7f);
3f582262
AZ
1402 break;
1403
1404 case IDBR:
1405 s->data = value & 0xff;
1406 break;
1407
1408 default:
1409 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1410 }
1411}
1412
9c843933
AK
1413static const MemoryRegionOps pxa2xx_i2c_ops = {
1414 .read = pxa2xx_i2c_read,
1415 .write = pxa2xx_i2c_write,
1416 .endianness = DEVICE_NATIVE_ENDIAN,
3f582262
AZ
1417};
1418
0211364d
JQ
1419static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
1420 .name = "pxa2xx_i2c_slave",
1421 .version_id = 1,
1422 .minimum_version_id = 1,
1423 .minimum_version_id_old = 1,
1424 .fields = (VMStateField []) {
1425 VMSTATE_I2C_SLAVE(i2c, PXA2xxI2CSlaveState),
1426 VMSTATE_END_OF_LIST()
1427 }
1428};
aa941b94 1429
0211364d
JQ
1430static const VMStateDescription vmstate_pxa2xx_i2c = {
1431 .name = "pxa2xx_i2c",
1432 .version_id = 1,
1433 .minimum_version_id = 1,
1434 .minimum_version_id_old = 1,
1435 .fields = (VMStateField []) {
1436 VMSTATE_UINT16(control, PXA2xxI2CState),
1437 VMSTATE_UINT16(status, PXA2xxI2CState),
1438 VMSTATE_UINT8(ibmr, PXA2xxI2CState),
1439 VMSTATE_UINT8(data, PXA2xxI2CState),
1440 VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
20bcf73f 1441 vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState),
0211364d
JQ
1442 VMSTATE_END_OF_LIST()
1443 }
1444};
aa941b94 1445
9e07bdf8 1446static int pxa2xx_i2c_slave_init(I2CSlave *i2c)
e3b42536
PB
1447{
1448 /* Nothing to do. */
81a322d4 1449 return 0;
e3b42536
PB
1450}
1451
999e12bb 1452static void pxa2xx_i2c_slave_class_init(ObjectClass *klass, void *data)
b5ea9327
AL
1453{
1454 I2CSlaveClass *k = I2C_SLAVE_CLASS(klass);
1455
1456 k->init = pxa2xx_i2c_slave_init;
1457 k->event = pxa2xx_i2c_event;
1458 k->recv = pxa2xx_i2c_rx;
1459 k->send = pxa2xx_i2c_tx;
1460}
1461
8c43a6f0 1462static const TypeInfo pxa2xx_i2c_slave_info = {
39bffca2
AL
1463 .name = "pxa2xx-i2c-slave",
1464 .parent = TYPE_I2C_SLAVE,
1465 .instance_size = sizeof(PXA2xxI2CSlaveState),
1466 .class_init = pxa2xx_i2c_slave_class_init,
e3b42536
PB
1467};
1468
a8170e5e 1469PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base,
ed005253 1470 qemu_irq irq, uint32_t region_size)
3f582262 1471{
e3b42536 1472 DeviceState *dev;
c8ba63f8
DES
1473 SysBusDevice *i2c_dev;
1474 PXA2xxI2CState *s;
be2f78b6 1475 i2c_bus *i2cbus;
c8ba63f8 1476
5354c21e
AF
1477 dev = qdev_create(NULL, TYPE_PXA2XX_I2C);
1478 qdev_prop_set_uint32(dev, "size", region_size + 1);
1479 qdev_prop_set_uint32(dev, "offset", base & region_size);
1480 qdev_init_nofail(dev);
c8ba63f8 1481
5354c21e 1482 i2c_dev = SYS_BUS_DEVICE(dev);
c8ba63f8
DES
1483 sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
1484 sysbus_connect_irq(i2c_dev, 0, irq);
e3b42536 1485
5354c21e 1486 s = PXA2XX_I2C(i2c_dev);
c701b35b 1487 /* FIXME: Should the slave device really be on a separate bus? */
be2f78b6
AF
1488 i2cbus = i2c_init_bus(dev, "dummy");
1489 dev = i2c_create_slave(i2cbus, "pxa2xx-i2c-slave", 0);
8aae84a1 1490 s->slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, I2C_SLAVE(dev));
e3b42536 1491 s->slave->host = s;
3f582262 1492
c8ba63f8
DES
1493 return s;
1494}
1495
5354c21e 1496static int pxa2xx_i2c_initfn(SysBusDevice *sbd)
c8ba63f8 1497{
5354c21e
AF
1498 DeviceState *dev = DEVICE(sbd);
1499 PXA2xxI2CState *s = PXA2XX_I2C(dev);
c8ba63f8 1500
5354c21e 1501 s->bus = i2c_init_bus(dev, "i2c");
3f582262 1502
64bde0f3
PB
1503 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_i2c_ops, s,
1504 "pxa2xx-i2c", s->region_size);
5354c21e
AF
1505 sysbus_init_mmio(sbd, &s->iomem);
1506 sysbus_init_irq(sbd, &s->irq);
aa941b94 1507
c8ba63f8 1508 return 0;
3f582262
AZ
1509}
1510
bc24a225 1511i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
3f582262
AZ
1512{
1513 return s->bus;
1514}
1515
999e12bb
AL
1516static Property pxa2xx_i2c_properties[] = {
1517 DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
1518 DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
1519 DEFINE_PROP_END_OF_LIST(),
1520};
1521
1522static void pxa2xx_i2c_class_init(ObjectClass *klass, void *data)
1523{
39bffca2 1524 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1525 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1526
1527 k->init = pxa2xx_i2c_initfn;
39bffca2
AL
1528 dc->desc = "PXA2xx I2C Bus Controller";
1529 dc->vmsd = &vmstate_pxa2xx_i2c;
1530 dc->props = pxa2xx_i2c_properties;
999e12bb
AL
1531}
1532
8c43a6f0 1533static const TypeInfo pxa2xx_i2c_info = {
5354c21e 1534 .name = TYPE_PXA2XX_I2C,
39bffca2
AL
1535 .parent = TYPE_SYS_BUS_DEVICE,
1536 .instance_size = sizeof(PXA2xxI2CState),
1537 .class_init = pxa2xx_i2c_class_init,
c8ba63f8
DES
1538};
1539
c1713132 1540/* PXA Inter-IC Sound Controller */
bc24a225 1541static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
c1713132
AZ
1542{
1543 i2s->rx_len = 0;
1544 i2s->tx_len = 0;
1545 i2s->fifo_len = 0;
1546 i2s->clk = 0x1a;
1547 i2s->control[0] = 0x00;
1548 i2s->control[1] = 0x00;
1549 i2s->status = 0x00;
1550 i2s->mask = 0x00;
1551}
1552
1553#define SACR_TFTH(val) ((val >> 8) & 0xf)
1554#define SACR_RFTH(val) ((val >> 12) & 0xf)
1555#define SACR_DREC(val) (val & (1 << 3))
1556#define SACR_DPRL(val) (val & (1 << 4))
1557
bc24a225 1558static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
c1713132
AZ
1559{
1560 int rfs, tfs;
1561 rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
1562 !SACR_DREC(i2s->control[1]);
1563 tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
1564 i2s->enable && !SACR_DPRL(i2s->control[1]);
1565
2115c019
AZ
1566 qemu_set_irq(i2s->rx_dma, rfs);
1567 qemu_set_irq(i2s->tx_dma, tfs);
c1713132
AZ
1568
1569 i2s->status &= 0xe0;
59c0149b
AZ
1570 if (i2s->fifo_len < 16 || !i2s->enable)
1571 i2s->status |= 1 << 0; /* TNF */
c1713132
AZ
1572 if (i2s->rx_len)
1573 i2s->status |= 1 << 1; /* RNE */
1574 if (i2s->enable)
1575 i2s->status |= 1 << 2; /* BSY */
1576 if (tfs)
1577 i2s->status |= 1 << 3; /* TFS */
1578 if (rfs)
1579 i2s->status |= 1 << 4; /* RFS */
1580 if (!(i2s->tx_len && i2s->enable))
1581 i2s->status |= i2s->fifo_len << 8; /* TFL */
1582 i2s->status |= MAX(i2s->rx_len, 0xf) << 12; /* RFL */
1583
1584 qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
1585}
1586
1587#define SACR0 0x00 /* Serial Audio Global Control register */
1588#define SACR1 0x04 /* Serial Audio I2S/MSB-Justified Control register */
1589#define SASR0 0x0c /* Serial Audio Interface and FIFO Status register */
1590#define SAIMR 0x14 /* Serial Audio Interrupt Mask register */
1591#define SAICR 0x18 /* Serial Audio Interrupt Clear register */
1592#define SADIV 0x60 /* Serial Audio Clock Divider register */
1593#define SADR 0x80 /* Serial Audio Data register */
1594
a8170e5e 1595static uint64_t pxa2xx_i2s_read(void *opaque, hwaddr addr,
9c843933 1596 unsigned size)
c1713132 1597{
bc24a225 1598 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132
AZ
1599
1600 switch (addr) {
1601 case SACR0:
1602 return s->control[0];
1603 case SACR1:
1604 return s->control[1];
1605 case SASR0:
1606 return s->status;
1607 case SAIMR:
1608 return s->mask;
1609 case SAICR:
1610 return 0;
1611 case SADIV:
1612 return s->clk;
1613 case SADR:
1614 if (s->rx_len > 0) {
1615 s->rx_len --;
1616 pxa2xx_i2s_update(s);
1617 return s->codec_in(s->opaque);
1618 }
1619 return 0;
1620 default:
1621 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1622 break;
1623 }
1624 return 0;
1625}
1626
a8170e5e 1627static void pxa2xx_i2s_write(void *opaque, hwaddr addr,
9c843933 1628 uint64_t value, unsigned size)
c1713132 1629{
bc24a225 1630 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132 1631 uint32_t *sample;
c1713132
AZ
1632
1633 switch (addr) {
1634 case SACR0:
1635 if (value & (1 << 3)) /* RST */
1636 pxa2xx_i2s_reset(s);
1637 s->control[0] = value & 0xff3d;
1638 if (!s->enable && (value & 1) && s->tx_len) { /* ENB */
1639 for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
1640 s->codec_out(s->opaque, *sample);
1641 s->status &= ~(1 << 7); /* I2SOFF */
1642 }
1643 if (value & (1 << 4)) /* EFWR */
1644 printf("%s: Attempt to use special function\n", __FUNCTION__);
9dda2465 1645 s->enable = (value & 9) == 1; /* ENB && !RST*/
c1713132
AZ
1646 pxa2xx_i2s_update(s);
1647 break;
1648 case SACR1:
1649 s->control[1] = value & 0x0039;
1650 if (value & (1 << 5)) /* ENLBF */
1651 printf("%s: Attempt to use loopback function\n", __FUNCTION__);
1652 if (value & (1 << 4)) /* DPRL */
1653 s->fifo_len = 0;
1654 pxa2xx_i2s_update(s);
1655 break;
1656 case SAIMR:
1657 s->mask = value & 0x0078;
1658 pxa2xx_i2s_update(s);
1659 break;
1660 case SAICR:
1661 s->status &= ~(value & (3 << 5));
1662 pxa2xx_i2s_update(s);
1663 break;
1664 case SADIV:
1665 s->clk = value & 0x007f;
1666 break;
1667 case SADR:
1668 if (s->tx_len && s->enable) {
1669 s->tx_len --;
1670 pxa2xx_i2s_update(s);
1671 s->codec_out(s->opaque, value);
1672 } else if (s->fifo_len < 16) {
1673 s->fifo[s->fifo_len ++] = value;
1674 pxa2xx_i2s_update(s);
1675 }
1676 break;
1677 default:
1678 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1679 }
1680}
1681
9c843933
AK
1682static const MemoryRegionOps pxa2xx_i2s_ops = {
1683 .read = pxa2xx_i2s_read,
1684 .write = pxa2xx_i2s_write,
1685 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
1686};
1687
9f5dfe29
JQ
1688static const VMStateDescription vmstate_pxa2xx_i2s = {
1689 .name = "pxa2xx_i2s",
1690 .version_id = 0,
1691 .minimum_version_id = 0,
1692 .minimum_version_id_old = 0,
1693 .fields = (VMStateField[]) {
1694 VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
1695 VMSTATE_UINT32(status, PXA2xxI2SState),
1696 VMSTATE_UINT32(mask, PXA2xxI2SState),
1697 VMSTATE_UINT32(clk, PXA2xxI2SState),
1698 VMSTATE_INT32(enable, PXA2xxI2SState),
1699 VMSTATE_INT32(rx_len, PXA2xxI2SState),
1700 VMSTATE_INT32(tx_len, PXA2xxI2SState),
1701 VMSTATE_INT32(fifo_len, PXA2xxI2SState),
1702 VMSTATE_END_OF_LIST()
1703 }
1704};
aa941b94 1705
c1713132
AZ
1706static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
1707{
bc24a225 1708 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132
AZ
1709 uint32_t *sample;
1710
1711 /* Signal FIFO errors */
1712 if (s->enable && s->tx_len)
1713 s->status |= 1 << 5; /* TUR */
1714 if (s->enable && s->rx_len)
1715 s->status |= 1 << 6; /* ROR */
1716
1717 /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
1718 * handle the cases where it makes a difference. */
1719 s->tx_len = tx - s->fifo_len;
1720 s->rx_len = rx;
1721 /* Note that is s->codec_out wasn't set, we wouldn't get called. */
1722 if (s->enable)
1723 for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
1724 s->codec_out(s->opaque, *sample);
1725 pxa2xx_i2s_update(s);
1726}
1727
9c843933 1728static PXA2xxI2SState *pxa2xx_i2s_init(MemoryRegion *sysmem,
a8170e5e 1729 hwaddr base,
2115c019 1730 qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
c1713132 1731{
bc24a225 1732 PXA2xxI2SState *s = (PXA2xxI2SState *)
7267c094 1733 g_malloc0(sizeof(PXA2xxI2SState));
c1713132 1734
c1713132 1735 s->irq = irq;
2115c019
AZ
1736 s->rx_dma = rx_dma;
1737 s->tx_dma = tx_dma;
c1713132
AZ
1738 s->data_req = pxa2xx_i2s_data_req;
1739
1740 pxa2xx_i2s_reset(s);
1741
2c9b15ca 1742 memory_region_init_io(&s->iomem, NULL, &pxa2xx_i2s_ops, s,
9c843933
AK
1743 "pxa2xx-i2s", 0x100000);
1744 memory_region_add_subregion(sysmem, base, &s->iomem);
c1713132 1745
9f5dfe29 1746 vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
aa941b94 1747
c1713132
AZ
1748 return s;
1749}
1750
1751/* PXA Fast Infra-red Communications Port */
bc24a225 1752struct PXA2xxFIrState {
adfc39ea 1753 MemoryRegion iomem;
c1713132 1754 qemu_irq irq;
2115c019
AZ
1755 qemu_irq rx_dma;
1756 qemu_irq tx_dma;
c1713132
AZ
1757 int enable;
1758 CharDriverState *chr;
1759
1760 uint8_t control[3];
1761 uint8_t status[2];
1762
1763 int rx_len;
1764 int rx_start;
1765 uint8_t rx_fifo[64];
1766};
1767
bc24a225 1768static void pxa2xx_fir_reset(PXA2xxFIrState *s)
c1713132
AZ
1769{
1770 s->control[0] = 0x00;
1771 s->control[1] = 0x00;
1772 s->control[2] = 0x00;
1773 s->status[0] = 0x00;
1774 s->status[1] = 0x00;
1775 s->enable = 0;
1776}
1777
bc24a225 1778static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
c1713132
AZ
1779{
1780 static const int tresh[4] = { 8, 16, 32, 0 };
1781 int intr = 0;
1782 if ((s->control[0] & (1 << 4)) && /* RXE */
1783 s->rx_len >= tresh[s->control[2] & 3]) /* TRIG */
1784 s->status[0] |= 1 << 4; /* RFS */
1785 else
1786 s->status[0] &= ~(1 << 4); /* RFS */
1787 if (s->control[0] & (1 << 3)) /* TXE */
1788 s->status[0] |= 1 << 3; /* TFS */
1789 else
1790 s->status[0] &= ~(1 << 3); /* TFS */
1791 if (s->rx_len)
1792 s->status[1] |= 1 << 2; /* RNE */
1793 else
1794 s->status[1] &= ~(1 << 2); /* RNE */
1795 if (s->control[0] & (1 << 4)) /* RXE */
1796 s->status[1] |= 1 << 0; /* RSY */
1797 else
1798 s->status[1] &= ~(1 << 0); /* RSY */
1799
1800 intr |= (s->control[0] & (1 << 5)) && /* RIE */
1801 (s->status[0] & (1 << 4)); /* RFS */
1802 intr |= (s->control[0] & (1 << 6)) && /* TIE */
1803 (s->status[0] & (1 << 3)); /* TFS */
1804 intr |= (s->control[2] & (1 << 4)) && /* TRAIL */
1805 (s->status[0] & (1 << 6)); /* EOC */
1806 intr |= (s->control[0] & (1 << 2)) && /* TUS */
1807 (s->status[0] & (1 << 1)); /* TUR */
1808 intr |= s->status[0] & 0x25; /* FRE, RAB, EIF */
1809
2115c019
AZ
1810 qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
1811 qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
c1713132
AZ
1812
1813 qemu_set_irq(s->irq, intr && s->enable);
1814}
1815
1816#define ICCR0 0x00 /* FICP Control register 0 */
1817#define ICCR1 0x04 /* FICP Control register 1 */
1818#define ICCR2 0x08 /* FICP Control register 2 */
1819#define ICDR 0x0c /* FICP Data register */
1820#define ICSR0 0x14 /* FICP Status register 0 */
1821#define ICSR1 0x18 /* FICP Status register 1 */
1822#define ICFOR 0x1c /* FICP FIFO Occupancy Status register */
1823
a8170e5e 1824static uint64_t pxa2xx_fir_read(void *opaque, hwaddr addr,
adfc39ea 1825 unsigned size)
c1713132 1826{
bc24a225 1827 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132 1828 uint8_t ret;
c1713132
AZ
1829
1830 switch (addr) {
1831 case ICCR0:
1832 return s->control[0];
1833 case ICCR1:
1834 return s->control[1];
1835 case ICCR2:
1836 return s->control[2];
1837 case ICDR:
1838 s->status[0] &= ~0x01;
1839 s->status[1] &= ~0x72;
1840 if (s->rx_len) {
1841 s->rx_len --;
1842 ret = s->rx_fifo[s->rx_start ++];
1843 s->rx_start &= 63;
1844 pxa2xx_fir_update(s);
1845 return ret;
1846 }
1847 printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
1848 break;
1849 case ICSR0:
1850 return s->status[0];
1851 case ICSR1:
1852 return s->status[1] | (1 << 3); /* TNF */
1853 case ICFOR:
1854 return s->rx_len;
1855 default:
1856 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1857 break;
1858 }
1859 return 0;
1860}
1861
a8170e5e 1862static void pxa2xx_fir_write(void *opaque, hwaddr addr,
adfc39ea 1863 uint64_t value64, unsigned size)
c1713132 1864{
bc24a225 1865 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
adfc39ea 1866 uint32_t value = value64;
c1713132 1867 uint8_t ch;
c1713132
AZ
1868
1869 switch (addr) {
1870 case ICCR0:
1871 s->control[0] = value;
1872 if (!(value & (1 << 4))) /* RXE */
1873 s->rx_len = s->rx_start = 0;
3ffd710e
BS
1874 if (!(value & (1 << 3))) { /* TXE */
1875 /* Nop */
1876 }
c1713132
AZ
1877 s->enable = value & 1; /* ITR */
1878 if (!s->enable)
1879 s->status[0] = 0;
1880 pxa2xx_fir_update(s);
1881 break;
1882 case ICCR1:
1883 s->control[1] = value;
1884 break;
1885 case ICCR2:
1886 s->control[2] = value & 0x3f;
1887 pxa2xx_fir_update(s);
1888 break;
1889 case ICDR:
1890 if (s->control[2] & (1 << 2)) /* TXP */
1891 ch = value;
1892 else
1893 ch = ~value;
1894 if (s->chr && s->enable && (s->control[0] & (1 << 3))) /* TXE */
2cc6e0a1 1895 qemu_chr_fe_write(s->chr, &ch, 1);
c1713132
AZ
1896 break;
1897 case ICSR0:
1898 s->status[0] &= ~(value & 0x66);
1899 pxa2xx_fir_update(s);
1900 break;
1901 case ICFOR:
1902 break;
1903 default:
1904 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1905 }
1906}
1907
adfc39ea
AK
1908static const MemoryRegionOps pxa2xx_fir_ops = {
1909 .read = pxa2xx_fir_read,
1910 .write = pxa2xx_fir_write,
1911 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
1912};
1913
1914static int pxa2xx_fir_is_empty(void *opaque)
1915{
bc24a225 1916 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132
AZ
1917 return (s->rx_len < 64);
1918}
1919
1920static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
1921{
bc24a225 1922 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132
AZ
1923 if (!(s->control[0] & (1 << 4))) /* RXE */
1924 return;
1925
1926 while (size --) {
1927 s->status[1] |= 1 << 4; /* EOF */
1928 if (s->rx_len >= 64) {
1929 s->status[1] |= 1 << 6; /* ROR */
1930 break;
1931 }
1932
1933 if (s->control[2] & (1 << 3)) /* RXP */
1934 s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
1935 else
1936 s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
1937 }
1938
1939 pxa2xx_fir_update(s);
1940}
1941
1942static void pxa2xx_fir_event(void *opaque, int event)
1943{
1944}
1945
aa941b94
AZ
1946static void pxa2xx_fir_save(QEMUFile *f, void *opaque)
1947{
bc24a225 1948 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
aa941b94
AZ
1949 int i;
1950
1951 qemu_put_be32(f, s->enable);
1952
1953 qemu_put_8s(f, &s->control[0]);
1954 qemu_put_8s(f, &s->control[1]);
1955 qemu_put_8s(f, &s->control[2]);
1956 qemu_put_8s(f, &s->status[0]);
1957 qemu_put_8s(f, &s->status[1]);
1958
1959 qemu_put_byte(f, s->rx_len);
1960 for (i = 0; i < s->rx_len; i ++)
1961 qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
1962}
1963
1964static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id)
1965{
bc24a225 1966 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
aa941b94
AZ
1967 int i;
1968
1969 s->enable = qemu_get_be32(f);
1970
1971 qemu_get_8s(f, &s->control[0]);
1972 qemu_get_8s(f, &s->control[1]);
1973 qemu_get_8s(f, &s->control[2]);
1974 qemu_get_8s(f, &s->status[0]);
1975 qemu_get_8s(f, &s->status[1]);
1976
1977 s->rx_len = qemu_get_byte(f);
1978 s->rx_start = 0;
1979 for (i = 0; i < s->rx_len; i ++)
1980 s->rx_fifo[i] = qemu_get_byte(f);
1981
1982 return 0;
1983}
1984
adfc39ea 1985static PXA2xxFIrState *pxa2xx_fir_init(MemoryRegion *sysmem,
a8170e5e 1986 hwaddr base,
2115c019 1987 qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma,
c1713132
AZ
1988 CharDriverState *chr)
1989{
bc24a225 1990 PXA2xxFIrState *s = (PXA2xxFIrState *)
7267c094 1991 g_malloc0(sizeof(PXA2xxFIrState));
c1713132 1992
c1713132 1993 s->irq = irq;
2115c019
AZ
1994 s->rx_dma = rx_dma;
1995 s->tx_dma = tx_dma;
c1713132
AZ
1996 s->chr = chr;
1997
1998 pxa2xx_fir_reset(s);
1999
2c9b15ca 2000 memory_region_init_io(&s->iomem, NULL, &pxa2xx_fir_ops, s, "pxa2xx-fir", 0x1000);
adfc39ea 2001 memory_region_add_subregion(sysmem, base, &s->iomem);
c1713132 2002
456d6069
HG
2003 if (chr) {
2004 qemu_chr_fe_claim_no_fail(chr);
c1713132
AZ
2005 qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty,
2006 pxa2xx_fir_rx, pxa2xx_fir_event, s);
456d6069 2007 }
c1713132 2008
0be71e32
AW
2009 register_savevm(NULL, "pxa2xx_fir", 0, 0, pxa2xx_fir_save,
2010 pxa2xx_fir_load, s);
aa941b94 2011
c1713132
AZ
2012 return s;
2013}
2014
38641a52 2015static void pxa2xx_reset(void *opaque, int line, int level)
c1713132 2016{
bc24a225 2017 PXA2xxState *s = (PXA2xxState *) opaque;
38641a52 2018
c1713132 2019 if (level && (s->pm_regs[PCFR >> 2] & 0x10)) { /* GPR_EN */
43824588 2020 cpu_reset(CPU(s->cpu));
c1713132
AZ
2021 /* TODO: reset peripherals */
2022 }
2023}
2024
2025/* Initialise a PXA270 integrated chip (ARM based core). */
a6dc4c2d
RH
2026PXA2xxState *pxa270_init(MemoryRegion *address_space,
2027 unsigned int sdram_size, const char *revision)
c1713132 2028{
bc24a225 2029 PXA2xxState *s;
adfc39ea 2030 int i;
751c6a17 2031 DriveInfo *dinfo;
7267c094 2032 s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
c1713132 2033
4207117c
AZ
2034 if (revision && strncmp(revision, "pxa27", 5)) {
2035 fprintf(stderr, "Machine requires a PXA27x processor.\n");
2036 exit(1);
2037 }
aaed909a
FB
2038 if (!revision)
2039 revision = "pxa270";
2040
43824588
AF
2041 s->cpu = cpu_arm_init(revision);
2042 if (s->cpu == NULL) {
aaed909a
FB
2043 fprintf(stderr, "Unable to find CPU definition\n");
2044 exit(1);
2045 }
38641a52
AZ
2046 s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];
2047
d95b2f8d 2048 /* SDRAM & Internal Memory Storage */
2c9b15ca 2049 memory_region_init_ram(&s->sdram, NULL, "pxa270.sdram", sdram_size);
c5705a77 2050 vmstate_register_ram_global(&s->sdram);
adfc39ea 2051 memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2c9b15ca 2052 memory_region_init_ram(&s->internal, NULL, "pxa270.internal", 0x40000);
c5705a77 2053 vmstate_register_ram_global(&s->internal);
adfc39ea
AK
2054 memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
2055 &s->internal);
d95b2f8d 2056
f161bcd0 2057 s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
c1713132 2058
e1f8c729
DES
2059 s->dma = pxa27x_dma_init(0x40000000,
2060 qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
c1713132 2061
797e9542
DES
2062 sysbus_create_varargs("pxa27x-timer", 0x40a00000,
2063 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2064 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2065 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2066 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2067 qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
2068 NULL);
a171fe39 2069
55e5c285 2070 s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 121);
c1713132 2071
751c6a17
GH
2072 dinfo = drive_get(IF_SD, 0, 0);
2073 if (!dinfo) {
e4bcb14c
TS
2074 fprintf(stderr, "qemu: missing SecureDigital device\n");
2075 exit(1);
2076 }
2bf90458 2077 s->mmc = pxa2xx_mmci_init(address_space, 0x41100000, dinfo->bdrv,
2115c019
AZ
2078 qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2079 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2080 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
a171fe39 2081
fb50cfe4
RH
2082 for (i = 0; pxa270_serial[i].io_base; i++) {
2083 if (serial_hds[i]) {
a6dc4c2d 2084 serial_mm_init(address_space, pxa270_serial[i].io_base, 2,
fb50cfe4 2085 qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
2ff0c7c3 2086 14857000 / 16, serial_hds[i],
fb50cfe4
RH
2087 DEVICE_NATIVE_ENDIAN);
2088 } else {
c1713132 2089 break;
fb50cfe4
RH
2090 }
2091 }
c1713132 2092 if (serial_hds[i])
adfc39ea 2093 s->fir = pxa2xx_fir_init(address_space, 0x40800000,
e1f8c729 2094 qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2115c019
AZ
2095 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2096 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2097 serial_hds[i]);
c1713132 2098
5a6fdd91 2099 s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
e1f8c729 2100 qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
a171fe39 2101
c1713132 2102 s->cm_base = 0x41300000;
82d17978 2103 s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
c1713132 2104 s->clkcfg = 0x00000009; /* Turbo mode active */
2c9b15ca 2105 memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
adfc39ea 2106 memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
ae1f90de 2107 vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
c1713132 2108
dc2a9045 2109 pxa2xx_setup_cp14(s);
c1713132
AZ
2110
2111 s->mm_base = 0x48000000;
2112 s->mm_regs[MDMRS >> 2] = 0x00020002;
2113 s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2114 s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
2c9b15ca 2115 memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
adfc39ea 2116 memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
d102d495 2117 vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
c1713132 2118
2a163929 2119 s->pm_base = 0x40f00000;
2c9b15ca 2120 memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
adfc39ea 2121 memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
f0ab24ce 2122 vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2a163929 2123
c1713132 2124 for (i = 0; pxa27x_ssp[i].io_base; i ++);
7267c094 2125 s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
c1713132 2126 for (i = 0; pxa27x_ssp[i].io_base; i ++) {
a984a69e 2127 DeviceState *dev;
12a82804 2128 dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa27x_ssp[i].io_base,
e1f8c729 2129 qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
02e2da45 2130 s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
c1713132
AZ
2131 }
2132
094b287f 2133 if (usb_enabled(false)) {
61d3cf93 2134 sysbus_create_simple("sysbus-ohci", 0x4c000000,
e1f8c729 2135 qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
a171fe39
AZ
2136 }
2137
354a8c06
BC
2138 s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
2139 s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
a171fe39 2140
548c6f18 2141 sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
8a231487 2142 qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
c1713132 2143
e1f8c729
DES
2144 s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2145 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2146 s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2147 qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
c1713132 2148
9c843933 2149 s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2115c019
AZ
2150 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2151 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2152 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
c1713132 2153
6cd816b8 2154 s->kp = pxa27x_keypad_init(address_space, 0x41500000,
e1f8c729 2155 qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
31b87f2e 2156
c1713132 2157 /* GPIO1 resets the processor */
fe8f096b 2158 /* The handler can be overridden by board-specific code */
0bb53337 2159 qdev_connect_gpio_out(s->gpio, 1, s->reset);
c1713132
AZ
2160 return s;
2161}
2162
2163/* Initialise a PXA255 integrated chip (ARM based core). */
a6dc4c2d 2164PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
c1713132 2165{
bc24a225 2166 PXA2xxState *s;
adfc39ea 2167 int i;
751c6a17 2168 DriveInfo *dinfo;
aaed909a 2169
7267c094 2170 s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
c1713132 2171
43824588
AF
2172 s->cpu = cpu_arm_init("pxa255");
2173 if (s->cpu == NULL) {
aaed909a
FB
2174 fprintf(stderr, "Unable to find CPU definition\n");
2175 exit(1);
2176 }
38641a52
AZ
2177 s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];
2178
d95b2f8d 2179 /* SDRAM & Internal Memory Storage */
2c9b15ca 2180 memory_region_init_ram(&s->sdram, NULL, "pxa255.sdram", sdram_size);
c5705a77 2181 vmstate_register_ram_global(&s->sdram);
adfc39ea 2182 memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2c9b15ca 2183 memory_region_init_ram(&s->internal, NULL, "pxa255.internal",
adfc39ea 2184 PXA2XX_INTERNAL_SIZE);
c5705a77 2185 vmstate_register_ram_global(&s->internal);
adfc39ea
AK
2186 memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
2187 &s->internal);
d95b2f8d 2188
f161bcd0 2189 s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
c1713132 2190
e1f8c729
DES
2191 s->dma = pxa255_dma_init(0x40000000,
2192 qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
c1713132 2193
797e9542
DES
2194 sysbus_create_varargs("pxa25x-timer", 0x40a00000,
2195 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2196 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2197 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2198 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2199 NULL);
a171fe39 2200
55e5c285 2201 s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 85);
c1713132 2202
751c6a17
GH
2203 dinfo = drive_get(IF_SD, 0, 0);
2204 if (!dinfo) {
e4bcb14c
TS
2205 fprintf(stderr, "qemu: missing SecureDigital device\n");
2206 exit(1);
2207 }
2bf90458 2208 s->mmc = pxa2xx_mmci_init(address_space, 0x41100000, dinfo->bdrv,
2115c019
AZ
2209 qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2210 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2211 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
a171fe39 2212
fb50cfe4 2213 for (i = 0; pxa255_serial[i].io_base; i++) {
2d48377a 2214 if (serial_hds[i]) {
a6dc4c2d 2215 serial_mm_init(address_space, pxa255_serial[i].io_base, 2,
fb50cfe4 2216 qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
2ff0c7c3 2217 14745600 / 16, serial_hds[i],
fb50cfe4 2218 DEVICE_NATIVE_ENDIAN);
2d48377a 2219 } else {
c1713132 2220 break;
2d48377a 2221 }
fb50cfe4 2222 }
c1713132 2223 if (serial_hds[i])
adfc39ea 2224 s->fir = pxa2xx_fir_init(address_space, 0x40800000,
e1f8c729 2225 qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2115c019
AZ
2226 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2227 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2228 serial_hds[i]);
c1713132 2229
5a6fdd91 2230 s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
e1f8c729 2231 qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
a171fe39 2232
c1713132 2233 s->cm_base = 0x41300000;
82d17978 2234 s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
c1713132 2235 s->clkcfg = 0x00000009; /* Turbo mode active */
2c9b15ca 2236 memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
adfc39ea 2237 memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
ae1f90de 2238 vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
c1713132 2239
dc2a9045 2240 pxa2xx_setup_cp14(s);
c1713132
AZ
2241
2242 s->mm_base = 0x48000000;
2243 s->mm_regs[MDMRS >> 2] = 0x00020002;
2244 s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2245 s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
2c9b15ca 2246 memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
adfc39ea 2247 memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
d102d495 2248 vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
c1713132 2249
2a163929 2250 s->pm_base = 0x40f00000;
2c9b15ca 2251 memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
adfc39ea 2252 memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
f0ab24ce 2253 vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2a163929 2254
c1713132 2255 for (i = 0; pxa255_ssp[i].io_base; i ++);
7267c094 2256 s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
c1713132 2257 for (i = 0; pxa255_ssp[i].io_base; i ++) {
a984a69e 2258 DeviceState *dev;
12a82804 2259 dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa255_ssp[i].io_base,
e1f8c729 2260 qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
02e2da45 2261 s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
c1713132
AZ
2262 }
2263
094b287f 2264 if (usb_enabled(false)) {
61d3cf93 2265 sysbus_create_simple("sysbus-ohci", 0x4c000000,
e1f8c729 2266 qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
a171fe39
AZ
2267 }
2268
354a8c06
BC
2269 s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
2270 s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
a171fe39 2271
548c6f18 2272 sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
8a231487 2273 qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
c1713132 2274
e1f8c729
DES
2275 s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2276 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2277 s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2278 qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
c1713132 2279
9c843933 2280 s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2115c019
AZ
2281 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2282 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2283 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
c1713132
AZ
2284
2285 /* GPIO1 resets the processor */
fe8f096b 2286 /* The handler can be overridden by board-specific code */
0bb53337 2287 qdev_connect_gpio_out(s->gpio, 1, s->reset);
c1713132
AZ
2288 return s;
2289}
e3b42536 2290
999e12bb
AL
2291static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
2292{
2293 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
2294
2295 sdc->init = pxa2xx_ssp_init;
2296}
2297
8c43a6f0 2298static const TypeInfo pxa2xx_ssp_info = {
12a82804 2299 .name = TYPE_PXA2XX_SSP,
39bffca2
AL
2300 .parent = TYPE_SYS_BUS_DEVICE,
2301 .instance_size = sizeof(PXA2xxSSPState),
2302 .class_init = pxa2xx_ssp_class_init,
999e12bb
AL
2303};
2304
83f7d43a 2305static void pxa2xx_register_types(void)
e3b42536 2306{
39bffca2
AL
2307 type_register_static(&pxa2xx_i2c_slave_info);
2308 type_register_static(&pxa2xx_ssp_info);
2309 type_register_static(&pxa2xx_i2c_info);
2310 type_register_static(&pxa2xx_rtc_sysbus_info);
e3b42536
PB
2311}
2312
83f7d43a 2313type_init(pxa2xx_register_types)
This page took 1.198302 seconds and 4 git commands to generate.