]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU PC System Emulator | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "pc.h" | |
488cb996 | 26 | #include "serial.h" |
aa28b9bf | 27 | #include "apic.h" |
87ecb68b | 28 | #include "fdc.h" |
c0897e0c | 29 | #include "ide.h" |
a2cb15b0 | 30 | #include "pci/pci.h" |
83c9089e | 31 | #include "monitor/monitor.h" |
3cce6243 | 32 | #include "fw_cfg.h" |
16b29ae1 | 33 | #include "hpet_emul.h" |
b6f6e3d3 | 34 | #include "smbios.h" |
ca20cf32 BS |
35 | #include "loader.h" |
36 | #include "elf.h" | |
52001445 | 37 | #include "multiboot.h" |
1d914fa0 | 38 | #include "mc146818rtc.h" |
b1277b03 | 39 | #include "i8254.h" |
302fe51b | 40 | #include "pcspk.h" |
a2cb15b0 | 41 | #include "pci/msi.h" |
822557eb | 42 | #include "sysbus.h" |
9c17d615 PB |
43 | #include "sysemu/sysemu.h" |
44 | #include "sysemu/kvm.h" | |
1d31f66b | 45 | #include "kvm_i386.h" |
9468e9c4 | 46 | #include "xen.h" |
9c17d615 | 47 | #include "sysemu/blockdev.h" |
2b584959 | 48 | #include "hw/block-common.h" |
a19cbfb3 | 49 | #include "ui/qemu-spice.h" |
022c62cb PB |
50 | #include "exec/memory.h" |
51 | #include "exec/address-spaces.h" | |
9c17d615 | 52 | #include "sysemu/arch_init.h" |
1de7afc9 | 53 | #include "qemu/bitmap.h" |
80cabfad | 54 | |
471fd342 BS |
55 | /* debug PC/ISA interrupts */ |
56 | //#define DEBUG_IRQ | |
57 | ||
58 | #ifdef DEBUG_IRQ | |
59 | #define DPRINTF(fmt, ...) \ | |
60 | do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) | |
61 | #else | |
62 | #define DPRINTF(fmt, ...) | |
63 | #endif | |
64 | ||
a80274c3 PB |
65 | /* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */ |
66 | #define ACPI_DATA_SIZE 0x10000 | |
3cce6243 | 67 | #define BIOS_CFG_IOPORT 0x510 |
8a92ea2f | 68 | #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0) |
b6f6e3d3 | 69 | #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1) |
6b35e7bf | 70 | #define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2) |
4c5b10b7 | 71 | #define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3) |
40ac17cd | 72 | #define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4) |
80cabfad | 73 | |
4c5b10b7 JS |
74 | #define E820_NR_ENTRIES 16 |
75 | ||
76 | struct e820_entry { | |
77 | uint64_t address; | |
78 | uint64_t length; | |
79 | uint32_t type; | |
541dc0d4 | 80 | } QEMU_PACKED __attribute((__aligned__(4))); |
4c5b10b7 JS |
81 | |
82 | struct e820_table { | |
83 | uint32_t count; | |
84 | struct e820_entry entry[E820_NR_ENTRIES]; | |
541dc0d4 | 85 | } QEMU_PACKED __attribute((__aligned__(4))); |
4c5b10b7 JS |
86 | |
87 | static struct e820_table e820_table; | |
dd703b99 | 88 | struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX}; |
4c5b10b7 | 89 | |
b881fbe9 | 90 | void gsi_handler(void *opaque, int n, int level) |
1452411b | 91 | { |
b881fbe9 | 92 | GSIState *s = opaque; |
1452411b | 93 | |
b881fbe9 JK |
94 | DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n); |
95 | if (n < ISA_NUM_IRQS) { | |
96 | qemu_set_irq(s->i8259_irq[n], level); | |
1632dc6a | 97 | } |
b881fbe9 | 98 | qemu_set_irq(s->ioapic_irq[n], level); |
2e9947d2 | 99 | } |
1452411b | 100 | |
258711c6 JG |
101 | static void ioport80_write(void *opaque, hwaddr addr, uint64_t data, |
102 | unsigned size) | |
80cabfad FB |
103 | { |
104 | } | |
105 | ||
f929aad6 | 106 | /* MSDOS compatibility mode FPU exception support */ |
d537cf6c | 107 | static qemu_irq ferr_irq; |
8e78eb28 IY |
108 | |
109 | void pc_register_ferr_irq(qemu_irq irq) | |
110 | { | |
111 | ferr_irq = irq; | |
112 | } | |
113 | ||
f929aad6 FB |
114 | /* XXX: add IGNNE support */ |
115 | void cpu_set_ferr(CPUX86State *s) | |
116 | { | |
d537cf6c | 117 | qemu_irq_raise(ferr_irq); |
f929aad6 FB |
118 | } |
119 | ||
258711c6 JG |
120 | static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data, |
121 | unsigned size) | |
f929aad6 | 122 | { |
d537cf6c | 123 | qemu_irq_lower(ferr_irq); |
f929aad6 FB |
124 | } |
125 | ||
28ab0e2e | 126 | /* TSC handling */ |
28ab0e2e FB |
127 | uint64_t cpu_get_tsc(CPUX86State *env) |
128 | { | |
4a1418e0 | 129 | return cpu_get_ticks(); |
28ab0e2e FB |
130 | } |
131 | ||
a5954d5c | 132 | /* SMM support */ |
f885f1ea IY |
133 | |
134 | static cpu_set_smm_t smm_set; | |
135 | static void *smm_arg; | |
136 | ||
137 | void cpu_smm_register(cpu_set_smm_t callback, void *arg) | |
138 | { | |
139 | assert(smm_set == NULL); | |
140 | assert(smm_arg == NULL); | |
141 | smm_set = callback; | |
142 | smm_arg = arg; | |
143 | } | |
144 | ||
4a8fa5dc | 145 | void cpu_smm_update(CPUX86State *env) |
a5954d5c | 146 | { |
f885f1ea IY |
147 | if (smm_set && smm_arg && env == first_cpu) |
148 | smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg); | |
a5954d5c FB |
149 | } |
150 | ||
151 | ||
3de388f6 | 152 | /* IRQ handling */ |
4a8fa5dc | 153 | int cpu_get_pic_interrupt(CPUX86State *env) |
3de388f6 FB |
154 | { |
155 | int intno; | |
156 | ||
cf6d64bf | 157 | intno = apic_get_interrupt(env->apic_state); |
3de388f6 | 158 | if (intno >= 0) { |
3de388f6 FB |
159 | return intno; |
160 | } | |
3de388f6 | 161 | /* read the irq from the PIC */ |
cf6d64bf | 162 | if (!apic_accept_pic_intr(env->apic_state)) { |
0e21e12b | 163 | return -1; |
cf6d64bf | 164 | } |
0e21e12b | 165 | |
3de388f6 FB |
166 | intno = pic_read_irq(isa_pic); |
167 | return intno; | |
168 | } | |
169 | ||
d537cf6c | 170 | static void pic_irq_request(void *opaque, int irq, int level) |
3de388f6 | 171 | { |
4a8fa5dc | 172 | CPUX86State *env = first_cpu; |
a5b38b51 | 173 | |
471fd342 | 174 | DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq); |
d5529471 AJ |
175 | if (env->apic_state) { |
176 | while (env) { | |
cf6d64bf BS |
177 | if (apic_accept_pic_intr(env->apic_state)) { |
178 | apic_deliver_pic_intr(env->apic_state, level); | |
179 | } | |
d5529471 AJ |
180 | env = env->next_cpu; |
181 | } | |
182 | } else { | |
b614106a AJ |
183 | if (level) |
184 | cpu_interrupt(env, CPU_INTERRUPT_HARD); | |
185 | else | |
186 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
a5b38b51 | 187 | } |
3de388f6 FB |
188 | } |
189 | ||
b0a21b53 FB |
190 | /* PC cmos mappings */ |
191 | ||
80cabfad FB |
192 | #define REG_EQUIPMENT_BYTE 0x14 |
193 | ||
d288c7ba | 194 | static int cmos_get_fd_drive_type(FDriveType fd0) |
777428f2 FB |
195 | { |
196 | int val; | |
197 | ||
198 | switch (fd0) { | |
d288c7ba | 199 | case FDRIVE_DRV_144: |
777428f2 FB |
200 | /* 1.44 Mb 3"5 drive */ |
201 | val = 4; | |
202 | break; | |
d288c7ba | 203 | case FDRIVE_DRV_288: |
777428f2 FB |
204 | /* 2.88 Mb 3"5 drive */ |
205 | val = 5; | |
206 | break; | |
d288c7ba | 207 | case FDRIVE_DRV_120: |
777428f2 FB |
208 | /* 1.2 Mb 5"5 drive */ |
209 | val = 2; | |
210 | break; | |
d288c7ba | 211 | case FDRIVE_DRV_NONE: |
777428f2 FB |
212 | default: |
213 | val = 0; | |
214 | break; | |
215 | } | |
216 | return val; | |
217 | } | |
218 | ||
9139046c MA |
219 | static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs, |
220 | int16_t cylinders, int8_t heads, int8_t sectors) | |
ba6c2377 | 221 | { |
ba6c2377 FB |
222 | rtc_set_memory(s, type_ofs, 47); |
223 | rtc_set_memory(s, info_ofs, cylinders); | |
224 | rtc_set_memory(s, info_ofs + 1, cylinders >> 8); | |
225 | rtc_set_memory(s, info_ofs + 2, heads); | |
226 | rtc_set_memory(s, info_ofs + 3, 0xff); | |
227 | rtc_set_memory(s, info_ofs + 4, 0xff); | |
228 | rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3)); | |
229 | rtc_set_memory(s, info_ofs + 6, cylinders); | |
230 | rtc_set_memory(s, info_ofs + 7, cylinders >> 8); | |
231 | rtc_set_memory(s, info_ofs + 8, sectors); | |
232 | } | |
233 | ||
6ac0e82d AZ |
234 | /* convert boot_device letter to something recognizable by the bios */ |
235 | static int boot_device2nibble(char boot_device) | |
236 | { | |
237 | switch(boot_device) { | |
238 | case 'a': | |
239 | case 'b': | |
240 | return 0x01; /* floppy boot */ | |
241 | case 'c': | |
242 | return 0x02; /* hard drive boot */ | |
243 | case 'd': | |
244 | return 0x03; /* CD-ROM boot */ | |
245 | case 'n': | |
246 | return 0x04; /* Network boot */ | |
247 | } | |
248 | return 0; | |
249 | } | |
250 | ||
1d914fa0 | 251 | static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk) |
0ecdffbb AJ |
252 | { |
253 | #define PC_MAX_BOOT_DEVICES 3 | |
0ecdffbb AJ |
254 | int nbds, bds[3] = { 0, }; |
255 | int i; | |
256 | ||
257 | nbds = strlen(boot_device); | |
258 | if (nbds > PC_MAX_BOOT_DEVICES) { | |
1ecda02b | 259 | error_report("Too many boot devices for PC"); |
0ecdffbb AJ |
260 | return(1); |
261 | } | |
262 | for (i = 0; i < nbds; i++) { | |
263 | bds[i] = boot_device2nibble(boot_device[i]); | |
264 | if (bds[i] == 0) { | |
1ecda02b MA |
265 | error_report("Invalid boot device for PC: '%c'", |
266 | boot_device[i]); | |
0ecdffbb AJ |
267 | return(1); |
268 | } | |
269 | } | |
270 | rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]); | |
d9346e81 | 271 | rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1)); |
0ecdffbb AJ |
272 | return(0); |
273 | } | |
274 | ||
d9346e81 MA |
275 | static int pc_boot_set(void *opaque, const char *boot_device) |
276 | { | |
277 | return set_boot_dev(opaque, boot_device, 0); | |
278 | } | |
279 | ||
c0897e0c MA |
280 | typedef struct pc_cmos_init_late_arg { |
281 | ISADevice *rtc_state; | |
9139046c | 282 | BusState *idebus[2]; |
c0897e0c MA |
283 | } pc_cmos_init_late_arg; |
284 | ||
285 | static void pc_cmos_init_late(void *opaque) | |
286 | { | |
287 | pc_cmos_init_late_arg *arg = opaque; | |
288 | ISADevice *s = arg->rtc_state; | |
9139046c MA |
289 | int16_t cylinders; |
290 | int8_t heads, sectors; | |
c0897e0c | 291 | int val; |
2adc99b2 | 292 | int i, trans; |
c0897e0c | 293 | |
9139046c MA |
294 | val = 0; |
295 | if (ide_get_geometry(arg->idebus[0], 0, | |
296 | &cylinders, &heads, §ors) >= 0) { | |
297 | cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors); | |
298 | val |= 0xf0; | |
299 | } | |
300 | if (ide_get_geometry(arg->idebus[0], 1, | |
301 | &cylinders, &heads, §ors) >= 0) { | |
302 | cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors); | |
303 | val |= 0x0f; | |
304 | } | |
305 | rtc_set_memory(s, 0x12, val); | |
c0897e0c MA |
306 | |
307 | val = 0; | |
308 | for (i = 0; i < 4; i++) { | |
9139046c MA |
309 | /* NOTE: ide_get_geometry() returns the physical |
310 | geometry. It is always such that: 1 <= sects <= 63, 1 | |
311 | <= heads <= 16, 1 <= cylinders <= 16383. The BIOS | |
312 | geometry can be different if a translation is done. */ | |
313 | if (ide_get_geometry(arg->idebus[i / 2], i % 2, | |
314 | &cylinders, &heads, §ors) >= 0) { | |
2adc99b2 MA |
315 | trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1; |
316 | assert((trans & ~3) == 0); | |
317 | val |= trans << (i * 2); | |
c0897e0c MA |
318 | } |
319 | } | |
320 | rtc_set_memory(s, 0x39, val); | |
321 | ||
322 | qemu_unregister_reset(pc_cmos_init_late, opaque); | |
323 | } | |
324 | ||
845773ab | 325 | void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size, |
c0897e0c | 326 | const char *boot_device, |
34d4260e | 327 | ISADevice *floppy, BusState *idebus0, BusState *idebus1, |
63ffb564 | 328 | ISADevice *s) |
80cabfad | 329 | { |
61a8d649 | 330 | int val, nb, i; |
980bda8b | 331 | FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE }; |
c0897e0c | 332 | static pc_cmos_init_late_arg arg; |
b0a21b53 | 333 | |
b0a21b53 | 334 | /* various important CMOS locations needed by PC/Bochs bios */ |
80cabfad FB |
335 | |
336 | /* memory size */ | |
e89001f7 MA |
337 | /* base memory (first MiB) */ |
338 | val = MIN(ram_size / 1024, 640); | |
333190eb FB |
339 | rtc_set_memory(s, 0x15, val); |
340 | rtc_set_memory(s, 0x16, val >> 8); | |
e89001f7 MA |
341 | /* extended memory (next 64MiB) */ |
342 | if (ram_size > 1024 * 1024) { | |
343 | val = (ram_size - 1024 * 1024) / 1024; | |
344 | } else { | |
345 | val = 0; | |
346 | } | |
80cabfad FB |
347 | if (val > 65535) |
348 | val = 65535; | |
b0a21b53 FB |
349 | rtc_set_memory(s, 0x17, val); |
350 | rtc_set_memory(s, 0x18, val >> 8); | |
351 | rtc_set_memory(s, 0x30, val); | |
352 | rtc_set_memory(s, 0x31, val >> 8); | |
e89001f7 MA |
353 | /* memory between 16MiB and 4GiB */ |
354 | if (ram_size > 16 * 1024 * 1024) { | |
355 | val = (ram_size - 16 * 1024 * 1024) / 65536; | |
356 | } else { | |
9da98861 | 357 | val = 0; |
e89001f7 | 358 | } |
80cabfad FB |
359 | if (val > 65535) |
360 | val = 65535; | |
b0a21b53 FB |
361 | rtc_set_memory(s, 0x34, val); |
362 | rtc_set_memory(s, 0x35, val >> 8); | |
e89001f7 MA |
363 | /* memory above 4GiB */ |
364 | val = above_4g_mem_size / 65536; | |
365 | rtc_set_memory(s, 0x5b, val); | |
366 | rtc_set_memory(s, 0x5c, val >> 8); | |
367 | rtc_set_memory(s, 0x5d, val >> 16); | |
3b46e624 | 368 | |
298e01b6 AJ |
369 | /* set the number of CPU */ |
370 | rtc_set_memory(s, 0x5f, smp_cpus - 1); | |
371 | ||
6ac0e82d | 372 | /* set boot devices, and disable floppy signature check if requested */ |
d9346e81 | 373 | if (set_boot_dev(s, boot_device, fd_bootchk)) { |
28c5af54 JM |
374 | exit(1); |
375 | } | |
80cabfad | 376 | |
b41a2cd1 | 377 | /* floppy type */ |
34d4260e | 378 | if (floppy) { |
34d4260e | 379 | for (i = 0; i < 2; i++) { |
61a8d649 | 380 | fd_type[i] = isa_fdc_get_drive_type(floppy, i); |
63ffb564 BS |
381 | } |
382 | } | |
383 | val = (cmos_get_fd_drive_type(fd_type[0]) << 4) | | |
384 | cmos_get_fd_drive_type(fd_type[1]); | |
b0a21b53 | 385 | rtc_set_memory(s, 0x10, val); |
3b46e624 | 386 | |
b0a21b53 | 387 | val = 0; |
b41a2cd1 | 388 | nb = 0; |
63ffb564 | 389 | if (fd_type[0] < FDRIVE_DRV_NONE) { |
80cabfad | 390 | nb++; |
d288c7ba | 391 | } |
63ffb564 | 392 | if (fd_type[1] < FDRIVE_DRV_NONE) { |
80cabfad | 393 | nb++; |
d288c7ba | 394 | } |
80cabfad FB |
395 | switch (nb) { |
396 | case 0: | |
397 | break; | |
398 | case 1: | |
b0a21b53 | 399 | val |= 0x01; /* 1 drive, ready for boot */ |
80cabfad FB |
400 | break; |
401 | case 2: | |
b0a21b53 | 402 | val |= 0x41; /* 2 drives, ready for boot */ |
80cabfad FB |
403 | break; |
404 | } | |
b0a21b53 FB |
405 | val |= 0x02; /* FPU is there */ |
406 | val |= 0x04; /* PS/2 mouse installed */ | |
407 | rtc_set_memory(s, REG_EQUIPMENT_BYTE, val); | |
408 | ||
ba6c2377 | 409 | /* hard drives */ |
c0897e0c | 410 | arg.rtc_state = s; |
9139046c MA |
411 | arg.idebus[0] = idebus0; |
412 | arg.idebus[1] = idebus1; | |
c0897e0c | 413 | qemu_register_reset(pc_cmos_init_late, &arg); |
80cabfad FB |
414 | } |
415 | ||
4b78a802 BS |
416 | /* port 92 stuff: could be split off */ |
417 | typedef struct Port92State { | |
418 | ISADevice dev; | |
23af670e | 419 | MemoryRegion io; |
4b78a802 BS |
420 | uint8_t outport; |
421 | qemu_irq *a20_out; | |
422 | } Port92State; | |
423 | ||
93ef4192 AG |
424 | static void port92_write(void *opaque, hwaddr addr, uint64_t val, |
425 | unsigned size) | |
4b78a802 BS |
426 | { |
427 | Port92State *s = opaque; | |
428 | ||
429 | DPRINTF("port92: write 0x%02x\n", val); | |
430 | s->outport = val; | |
431 | qemu_set_irq(*s->a20_out, (val >> 1) & 1); | |
432 | if (val & 1) { | |
433 | qemu_system_reset_request(); | |
434 | } | |
435 | } | |
436 | ||
93ef4192 AG |
437 | static uint64_t port92_read(void *opaque, hwaddr addr, |
438 | unsigned size) | |
4b78a802 BS |
439 | { |
440 | Port92State *s = opaque; | |
441 | uint32_t ret; | |
442 | ||
443 | ret = s->outport; | |
444 | DPRINTF("port92: read 0x%02x\n", ret); | |
445 | return ret; | |
446 | } | |
447 | ||
448 | static void port92_init(ISADevice *dev, qemu_irq *a20_out) | |
449 | { | |
450 | Port92State *s = DO_UPCAST(Port92State, dev, dev); | |
451 | ||
452 | s->a20_out = a20_out; | |
453 | } | |
454 | ||
455 | static const VMStateDescription vmstate_port92_isa = { | |
456 | .name = "port92", | |
457 | .version_id = 1, | |
458 | .minimum_version_id = 1, | |
459 | .minimum_version_id_old = 1, | |
460 | .fields = (VMStateField []) { | |
461 | VMSTATE_UINT8(outport, Port92State), | |
462 | VMSTATE_END_OF_LIST() | |
463 | } | |
464 | }; | |
465 | ||
466 | static void port92_reset(DeviceState *d) | |
467 | { | |
468 | Port92State *s = container_of(d, Port92State, dev.qdev); | |
469 | ||
470 | s->outport &= ~1; | |
471 | } | |
472 | ||
23af670e | 473 | static const MemoryRegionOps port92_ops = { |
93ef4192 AG |
474 | .read = port92_read, |
475 | .write = port92_write, | |
476 | .impl = { | |
477 | .min_access_size = 1, | |
478 | .max_access_size = 1, | |
479 | }, | |
480 | .endianness = DEVICE_LITTLE_ENDIAN, | |
23af670e RH |
481 | }; |
482 | ||
4b78a802 BS |
483 | static int port92_initfn(ISADevice *dev) |
484 | { | |
485 | Port92State *s = DO_UPCAST(Port92State, dev, dev); | |
486 | ||
23af670e RH |
487 | memory_region_init_io(&s->io, &port92_ops, s, "port92", 1); |
488 | isa_register_ioport(dev, &s->io, 0x92); | |
489 | ||
4b78a802 BS |
490 | s->outport = 0; |
491 | return 0; | |
492 | } | |
493 | ||
8f04ee08 AL |
494 | static void port92_class_initfn(ObjectClass *klass, void *data) |
495 | { | |
39bffca2 | 496 | DeviceClass *dc = DEVICE_CLASS(klass); |
8f04ee08 AL |
497 | ISADeviceClass *ic = ISA_DEVICE_CLASS(klass); |
498 | ic->init = port92_initfn; | |
39bffca2 AL |
499 | dc->no_user = 1; |
500 | dc->reset = port92_reset; | |
501 | dc->vmsd = &vmstate_port92_isa; | |
8f04ee08 AL |
502 | } |
503 | ||
39bffca2 AL |
504 | static TypeInfo port92_info = { |
505 | .name = "port92", | |
506 | .parent = TYPE_ISA_DEVICE, | |
507 | .instance_size = sizeof(Port92State), | |
508 | .class_init = port92_class_initfn, | |
4b78a802 BS |
509 | }; |
510 | ||
83f7d43a | 511 | static void port92_register_types(void) |
4b78a802 | 512 | { |
39bffca2 | 513 | type_register_static(&port92_info); |
4b78a802 | 514 | } |
83f7d43a AF |
515 | |
516 | type_init(port92_register_types) | |
4b78a802 | 517 | |
956a3e6b | 518 | static void handle_a20_line_change(void *opaque, int irq, int level) |
59b8ad81 | 519 | { |
4a8fa5dc | 520 | CPUX86State *cpu = opaque; |
e1a23744 | 521 | |
956a3e6b | 522 | /* XXX: send to all CPUs ? */ |
4b78a802 | 523 | /* XXX: add logic to handle multiple A20 line sources */ |
956a3e6b | 524 | cpu_x86_set_a20(cpu, level); |
e1a23744 FB |
525 | } |
526 | ||
80cabfad FB |
527 | /***********************************************************/ |
528 | /* Bochs BIOS debug ports */ | |
529 | ||
9596ebb7 | 530 | static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val) |
80cabfad | 531 | { |
a2f659ee FB |
532 | static const char shutdown_str[8] = "Shutdown"; |
533 | static int shutdown_index = 0; | |
3b46e624 | 534 | |
80cabfad | 535 | switch(addr) { |
a2f659ee FB |
536 | case 0x8900: |
537 | /* same as Bochs power off */ | |
538 | if (val == shutdown_str[shutdown_index]) { | |
539 | shutdown_index++; | |
540 | if (shutdown_index == 8) { | |
541 | shutdown_index = 0; | |
542 | qemu_system_shutdown_request(); | |
543 | } | |
544 | } else { | |
545 | shutdown_index = 0; | |
546 | } | |
547 | break; | |
80cabfad | 548 | |
80cabfad FB |
549 | case 0x501: |
550 | case 0x502: | |
4333979e | 551 | exit((val << 1) | 1); |
80cabfad FB |
552 | } |
553 | } | |
554 | ||
4c5b10b7 JS |
555 | int e820_add_entry(uint64_t address, uint64_t length, uint32_t type) |
556 | { | |
8ca209ad | 557 | int index = le32_to_cpu(e820_table.count); |
4c5b10b7 JS |
558 | struct e820_entry *entry; |
559 | ||
560 | if (index >= E820_NR_ENTRIES) | |
561 | return -EBUSY; | |
8ca209ad | 562 | entry = &e820_table.entry[index++]; |
4c5b10b7 | 563 | |
8ca209ad AW |
564 | entry->address = cpu_to_le64(address); |
565 | entry->length = cpu_to_le64(length); | |
566 | entry->type = cpu_to_le32(type); | |
4c5b10b7 | 567 | |
8ca209ad AW |
568 | e820_table.count = cpu_to_le32(index); |
569 | return index; | |
4c5b10b7 JS |
570 | } |
571 | ||
258711c6 JG |
572 | static const MemoryRegionPortio bochs_bios_portio_list[] = { |
573 | { 0x500, 1, 1, .write = bochs_bios_write, }, /* 0x500 */ | |
574 | { 0x501, 1, 1, .write = bochs_bios_write, }, /* 0x501 */ | |
575 | { 0x501, 2, 2, .write = bochs_bios_write, }, /* 0x501 */ | |
576 | { 0x8900, 1, 1, .write = bochs_bios_write, }, /* 0x8900 */ | |
577 | PORTIO_END_OF_LIST(), | |
578 | }; | |
579 | ||
bf483392 | 580 | static void *bochs_bios_init(void) |
80cabfad | 581 | { |
3cce6243 | 582 | void *fw_cfg; |
b6f6e3d3 AL |
583 | uint8_t *smbios_table; |
584 | size_t smbios_len; | |
11c2fd3e AL |
585 | uint64_t *numa_fw_cfg; |
586 | int i, j; | |
258711c6 | 587 | PortioList *bochs_bios_port_list = g_new(PortioList, 1); |
3cce6243 | 588 | |
258711c6 JG |
589 | portio_list_init(bochs_bios_port_list, bochs_bios_portio_list, |
590 | NULL, "bochs-bios"); | |
591 | portio_list_add(bochs_bios_port_list, get_system_io(), 0x0); | |
3cce6243 BS |
592 | |
593 | fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0); | |
bf483392 | 594 | |
3cce6243 | 595 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); |
905fdcb5 | 596 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
80deece2 BS |
597 | fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables, |
598 | acpi_tables_len); | |
9b5b76d4 | 599 | fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override()); |
b6f6e3d3 AL |
600 | |
601 | smbios_table = smbios_get_table(&smbios_len); | |
602 | if (smbios_table) | |
603 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES, | |
604 | smbios_table, smbios_len); | |
4c5b10b7 JS |
605 | fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table, |
606 | sizeof(struct e820_table)); | |
11c2fd3e | 607 | |
40ac17cd GN |
608 | fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg, |
609 | sizeof(struct hpet_fw_config)); | |
11c2fd3e AL |
610 | /* allocate memory for the NUMA channel: one (64bit) word for the number |
611 | * of nodes, one word for each VCPU->node and one word for each node to | |
612 | * hold the amount of memory. | |
613 | */ | |
991dfefd | 614 | numa_fw_cfg = g_malloc0((1 + max_cpus + nb_numa_nodes) * 8); |
11c2fd3e | 615 | numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes); |
991dfefd | 616 | for (i = 0; i < max_cpus; i++) { |
11c2fd3e | 617 | for (j = 0; j < nb_numa_nodes; j++) { |
ee785fed | 618 | if (test_bit(i, node_cpumask[j])) { |
11c2fd3e AL |
619 | numa_fw_cfg[i + 1] = cpu_to_le64(j); |
620 | break; | |
621 | } | |
622 | } | |
623 | } | |
624 | for (i = 0; i < nb_numa_nodes; i++) { | |
991dfefd | 625 | numa_fw_cfg[max_cpus + 1 + i] = cpu_to_le64(node_mem[i]); |
11c2fd3e AL |
626 | } |
627 | fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg, | |
991dfefd | 628 | (1 + max_cpus + nb_numa_nodes) * 8); |
bf483392 AG |
629 | |
630 | return fw_cfg; | |
80cabfad FB |
631 | } |
632 | ||
642a4f96 TS |
633 | static long get_file_size(FILE *f) |
634 | { | |
635 | long where, size; | |
636 | ||
637 | /* XXX: on Unix systems, using fstat() probably makes more sense */ | |
638 | ||
639 | where = ftell(f); | |
640 | fseek(f, 0, SEEK_END); | |
641 | size = ftell(f); | |
642 | fseek(f, where, SEEK_SET); | |
643 | ||
644 | return size; | |
645 | } | |
646 | ||
f16408df | 647 | static void load_linux(void *fw_cfg, |
4fc9af53 | 648 | const char *kernel_filename, |
642a4f96 | 649 | const char *initrd_filename, |
e6ade764 | 650 | const char *kernel_cmdline, |
a8170e5e | 651 | hwaddr max_ram_size) |
642a4f96 TS |
652 | { |
653 | uint16_t protocol; | |
5cea8590 | 654 | int setup_size, kernel_size, initrd_size = 0, cmdline_size; |
642a4f96 | 655 | uint32_t initrd_max; |
57a46d05 | 656 | uint8_t header[8192], *setup, *kernel, *initrd_data; |
a8170e5e | 657 | hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0; |
45a50b16 | 658 | FILE *f; |
bf4e5d92 | 659 | char *vmode; |
642a4f96 TS |
660 | |
661 | /* Align to 16 bytes as a paranoia measure */ | |
662 | cmdline_size = (strlen(kernel_cmdline)+16) & ~15; | |
663 | ||
664 | /* load the kernel header */ | |
665 | f = fopen(kernel_filename, "rb"); | |
666 | if (!f || !(kernel_size = get_file_size(f)) || | |
f16408df AG |
667 | fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) != |
668 | MIN(ARRAY_SIZE(header), kernel_size)) { | |
850810d0 JF |
669 | fprintf(stderr, "qemu: could not load kernel '%s': %s\n", |
670 | kernel_filename, strerror(errno)); | |
642a4f96 TS |
671 | exit(1); |
672 | } | |
673 | ||
674 | /* kernel protocol version */ | |
bc4edd79 | 675 | #if 0 |
642a4f96 | 676 | fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202)); |
bc4edd79 | 677 | #endif |
642a4f96 TS |
678 | if (ldl_p(header+0x202) == 0x53726448) |
679 | protocol = lduw_p(header+0x206); | |
f16408df AG |
680 | else { |
681 | /* This looks like a multiboot kernel. If it is, let's stop | |
682 | treating it like a Linux kernel. */ | |
52001445 AL |
683 | if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename, |
684 | kernel_cmdline, kernel_size, header)) | |
82663ee2 | 685 | return; |
642a4f96 | 686 | protocol = 0; |
f16408df | 687 | } |
642a4f96 TS |
688 | |
689 | if (protocol < 0x200 || !(header[0x211] & 0x01)) { | |
690 | /* Low kernel */ | |
a37af289 BS |
691 | real_addr = 0x90000; |
692 | cmdline_addr = 0x9a000 - cmdline_size; | |
693 | prot_addr = 0x10000; | |
642a4f96 TS |
694 | } else if (protocol < 0x202) { |
695 | /* High but ancient kernel */ | |
a37af289 BS |
696 | real_addr = 0x90000; |
697 | cmdline_addr = 0x9a000 - cmdline_size; | |
698 | prot_addr = 0x100000; | |
642a4f96 TS |
699 | } else { |
700 | /* High and recent kernel */ | |
a37af289 BS |
701 | real_addr = 0x10000; |
702 | cmdline_addr = 0x20000; | |
703 | prot_addr = 0x100000; | |
642a4f96 TS |
704 | } |
705 | ||
bc4edd79 | 706 | #if 0 |
642a4f96 | 707 | fprintf(stderr, |
526ccb7a AZ |
708 | "qemu: real_addr = 0x" TARGET_FMT_plx "\n" |
709 | "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n" | |
710 | "qemu: prot_addr = 0x" TARGET_FMT_plx "\n", | |
a37af289 BS |
711 | real_addr, |
712 | cmdline_addr, | |
713 | prot_addr); | |
bc4edd79 | 714 | #endif |
642a4f96 TS |
715 | |
716 | /* highest address for loading the initrd */ | |
717 | if (protocol >= 0x203) | |
718 | initrd_max = ldl_p(header+0x22c); | |
719 | else | |
720 | initrd_max = 0x37ffffff; | |
721 | ||
e6ade764 GC |
722 | if (initrd_max >= max_ram_size-ACPI_DATA_SIZE) |
723 | initrd_max = max_ram_size-ACPI_DATA_SIZE-1; | |
642a4f96 | 724 | |
57a46d05 AG |
725 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr); |
726 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1); | |
727 | fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA, | |
728 | (uint8_t*)strdup(kernel_cmdline), | |
729 | strlen(kernel_cmdline)+1); | |
642a4f96 TS |
730 | |
731 | if (protocol >= 0x202) { | |
a37af289 | 732 | stl_p(header+0x228, cmdline_addr); |
642a4f96 TS |
733 | } else { |
734 | stw_p(header+0x20, 0xA33F); | |
735 | stw_p(header+0x22, cmdline_addr-real_addr); | |
736 | } | |
737 | ||
bf4e5d92 PT |
738 | /* handle vga= parameter */ |
739 | vmode = strstr(kernel_cmdline, "vga="); | |
740 | if (vmode) { | |
741 | unsigned int video_mode; | |
742 | /* skip "vga=" */ | |
743 | vmode += 4; | |
744 | if (!strncmp(vmode, "normal", 6)) { | |
745 | video_mode = 0xffff; | |
746 | } else if (!strncmp(vmode, "ext", 3)) { | |
747 | video_mode = 0xfffe; | |
748 | } else if (!strncmp(vmode, "ask", 3)) { | |
749 | video_mode = 0xfffd; | |
750 | } else { | |
751 | video_mode = strtol(vmode, NULL, 0); | |
752 | } | |
753 | stw_p(header+0x1fa, video_mode); | |
754 | } | |
755 | ||
642a4f96 | 756 | /* loader type */ |
5cbdb3a3 | 757 | /* High nybble = B reserved for QEMU; low nybble is revision number. |
642a4f96 TS |
758 | If this code is substantially changed, you may want to consider |
759 | incrementing the revision. */ | |
760 | if (protocol >= 0x200) | |
761 | header[0x210] = 0xB0; | |
762 | ||
763 | /* heap */ | |
764 | if (protocol >= 0x201) { | |
765 | header[0x211] |= 0x80; /* CAN_USE_HEAP */ | |
766 | stw_p(header+0x224, cmdline_addr-real_addr-0x200); | |
767 | } | |
768 | ||
769 | /* load initrd */ | |
770 | if (initrd_filename) { | |
771 | if (protocol < 0x200) { | |
772 | fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n"); | |
773 | exit(1); | |
774 | } | |
775 | ||
45a50b16 | 776 | initrd_size = get_image_size(initrd_filename); |
d6fa4b77 MK |
777 | if (initrd_size < 0) { |
778 | fprintf(stderr, "qemu: error reading initrd %s\n", | |
779 | initrd_filename); | |
780 | exit(1); | |
781 | } | |
782 | ||
45a50b16 | 783 | initrd_addr = (initrd_max-initrd_size) & ~4095; |
57a46d05 | 784 | |
7267c094 | 785 | initrd_data = g_malloc(initrd_size); |
57a46d05 AG |
786 | load_image(initrd_filename, initrd_data); |
787 | ||
788 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); | |
789 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); | |
790 | fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size); | |
642a4f96 | 791 | |
a37af289 | 792 | stl_p(header+0x218, initrd_addr); |
642a4f96 TS |
793 | stl_p(header+0x21c, initrd_size); |
794 | } | |
795 | ||
45a50b16 | 796 | /* load kernel and setup */ |
642a4f96 TS |
797 | setup_size = header[0x1f1]; |
798 | if (setup_size == 0) | |
799 | setup_size = 4; | |
642a4f96 | 800 | setup_size = (setup_size+1)*512; |
45a50b16 | 801 | kernel_size -= setup_size; |
642a4f96 | 802 | |
7267c094 AL |
803 | setup = g_malloc(setup_size); |
804 | kernel = g_malloc(kernel_size); | |
45a50b16 | 805 | fseek(f, 0, SEEK_SET); |
5a41ecc5 KS |
806 | if (fread(setup, 1, setup_size, f) != setup_size) { |
807 | fprintf(stderr, "fread() failed\n"); | |
808 | exit(1); | |
809 | } | |
810 | if (fread(kernel, 1, kernel_size, f) != kernel_size) { | |
811 | fprintf(stderr, "fread() failed\n"); | |
812 | exit(1); | |
813 | } | |
642a4f96 | 814 | fclose(f); |
45a50b16 | 815 | memcpy(setup, header, MIN(sizeof(header), setup_size)); |
57a46d05 AG |
816 | |
817 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr); | |
818 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
819 | fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size); | |
820 | ||
821 | fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr); | |
822 | fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size); | |
823 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size); | |
824 | ||
2e55e842 GN |
825 | option_rom[nb_option_roms].name = "linuxboot.bin"; |
826 | option_rom[nb_option_roms].bootindex = 0; | |
57a46d05 | 827 | nb_option_roms++; |
642a4f96 TS |
828 | } |
829 | ||
b41a2cd1 FB |
830 | #define NE2000_NB_MAX 6 |
831 | ||
675d6f82 BS |
832 | static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, |
833 | 0x280, 0x380 }; | |
834 | static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 }; | |
b41a2cd1 | 835 | |
675d6f82 BS |
836 | static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc }; |
837 | static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 }; | |
6508fe59 | 838 | |
48a18b3c | 839 | void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd) |
a41b2ff2 PB |
840 | { |
841 | static int nb_ne2k = 0; | |
842 | ||
843 | if (nb_ne2k == NE2000_NB_MAX) | |
844 | return; | |
48a18b3c | 845 | isa_ne2000_init(bus, ne2000_io[nb_ne2k], |
9453c5bc | 846 | ne2000_irq[nb_ne2k], nd); |
a41b2ff2 PB |
847 | nb_ne2k++; |
848 | } | |
849 | ||
92a16d7a | 850 | DeviceState *cpu_get_current_apic(void) |
0e26b7b8 BS |
851 | { |
852 | if (cpu_single_env) { | |
853 | return cpu_single_env->apic_state; | |
854 | } else { | |
855 | return NULL; | |
856 | } | |
857 | } | |
858 | ||
845773ab | 859 | void pc_acpi_smi_interrupt(void *opaque, int irq, int level) |
53b67b30 | 860 | { |
4a8fa5dc | 861 | CPUX86State *s = opaque; |
53b67b30 BS |
862 | |
863 | if (level) { | |
864 | cpu_interrupt(s, CPU_INTERRUPT_SMI); | |
865 | } | |
866 | } | |
867 | ||
845773ab | 868 | void pc_cpus_init(const char *cpu_model) |
70166477 IY |
869 | { |
870 | int i; | |
871 | ||
872 | /* init CPUs */ | |
873 | if (cpu_model == NULL) { | |
874 | #ifdef TARGET_X86_64 | |
875 | cpu_model = "qemu64"; | |
876 | #else | |
877 | cpu_model = "qemu32"; | |
878 | #endif | |
879 | } | |
880 | ||
bdeec802 IM |
881 | for (i = 0; i < smp_cpus; i++) { |
882 | if (!cpu_x86_init(cpu_model)) { | |
883 | fprintf(stderr, "Unable to find x86 CPU definition\n"); | |
884 | exit(1); | |
885 | } | |
70166477 IY |
886 | } |
887 | } | |
888 | ||
459ae5ea | 889 | void *pc_memory_init(MemoryRegion *system_memory, |
4aa63af1 | 890 | const char *kernel_filename, |
845773ab IY |
891 | const char *kernel_cmdline, |
892 | const char *initrd_filename, | |
e0e7e67b | 893 | ram_addr_t below_4g_mem_size, |
ae0a5466 | 894 | ram_addr_t above_4g_mem_size, |
4463aee6 | 895 | MemoryRegion *rom_memory, |
ae0a5466 | 896 | MemoryRegion **ram_memory) |
80cabfad | 897 | { |
cbc5b5f3 JJ |
898 | int linux_boot, i; |
899 | MemoryRegion *ram, *option_rom_mr; | |
00cb2a99 | 900 | MemoryRegion *ram_below_4g, *ram_above_4g; |
81a204e4 | 901 | void *fw_cfg; |
d592d303 | 902 | |
80cabfad FB |
903 | linux_boot = (kernel_filename != NULL); |
904 | ||
00cb2a99 | 905 | /* Allocate RAM. We allocate it as a single memory region and use |
66a0a2cb | 906 | * aliases to address portions of it, mostly for backwards compatibility |
00cb2a99 AK |
907 | * with older qemus that used qemu_ram_alloc(). |
908 | */ | |
7267c094 | 909 | ram = g_malloc(sizeof(*ram)); |
c5705a77 | 910 | memory_region_init_ram(ram, "pc.ram", |
00cb2a99 | 911 | below_4g_mem_size + above_4g_mem_size); |
c5705a77 | 912 | vmstate_register_ram_global(ram); |
ae0a5466 | 913 | *ram_memory = ram; |
7267c094 | 914 | ram_below_4g = g_malloc(sizeof(*ram_below_4g)); |
00cb2a99 AK |
915 | memory_region_init_alias(ram_below_4g, "ram-below-4g", ram, |
916 | 0, below_4g_mem_size); | |
917 | memory_region_add_subregion(system_memory, 0, ram_below_4g); | |
bbe80adf | 918 | if (above_4g_mem_size > 0) { |
7267c094 | 919 | ram_above_4g = g_malloc(sizeof(*ram_above_4g)); |
00cb2a99 AK |
920 | memory_region_init_alias(ram_above_4g, "ram-above-4g", ram, |
921 | below_4g_mem_size, above_4g_mem_size); | |
922 | memory_region_add_subregion(system_memory, 0x100000000ULL, | |
923 | ram_above_4g); | |
bbe80adf | 924 | } |
82b36dc3 | 925 | |
cbc5b5f3 JJ |
926 | |
927 | /* Initialize PC system firmware */ | |
928 | pc_system_firmware_init(rom_memory); | |
00cb2a99 | 929 | |
7267c094 | 930 | option_rom_mr = g_malloc(sizeof(*option_rom_mr)); |
c5705a77 AK |
931 | memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE); |
932 | vmstate_register_ram_global(option_rom_mr); | |
4463aee6 | 933 | memory_region_add_subregion_overlap(rom_memory, |
00cb2a99 AK |
934 | PC_ROM_MIN_VGA, |
935 | option_rom_mr, | |
936 | 1); | |
f753ff16 | 937 | |
bf483392 | 938 | fw_cfg = bochs_bios_init(); |
8832cb80 | 939 | rom_set_fw(fw_cfg); |
1d108d97 | 940 | |
f753ff16 | 941 | if (linux_boot) { |
81a204e4 | 942 | load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size); |
f753ff16 PB |
943 | } |
944 | ||
945 | for (i = 0; i < nb_option_roms; i++) { | |
2e55e842 | 946 | rom_add_option(option_rom[i].name, option_rom[i].bootindex); |
406c8df3 | 947 | } |
459ae5ea | 948 | return fw_cfg; |
3d53f5c3 IY |
949 | } |
950 | ||
845773ab IY |
951 | qemu_irq *pc_allocate_cpu_irq(void) |
952 | { | |
953 | return qemu_allocate_irqs(pic_irq_request, NULL, 1); | |
954 | } | |
955 | ||
48a18b3c | 956 | DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus) |
765d7908 | 957 | { |
ad6d45fa AL |
958 | DeviceState *dev = NULL; |
959 | ||
16094b75 AJ |
960 | if (pci_bus) { |
961 | PCIDevice *pcidev = pci_vga_init(pci_bus); | |
962 | dev = pcidev ? &pcidev->qdev : NULL; | |
963 | } else if (isa_bus) { | |
964 | ISADevice *isadev = isa_vga_init(isa_bus); | |
965 | dev = isadev ? &isadev->qdev : NULL; | |
765d7908 | 966 | } |
ad6d45fa | 967 | return dev; |
765d7908 IY |
968 | } |
969 | ||
4556bd8b BS |
970 | static void cpu_request_exit(void *opaque, int irq, int level) |
971 | { | |
4a8fa5dc | 972 | CPUX86State *env = cpu_single_env; |
4556bd8b BS |
973 | |
974 | if (env && level) { | |
975 | cpu_exit(env); | |
976 | } | |
977 | } | |
978 | ||
258711c6 JG |
979 | static const MemoryRegionOps ioport80_io_ops = { |
980 | .write = ioport80_write, | |
981 | .endianness = DEVICE_NATIVE_ENDIAN, | |
982 | .impl = { | |
983 | .min_access_size = 1, | |
984 | .max_access_size = 1, | |
985 | }, | |
986 | }; | |
987 | ||
988 | static const MemoryRegionOps ioportF0_io_ops = { | |
989 | .write = ioportF0_write, | |
990 | .endianness = DEVICE_NATIVE_ENDIAN, | |
991 | .impl = { | |
992 | .min_access_size = 1, | |
993 | .max_access_size = 1, | |
994 | }, | |
995 | }; | |
996 | ||
48a18b3c | 997 | void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi, |
1611977c | 998 | ISADevice **rtc_state, |
34d4260e | 999 | ISADevice **floppy, |
1611977c | 1000 | bool no_vmport) |
ffe513da IY |
1001 | { |
1002 | int i; | |
1003 | DriveInfo *fd[MAX_FD]; | |
ce967e2f JK |
1004 | DeviceState *hpet = NULL; |
1005 | int pit_isa_irq = 0; | |
1006 | qemu_irq pit_alt_irq = NULL; | |
7d932dfd | 1007 | qemu_irq rtc_irq = NULL; |
956a3e6b | 1008 | qemu_irq *a20_line; |
c2d8d311 | 1009 | ISADevice *i8042, *port92, *vmmouse, *pit = NULL; |
4556bd8b | 1010 | qemu_irq *cpu_exit_irq; |
258711c6 JG |
1011 | MemoryRegion *ioport80_io = g_new(MemoryRegion, 1); |
1012 | MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1); | |
ffe513da | 1013 | |
258711c6 JG |
1014 | memory_region_init_io(ioport80_io, &ioport80_io_ops, NULL, "ioport80", 1); |
1015 | memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io); | |
ffe513da | 1016 | |
258711c6 JG |
1017 | memory_region_init_io(ioportF0_io, &ioportF0_io_ops, NULL, "ioportF0", 1); |
1018 | memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io); | |
ffe513da | 1019 | |
5d17c0d2 JK |
1020 | /* |
1021 | * Check if an HPET shall be created. | |
1022 | * | |
1023 | * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT | |
1024 | * when the HPET wants to take over. Thus we have to disable the latter. | |
1025 | */ | |
1026 | if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) { | |
ce967e2f | 1027 | hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL); |
822557eb | 1028 | |
dd703b99 | 1029 | if (hpet) { |
b881fbe9 JK |
1030 | for (i = 0; i < GSI_NUM_PINS; i++) { |
1031 | sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]); | |
dd703b99 | 1032 | } |
ce967e2f JK |
1033 | pit_isa_irq = -1; |
1034 | pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT); | |
1035 | rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT); | |
822557eb | 1036 | } |
ffe513da | 1037 | } |
48a18b3c | 1038 | *rtc_state = rtc_init(isa_bus, 2000, rtc_irq); |
7d932dfd JK |
1039 | |
1040 | qemu_register_boot_set(pc_boot_set, *rtc_state); | |
1041 | ||
c2d8d311 SS |
1042 | if (!xen_enabled()) { |
1043 | if (kvm_irqchip_in_kernel()) { | |
1044 | pit = kvm_pit_init(isa_bus, 0x40); | |
1045 | } else { | |
1046 | pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq); | |
1047 | } | |
1048 | if (hpet) { | |
1049 | /* connect PIT to output control line of the HPET */ | |
1050 | qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(&pit->qdev, 0)); | |
1051 | } | |
1052 | pcspk_init(isa_bus, pit); | |
ce967e2f | 1053 | } |
ffe513da IY |
1054 | |
1055 | for(i = 0; i < MAX_SERIAL_PORTS; i++) { | |
1056 | if (serial_hds[i]) { | |
48a18b3c | 1057 | serial_isa_init(isa_bus, i, serial_hds[i]); |
ffe513da IY |
1058 | } |
1059 | } | |
1060 | ||
1061 | for(i = 0; i < MAX_PARALLEL_PORTS; i++) { | |
1062 | if (parallel_hds[i]) { | |
48a18b3c | 1063 | parallel_init(isa_bus, i, parallel_hds[i]); |
ffe513da IY |
1064 | } |
1065 | } | |
1066 | ||
4b78a802 | 1067 | a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2); |
48a18b3c | 1068 | i8042 = isa_create_simple(isa_bus, "i8042"); |
4b78a802 | 1069 | i8042_setup_a20_line(i8042, &a20_line[0]); |
1611977c | 1070 | if (!no_vmport) { |
48a18b3c HP |
1071 | vmport_init(isa_bus); |
1072 | vmmouse = isa_try_create(isa_bus, "vmmouse"); | |
1611977c AP |
1073 | } else { |
1074 | vmmouse = NULL; | |
1075 | } | |
86d86414 BS |
1076 | if (vmmouse) { |
1077 | qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042); | |
43f20196 | 1078 | qdev_init_nofail(&vmmouse->qdev); |
86d86414 | 1079 | } |
48a18b3c | 1080 | port92 = isa_create_simple(isa_bus, "port92"); |
4b78a802 | 1081 | port92_init(port92, &a20_line[1]); |
956a3e6b | 1082 | |
4556bd8b BS |
1083 | cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1); |
1084 | DMA_init(0, cpu_exit_irq); | |
ffe513da IY |
1085 | |
1086 | for(i = 0; i < MAX_FD; i++) { | |
1087 | fd[i] = drive_get(IF_FLOPPY, 0, i); | |
1088 | } | |
48a18b3c | 1089 | *floppy = fdctrl_init_isa(isa_bus, fd); |
ffe513da IY |
1090 | } |
1091 | ||
9011a1a7 IY |
1092 | void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus) |
1093 | { | |
1094 | int i; | |
1095 | ||
1096 | for (i = 0; i < nb_nics; i++) { | |
1097 | NICInfo *nd = &nd_table[i]; | |
1098 | ||
1099 | if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) { | |
1100 | pc_init_ne2k_isa(isa_bus, nd); | |
1101 | } else { | |
1102 | pci_nic_init_nofail(nd, "e1000", NULL); | |
1103 | } | |
1104 | } | |
1105 | } | |
1106 | ||
845773ab | 1107 | void pc_pci_device_init(PCIBus *pci_bus) |
e3a5cf42 IY |
1108 | { |
1109 | int max_bus; | |
1110 | int bus; | |
1111 | ||
1112 | max_bus = drive_get_max_bus(IF_SCSI); | |
1113 | for (bus = 0; bus <= max_bus; bus++) { | |
1114 | pci_create_simple(pci_bus, -1, "lsi53c895a"); | |
1115 | } | |
1116 | } | |
a39e3564 JB |
1117 | |
1118 | void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name) | |
1119 | { | |
1120 | DeviceState *dev; | |
1121 | SysBusDevice *d; | |
1122 | unsigned int i; | |
1123 | ||
1124 | if (kvm_irqchip_in_kernel()) { | |
1125 | dev = qdev_create(NULL, "kvm-ioapic"); | |
1126 | } else { | |
1127 | dev = qdev_create(NULL, "ioapic"); | |
1128 | } | |
1129 | if (parent_name) { | |
1130 | object_property_add_child(object_resolve_path(parent_name, NULL), | |
1131 | "ioapic", OBJECT(dev), NULL); | |
1132 | } | |
1133 | qdev_init_nofail(dev); | |
1134 | d = sysbus_from_qdev(dev); | |
1135 | sysbus_mmio_map(d, 0, 0xfec00000); | |
1136 | ||
1137 | for (i = 0; i < IOAPIC_NUM_PINS; i++) { | |
1138 | gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i); | |
1139 | } | |
1140 | } |