]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU PC System Emulator | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "pc.h" | |
26 | #include "fdc.h" | |
27 | #include "pci.h" | |
28 | #include "block.h" | |
29 | #include "sysemu.h" | |
30 | #include "audio/audio.h" | |
31 | #include "net.h" | |
32 | #include "smbus.h" | |
33 | #include "boards.h" | |
376253ec | 34 | #include "monitor.h" |
3cce6243 | 35 | #include "fw_cfg.h" |
16b29ae1 | 36 | #include "hpet_emul.h" |
9dd986cc | 37 | #include "watchdog.h" |
b6f6e3d3 | 38 | #include "smbios.h" |
80cabfad | 39 | |
b41a2cd1 FB |
40 | /* output Bochs bios info messages */ |
41 | //#define DEBUG_BIOS | |
42 | ||
80cabfad FB |
43 | #define BIOS_FILENAME "bios.bin" |
44 | #define VGABIOS_FILENAME "vgabios.bin" | |
de9258a8 | 45 | #define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin" |
80cabfad | 46 | |
7fb4fdcf AZ |
47 | #define PC_MAX_BIOS_SIZE (4 * 1024 * 1024) |
48 | ||
a80274c3 PB |
49 | /* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */ |
50 | #define ACPI_DATA_SIZE 0x10000 | |
3cce6243 | 51 | #define BIOS_CFG_IOPORT 0x510 |
8a92ea2f | 52 | #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0) |
b6f6e3d3 | 53 | #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1) |
80cabfad | 54 | |
e4bcb14c TS |
55 | #define MAX_IDE_BUS 2 |
56 | ||
baca51fa | 57 | static fdctrl_t *floppy_controller; |
b0a21b53 | 58 | static RTCState *rtc_state; |
ec844b96 | 59 | static PITState *pit; |
d592d303 | 60 | static IOAPICState *ioapic; |
a5954d5c | 61 | static PCIDevice *i440fx_state; |
80cabfad | 62 | |
e28f9884 GC |
63 | typedef struct rom_reset_data { |
64 | uint8_t *data; | |
65 | target_phys_addr_t addr; | |
66 | unsigned size; | |
67 | } RomResetData; | |
68 | ||
69 | static void option_rom_reset(void *_rrd) | |
70 | { | |
71 | RomResetData *rrd = _rrd; | |
72 | ||
73 | cpu_physical_memory_write_rom(rrd->addr, rrd->data, rrd->size); | |
74 | } | |
75 | ||
76 | static void option_rom_setup_reset(target_phys_addr_t addr, unsigned size) | |
77 | { | |
78 | RomResetData *rrd = qemu_malloc(sizeof *rrd); | |
79 | ||
80 | rrd->data = qemu_malloc(size); | |
81 | cpu_physical_memory_read(addr, rrd->data, size); | |
82 | rrd->addr = addr; | |
83 | rrd->size = size; | |
8217606e | 84 | qemu_register_reset(option_rom_reset, 0, rrd); |
e28f9884 GC |
85 | } |
86 | ||
b41a2cd1 | 87 | static void ioport80_write(void *opaque, uint32_t addr, uint32_t data) |
80cabfad FB |
88 | { |
89 | } | |
90 | ||
f929aad6 | 91 | /* MSDOS compatibility mode FPU exception support */ |
d537cf6c | 92 | static qemu_irq ferr_irq; |
f929aad6 FB |
93 | /* XXX: add IGNNE support */ |
94 | void cpu_set_ferr(CPUX86State *s) | |
95 | { | |
d537cf6c | 96 | qemu_irq_raise(ferr_irq); |
f929aad6 FB |
97 | } |
98 | ||
99 | static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data) | |
100 | { | |
d537cf6c | 101 | qemu_irq_lower(ferr_irq); |
f929aad6 FB |
102 | } |
103 | ||
28ab0e2e | 104 | /* TSC handling */ |
28ab0e2e FB |
105 | uint64_t cpu_get_tsc(CPUX86State *env) |
106 | { | |
1dce7c3c FB |
107 | /* Note: when using kqemu, it is more logical to return the host TSC |
108 | because kqemu does not trap the RDTSC instruction for | |
109 | performance reasons */ | |
640f42e4 | 110 | #ifdef CONFIG_KQEMU |
1dce7c3c FB |
111 | if (env->kqemu_enabled) { |
112 | return cpu_get_real_ticks(); | |
5fafdf24 | 113 | } else |
1dce7c3c FB |
114 | #endif |
115 | { | |
116 | return cpu_get_ticks(); | |
117 | } | |
28ab0e2e FB |
118 | } |
119 | ||
a5954d5c FB |
120 | /* SMM support */ |
121 | void cpu_smm_update(CPUState *env) | |
122 | { | |
123 | if (i440fx_state && env == first_cpu) | |
124 | i440fx_set_smm(i440fx_state, (env->hflags >> HF_SMM_SHIFT) & 1); | |
125 | } | |
126 | ||
127 | ||
3de388f6 FB |
128 | /* IRQ handling */ |
129 | int cpu_get_pic_interrupt(CPUState *env) | |
130 | { | |
131 | int intno; | |
132 | ||
3de388f6 FB |
133 | intno = apic_get_interrupt(env); |
134 | if (intno >= 0) { | |
135 | /* set irq request if a PIC irq is still pending */ | |
136 | /* XXX: improve that */ | |
5fafdf24 | 137 | pic_update_irq(isa_pic); |
3de388f6 FB |
138 | return intno; |
139 | } | |
3de388f6 | 140 | /* read the irq from the PIC */ |
0e21e12b TS |
141 | if (!apic_accept_pic_intr(env)) |
142 | return -1; | |
143 | ||
3de388f6 FB |
144 | intno = pic_read_irq(isa_pic); |
145 | return intno; | |
146 | } | |
147 | ||
d537cf6c | 148 | static void pic_irq_request(void *opaque, int irq, int level) |
3de388f6 | 149 | { |
a5b38b51 AJ |
150 | CPUState *env = first_cpu; |
151 | ||
d5529471 AJ |
152 | if (env->apic_state) { |
153 | while (env) { | |
154 | if (apic_accept_pic_intr(env)) | |
1a7de94a | 155 | apic_deliver_pic_intr(env, level); |
d5529471 AJ |
156 | env = env->next_cpu; |
157 | } | |
158 | } else { | |
b614106a AJ |
159 | if (level) |
160 | cpu_interrupt(env, CPU_INTERRUPT_HARD); | |
161 | else | |
162 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
a5b38b51 | 163 | } |
3de388f6 FB |
164 | } |
165 | ||
b0a21b53 FB |
166 | /* PC cmos mappings */ |
167 | ||
80cabfad FB |
168 | #define REG_EQUIPMENT_BYTE 0x14 |
169 | ||
777428f2 FB |
170 | static int cmos_get_fd_drive_type(int fd0) |
171 | { | |
172 | int val; | |
173 | ||
174 | switch (fd0) { | |
175 | case 0: | |
176 | /* 1.44 Mb 3"5 drive */ | |
177 | val = 4; | |
178 | break; | |
179 | case 1: | |
180 | /* 2.88 Mb 3"5 drive */ | |
181 | val = 5; | |
182 | break; | |
183 | case 2: | |
184 | /* 1.2 Mb 5"5 drive */ | |
185 | val = 2; | |
186 | break; | |
187 | default: | |
188 | val = 0; | |
189 | break; | |
190 | } | |
191 | return val; | |
192 | } | |
193 | ||
5fafdf24 | 194 | static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd) |
ba6c2377 FB |
195 | { |
196 | RTCState *s = rtc_state; | |
197 | int cylinders, heads, sectors; | |
198 | bdrv_get_geometry_hint(hd, &cylinders, &heads, §ors); | |
199 | rtc_set_memory(s, type_ofs, 47); | |
200 | rtc_set_memory(s, info_ofs, cylinders); | |
201 | rtc_set_memory(s, info_ofs + 1, cylinders >> 8); | |
202 | rtc_set_memory(s, info_ofs + 2, heads); | |
203 | rtc_set_memory(s, info_ofs + 3, 0xff); | |
204 | rtc_set_memory(s, info_ofs + 4, 0xff); | |
205 | rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3)); | |
206 | rtc_set_memory(s, info_ofs + 6, cylinders); | |
207 | rtc_set_memory(s, info_ofs + 7, cylinders >> 8); | |
208 | rtc_set_memory(s, info_ofs + 8, sectors); | |
209 | } | |
210 | ||
6ac0e82d AZ |
211 | /* convert boot_device letter to something recognizable by the bios */ |
212 | static int boot_device2nibble(char boot_device) | |
213 | { | |
214 | switch(boot_device) { | |
215 | case 'a': | |
216 | case 'b': | |
217 | return 0x01; /* floppy boot */ | |
218 | case 'c': | |
219 | return 0x02; /* hard drive boot */ | |
220 | case 'd': | |
221 | return 0x03; /* CD-ROM boot */ | |
222 | case 'n': | |
223 | return 0x04; /* Network boot */ | |
224 | } | |
225 | return 0; | |
226 | } | |
227 | ||
0ecdffbb AJ |
228 | /* copy/pasted from cmos_init, should be made a general function |
229 | and used there as well */ | |
3b4366de | 230 | static int pc_boot_set(void *opaque, const char *boot_device) |
0ecdffbb | 231 | { |
376253ec | 232 | Monitor *mon = cur_mon; |
0ecdffbb | 233 | #define PC_MAX_BOOT_DEVICES 3 |
3b4366de | 234 | RTCState *s = (RTCState *)opaque; |
0ecdffbb AJ |
235 | int nbds, bds[3] = { 0, }; |
236 | int i; | |
237 | ||
238 | nbds = strlen(boot_device); | |
239 | if (nbds > PC_MAX_BOOT_DEVICES) { | |
376253ec | 240 | monitor_printf(mon, "Too many boot devices for PC\n"); |
0ecdffbb AJ |
241 | return(1); |
242 | } | |
243 | for (i = 0; i < nbds; i++) { | |
244 | bds[i] = boot_device2nibble(boot_device[i]); | |
245 | if (bds[i] == 0) { | |
376253ec AL |
246 | monitor_printf(mon, "Invalid boot device for PC: '%c'\n", |
247 | boot_device[i]); | |
0ecdffbb AJ |
248 | return(1); |
249 | } | |
250 | } | |
251 | rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]); | |
252 | rtc_set_memory(s, 0x38, (bds[2] << 4)); | |
253 | return(0); | |
254 | } | |
255 | ||
ba6c2377 | 256 | /* hd_table must contain 4 block drivers */ |
00f82b8a AJ |
257 | static void cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size, |
258 | const char *boot_device, BlockDriverState **hd_table) | |
80cabfad | 259 | { |
b0a21b53 | 260 | RTCState *s = rtc_state; |
28c5af54 | 261 | int nbds, bds[3] = { 0, }; |
80cabfad | 262 | int val; |
b41a2cd1 | 263 | int fd0, fd1, nb; |
ba6c2377 | 264 | int i; |
b0a21b53 | 265 | |
b0a21b53 | 266 | /* various important CMOS locations needed by PC/Bochs bios */ |
80cabfad FB |
267 | |
268 | /* memory size */ | |
333190eb FB |
269 | val = 640; /* base memory in K */ |
270 | rtc_set_memory(s, 0x15, val); | |
271 | rtc_set_memory(s, 0x16, val >> 8); | |
272 | ||
80cabfad FB |
273 | val = (ram_size / 1024) - 1024; |
274 | if (val > 65535) | |
275 | val = 65535; | |
b0a21b53 FB |
276 | rtc_set_memory(s, 0x17, val); |
277 | rtc_set_memory(s, 0x18, val >> 8); | |
278 | rtc_set_memory(s, 0x30, val); | |
279 | rtc_set_memory(s, 0x31, val >> 8); | |
80cabfad | 280 | |
00f82b8a AJ |
281 | if (above_4g_mem_size) { |
282 | rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16); | |
283 | rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24); | |
284 | rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32); | |
285 | } | |
286 | ||
9da98861 FB |
287 | if (ram_size > (16 * 1024 * 1024)) |
288 | val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536); | |
289 | else | |
290 | val = 0; | |
80cabfad FB |
291 | if (val > 65535) |
292 | val = 65535; | |
b0a21b53 FB |
293 | rtc_set_memory(s, 0x34, val); |
294 | rtc_set_memory(s, 0x35, val >> 8); | |
3b46e624 | 295 | |
298e01b6 AJ |
296 | /* set the number of CPU */ |
297 | rtc_set_memory(s, 0x5f, smp_cpus - 1); | |
298 | ||
6ac0e82d | 299 | /* set boot devices, and disable floppy signature check if requested */ |
28c5af54 JM |
300 | #define PC_MAX_BOOT_DEVICES 3 |
301 | nbds = strlen(boot_device); | |
302 | if (nbds > PC_MAX_BOOT_DEVICES) { | |
303 | fprintf(stderr, "Too many boot devices for PC\n"); | |
304 | exit(1); | |
305 | } | |
306 | for (i = 0; i < nbds; i++) { | |
307 | bds[i] = boot_device2nibble(boot_device[i]); | |
308 | if (bds[i] == 0) { | |
309 | fprintf(stderr, "Invalid boot device for PC: '%c'\n", | |
310 | boot_device[i]); | |
311 | exit(1); | |
312 | } | |
313 | } | |
314 | rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]); | |
315 | rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1)); | |
80cabfad | 316 | |
b41a2cd1 FB |
317 | /* floppy type */ |
318 | ||
baca51fa FB |
319 | fd0 = fdctrl_get_drive_type(floppy_controller, 0); |
320 | fd1 = fdctrl_get_drive_type(floppy_controller, 1); | |
80cabfad | 321 | |
777428f2 | 322 | val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1); |
b0a21b53 | 323 | rtc_set_memory(s, 0x10, val); |
3b46e624 | 324 | |
b0a21b53 | 325 | val = 0; |
b41a2cd1 | 326 | nb = 0; |
80cabfad FB |
327 | if (fd0 < 3) |
328 | nb++; | |
329 | if (fd1 < 3) | |
330 | nb++; | |
331 | switch (nb) { | |
332 | case 0: | |
333 | break; | |
334 | case 1: | |
b0a21b53 | 335 | val |= 0x01; /* 1 drive, ready for boot */ |
80cabfad FB |
336 | break; |
337 | case 2: | |
b0a21b53 | 338 | val |= 0x41; /* 2 drives, ready for boot */ |
80cabfad FB |
339 | break; |
340 | } | |
b0a21b53 FB |
341 | val |= 0x02; /* FPU is there */ |
342 | val |= 0x04; /* PS/2 mouse installed */ | |
343 | rtc_set_memory(s, REG_EQUIPMENT_BYTE, val); | |
344 | ||
ba6c2377 FB |
345 | /* hard drives */ |
346 | ||
347 | rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0)); | |
348 | if (hd_table[0]) | |
349 | cmos_init_hd(0x19, 0x1b, hd_table[0]); | |
5fafdf24 | 350 | if (hd_table[1]) |
ba6c2377 FB |
351 | cmos_init_hd(0x1a, 0x24, hd_table[1]); |
352 | ||
353 | val = 0; | |
40b6ecc6 | 354 | for (i = 0; i < 4; i++) { |
ba6c2377 | 355 | if (hd_table[i]) { |
46d4767d FB |
356 | int cylinders, heads, sectors, translation; |
357 | /* NOTE: bdrv_get_geometry_hint() returns the physical | |
358 | geometry. It is always such that: 1 <= sects <= 63, 1 | |
359 | <= heads <= 16, 1 <= cylinders <= 16383. The BIOS | |
360 | geometry can be different if a translation is done. */ | |
361 | translation = bdrv_get_translation_hint(hd_table[i]); | |
362 | if (translation == BIOS_ATA_TRANSLATION_AUTO) { | |
363 | bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, §ors); | |
364 | if (cylinders <= 1024 && heads <= 16 && sectors <= 63) { | |
365 | /* No translation. */ | |
366 | translation = 0; | |
367 | } else { | |
368 | /* LBA translation. */ | |
369 | translation = 1; | |
370 | } | |
40b6ecc6 | 371 | } else { |
46d4767d | 372 | translation--; |
ba6c2377 | 373 | } |
ba6c2377 FB |
374 | val |= translation << (i * 2); |
375 | } | |
40b6ecc6 | 376 | } |
ba6c2377 | 377 | rtc_set_memory(s, 0x39, val); |
80cabfad FB |
378 | } |
379 | ||
59b8ad81 FB |
380 | void ioport_set_a20(int enable) |
381 | { | |
382 | /* XXX: send to all CPUs ? */ | |
383 | cpu_x86_set_a20(first_cpu, enable); | |
384 | } | |
385 | ||
386 | int ioport_get_a20(void) | |
387 | { | |
388 | return ((first_cpu->a20_mask >> 20) & 1); | |
389 | } | |
390 | ||
e1a23744 FB |
391 | static void ioport92_write(void *opaque, uint32_t addr, uint32_t val) |
392 | { | |
59b8ad81 | 393 | ioport_set_a20((val >> 1) & 1); |
e1a23744 FB |
394 | /* XXX: bit 0 is fast reset */ |
395 | } | |
396 | ||
397 | static uint32_t ioport92_read(void *opaque, uint32_t addr) | |
398 | { | |
59b8ad81 | 399 | return ioport_get_a20() << 1; |
e1a23744 FB |
400 | } |
401 | ||
80cabfad FB |
402 | /***********************************************************/ |
403 | /* Bochs BIOS debug ports */ | |
404 | ||
9596ebb7 | 405 | static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val) |
80cabfad | 406 | { |
a2f659ee FB |
407 | static const char shutdown_str[8] = "Shutdown"; |
408 | static int shutdown_index = 0; | |
3b46e624 | 409 | |
80cabfad FB |
410 | switch(addr) { |
411 | /* Bochs BIOS messages */ | |
412 | case 0x400: | |
413 | case 0x401: | |
414 | fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val); | |
415 | exit(1); | |
416 | case 0x402: | |
417 | case 0x403: | |
418 | #ifdef DEBUG_BIOS | |
419 | fprintf(stderr, "%c", val); | |
420 | #endif | |
421 | break; | |
a2f659ee FB |
422 | case 0x8900: |
423 | /* same as Bochs power off */ | |
424 | if (val == shutdown_str[shutdown_index]) { | |
425 | shutdown_index++; | |
426 | if (shutdown_index == 8) { | |
427 | shutdown_index = 0; | |
428 | qemu_system_shutdown_request(); | |
429 | } | |
430 | } else { | |
431 | shutdown_index = 0; | |
432 | } | |
433 | break; | |
80cabfad FB |
434 | |
435 | /* LGPL'ed VGA BIOS messages */ | |
436 | case 0x501: | |
437 | case 0x502: | |
438 | fprintf(stderr, "VGA BIOS panic, line %d\n", val); | |
439 | exit(1); | |
440 | case 0x500: | |
441 | case 0x503: | |
442 | #ifdef DEBUG_BIOS | |
443 | fprintf(stderr, "%c", val); | |
444 | #endif | |
445 | break; | |
446 | } | |
447 | } | |
448 | ||
11c2fd3e AL |
449 | extern uint64_t node_cpumask[MAX_NODES]; |
450 | ||
9596ebb7 | 451 | static void bochs_bios_init(void) |
80cabfad | 452 | { |
3cce6243 | 453 | void *fw_cfg; |
b6f6e3d3 AL |
454 | uint8_t *smbios_table; |
455 | size_t smbios_len; | |
11c2fd3e AL |
456 | uint64_t *numa_fw_cfg; |
457 | int i, j; | |
3cce6243 | 458 | |
b41a2cd1 FB |
459 | register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL); |
460 | register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL); | |
461 | register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL); | |
462 | register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL); | |
a2f659ee | 463 | register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL); |
b41a2cd1 FB |
464 | |
465 | register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL); | |
466 | register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL); | |
467 | register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL); | |
468 | register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL); | |
3cce6243 BS |
469 | |
470 | fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0); | |
471 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); | |
905fdcb5 | 472 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
80deece2 BS |
473 | fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables, |
474 | acpi_tables_len); | |
b6f6e3d3 AL |
475 | |
476 | smbios_table = smbios_get_table(&smbios_len); | |
477 | if (smbios_table) | |
478 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES, | |
479 | smbios_table, smbios_len); | |
11c2fd3e AL |
480 | |
481 | /* allocate memory for the NUMA channel: one (64bit) word for the number | |
482 | * of nodes, one word for each VCPU->node and one word for each node to | |
483 | * hold the amount of memory. | |
484 | */ | |
485 | numa_fw_cfg = qemu_mallocz((1 + smp_cpus + nb_numa_nodes) * 8); | |
486 | numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes); | |
487 | for (i = 0; i < smp_cpus; i++) { | |
488 | for (j = 0; j < nb_numa_nodes; j++) { | |
489 | if (node_cpumask[j] & (1 << i)) { | |
490 | numa_fw_cfg[i + 1] = cpu_to_le64(j); | |
491 | break; | |
492 | } | |
493 | } | |
494 | } | |
495 | for (i = 0; i < nb_numa_nodes; i++) { | |
496 | numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]); | |
497 | } | |
498 | fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg, | |
499 | (1 + smp_cpus + nb_numa_nodes) * 8); | |
80cabfad FB |
500 | } |
501 | ||
642a4f96 TS |
502 | /* Generate an initial boot sector which sets state and jump to |
503 | a specified vector */ | |
7ffa4767 | 504 | static void generate_bootsect(target_phys_addr_t option_rom, |
4fc9af53 | 505 | uint32_t gpr[8], uint16_t segs[6], uint16_t ip) |
642a4f96 | 506 | { |
4fc9af53 AL |
507 | uint8_t rom[512], *p, *reloc; |
508 | uint8_t sum; | |
642a4f96 TS |
509 | int i; |
510 | ||
4fc9af53 AL |
511 | memset(rom, 0, sizeof(rom)); |
512 | ||
513 | p = rom; | |
514 | /* Make sure we have an option rom signature */ | |
515 | *p++ = 0x55; | |
516 | *p++ = 0xaa; | |
642a4f96 | 517 | |
4fc9af53 AL |
518 | /* ROM size in sectors*/ |
519 | *p++ = 1; | |
642a4f96 | 520 | |
4fc9af53 | 521 | /* Hook int19 */ |
642a4f96 | 522 | |
4fc9af53 AL |
523 | *p++ = 0x50; /* push ax */ |
524 | *p++ = 0x1e; /* push ds */ | |
525 | *p++ = 0x31; *p++ = 0xc0; /* xor ax, ax */ | |
526 | *p++ = 0x8e; *p++ = 0xd8; /* mov ax, ds */ | |
642a4f96 | 527 | |
4fc9af53 AL |
528 | *p++ = 0xc7; *p++ = 0x06; /* movvw _start,0x64 */ |
529 | *p++ = 0x64; *p++ = 0x00; | |
530 | reloc = p; | |
531 | *p++ = 0x00; *p++ = 0x00; | |
532 | ||
533 | *p++ = 0x8c; *p++ = 0x0e; /* mov cs,0x66 */ | |
534 | *p++ = 0x66; *p++ = 0x00; | |
535 | ||
536 | *p++ = 0x1f; /* pop ds */ | |
537 | *p++ = 0x58; /* pop ax */ | |
538 | *p++ = 0xcb; /* lret */ | |
539 | ||
642a4f96 | 540 | /* Actual code */ |
4fc9af53 AL |
541 | *reloc = (p - rom); |
542 | ||
642a4f96 TS |
543 | *p++ = 0xfa; /* CLI */ |
544 | *p++ = 0xfc; /* CLD */ | |
545 | ||
546 | for (i = 0; i < 6; i++) { | |
547 | if (i == 1) /* Skip CS */ | |
548 | continue; | |
549 | ||
550 | *p++ = 0xb8; /* MOV AX,imm16 */ | |
551 | *p++ = segs[i]; | |
552 | *p++ = segs[i] >> 8; | |
553 | *p++ = 0x8e; /* MOV <seg>,AX */ | |
554 | *p++ = 0xc0 + (i << 3); | |
555 | } | |
556 | ||
557 | for (i = 0; i < 8; i++) { | |
558 | *p++ = 0x66; /* 32-bit operand size */ | |
559 | *p++ = 0xb8 + i; /* MOV <reg>,imm32 */ | |
560 | *p++ = gpr[i]; | |
561 | *p++ = gpr[i] >> 8; | |
562 | *p++ = gpr[i] >> 16; | |
563 | *p++ = gpr[i] >> 24; | |
564 | } | |
565 | ||
566 | *p++ = 0xea; /* JMP FAR */ | |
567 | *p++ = ip; /* IP */ | |
568 | *p++ = ip >> 8; | |
569 | *p++ = segs[1]; /* CS */ | |
570 | *p++ = segs[1] >> 8; | |
571 | ||
4fc9af53 AL |
572 | /* sign rom */ |
573 | sum = 0; | |
574 | for (i = 0; i < (sizeof(rom) - 1); i++) | |
575 | sum += rom[i]; | |
576 | rom[sizeof(rom) - 1] = -sum; | |
577 | ||
7ffa4767 | 578 | cpu_physical_memory_write_rom(option_rom, rom, sizeof(rom)); |
d6ecb036 | 579 | option_rom_setup_reset(option_rom, sizeof (rom)); |
642a4f96 | 580 | } |
80cabfad | 581 | |
642a4f96 TS |
582 | static long get_file_size(FILE *f) |
583 | { | |
584 | long where, size; | |
585 | ||
586 | /* XXX: on Unix systems, using fstat() probably makes more sense */ | |
587 | ||
588 | where = ftell(f); | |
589 | fseek(f, 0, SEEK_END); | |
590 | size = ftell(f); | |
591 | fseek(f, where, SEEK_SET); | |
592 | ||
593 | return size; | |
594 | } | |
595 | ||
7ffa4767 | 596 | static void load_linux(target_phys_addr_t option_rom, |
4fc9af53 | 597 | const char *kernel_filename, |
642a4f96 | 598 | const char *initrd_filename, |
e6ade764 GC |
599 | const char *kernel_cmdline, |
600 | target_phys_addr_t max_ram_size) | |
642a4f96 TS |
601 | { |
602 | uint16_t protocol; | |
603 | uint32_t gpr[8]; | |
604 | uint16_t seg[6]; | |
605 | uint16_t real_seg; | |
5cea8590 | 606 | int setup_size, kernel_size, initrd_size = 0, cmdline_size; |
642a4f96 TS |
607 | uint32_t initrd_max; |
608 | uint8_t header[1024]; | |
5cea8590 | 609 | target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0; |
642a4f96 TS |
610 | FILE *f, *fi; |
611 | ||
612 | /* Align to 16 bytes as a paranoia measure */ | |
613 | cmdline_size = (strlen(kernel_cmdline)+16) & ~15; | |
614 | ||
615 | /* load the kernel header */ | |
616 | f = fopen(kernel_filename, "rb"); | |
617 | if (!f || !(kernel_size = get_file_size(f)) || | |
618 | fread(header, 1, 1024, f) != 1024) { | |
619 | fprintf(stderr, "qemu: could not load kernel '%s'\n", | |
620 | kernel_filename); | |
621 | exit(1); | |
622 | } | |
623 | ||
624 | /* kernel protocol version */ | |
bc4edd79 | 625 | #if 0 |
642a4f96 | 626 | fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202)); |
bc4edd79 | 627 | #endif |
642a4f96 TS |
628 | if (ldl_p(header+0x202) == 0x53726448) |
629 | protocol = lduw_p(header+0x206); | |
630 | else | |
631 | protocol = 0; | |
632 | ||
633 | if (protocol < 0x200 || !(header[0x211] & 0x01)) { | |
634 | /* Low kernel */ | |
a37af289 BS |
635 | real_addr = 0x90000; |
636 | cmdline_addr = 0x9a000 - cmdline_size; | |
637 | prot_addr = 0x10000; | |
642a4f96 TS |
638 | } else if (protocol < 0x202) { |
639 | /* High but ancient kernel */ | |
a37af289 BS |
640 | real_addr = 0x90000; |
641 | cmdline_addr = 0x9a000 - cmdline_size; | |
642 | prot_addr = 0x100000; | |
642a4f96 TS |
643 | } else { |
644 | /* High and recent kernel */ | |
a37af289 BS |
645 | real_addr = 0x10000; |
646 | cmdline_addr = 0x20000; | |
647 | prot_addr = 0x100000; | |
642a4f96 TS |
648 | } |
649 | ||
bc4edd79 | 650 | #if 0 |
642a4f96 | 651 | fprintf(stderr, |
526ccb7a AZ |
652 | "qemu: real_addr = 0x" TARGET_FMT_plx "\n" |
653 | "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n" | |
654 | "qemu: prot_addr = 0x" TARGET_FMT_plx "\n", | |
a37af289 BS |
655 | real_addr, |
656 | cmdline_addr, | |
657 | prot_addr); | |
bc4edd79 | 658 | #endif |
642a4f96 TS |
659 | |
660 | /* highest address for loading the initrd */ | |
661 | if (protocol >= 0x203) | |
662 | initrd_max = ldl_p(header+0x22c); | |
663 | else | |
664 | initrd_max = 0x37ffffff; | |
665 | ||
e6ade764 GC |
666 | if (initrd_max >= max_ram_size-ACPI_DATA_SIZE) |
667 | initrd_max = max_ram_size-ACPI_DATA_SIZE-1; | |
642a4f96 TS |
668 | |
669 | /* kernel command line */ | |
a37af289 | 670 | pstrcpy_targphys(cmdline_addr, 4096, kernel_cmdline); |
642a4f96 TS |
671 | |
672 | if (protocol >= 0x202) { | |
a37af289 | 673 | stl_p(header+0x228, cmdline_addr); |
642a4f96 TS |
674 | } else { |
675 | stw_p(header+0x20, 0xA33F); | |
676 | stw_p(header+0x22, cmdline_addr-real_addr); | |
677 | } | |
678 | ||
679 | /* loader type */ | |
680 | /* High nybble = B reserved for Qemu; low nybble is revision number. | |
681 | If this code is substantially changed, you may want to consider | |
682 | incrementing the revision. */ | |
683 | if (protocol >= 0x200) | |
684 | header[0x210] = 0xB0; | |
685 | ||
686 | /* heap */ | |
687 | if (protocol >= 0x201) { | |
688 | header[0x211] |= 0x80; /* CAN_USE_HEAP */ | |
689 | stw_p(header+0x224, cmdline_addr-real_addr-0x200); | |
690 | } | |
691 | ||
692 | /* load initrd */ | |
693 | if (initrd_filename) { | |
694 | if (protocol < 0x200) { | |
695 | fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n"); | |
696 | exit(1); | |
697 | } | |
698 | ||
699 | fi = fopen(initrd_filename, "rb"); | |
700 | if (!fi) { | |
701 | fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", | |
702 | initrd_filename); | |
703 | exit(1); | |
704 | } | |
705 | ||
706 | initrd_size = get_file_size(fi); | |
a37af289 | 707 | initrd_addr = (initrd_max-initrd_size) & ~4095; |
642a4f96 | 708 | |
a37af289 | 709 | if (!fread_targphys_ok(initrd_addr, initrd_size, fi)) { |
642a4f96 TS |
710 | fprintf(stderr, "qemu: read error on initial ram disk '%s'\n", |
711 | initrd_filename); | |
712 | exit(1); | |
713 | } | |
714 | fclose(fi); | |
715 | ||
a37af289 | 716 | stl_p(header+0x218, initrd_addr); |
642a4f96 TS |
717 | stl_p(header+0x21c, initrd_size); |
718 | } | |
719 | ||
720 | /* store the finalized header and load the rest of the kernel */ | |
a37af289 | 721 | cpu_physical_memory_write(real_addr, header, 1024); |
642a4f96 TS |
722 | |
723 | setup_size = header[0x1f1]; | |
724 | if (setup_size == 0) | |
725 | setup_size = 4; | |
726 | ||
727 | setup_size = (setup_size+1)*512; | |
728 | kernel_size -= setup_size; /* Size of protected-mode code */ | |
729 | ||
a37af289 BS |
730 | if (!fread_targphys_ok(real_addr+1024, setup_size-1024, f) || |
731 | !fread_targphys_ok(prot_addr, kernel_size, f)) { | |
642a4f96 TS |
732 | fprintf(stderr, "qemu: read error on kernel '%s'\n", |
733 | kernel_filename); | |
734 | exit(1); | |
735 | } | |
736 | fclose(f); | |
737 | ||
738 | /* generate bootsector to set up the initial register state */ | |
a37af289 | 739 | real_seg = real_addr >> 4; |
642a4f96 TS |
740 | seg[0] = seg[2] = seg[3] = seg[4] = seg[4] = real_seg; |
741 | seg[1] = real_seg+0x20; /* CS */ | |
742 | memset(gpr, 0, sizeof gpr); | |
743 | gpr[4] = cmdline_addr-real_addr-16; /* SP (-16 is paranoia) */ | |
744 | ||
d6ecb036 GC |
745 | option_rom_setup_reset(real_addr, setup_size); |
746 | option_rom_setup_reset(prot_addr, kernel_size); | |
747 | option_rom_setup_reset(cmdline_addr, cmdline_size); | |
748 | if (initrd_filename) | |
749 | option_rom_setup_reset(initrd_addr, initrd_size); | |
750 | ||
4fc9af53 | 751 | generate_bootsect(option_rom, gpr, seg, 0); |
642a4f96 TS |
752 | } |
753 | ||
59b8ad81 FB |
754 | static void main_cpu_reset(void *opaque) |
755 | { | |
756 | CPUState *env = opaque; | |
757 | cpu_reset(env); | |
758 | } | |
759 | ||
b41a2cd1 FB |
760 | static const int ide_iobase[2] = { 0x1f0, 0x170 }; |
761 | static const int ide_iobase2[2] = { 0x3f6, 0x376 }; | |
762 | static const int ide_irq[2] = { 14, 15 }; | |
763 | ||
764 | #define NE2000_NB_MAX 6 | |
765 | ||
8d11df9e | 766 | static int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 }; |
b41a2cd1 FB |
767 | static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 }; |
768 | ||
8d11df9e FB |
769 | static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 }; |
770 | static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 }; | |
771 | ||
6508fe59 FB |
772 | static int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc }; |
773 | static int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 }; | |
774 | ||
6a36d84e | 775 | #ifdef HAS_AUDIO |
d537cf6c | 776 | static void audio_init (PCIBus *pci_bus, qemu_irq *pic) |
6a36d84e FB |
777 | { |
778 | struct soundhw *c; | |
6a36d84e | 779 | |
3a8bae3e | 780 | for (c = soundhw; c->name; ++c) { |
781 | if (c->enabled) { | |
782 | if (c->isa) { | |
783 | c->init.init_isa(pic); | |
784 | } else { | |
785 | if (pci_bus) { | |
786 | c->init.init_pci(pci_bus); | |
6a36d84e FB |
787 | } |
788 | } | |
789 | } | |
790 | } | |
791 | } | |
792 | #endif | |
793 | ||
d537cf6c | 794 | static void pc_init_ne2k_isa(NICInfo *nd, qemu_irq *pic) |
a41b2ff2 PB |
795 | { |
796 | static int nb_ne2k = 0; | |
797 | ||
798 | if (nb_ne2k == NE2000_NB_MAX) | |
799 | return; | |
d537cf6c | 800 | isa_ne2000_init(ne2000_io[nb_ne2k], pic[ne2000_irq[nb_ne2k]], nd); |
a41b2ff2 PB |
801 | nb_ne2k++; |
802 | } | |
803 | ||
f753ff16 PB |
804 | static int load_option_rom(const char *oprom, target_phys_addr_t start, |
805 | target_phys_addr_t end) | |
806 | { | |
807 | int size; | |
5cea8590 PB |
808 | char *filename; |
809 | ||
810 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, oprom); | |
811 | if (filename) { | |
812 | size = get_image_size(filename); | |
813 | if (size > 0 && start + size > end) { | |
814 | fprintf(stderr, "Not enough space to load option rom '%s'\n", | |
815 | oprom); | |
816 | exit(1); | |
817 | } | |
818 | size = load_image_targphys(filename, start, end - start); | |
819 | qemu_free(filename); | |
820 | } else { | |
821 | size = -1; | |
f753ff16 | 822 | } |
f753ff16 PB |
823 | if (size < 0) { |
824 | fprintf(stderr, "Could not load option rom '%s'\n", oprom); | |
825 | exit(1); | |
826 | } | |
827 | /* Round up optiom rom size to the next 2k boundary */ | |
828 | size = (size + 2047) & ~2047; | |
e28f9884 | 829 | option_rom_setup_reset(start, size); |
f753ff16 PB |
830 | return size; |
831 | } | |
832 | ||
80cabfad | 833 | /* PC hardware initialisation */ |
fbe1b595 | 834 | static void pc_init1(ram_addr_t ram_size, |
3023f332 | 835 | const char *boot_device, |
b5ff2d6e | 836 | const char *kernel_filename, const char *kernel_cmdline, |
3dbbdc25 | 837 | const char *initrd_filename, |
a049de61 | 838 | int pci_enabled, const char *cpu_model) |
80cabfad | 839 | { |
5cea8590 | 840 | char *filename; |
642a4f96 | 841 | int ret, linux_boot, i; |
b584726d | 842 | ram_addr_t ram_addr, bios_offset, option_rom_offset; |
00f82b8a | 843 | ram_addr_t below_4g_mem_size, above_4g_mem_size = 0; |
f753ff16 | 844 | int bios_size, isa_bios_size, oprom_area_size; |
46e50e9d | 845 | PCIBus *pci_bus; |
5c3ff3a7 | 846 | int piix3_devfn = -1; |
59b8ad81 | 847 | CPUState *env; |
d537cf6c PB |
848 | qemu_irq *cpu_irq; |
849 | qemu_irq *i8259; | |
e4bcb14c TS |
850 | int index; |
851 | BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; | |
852 | BlockDriverState *fd[MAX_FD]; | |
34b39c2b | 853 | int using_vga = cirrus_vga_enabled || std_vga_enabled || vmsvga_enabled; |
d592d303 | 854 | |
00f82b8a AJ |
855 | if (ram_size >= 0xe0000000 ) { |
856 | above_4g_mem_size = ram_size - 0xe0000000; | |
857 | below_4g_mem_size = 0xe0000000; | |
858 | } else { | |
859 | below_4g_mem_size = ram_size; | |
860 | } | |
861 | ||
80cabfad FB |
862 | linux_boot = (kernel_filename != NULL); |
863 | ||
59b8ad81 | 864 | /* init CPUs */ |
a049de61 FB |
865 | if (cpu_model == NULL) { |
866 | #ifdef TARGET_X86_64 | |
867 | cpu_model = "qemu64"; | |
868 | #else | |
869 | cpu_model = "qemu32"; | |
870 | #endif | |
871 | } | |
872 | ||
59b8ad81 | 873 | for(i = 0; i < smp_cpus; i++) { |
aaed909a FB |
874 | env = cpu_init(cpu_model); |
875 | if (!env) { | |
876 | fprintf(stderr, "Unable to find x86 CPU definition\n"); | |
877 | exit(1); | |
878 | } | |
59b8ad81 | 879 | if (i != 0) |
ce5232c5 | 880 | env->halted = 1; |
59b8ad81 FB |
881 | if (smp_cpus > 1) { |
882 | /* XXX: enable it in all cases */ | |
883 | env->cpuid_features |= CPUID_APIC; | |
884 | } | |
8217606e | 885 | qemu_register_reset(main_cpu_reset, 0, env); |
59b8ad81 FB |
886 | if (pci_enabled) { |
887 | apic_init(env); | |
888 | } | |
889 | } | |
890 | ||
26fb5e48 AJ |
891 | vmport_init(); |
892 | ||
80cabfad | 893 | /* allocate RAM */ |
82b36dc3 AL |
894 | ram_addr = qemu_ram_alloc(0xa0000); |
895 | cpu_register_physical_memory(0, 0xa0000, ram_addr); | |
896 | ||
897 | /* Allocate, even though we won't register, so we don't break the | |
898 | * phys_ram_base + PA assumption. This range includes vga (0xa0000 - 0xc0000), | |
899 | * and some bios areas, which will be registered later | |
900 | */ | |
901 | ram_addr = qemu_ram_alloc(0x100000 - 0xa0000); | |
902 | ram_addr = qemu_ram_alloc(below_4g_mem_size - 0x100000); | |
903 | cpu_register_physical_memory(0x100000, | |
904 | below_4g_mem_size - 0x100000, | |
905 | ram_addr); | |
00f82b8a AJ |
906 | |
907 | /* above 4giga memory allocation */ | |
908 | if (above_4g_mem_size > 0) { | |
8a637d44 PB |
909 | #if TARGET_PHYS_ADDR_BITS == 32 |
910 | hw_error("To much RAM for 32-bit physical address"); | |
911 | #else | |
82b36dc3 AL |
912 | ram_addr = qemu_ram_alloc(above_4g_mem_size); |
913 | cpu_register_physical_memory(0x100000000ULL, | |
526ccb7a | 914 | above_4g_mem_size, |
82b36dc3 | 915 | ram_addr); |
8a637d44 | 916 | #endif |
00f82b8a | 917 | } |
80cabfad | 918 | |
82b36dc3 | 919 | |
970ac5a3 | 920 | /* BIOS load */ |
1192dad8 JM |
921 | if (bios_name == NULL) |
922 | bios_name = BIOS_FILENAME; | |
5cea8590 PB |
923 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
924 | if (filename) { | |
925 | bios_size = get_image_size(filename); | |
926 | } else { | |
927 | bios_size = -1; | |
928 | } | |
5fafdf24 | 929 | if (bios_size <= 0 || |
970ac5a3 | 930 | (bios_size % 65536) != 0) { |
7587cf44 FB |
931 | goto bios_error; |
932 | } | |
970ac5a3 | 933 | bios_offset = qemu_ram_alloc(bios_size); |
5cea8590 | 934 | ret = load_image(filename, qemu_get_ram_ptr(bios_offset)); |
7587cf44 FB |
935 | if (ret != bios_size) { |
936 | bios_error: | |
5cea8590 | 937 | fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name); |
80cabfad FB |
938 | exit(1); |
939 | } | |
5cea8590 PB |
940 | if (filename) { |
941 | qemu_free(filename); | |
942 | } | |
7587cf44 FB |
943 | /* map the last 128KB of the BIOS in ISA space */ |
944 | isa_bios_size = bios_size; | |
945 | if (isa_bios_size > (128 * 1024)) | |
946 | isa_bios_size = 128 * 1024; | |
5fafdf24 TS |
947 | cpu_register_physical_memory(0x100000 - isa_bios_size, |
948 | isa_bios_size, | |
7587cf44 | 949 | (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM); |
9ae02555 | 950 | |
4fc9af53 | 951 | |
f753ff16 PB |
952 | |
953 | option_rom_offset = qemu_ram_alloc(0x20000); | |
954 | oprom_area_size = 0; | |
49669fc5 | 955 | cpu_register_physical_memory(0xc0000, 0x20000, option_rom_offset); |
f753ff16 PB |
956 | |
957 | if (using_vga) { | |
5cea8590 | 958 | const char *vgabios_filename; |
f753ff16 PB |
959 | /* VGA BIOS load */ |
960 | if (cirrus_vga_enabled) { | |
5cea8590 | 961 | vgabios_filename = VGABIOS_CIRRUS_FILENAME; |
f753ff16 | 962 | } else { |
5cea8590 | 963 | vgabios_filename = VGABIOS_FILENAME; |
970ac5a3 | 964 | } |
5cea8590 | 965 | oprom_area_size = load_option_rom(vgabios_filename, 0xc0000, 0xe0000); |
f753ff16 PB |
966 | } |
967 | /* Although video roms can grow larger than 0x8000, the area between | |
968 | * 0xc0000 - 0xc8000 is reserved for them. It means we won't be looking | |
969 | * for any other kind of option rom inside this area */ | |
970 | if (oprom_area_size < 0x8000) | |
971 | oprom_area_size = 0x8000; | |
972 | ||
973 | if (linux_boot) { | |
7ffa4767 | 974 | load_linux(0xc0000 + oprom_area_size, |
e6ade764 | 975 | kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size); |
f753ff16 PB |
976 | oprom_area_size += 2048; |
977 | } | |
978 | ||
979 | for (i = 0; i < nb_option_roms; i++) { | |
980 | oprom_area_size += load_option_rom(option_rom[i], | |
981 | 0xc0000 + oprom_area_size, 0xe0000); | |
9ae02555 TS |
982 | } |
983 | ||
7587cf44 | 984 | /* map all the bios at the top of memory */ |
5fafdf24 | 985 | cpu_register_physical_memory((uint32_t)(-bios_size), |
7587cf44 | 986 | bios_size, bios_offset | IO_MEM_ROM); |
3b46e624 | 987 | |
80cabfad FB |
988 | bochs_bios_init(); |
989 | ||
a5b38b51 | 990 | cpu_irq = qemu_allocate_irqs(pic_irq_request, NULL, 1); |
d537cf6c PB |
991 | i8259 = i8259_init(cpu_irq[0]); |
992 | ferr_irq = i8259[13]; | |
993 | ||
69b91039 | 994 | if (pci_enabled) { |
d537cf6c | 995 | pci_bus = i440fx_init(&i440fx_state, i8259); |
8f1c91d8 | 996 | piix3_devfn = piix3_init(pci_bus, -1); |
46e50e9d FB |
997 | } else { |
998 | pci_bus = NULL; | |
69b91039 FB |
999 | } |
1000 | ||
80cabfad | 1001 | /* init basic PC hardware */ |
b41a2cd1 | 1002 | register_ioport_write(0x80, 1, 1, ioport80_write, NULL); |
80cabfad | 1003 | |
f929aad6 FB |
1004 | register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL); |
1005 | ||
1f04275e FB |
1006 | if (cirrus_vga_enabled) { |
1007 | if (pci_enabled) { | |
fbe1b595 | 1008 | pci_cirrus_vga_init(pci_bus); |
1f04275e | 1009 | } else { |
fbe1b595 | 1010 | isa_cirrus_vga_init(); |
1f04275e | 1011 | } |
d34cab9f TS |
1012 | } else if (vmsvga_enabled) { |
1013 | if (pci_enabled) | |
fbe1b595 | 1014 | pci_vmsvga_init(pci_bus); |
d34cab9f TS |
1015 | else |
1016 | fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__); | |
c2b3b41a | 1017 | } else if (std_vga_enabled) { |
89b6b508 | 1018 | if (pci_enabled) { |
fbe1b595 | 1019 | pci_vga_init(pci_bus, 0, 0); |
89b6b508 | 1020 | } else { |
fbe1b595 | 1021 | isa_vga_init(); |
89b6b508 | 1022 | } |
1f04275e | 1023 | } |
80cabfad | 1024 | |
42fc73a1 | 1025 | rtc_state = rtc_init(0x70, i8259[8], 2000); |
80cabfad | 1026 | |
3b4366de BS |
1027 | qemu_register_boot_set(pc_boot_set, rtc_state); |
1028 | ||
e1a23744 FB |
1029 | register_ioport_read(0x92, 1, 1, ioport92_read, NULL); |
1030 | register_ioport_write(0x92, 1, 1, ioport92_write, NULL); | |
1031 | ||
d592d303 | 1032 | if (pci_enabled) { |
d592d303 FB |
1033 | ioapic = ioapic_init(); |
1034 | } | |
d537cf6c | 1035 | pit = pit_init(0x40, i8259[0]); |
fd06c375 | 1036 | pcspk_init(pit); |
16b29ae1 AL |
1037 | if (!no_hpet) { |
1038 | hpet_init(i8259); | |
1039 | } | |
d592d303 FB |
1040 | if (pci_enabled) { |
1041 | pic_set_alt_irq_func(isa_pic, ioapic_set_irq, ioapic); | |
1042 | } | |
b41a2cd1 | 1043 | |
8d11df9e FB |
1044 | for(i = 0; i < MAX_SERIAL_PORTS; i++) { |
1045 | if (serial_hds[i]) { | |
b6cd0ea1 AJ |
1046 | serial_init(serial_io[i], i8259[serial_irq[i]], 115200, |
1047 | serial_hds[i]); | |
8d11df9e FB |
1048 | } |
1049 | } | |
b41a2cd1 | 1050 | |
6508fe59 FB |
1051 | for(i = 0; i < MAX_PARALLEL_PORTS; i++) { |
1052 | if (parallel_hds[i]) { | |
d537cf6c PB |
1053 | parallel_init(parallel_io[i], i8259[parallel_irq[i]], |
1054 | parallel_hds[i]); | |
6508fe59 FB |
1055 | } |
1056 | } | |
1057 | ||
9dd986cc RJ |
1058 | watchdog_pc_init(pci_bus); |
1059 | ||
a41b2ff2 | 1060 | for(i = 0; i < nb_nics; i++) { |
cb457d76 AL |
1061 | NICInfo *nd = &nd_table[i]; |
1062 | ||
1063 | if (!pci_enabled || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) | |
d537cf6c | 1064 | pc_init_ne2k_isa(nd, i8259); |
cb457d76 AL |
1065 | else |
1066 | pci_nic_init(pci_bus, nd, -1, "ne2k_pci"); | |
a41b2ff2 | 1067 | } |
b41a2cd1 | 1068 | |
5e3cb534 AL |
1069 | qemu_system_hot_add_init(); |
1070 | ||
e4bcb14c TS |
1071 | if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) { |
1072 | fprintf(stderr, "qemu: too many IDE bus\n"); | |
1073 | exit(1); | |
1074 | } | |
1075 | ||
1076 | for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) { | |
1077 | index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS); | |
1078 | if (index != -1) | |
1079 | hd[i] = drives_table[index].bdrv; | |
1080 | else | |
1081 | hd[i] = NULL; | |
1082 | } | |
1083 | ||
a41b2ff2 | 1084 | if (pci_enabled) { |
e4bcb14c | 1085 | pci_piix3_ide_init(pci_bus, hd, piix3_devfn + 1, i8259); |
a41b2ff2 | 1086 | } else { |
e4bcb14c | 1087 | for(i = 0; i < MAX_IDE_BUS; i++) { |
d537cf6c | 1088 | isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]], |
e4bcb14c | 1089 | hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]); |
69b91039 | 1090 | } |
b41a2cd1 | 1091 | } |
69b91039 | 1092 | |
d537cf6c | 1093 | i8042_init(i8259[1], i8259[12], 0x60); |
7c29d0c0 | 1094 | DMA_init(0); |
6a36d84e | 1095 | #ifdef HAS_AUDIO |
d537cf6c | 1096 | audio_init(pci_enabled ? pci_bus : NULL, i8259); |
fb065187 | 1097 | #endif |
80cabfad | 1098 | |
e4bcb14c TS |
1099 | for(i = 0; i < MAX_FD; i++) { |
1100 | index = drive_get_index(IF_FLOPPY, 0, i); | |
1101 | if (index != -1) | |
1102 | fd[i] = drives_table[index].bdrv; | |
1103 | else | |
1104 | fd[i] = NULL; | |
1105 | } | |
1106 | floppy_controller = fdctrl_init(i8259[6], 2, 0, 0x3f0, fd); | |
b41a2cd1 | 1107 | |
00f82b8a | 1108 | cmos_init(below_4g_mem_size, above_4g_mem_size, boot_device, hd); |
69b91039 | 1109 | |
bb36d470 | 1110 | if (pci_enabled && usb_enabled) { |
afcc3cdf | 1111 | usb_uhci_piix3_init(pci_bus, piix3_devfn + 2); |
bb36d470 FB |
1112 | } |
1113 | ||
6515b203 | 1114 | if (pci_enabled && acpi_enabled) { |
3fffc223 | 1115 | uint8_t *eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */ |
0ff596d0 PB |
1116 | i2c_bus *smbus; |
1117 | ||
1118 | /* TODO: Populate SPD eeprom data. */ | |
cf7a2fe2 | 1119 | smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100, i8259[9]); |
3fffc223 | 1120 | for (i = 0; i < 8; i++) { |
1ea96673 | 1121 | DeviceState *eeprom; |
02e2da45 | 1122 | eeprom = qdev_create((BusState *)smbus, "smbus-eeprom"); |
1ea96673 PB |
1123 | qdev_set_prop_int(eeprom, "address", 0x50 + i); |
1124 | qdev_set_prop_ptr(eeprom, "data", eeprom_buf + (i * 256)); | |
1125 | qdev_init(eeprom); | |
3fffc223 | 1126 | } |
6515b203 | 1127 | } |
3b46e624 | 1128 | |
a5954d5c FB |
1129 | if (i440fx_state) { |
1130 | i440fx_init_memory_mappings(i440fx_state); | |
1131 | } | |
e4bcb14c | 1132 | |
7d8406be | 1133 | if (pci_enabled) { |
e4bcb14c | 1134 | int max_bus; |
9be5dafe | 1135 | int bus; |
96d30e48 | 1136 | |
e4bcb14c | 1137 | max_bus = drive_get_max_bus(IF_SCSI); |
e4bcb14c | 1138 | for (bus = 0; bus <= max_bus; bus++) { |
9be5dafe | 1139 | pci_create_simple(pci_bus, -1, "lsi53c895a"); |
e4bcb14c | 1140 | } |
7d8406be | 1141 | } |
6e02c38d AL |
1142 | |
1143 | /* Add virtio block devices */ | |
1144 | if (pci_enabled) { | |
1145 | int index; | |
1146 | int unit_id = 0; | |
1147 | ||
1148 | while ((index = drive_get_index(IF_VIRTIO, 0, unit_id)) != -1) { | |
53c25cea | 1149 | pci_create_simple(pci_bus, -1, "virtio-blk-pci"); |
6e02c38d AL |
1150 | unit_id++; |
1151 | } | |
1152 | } | |
bd322087 AL |
1153 | |
1154 | /* Add virtio balloon device */ | |
2d72c572 | 1155 | if (pci_enabled) { |
53c25cea | 1156 | pci_create_simple(pci_bus, -1, "virtio-balloon-pci"); |
2d72c572 | 1157 | } |
a2fa19f9 AL |
1158 | |
1159 | /* Add virtio console devices */ | |
1160 | if (pci_enabled) { | |
1161 | for(i = 0; i < MAX_VIRTIO_CONSOLES; i++) { | |
0e058a8a | 1162 | if (virtcon_hds[i]) { |
53c25cea | 1163 | pci_create_simple(pci_bus, -1, "virtio-console-pci"); |
0e058a8a | 1164 | } |
a2fa19f9 AL |
1165 | } |
1166 | } | |
80cabfad | 1167 | } |
b5ff2d6e | 1168 | |
fbe1b595 | 1169 | static void pc_init_pci(ram_addr_t ram_size, |
3023f332 | 1170 | const char *boot_device, |
5fafdf24 | 1171 | const char *kernel_filename, |
3dbbdc25 | 1172 | const char *kernel_cmdline, |
94fc95cd JM |
1173 | const char *initrd_filename, |
1174 | const char *cpu_model) | |
3dbbdc25 | 1175 | { |
fbe1b595 | 1176 | pc_init1(ram_size, boot_device, |
3dbbdc25 | 1177 | kernel_filename, kernel_cmdline, |
a049de61 | 1178 | initrd_filename, 1, cpu_model); |
3dbbdc25 FB |
1179 | } |
1180 | ||
fbe1b595 | 1181 | static void pc_init_isa(ram_addr_t ram_size, |
3023f332 | 1182 | const char *boot_device, |
5fafdf24 | 1183 | const char *kernel_filename, |
3dbbdc25 | 1184 | const char *kernel_cmdline, |
94fc95cd JM |
1185 | const char *initrd_filename, |
1186 | const char *cpu_model) | |
3dbbdc25 | 1187 | { |
fbe1b595 | 1188 | pc_init1(ram_size, boot_device, |
3dbbdc25 | 1189 | kernel_filename, kernel_cmdline, |
a049de61 | 1190 | initrd_filename, 0, cpu_model); |
3dbbdc25 FB |
1191 | } |
1192 | ||
0bacd130 AL |
1193 | /* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE) |
1194 | BIOS will read it and start S3 resume at POST Entry */ | |
1195 | void cmos_set_s3_resume(void) | |
1196 | { | |
1197 | if (rtc_state) | |
1198 | rtc_set_memory(rtc_state, 0xF, 0xFE); | |
1199 | } | |
1200 | ||
f80f9ec9 | 1201 | static QEMUMachine pc_machine = { |
a245f2e7 AJ |
1202 | .name = "pc", |
1203 | .desc = "Standard PC", | |
1204 | .init = pc_init_pci, | |
b2097003 | 1205 | .max_cpus = 255, |
0c257437 | 1206 | .is_default = 1, |
3dbbdc25 FB |
1207 | }; |
1208 | ||
f80f9ec9 | 1209 | static QEMUMachine isapc_machine = { |
a245f2e7 AJ |
1210 | .name = "isapc", |
1211 | .desc = "ISA-only PC", | |
1212 | .init = pc_init_isa, | |
b2097003 | 1213 | .max_cpus = 1, |
b5ff2d6e | 1214 | }; |
f80f9ec9 AL |
1215 | |
1216 | static void pc_machine_init(void) | |
1217 | { | |
1218 | qemu_register_machine(&pc_machine); | |
1219 | qemu_register_machine(&isapc_machine); | |
1220 | } | |
1221 | ||
1222 | machine_init(pc_machine_init); |