]> Git Repo - qemu.git/blame - hw/pc.c
machine struct - use C99 initializers (Jes Sorensen)
[qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
26#include "fdc.h"
27#include "pci.h"
28#include "block.h"
29#include "sysemu.h"
30#include "audio/audio.h"
31#include "net.h"
32#include "smbus.h"
33#include "boards.h"
cfa2af1f 34#include "console.h"
3cce6243 35#include "fw_cfg.h"
80cabfad 36
b41a2cd1
FB
37/* output Bochs bios info messages */
38//#define DEBUG_BIOS
39
80cabfad
FB
40#define BIOS_FILENAME "bios.bin"
41#define VGABIOS_FILENAME "vgabios.bin"
de9258a8 42#define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin"
80cabfad 43
7fb4fdcf
AZ
44#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
45
a80274c3
PB
46/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
47#define ACPI_DATA_SIZE 0x10000
3cce6243 48#define BIOS_CFG_IOPORT 0x510
80cabfad 49
e4bcb14c
TS
50#define MAX_IDE_BUS 2
51
baca51fa 52static fdctrl_t *floppy_controller;
b0a21b53 53static RTCState *rtc_state;
ec844b96 54static PITState *pit;
d592d303 55static IOAPICState *ioapic;
a5954d5c 56static PCIDevice *i440fx_state;
80cabfad 57
b41a2cd1 58static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
59{
60}
61
f929aad6 62/* MSDOS compatibility mode FPU exception support */
d537cf6c 63static qemu_irq ferr_irq;
f929aad6
FB
64/* XXX: add IGNNE support */
65void cpu_set_ferr(CPUX86State *s)
66{
d537cf6c 67 qemu_irq_raise(ferr_irq);
f929aad6
FB
68}
69
70static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
71{
d537cf6c 72 qemu_irq_lower(ferr_irq);
f929aad6
FB
73}
74
28ab0e2e 75/* TSC handling */
28ab0e2e
FB
76uint64_t cpu_get_tsc(CPUX86State *env)
77{
1dce7c3c
FB
78 /* Note: when using kqemu, it is more logical to return the host TSC
79 because kqemu does not trap the RDTSC instruction for
80 performance reasons */
eb38c52c 81#ifdef USE_KQEMU
1dce7c3c
FB
82 if (env->kqemu_enabled) {
83 return cpu_get_real_ticks();
5fafdf24 84 } else
1dce7c3c
FB
85#endif
86 {
87 return cpu_get_ticks();
88 }
28ab0e2e
FB
89}
90
a5954d5c
FB
91/* SMM support */
92void cpu_smm_update(CPUState *env)
93{
94 if (i440fx_state && env == first_cpu)
95 i440fx_set_smm(i440fx_state, (env->hflags >> HF_SMM_SHIFT) & 1);
96}
97
98
3de388f6
FB
99/* IRQ handling */
100int cpu_get_pic_interrupt(CPUState *env)
101{
102 int intno;
103
3de388f6
FB
104 intno = apic_get_interrupt(env);
105 if (intno >= 0) {
106 /* set irq request if a PIC irq is still pending */
107 /* XXX: improve that */
5fafdf24 108 pic_update_irq(isa_pic);
3de388f6
FB
109 return intno;
110 }
3de388f6 111 /* read the irq from the PIC */
0e21e12b
TS
112 if (!apic_accept_pic_intr(env))
113 return -1;
114
3de388f6
FB
115 intno = pic_read_irq(isa_pic);
116 return intno;
117}
118
d537cf6c 119static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 120{
a5b38b51
AJ
121 CPUState *env = first_cpu;
122
d5529471
AJ
123 if (env->apic_state) {
124 while (env) {
125 if (apic_accept_pic_intr(env))
1a7de94a 126 apic_deliver_pic_intr(env, level);
d5529471
AJ
127 env = env->next_cpu;
128 }
129 } else {
b614106a
AJ
130 if (level)
131 cpu_interrupt(env, CPU_INTERRUPT_HARD);
132 else
133 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 134 }
3de388f6
FB
135}
136
b0a21b53
FB
137/* PC cmos mappings */
138
80cabfad
FB
139#define REG_EQUIPMENT_BYTE 0x14
140
777428f2
FB
141static int cmos_get_fd_drive_type(int fd0)
142{
143 int val;
144
145 switch (fd0) {
146 case 0:
147 /* 1.44 Mb 3"5 drive */
148 val = 4;
149 break;
150 case 1:
151 /* 2.88 Mb 3"5 drive */
152 val = 5;
153 break;
154 case 2:
155 /* 1.2 Mb 5"5 drive */
156 val = 2;
157 break;
158 default:
159 val = 0;
160 break;
161 }
162 return val;
163}
164
5fafdf24 165static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd)
ba6c2377
FB
166{
167 RTCState *s = rtc_state;
168 int cylinders, heads, sectors;
169 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
170 rtc_set_memory(s, type_ofs, 47);
171 rtc_set_memory(s, info_ofs, cylinders);
172 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
173 rtc_set_memory(s, info_ofs + 2, heads);
174 rtc_set_memory(s, info_ofs + 3, 0xff);
175 rtc_set_memory(s, info_ofs + 4, 0xff);
176 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
177 rtc_set_memory(s, info_ofs + 6, cylinders);
178 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
179 rtc_set_memory(s, info_ofs + 8, sectors);
180}
181
6ac0e82d
AZ
182/* convert boot_device letter to something recognizable by the bios */
183static int boot_device2nibble(char boot_device)
184{
185 switch(boot_device) {
186 case 'a':
187 case 'b':
188 return 0x01; /* floppy boot */
189 case 'c':
190 return 0x02; /* hard drive boot */
191 case 'd':
192 return 0x03; /* CD-ROM boot */
193 case 'n':
194 return 0x04; /* Network boot */
195 }
196 return 0;
197}
198
0ecdffbb
AJ
199/* copy/pasted from cmos_init, should be made a general function
200 and used there as well */
3b4366de 201static int pc_boot_set(void *opaque, const char *boot_device)
0ecdffbb
AJ
202{
203#define PC_MAX_BOOT_DEVICES 3
3b4366de 204 RTCState *s = (RTCState *)opaque;
0ecdffbb
AJ
205 int nbds, bds[3] = { 0, };
206 int i;
207
208 nbds = strlen(boot_device);
209 if (nbds > PC_MAX_BOOT_DEVICES) {
210 term_printf("Too many boot devices for PC\n");
211 return(1);
212 }
213 for (i = 0; i < nbds; i++) {
214 bds[i] = boot_device2nibble(boot_device[i]);
215 if (bds[i] == 0) {
216 term_printf("Invalid boot device for PC: '%c'\n",
217 boot_device[i]);
218 return(1);
219 }
220 }
221 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
222 rtc_set_memory(s, 0x38, (bds[2] << 4));
223 return(0);
224}
225
ba6c2377 226/* hd_table must contain 4 block drivers */
00f82b8a
AJ
227static void cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
228 const char *boot_device, BlockDriverState **hd_table)
80cabfad 229{
b0a21b53 230 RTCState *s = rtc_state;
28c5af54 231 int nbds, bds[3] = { 0, };
80cabfad 232 int val;
b41a2cd1 233 int fd0, fd1, nb;
ba6c2377 234 int i;
b0a21b53 235
b0a21b53 236 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
237
238 /* memory size */
333190eb
FB
239 val = 640; /* base memory in K */
240 rtc_set_memory(s, 0x15, val);
241 rtc_set_memory(s, 0x16, val >> 8);
242
80cabfad
FB
243 val = (ram_size / 1024) - 1024;
244 if (val > 65535)
245 val = 65535;
b0a21b53
FB
246 rtc_set_memory(s, 0x17, val);
247 rtc_set_memory(s, 0x18, val >> 8);
248 rtc_set_memory(s, 0x30, val);
249 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 250
00f82b8a
AJ
251 if (above_4g_mem_size) {
252 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
253 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
254 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
255 }
256
9da98861
FB
257 if (ram_size > (16 * 1024 * 1024))
258 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
259 else
260 val = 0;
80cabfad
FB
261 if (val > 65535)
262 val = 65535;
b0a21b53
FB
263 rtc_set_memory(s, 0x34, val);
264 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 265
298e01b6
AJ
266 /* set the number of CPU */
267 rtc_set_memory(s, 0x5f, smp_cpus - 1);
268
6ac0e82d 269 /* set boot devices, and disable floppy signature check if requested */
28c5af54
JM
270#define PC_MAX_BOOT_DEVICES 3
271 nbds = strlen(boot_device);
272 if (nbds > PC_MAX_BOOT_DEVICES) {
273 fprintf(stderr, "Too many boot devices for PC\n");
274 exit(1);
275 }
276 for (i = 0; i < nbds; i++) {
277 bds[i] = boot_device2nibble(boot_device[i]);
278 if (bds[i] == 0) {
279 fprintf(stderr, "Invalid boot device for PC: '%c'\n",
280 boot_device[i]);
281 exit(1);
282 }
283 }
284 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
285 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
80cabfad 286
b41a2cd1
FB
287 /* floppy type */
288
baca51fa
FB
289 fd0 = fdctrl_get_drive_type(floppy_controller, 0);
290 fd1 = fdctrl_get_drive_type(floppy_controller, 1);
80cabfad 291
777428f2 292 val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
b0a21b53 293 rtc_set_memory(s, 0x10, val);
3b46e624 294
b0a21b53 295 val = 0;
b41a2cd1 296 nb = 0;
80cabfad
FB
297 if (fd0 < 3)
298 nb++;
299 if (fd1 < 3)
300 nb++;
301 switch (nb) {
302 case 0:
303 break;
304 case 1:
b0a21b53 305 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
306 break;
307 case 2:
b0a21b53 308 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
309 break;
310 }
b0a21b53
FB
311 val |= 0x02; /* FPU is there */
312 val |= 0x04; /* PS/2 mouse installed */
313 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
314
ba6c2377
FB
315 /* hard drives */
316
317 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
318 if (hd_table[0])
319 cmos_init_hd(0x19, 0x1b, hd_table[0]);
5fafdf24 320 if (hd_table[1])
ba6c2377
FB
321 cmos_init_hd(0x1a, 0x24, hd_table[1]);
322
323 val = 0;
40b6ecc6 324 for (i = 0; i < 4; i++) {
ba6c2377 325 if (hd_table[i]) {
46d4767d
FB
326 int cylinders, heads, sectors, translation;
327 /* NOTE: bdrv_get_geometry_hint() returns the physical
328 geometry. It is always such that: 1 <= sects <= 63, 1
329 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
330 geometry can be different if a translation is done. */
331 translation = bdrv_get_translation_hint(hd_table[i]);
332 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
333 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
334 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
335 /* No translation. */
336 translation = 0;
337 } else {
338 /* LBA translation. */
339 translation = 1;
340 }
40b6ecc6 341 } else {
46d4767d 342 translation--;
ba6c2377 343 }
ba6c2377
FB
344 val |= translation << (i * 2);
345 }
40b6ecc6 346 }
ba6c2377 347 rtc_set_memory(s, 0x39, val);
80cabfad
FB
348}
349
59b8ad81
FB
350void ioport_set_a20(int enable)
351{
352 /* XXX: send to all CPUs ? */
353 cpu_x86_set_a20(first_cpu, enable);
354}
355
356int ioport_get_a20(void)
357{
358 return ((first_cpu->a20_mask >> 20) & 1);
359}
360
e1a23744
FB
361static void ioport92_write(void *opaque, uint32_t addr, uint32_t val)
362{
59b8ad81 363 ioport_set_a20((val >> 1) & 1);
e1a23744
FB
364 /* XXX: bit 0 is fast reset */
365}
366
367static uint32_t ioport92_read(void *opaque, uint32_t addr)
368{
59b8ad81 369 return ioport_get_a20() << 1;
e1a23744
FB
370}
371
80cabfad
FB
372/***********************************************************/
373/* Bochs BIOS debug ports */
374
9596ebb7 375static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 376{
a2f659ee
FB
377 static const char shutdown_str[8] = "Shutdown";
378 static int shutdown_index = 0;
3b46e624 379
80cabfad
FB
380 switch(addr) {
381 /* Bochs BIOS messages */
382 case 0x400:
383 case 0x401:
384 fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
385 exit(1);
386 case 0x402:
387 case 0x403:
388#ifdef DEBUG_BIOS
389 fprintf(stderr, "%c", val);
390#endif
391 break;
a2f659ee
FB
392 case 0x8900:
393 /* same as Bochs power off */
394 if (val == shutdown_str[shutdown_index]) {
395 shutdown_index++;
396 if (shutdown_index == 8) {
397 shutdown_index = 0;
398 qemu_system_shutdown_request();
399 }
400 } else {
401 shutdown_index = 0;
402 }
403 break;
80cabfad
FB
404
405 /* LGPL'ed VGA BIOS messages */
406 case 0x501:
407 case 0x502:
408 fprintf(stderr, "VGA BIOS panic, line %d\n", val);
409 exit(1);
410 case 0x500:
411 case 0x503:
412#ifdef DEBUG_BIOS
413 fprintf(stderr, "%c", val);
414#endif
415 break;
416 }
417}
418
9596ebb7 419static void bochs_bios_init(void)
80cabfad 420{
3cce6243
BS
421 void *fw_cfg;
422
b41a2cd1
FB
423 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
424 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
425 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
426 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 427 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
428
429 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
430 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
431 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
432 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
433
434 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
435 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 436 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80cabfad
FB
437}
438
642a4f96
TS
439/* Generate an initial boot sector which sets state and jump to
440 a specified vector */
3f6c925f 441static void generate_bootsect(uint32_t gpr[8], uint16_t segs[6], uint16_t ip)
642a4f96
TS
442{
443 uint8_t bootsect[512], *p;
444 int i;
e4bcb14c 445 int hda;
642a4f96 446
e4bcb14c
TS
447 hda = drive_get_index(IF_IDE, 0, 0);
448 if (hda == -1) {
642a4f96 449 fprintf(stderr, "A disk image must be given for 'hda' when booting "
f97572e5 450 "a Linux kernel\n(if you really don't want it, use /dev/zero)\n");
642a4f96
TS
451 exit(1);
452 }
453
454 memset(bootsect, 0, sizeof(bootsect));
455
456 /* Copy the MSDOS partition table if possible */
e4bcb14c 457 bdrv_read(drives_table[hda].bdrv, 0, bootsect, 1);
642a4f96
TS
458
459 /* Make sure we have a partition signature */
460 bootsect[510] = 0x55;
461 bootsect[511] = 0xaa;
462
463 /* Actual code */
464 p = bootsect;
465 *p++ = 0xfa; /* CLI */
466 *p++ = 0xfc; /* CLD */
467
468 for (i = 0; i < 6; i++) {
469 if (i == 1) /* Skip CS */
470 continue;
471
472 *p++ = 0xb8; /* MOV AX,imm16 */
473 *p++ = segs[i];
474 *p++ = segs[i] >> 8;
475 *p++ = 0x8e; /* MOV <seg>,AX */
476 *p++ = 0xc0 + (i << 3);
477 }
478
479 for (i = 0; i < 8; i++) {
480 *p++ = 0x66; /* 32-bit operand size */
481 *p++ = 0xb8 + i; /* MOV <reg>,imm32 */
482 *p++ = gpr[i];
483 *p++ = gpr[i] >> 8;
484 *p++ = gpr[i] >> 16;
485 *p++ = gpr[i] >> 24;
486 }
487
488 *p++ = 0xea; /* JMP FAR */
489 *p++ = ip; /* IP */
490 *p++ = ip >> 8;
491 *p++ = segs[1]; /* CS */
492 *p++ = segs[1] >> 8;
493
e4bcb14c 494 bdrv_set_boot_sector(drives_table[hda].bdrv, bootsect, sizeof(bootsect));
642a4f96 495}
80cabfad 496
642a4f96
TS
497static long get_file_size(FILE *f)
498{
499 long where, size;
500
501 /* XXX: on Unix systems, using fstat() probably makes more sense */
502
503 where = ftell(f);
504 fseek(f, 0, SEEK_END);
505 size = ftell(f);
506 fseek(f, where, SEEK_SET);
507
508 return size;
509}
510
511static void load_linux(const char *kernel_filename,
512 const char *initrd_filename,
513 const char *kernel_cmdline)
514{
515 uint16_t protocol;
516 uint32_t gpr[8];
517 uint16_t seg[6];
518 uint16_t real_seg;
519 int setup_size, kernel_size, initrd_size, cmdline_size;
520 uint32_t initrd_max;
521 uint8_t header[1024];
a37af289 522 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr;
642a4f96
TS
523 FILE *f, *fi;
524
525 /* Align to 16 bytes as a paranoia measure */
526 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
527
528 /* load the kernel header */
529 f = fopen(kernel_filename, "rb");
530 if (!f || !(kernel_size = get_file_size(f)) ||
531 fread(header, 1, 1024, f) != 1024) {
532 fprintf(stderr, "qemu: could not load kernel '%s'\n",
533 kernel_filename);
534 exit(1);
535 }
536
537 /* kernel protocol version */
bc4edd79 538#if 0
642a4f96 539 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 540#endif
642a4f96
TS
541 if (ldl_p(header+0x202) == 0x53726448)
542 protocol = lduw_p(header+0x206);
543 else
544 protocol = 0;
545
546 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
547 /* Low kernel */
a37af289
BS
548 real_addr = 0x90000;
549 cmdline_addr = 0x9a000 - cmdline_size;
550 prot_addr = 0x10000;
642a4f96
TS
551 } else if (protocol < 0x202) {
552 /* High but ancient kernel */
a37af289
BS
553 real_addr = 0x90000;
554 cmdline_addr = 0x9a000 - cmdline_size;
555 prot_addr = 0x100000;
642a4f96
TS
556 } else {
557 /* High and recent kernel */
a37af289
BS
558 real_addr = 0x10000;
559 cmdline_addr = 0x20000;
560 prot_addr = 0x100000;
642a4f96
TS
561 }
562
bc4edd79 563#if 0
642a4f96 564 fprintf(stderr,
526ccb7a
AZ
565 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
566 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
567 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
568 real_addr,
569 cmdline_addr,
570 prot_addr);
bc4edd79 571#endif
642a4f96
TS
572
573 /* highest address for loading the initrd */
574 if (protocol >= 0x203)
575 initrd_max = ldl_p(header+0x22c);
576 else
577 initrd_max = 0x37ffffff;
578
579 if (initrd_max >= ram_size-ACPI_DATA_SIZE)
580 initrd_max = ram_size-ACPI_DATA_SIZE-1;
581
582 /* kernel command line */
a37af289 583 pstrcpy_targphys(cmdline_addr, 4096, kernel_cmdline);
642a4f96
TS
584
585 if (protocol >= 0x202) {
a37af289 586 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
587 } else {
588 stw_p(header+0x20, 0xA33F);
589 stw_p(header+0x22, cmdline_addr-real_addr);
590 }
591
592 /* loader type */
593 /* High nybble = B reserved for Qemu; low nybble is revision number.
594 If this code is substantially changed, you may want to consider
595 incrementing the revision. */
596 if (protocol >= 0x200)
597 header[0x210] = 0xB0;
598
599 /* heap */
600 if (protocol >= 0x201) {
601 header[0x211] |= 0x80; /* CAN_USE_HEAP */
602 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
603 }
604
605 /* load initrd */
606 if (initrd_filename) {
607 if (protocol < 0x200) {
608 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
609 exit(1);
610 }
611
612 fi = fopen(initrd_filename, "rb");
613 if (!fi) {
614 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
615 initrd_filename);
616 exit(1);
617 }
618
619 initrd_size = get_file_size(fi);
a37af289 620 initrd_addr = (initrd_max-initrd_size) & ~4095;
642a4f96 621
526ccb7a
AZ
622 fprintf(stderr, "qemu: loading initrd (%#x bytes) at 0x" TARGET_FMT_plx
623 "\n", initrd_size, initrd_addr);
642a4f96 624
a37af289 625 if (!fread_targphys_ok(initrd_addr, initrd_size, fi)) {
642a4f96
TS
626 fprintf(stderr, "qemu: read error on initial ram disk '%s'\n",
627 initrd_filename);
628 exit(1);
629 }
630 fclose(fi);
631
a37af289 632 stl_p(header+0x218, initrd_addr);
642a4f96
TS
633 stl_p(header+0x21c, initrd_size);
634 }
635
636 /* store the finalized header and load the rest of the kernel */
a37af289 637 cpu_physical_memory_write(real_addr, header, 1024);
642a4f96
TS
638
639 setup_size = header[0x1f1];
640 if (setup_size == 0)
641 setup_size = 4;
642
643 setup_size = (setup_size+1)*512;
644 kernel_size -= setup_size; /* Size of protected-mode code */
645
a37af289
BS
646 if (!fread_targphys_ok(real_addr+1024, setup_size-1024, f) ||
647 !fread_targphys_ok(prot_addr, kernel_size, f)) {
642a4f96
TS
648 fprintf(stderr, "qemu: read error on kernel '%s'\n",
649 kernel_filename);
650 exit(1);
651 }
652 fclose(f);
653
654 /* generate bootsector to set up the initial register state */
a37af289 655 real_seg = real_addr >> 4;
642a4f96
TS
656 seg[0] = seg[2] = seg[3] = seg[4] = seg[4] = real_seg;
657 seg[1] = real_seg+0x20; /* CS */
658 memset(gpr, 0, sizeof gpr);
659 gpr[4] = cmdline_addr-real_addr-16; /* SP (-16 is paranoia) */
660
661 generate_bootsect(gpr, seg, 0);
662}
663
59b8ad81
FB
664static void main_cpu_reset(void *opaque)
665{
666 CPUState *env = opaque;
667 cpu_reset(env);
668}
669
b41a2cd1
FB
670static const int ide_iobase[2] = { 0x1f0, 0x170 };
671static const int ide_iobase2[2] = { 0x3f6, 0x376 };
672static const int ide_irq[2] = { 14, 15 };
673
674#define NE2000_NB_MAX 6
675
8d11df9e 676static int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
b41a2cd1
FB
677static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
678
8d11df9e
FB
679static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
680static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
681
6508fe59
FB
682static int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
683static int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
684
6a36d84e 685#ifdef HAS_AUDIO
d537cf6c 686static void audio_init (PCIBus *pci_bus, qemu_irq *pic)
6a36d84e
FB
687{
688 struct soundhw *c;
689 int audio_enabled = 0;
690
691 for (c = soundhw; !audio_enabled && c->name; ++c) {
692 audio_enabled = c->enabled;
693 }
694
695 if (audio_enabled) {
696 AudioState *s;
697
698 s = AUD_init ();
699 if (s) {
700 for (c = soundhw; c->name; ++c) {
701 if (c->enabled) {
702 if (c->isa) {
d537cf6c 703 c->init.init_isa (s, pic);
6a36d84e
FB
704 }
705 else {
706 if (pci_bus) {
707 c->init.init_pci (pci_bus, s);
708 }
709 }
710 }
711 }
712 }
713 }
714}
715#endif
716
d537cf6c 717static void pc_init_ne2k_isa(NICInfo *nd, qemu_irq *pic)
a41b2ff2
PB
718{
719 static int nb_ne2k = 0;
720
721 if (nb_ne2k == NE2000_NB_MAX)
722 return;
d537cf6c 723 isa_ne2000_init(ne2000_io[nb_ne2k], pic[ne2000_irq[nb_ne2k]], nd);
a41b2ff2
PB
724 nb_ne2k++;
725}
726
80cabfad 727/* PC hardware initialisation */
00f82b8a 728static void pc_init1(ram_addr_t ram_size, int vga_ram_size,
b881c2c6 729 const char *boot_device, DisplayState *ds,
b5ff2d6e 730 const char *kernel_filename, const char *kernel_cmdline,
3dbbdc25 731 const char *initrd_filename,
a049de61 732 int pci_enabled, const char *cpu_model)
80cabfad
FB
733{
734 char buf[1024];
642a4f96 735 int ret, linux_boot, i;
970ac5a3 736 ram_addr_t ram_addr, vga_ram_addr, bios_offset, vga_bios_offset;
00f82b8a 737 ram_addr_t below_4g_mem_size, above_4g_mem_size = 0;
970ac5a3 738 int bios_size, isa_bios_size, vga_bios_size;
46e50e9d 739 PCIBus *pci_bus;
5c3ff3a7 740 int piix3_devfn = -1;
59b8ad81 741 CPUState *env;
a41b2ff2 742 NICInfo *nd;
d537cf6c
PB
743 qemu_irq *cpu_irq;
744 qemu_irq *i8259;
e4bcb14c
TS
745 int index;
746 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
747 BlockDriverState *fd[MAX_FD];
d592d303 748
00f82b8a
AJ
749 if (ram_size >= 0xe0000000 ) {
750 above_4g_mem_size = ram_size - 0xe0000000;
751 below_4g_mem_size = 0xe0000000;
752 } else {
753 below_4g_mem_size = ram_size;
754 }
755
80cabfad
FB
756 linux_boot = (kernel_filename != NULL);
757
59b8ad81 758 /* init CPUs */
a049de61
FB
759 if (cpu_model == NULL) {
760#ifdef TARGET_X86_64
761 cpu_model = "qemu64";
762#else
763 cpu_model = "qemu32";
764#endif
765 }
766
59b8ad81 767 for(i = 0; i < smp_cpus; i++) {
aaed909a
FB
768 env = cpu_init(cpu_model);
769 if (!env) {
770 fprintf(stderr, "Unable to find x86 CPU definition\n");
771 exit(1);
772 }
59b8ad81 773 if (i != 0)
ce5232c5 774 env->halted = 1;
59b8ad81
FB
775 if (smp_cpus > 1) {
776 /* XXX: enable it in all cases */
777 env->cpuid_features |= CPUID_APIC;
778 }
59b8ad81
FB
779 qemu_register_reset(main_cpu_reset, env);
780 if (pci_enabled) {
781 apic_init(env);
782 }
783 }
784
26fb5e48
AJ
785 vmport_init();
786
80cabfad 787 /* allocate RAM */
82b36dc3
AL
788 ram_addr = qemu_ram_alloc(0xa0000);
789 cpu_register_physical_memory(0, 0xa0000, ram_addr);
790
791 /* Allocate, even though we won't register, so we don't break the
792 * phys_ram_base + PA assumption. This range includes vga (0xa0000 - 0xc0000),
793 * and some bios areas, which will be registered later
794 */
795 ram_addr = qemu_ram_alloc(0x100000 - 0xa0000);
796 ram_addr = qemu_ram_alloc(below_4g_mem_size - 0x100000);
797 cpu_register_physical_memory(0x100000,
798 below_4g_mem_size - 0x100000,
799 ram_addr);
00f82b8a
AJ
800
801 /* above 4giga memory allocation */
802 if (above_4g_mem_size > 0) {
82b36dc3
AL
803 ram_addr = qemu_ram_alloc(above_4g_mem_size);
804 cpu_register_physical_memory(0x100000000ULL,
526ccb7a 805 above_4g_mem_size,
82b36dc3 806 ram_addr);
00f82b8a 807 }
80cabfad 808
82b36dc3 809
970ac5a3
FB
810 /* allocate VGA RAM */
811 vga_ram_addr = qemu_ram_alloc(vga_ram_size);
7587cf44 812
970ac5a3 813 /* BIOS load */
1192dad8
JM
814 if (bios_name == NULL)
815 bios_name = BIOS_FILENAME;
816 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
7587cf44 817 bios_size = get_image_size(buf);
5fafdf24 818 if (bios_size <= 0 ||
970ac5a3 819 (bios_size % 65536) != 0) {
7587cf44
FB
820 goto bios_error;
821 }
970ac5a3 822 bios_offset = qemu_ram_alloc(bios_size);
7587cf44
FB
823 ret = load_image(buf, phys_ram_base + bios_offset);
824 if (ret != bios_size) {
825 bios_error:
970ac5a3 826 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", buf);
80cabfad
FB
827 exit(1);
828 }
7587cf44 829
80cabfad 830 /* VGA BIOS load */
de9258a8
FB
831 if (cirrus_vga_enabled) {
832 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_CIRRUS_FILENAME);
833 } else {
834 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_FILENAME);
835 }
970ac5a3 836 vga_bios_size = get_image_size(buf);
5fafdf24 837 if (vga_bios_size <= 0 || vga_bios_size > 65536)
970ac5a3
FB
838 goto vga_bios_error;
839 vga_bios_offset = qemu_ram_alloc(65536);
840
7587cf44 841 ret = load_image(buf, phys_ram_base + vga_bios_offset);
970ac5a3
FB
842 if (ret != vga_bios_size) {
843 vga_bios_error:
844 fprintf(stderr, "qemu: could not load VGA BIOS '%s'\n", buf);
845 exit(1);
846 }
847
80cabfad 848 /* setup basic memory access */
5fafdf24 849 cpu_register_physical_memory(0xc0000, 0x10000,
7587cf44
FB
850 vga_bios_offset | IO_MEM_ROM);
851
852 /* map the last 128KB of the BIOS in ISA space */
853 isa_bios_size = bios_size;
854 if (isa_bios_size > (128 * 1024))
855 isa_bios_size = 128 * 1024;
5fafdf24 856 cpu_register_physical_memory(0xd0000, (192 * 1024) - isa_bios_size,
7587cf44 857 IO_MEM_UNASSIGNED);
5fafdf24
TS
858 cpu_register_physical_memory(0x100000 - isa_bios_size,
859 isa_bios_size,
7587cf44 860 (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
9ae02555 861
970ac5a3
FB
862 {
863 ram_addr_t option_rom_offset;
864 int size, offset;
865
866 offset = 0;
867 for (i = 0; i < nb_option_roms; i++) {
868 size = get_image_size(option_rom[i]);
869 if (size < 0) {
5fafdf24 870 fprintf(stderr, "Could not load option rom '%s'\n",
970ac5a3
FB
871 option_rom[i]);
872 exit(1);
873 }
874 if (size > (0x10000 - offset))
875 goto option_rom_error;
876 option_rom_offset = qemu_ram_alloc(size);
877 ret = load_image(option_rom[i], phys_ram_base + option_rom_offset);
878 if (ret != size) {
879 option_rom_error:
880 fprintf(stderr, "Too many option ROMS\n");
881 exit(1);
882 }
883 size = (size + 4095) & ~4095;
884 cpu_register_physical_memory(0xd0000 + offset,
885 size, option_rom_offset | IO_MEM_ROM);
886 offset += size;
887 }
9ae02555
TS
888 }
889
7587cf44 890 /* map all the bios at the top of memory */
5fafdf24 891 cpu_register_physical_memory((uint32_t)(-bios_size),
7587cf44 892 bios_size, bios_offset | IO_MEM_ROM);
3b46e624 893
80cabfad
FB
894 bochs_bios_init();
895
642a4f96
TS
896 if (linux_boot)
897 load_linux(kernel_filename, initrd_filename, kernel_cmdline);
80cabfad 898
a5b38b51 899 cpu_irq = qemu_allocate_irqs(pic_irq_request, NULL, 1);
d537cf6c
PB
900 i8259 = i8259_init(cpu_irq[0]);
901 ferr_irq = i8259[13];
902
69b91039 903 if (pci_enabled) {
d537cf6c 904 pci_bus = i440fx_init(&i440fx_state, i8259);
8f1c91d8 905 piix3_devfn = piix3_init(pci_bus, -1);
46e50e9d
FB
906 } else {
907 pci_bus = NULL;
69b91039
FB
908 }
909
80cabfad 910 /* init basic PC hardware */
b41a2cd1 911 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
80cabfad 912
f929aad6
FB
913 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
914
1f04275e
FB
915 if (cirrus_vga_enabled) {
916 if (pci_enabled) {
5fafdf24
TS
917 pci_cirrus_vga_init(pci_bus,
918 ds, phys_ram_base + vga_ram_addr,
970ac5a3 919 vga_ram_addr, vga_ram_size);
1f04275e 920 } else {
5fafdf24 921 isa_cirrus_vga_init(ds, phys_ram_base + vga_ram_addr,
970ac5a3 922 vga_ram_addr, vga_ram_size);
1f04275e 923 }
d34cab9f
TS
924 } else if (vmsvga_enabled) {
925 if (pci_enabled)
45e4522e
AZ
926 pci_vmsvga_init(pci_bus, ds, phys_ram_base + vga_ram_addr,
927 vga_ram_addr, vga_ram_size);
d34cab9f
TS
928 else
929 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
1f04275e 930 } else {
89b6b508 931 if (pci_enabled) {
5fafdf24 932 pci_vga_init(pci_bus, ds, phys_ram_base + vga_ram_addr,
970ac5a3 933 vga_ram_addr, vga_ram_size, 0, 0);
89b6b508 934 } else {
5fafdf24 935 isa_vga_init(ds, phys_ram_base + vga_ram_addr,
970ac5a3 936 vga_ram_addr, vga_ram_size);
89b6b508 937 }
1f04275e 938 }
80cabfad 939
d537cf6c 940 rtc_state = rtc_init(0x70, i8259[8]);
80cabfad 941
3b4366de
BS
942 qemu_register_boot_set(pc_boot_set, rtc_state);
943
e1a23744
FB
944 register_ioport_read(0x92, 1, 1, ioport92_read, NULL);
945 register_ioport_write(0x92, 1, 1, ioport92_write, NULL);
946
d592d303 947 if (pci_enabled) {
d592d303
FB
948 ioapic = ioapic_init();
949 }
d537cf6c 950 pit = pit_init(0x40, i8259[0]);
fd06c375 951 pcspk_init(pit);
d592d303
FB
952 if (pci_enabled) {
953 pic_set_alt_irq_func(isa_pic, ioapic_set_irq, ioapic);
954 }
b41a2cd1 955
8d11df9e
FB
956 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
957 if (serial_hds[i]) {
b6cd0ea1
AJ
958 serial_init(serial_io[i], i8259[serial_irq[i]], 115200,
959 serial_hds[i]);
8d11df9e
FB
960 }
961 }
b41a2cd1 962
6508fe59
FB
963 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
964 if (parallel_hds[i]) {
d537cf6c
PB
965 parallel_init(parallel_io[i], i8259[parallel_irq[i]],
966 parallel_hds[i]);
6508fe59
FB
967 }
968 }
969
a41b2ff2
PB
970 for(i = 0; i < nb_nics; i++) {
971 nd = &nd_table[i];
972 if (!nd->model) {
973 if (pci_enabled) {
974 nd->model = "ne2k_pci";
975 } else {
976 nd->model = "ne2k_isa";
977 }
69b91039 978 }
a41b2ff2 979 if (strcmp(nd->model, "ne2k_isa") == 0) {
d537cf6c 980 pc_init_ne2k_isa(nd, i8259);
a41b2ff2 981 } else if (pci_enabled) {
c4a7060c
BS
982 if (strcmp(nd->model, "?") == 0)
983 fprintf(stderr, "qemu: Supported ISA NICs: ne2k_isa\n");
abcebc7e 984 pci_nic_init(pci_bus, nd, -1);
c4a7060c
BS
985 } else if (strcmp(nd->model, "?") == 0) {
986 fprintf(stderr, "qemu: Supported ISA NICs: ne2k_isa\n");
987 exit(1);
a41b2ff2
PB
988 } else {
989 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
990 exit(1);
69b91039 991 }
a41b2ff2 992 }
b41a2cd1 993
e4bcb14c
TS
994 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
995 fprintf(stderr, "qemu: too many IDE bus\n");
996 exit(1);
997 }
998
999 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
1000 index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
1001 if (index != -1)
1002 hd[i] = drives_table[index].bdrv;
1003 else
1004 hd[i] = NULL;
1005 }
1006
a41b2ff2 1007 if (pci_enabled) {
e4bcb14c 1008 pci_piix3_ide_init(pci_bus, hd, piix3_devfn + 1, i8259);
a41b2ff2 1009 } else {
e4bcb14c 1010 for(i = 0; i < MAX_IDE_BUS; i++) {
d537cf6c 1011 isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
e4bcb14c 1012 hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]);
69b91039 1013 }
b41a2cd1 1014 }
69b91039 1015
d537cf6c 1016 i8042_init(i8259[1], i8259[12], 0x60);
7c29d0c0 1017 DMA_init(0);
6a36d84e 1018#ifdef HAS_AUDIO
d537cf6c 1019 audio_init(pci_enabled ? pci_bus : NULL, i8259);
fb065187 1020#endif
80cabfad 1021
e4bcb14c
TS
1022 for(i = 0; i < MAX_FD; i++) {
1023 index = drive_get_index(IF_FLOPPY, 0, i);
1024 if (index != -1)
1025 fd[i] = drives_table[index].bdrv;
1026 else
1027 fd[i] = NULL;
1028 }
1029 floppy_controller = fdctrl_init(i8259[6], 2, 0, 0x3f0, fd);
b41a2cd1 1030
00f82b8a 1031 cmos_init(below_4g_mem_size, above_4g_mem_size, boot_device, hd);
69b91039 1032
bb36d470 1033 if (pci_enabled && usb_enabled) {
afcc3cdf 1034 usb_uhci_piix3_init(pci_bus, piix3_devfn + 2);
bb36d470
FB
1035 }
1036
6515b203 1037 if (pci_enabled && acpi_enabled) {
3fffc223 1038 uint8_t *eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */
0ff596d0
PB
1039 i2c_bus *smbus;
1040
1041 /* TODO: Populate SPD eeprom data. */
cf7a2fe2 1042 smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100, i8259[9]);
3fffc223 1043 for (i = 0; i < 8; i++) {
0ff596d0 1044 smbus_eeprom_device_init(smbus, 0x50 + i, eeprom_buf + (i * 256));
3fffc223 1045 }
6515b203 1046 }
3b46e624 1047
a5954d5c
FB
1048 if (i440fx_state) {
1049 i440fx_init_memory_mappings(i440fx_state);
1050 }
e4bcb14c 1051
7d8406be 1052 if (pci_enabled) {
e4bcb14c
TS
1053 int max_bus;
1054 int bus, unit;
7d8406be 1055 void *scsi;
96d30e48 1056
e4bcb14c
TS
1057 max_bus = drive_get_max_bus(IF_SCSI);
1058
1059 for (bus = 0; bus <= max_bus; bus++) {
1060 scsi = lsi_scsi_init(pci_bus, -1);
1061 for (unit = 0; unit < LSI_MAX_DEVS; unit++) {
1062 index = drive_get_index(IF_SCSI, bus, unit);
1063 if (index == -1)
1064 continue;
1065 lsi_scsi_attach(scsi, drives_table[index].bdrv, unit);
1066 }
1067 }
7d8406be 1068 }
80cabfad 1069}
b5ff2d6e 1070
00f82b8a 1071static void pc_init_pci(ram_addr_t ram_size, int vga_ram_size,
b881c2c6 1072 const char *boot_device, DisplayState *ds,
5fafdf24 1073 const char *kernel_filename,
3dbbdc25 1074 const char *kernel_cmdline,
94fc95cd
JM
1075 const char *initrd_filename,
1076 const char *cpu_model)
3dbbdc25 1077{
b881c2c6 1078 pc_init1(ram_size, vga_ram_size, boot_device, ds,
3dbbdc25 1079 kernel_filename, kernel_cmdline,
a049de61 1080 initrd_filename, 1, cpu_model);
3dbbdc25
FB
1081}
1082
00f82b8a 1083static void pc_init_isa(ram_addr_t ram_size, int vga_ram_size,
b881c2c6 1084 const char *boot_device, DisplayState *ds,
5fafdf24 1085 const char *kernel_filename,
3dbbdc25 1086 const char *kernel_cmdline,
94fc95cd
JM
1087 const char *initrd_filename,
1088 const char *cpu_model)
3dbbdc25 1089{
b881c2c6 1090 pc_init1(ram_size, vga_ram_size, boot_device, ds,
3dbbdc25 1091 kernel_filename, kernel_cmdline,
a049de61 1092 initrd_filename, 0, cpu_model);
3dbbdc25
FB
1093}
1094
b5ff2d6e 1095QEMUMachine pc_machine = {
a245f2e7
AJ
1096 .name = "pc",
1097 .desc = "Standard PC",
1098 .init = pc_init_pci,
1099 .ram_require = VGA_RAM_SIZE + PC_MAX_BIOS_SIZE,
3dbbdc25
FB
1100};
1101
1102QEMUMachine isapc_machine = {
a245f2e7
AJ
1103 .name = "isapc",
1104 .desc = "ISA-only PC",
1105 .init = pc_init_isa,
1106 .ram_require = VGA_RAM_SIZE + PC_MAX_BIOS_SIZE,
b5ff2d6e 1107};
This page took 0.402862 seconds and 4 git commands to generate.