]> Git Repo - qemu.git/blame - hw/pc.c
register reset handler for option_roms
[qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
26#include "fdc.h"
27#include "pci.h"
28#include "block.h"
29#include "sysemu.h"
30#include "audio/audio.h"
31#include "net.h"
32#include "smbus.h"
33#include "boards.h"
376253ec 34#include "monitor.h"
3cce6243 35#include "fw_cfg.h"
6e02c38d 36#include "virtio-blk.h"
bd322087 37#include "virtio-balloon.h"
a2fa19f9 38#include "virtio-console.h"
16b29ae1 39#include "hpet_emul.h"
9dd986cc 40#include "watchdog.h"
b6f6e3d3 41#include "smbios.h"
80cabfad 42
b41a2cd1
FB
43/* output Bochs bios info messages */
44//#define DEBUG_BIOS
45
80cabfad
FB
46#define BIOS_FILENAME "bios.bin"
47#define VGABIOS_FILENAME "vgabios.bin"
de9258a8 48#define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin"
80cabfad 49
7fb4fdcf
AZ
50#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
51
a80274c3
PB
52/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
53#define ACPI_DATA_SIZE 0x10000
3cce6243 54#define BIOS_CFG_IOPORT 0x510
8a92ea2f 55#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 56#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
80cabfad 57
e4bcb14c
TS
58#define MAX_IDE_BUS 2
59
baca51fa 60static fdctrl_t *floppy_controller;
b0a21b53 61static RTCState *rtc_state;
ec844b96 62static PITState *pit;
d592d303 63static IOAPICState *ioapic;
a5954d5c 64static PCIDevice *i440fx_state;
80cabfad 65
e28f9884
GC
66typedef struct rom_reset_data {
67 uint8_t *data;
68 target_phys_addr_t addr;
69 unsigned size;
70} RomResetData;
71
72static void option_rom_reset(void *_rrd)
73{
74 RomResetData *rrd = _rrd;
75
76 cpu_physical_memory_write_rom(rrd->addr, rrd->data, rrd->size);
77}
78
79static void option_rom_setup_reset(target_phys_addr_t addr, unsigned size)
80{
81 RomResetData *rrd = qemu_malloc(sizeof *rrd);
82
83 rrd->data = qemu_malloc(size);
84 cpu_physical_memory_read(addr, rrd->data, size);
85 rrd->addr = addr;
86 rrd->size = size;
87 qemu_register_reset(option_rom_reset, rrd);
88}
89
b41a2cd1 90static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
91{
92}
93
f929aad6 94/* MSDOS compatibility mode FPU exception support */
d537cf6c 95static qemu_irq ferr_irq;
f929aad6
FB
96/* XXX: add IGNNE support */
97void cpu_set_ferr(CPUX86State *s)
98{
d537cf6c 99 qemu_irq_raise(ferr_irq);
f929aad6
FB
100}
101
102static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
103{
d537cf6c 104 qemu_irq_lower(ferr_irq);
f929aad6
FB
105}
106
28ab0e2e 107/* TSC handling */
28ab0e2e
FB
108uint64_t cpu_get_tsc(CPUX86State *env)
109{
1dce7c3c
FB
110 /* Note: when using kqemu, it is more logical to return the host TSC
111 because kqemu does not trap the RDTSC instruction for
112 performance reasons */
640f42e4 113#ifdef CONFIG_KQEMU
1dce7c3c
FB
114 if (env->kqemu_enabled) {
115 return cpu_get_real_ticks();
5fafdf24 116 } else
1dce7c3c
FB
117#endif
118 {
119 return cpu_get_ticks();
120 }
28ab0e2e
FB
121}
122
a5954d5c
FB
123/* SMM support */
124void cpu_smm_update(CPUState *env)
125{
126 if (i440fx_state && env == first_cpu)
127 i440fx_set_smm(i440fx_state, (env->hflags >> HF_SMM_SHIFT) & 1);
128}
129
130
3de388f6
FB
131/* IRQ handling */
132int cpu_get_pic_interrupt(CPUState *env)
133{
134 int intno;
135
3de388f6
FB
136 intno = apic_get_interrupt(env);
137 if (intno >= 0) {
138 /* set irq request if a PIC irq is still pending */
139 /* XXX: improve that */
5fafdf24 140 pic_update_irq(isa_pic);
3de388f6
FB
141 return intno;
142 }
3de388f6 143 /* read the irq from the PIC */
0e21e12b
TS
144 if (!apic_accept_pic_intr(env))
145 return -1;
146
3de388f6
FB
147 intno = pic_read_irq(isa_pic);
148 return intno;
149}
150
d537cf6c 151static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 152{
a5b38b51
AJ
153 CPUState *env = first_cpu;
154
d5529471
AJ
155 if (env->apic_state) {
156 while (env) {
157 if (apic_accept_pic_intr(env))
1a7de94a 158 apic_deliver_pic_intr(env, level);
d5529471
AJ
159 env = env->next_cpu;
160 }
161 } else {
b614106a
AJ
162 if (level)
163 cpu_interrupt(env, CPU_INTERRUPT_HARD);
164 else
165 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 166 }
3de388f6
FB
167}
168
b0a21b53
FB
169/* PC cmos mappings */
170
80cabfad
FB
171#define REG_EQUIPMENT_BYTE 0x14
172
777428f2
FB
173static int cmos_get_fd_drive_type(int fd0)
174{
175 int val;
176
177 switch (fd0) {
178 case 0:
179 /* 1.44 Mb 3"5 drive */
180 val = 4;
181 break;
182 case 1:
183 /* 2.88 Mb 3"5 drive */
184 val = 5;
185 break;
186 case 2:
187 /* 1.2 Mb 5"5 drive */
188 val = 2;
189 break;
190 default:
191 val = 0;
192 break;
193 }
194 return val;
195}
196
5fafdf24 197static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd)
ba6c2377
FB
198{
199 RTCState *s = rtc_state;
200 int cylinders, heads, sectors;
201 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
202 rtc_set_memory(s, type_ofs, 47);
203 rtc_set_memory(s, info_ofs, cylinders);
204 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
205 rtc_set_memory(s, info_ofs + 2, heads);
206 rtc_set_memory(s, info_ofs + 3, 0xff);
207 rtc_set_memory(s, info_ofs + 4, 0xff);
208 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
209 rtc_set_memory(s, info_ofs + 6, cylinders);
210 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
211 rtc_set_memory(s, info_ofs + 8, sectors);
212}
213
6ac0e82d
AZ
214/* convert boot_device letter to something recognizable by the bios */
215static int boot_device2nibble(char boot_device)
216{
217 switch(boot_device) {
218 case 'a':
219 case 'b':
220 return 0x01; /* floppy boot */
221 case 'c':
222 return 0x02; /* hard drive boot */
223 case 'd':
224 return 0x03; /* CD-ROM boot */
225 case 'n':
226 return 0x04; /* Network boot */
227 }
228 return 0;
229}
230
0ecdffbb
AJ
231/* copy/pasted from cmos_init, should be made a general function
232 and used there as well */
3b4366de 233static int pc_boot_set(void *opaque, const char *boot_device)
0ecdffbb 234{
376253ec 235 Monitor *mon = cur_mon;
0ecdffbb 236#define PC_MAX_BOOT_DEVICES 3
3b4366de 237 RTCState *s = (RTCState *)opaque;
0ecdffbb
AJ
238 int nbds, bds[3] = { 0, };
239 int i;
240
241 nbds = strlen(boot_device);
242 if (nbds > PC_MAX_BOOT_DEVICES) {
376253ec 243 monitor_printf(mon, "Too many boot devices for PC\n");
0ecdffbb
AJ
244 return(1);
245 }
246 for (i = 0; i < nbds; i++) {
247 bds[i] = boot_device2nibble(boot_device[i]);
248 if (bds[i] == 0) {
376253ec
AL
249 monitor_printf(mon, "Invalid boot device for PC: '%c'\n",
250 boot_device[i]);
0ecdffbb
AJ
251 return(1);
252 }
253 }
254 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
255 rtc_set_memory(s, 0x38, (bds[2] << 4));
256 return(0);
257}
258
ba6c2377 259/* hd_table must contain 4 block drivers */
00f82b8a
AJ
260static void cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
261 const char *boot_device, BlockDriverState **hd_table)
80cabfad 262{
b0a21b53 263 RTCState *s = rtc_state;
28c5af54 264 int nbds, bds[3] = { 0, };
80cabfad 265 int val;
b41a2cd1 266 int fd0, fd1, nb;
ba6c2377 267 int i;
b0a21b53 268
b0a21b53 269 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
270
271 /* memory size */
333190eb
FB
272 val = 640; /* base memory in K */
273 rtc_set_memory(s, 0x15, val);
274 rtc_set_memory(s, 0x16, val >> 8);
275
80cabfad
FB
276 val = (ram_size / 1024) - 1024;
277 if (val > 65535)
278 val = 65535;
b0a21b53
FB
279 rtc_set_memory(s, 0x17, val);
280 rtc_set_memory(s, 0x18, val >> 8);
281 rtc_set_memory(s, 0x30, val);
282 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 283
00f82b8a
AJ
284 if (above_4g_mem_size) {
285 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
286 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
287 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
288 }
289
9da98861
FB
290 if (ram_size > (16 * 1024 * 1024))
291 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
292 else
293 val = 0;
80cabfad
FB
294 if (val > 65535)
295 val = 65535;
b0a21b53
FB
296 rtc_set_memory(s, 0x34, val);
297 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 298
298e01b6
AJ
299 /* set the number of CPU */
300 rtc_set_memory(s, 0x5f, smp_cpus - 1);
301
6ac0e82d 302 /* set boot devices, and disable floppy signature check if requested */
28c5af54
JM
303#define PC_MAX_BOOT_DEVICES 3
304 nbds = strlen(boot_device);
305 if (nbds > PC_MAX_BOOT_DEVICES) {
306 fprintf(stderr, "Too many boot devices for PC\n");
307 exit(1);
308 }
309 for (i = 0; i < nbds; i++) {
310 bds[i] = boot_device2nibble(boot_device[i]);
311 if (bds[i] == 0) {
312 fprintf(stderr, "Invalid boot device for PC: '%c'\n",
313 boot_device[i]);
314 exit(1);
315 }
316 }
317 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
318 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
80cabfad 319
b41a2cd1
FB
320 /* floppy type */
321
baca51fa
FB
322 fd0 = fdctrl_get_drive_type(floppy_controller, 0);
323 fd1 = fdctrl_get_drive_type(floppy_controller, 1);
80cabfad 324
777428f2 325 val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
b0a21b53 326 rtc_set_memory(s, 0x10, val);
3b46e624 327
b0a21b53 328 val = 0;
b41a2cd1 329 nb = 0;
80cabfad
FB
330 if (fd0 < 3)
331 nb++;
332 if (fd1 < 3)
333 nb++;
334 switch (nb) {
335 case 0:
336 break;
337 case 1:
b0a21b53 338 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
339 break;
340 case 2:
b0a21b53 341 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
342 break;
343 }
b0a21b53
FB
344 val |= 0x02; /* FPU is there */
345 val |= 0x04; /* PS/2 mouse installed */
346 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
347
ba6c2377
FB
348 /* hard drives */
349
350 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
351 if (hd_table[0])
352 cmos_init_hd(0x19, 0x1b, hd_table[0]);
5fafdf24 353 if (hd_table[1])
ba6c2377
FB
354 cmos_init_hd(0x1a, 0x24, hd_table[1]);
355
356 val = 0;
40b6ecc6 357 for (i = 0; i < 4; i++) {
ba6c2377 358 if (hd_table[i]) {
46d4767d
FB
359 int cylinders, heads, sectors, translation;
360 /* NOTE: bdrv_get_geometry_hint() returns the physical
361 geometry. It is always such that: 1 <= sects <= 63, 1
362 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
363 geometry can be different if a translation is done. */
364 translation = bdrv_get_translation_hint(hd_table[i]);
365 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
366 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
367 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
368 /* No translation. */
369 translation = 0;
370 } else {
371 /* LBA translation. */
372 translation = 1;
373 }
40b6ecc6 374 } else {
46d4767d 375 translation--;
ba6c2377 376 }
ba6c2377
FB
377 val |= translation << (i * 2);
378 }
40b6ecc6 379 }
ba6c2377 380 rtc_set_memory(s, 0x39, val);
80cabfad
FB
381}
382
59b8ad81
FB
383void ioport_set_a20(int enable)
384{
385 /* XXX: send to all CPUs ? */
386 cpu_x86_set_a20(first_cpu, enable);
387}
388
389int ioport_get_a20(void)
390{
391 return ((first_cpu->a20_mask >> 20) & 1);
392}
393
e1a23744
FB
394static void ioport92_write(void *opaque, uint32_t addr, uint32_t val)
395{
59b8ad81 396 ioport_set_a20((val >> 1) & 1);
e1a23744
FB
397 /* XXX: bit 0 is fast reset */
398}
399
400static uint32_t ioport92_read(void *opaque, uint32_t addr)
401{
59b8ad81 402 return ioport_get_a20() << 1;
e1a23744
FB
403}
404
80cabfad
FB
405/***********************************************************/
406/* Bochs BIOS debug ports */
407
9596ebb7 408static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 409{
a2f659ee
FB
410 static const char shutdown_str[8] = "Shutdown";
411 static int shutdown_index = 0;
3b46e624 412
80cabfad
FB
413 switch(addr) {
414 /* Bochs BIOS messages */
415 case 0x400:
416 case 0x401:
417 fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
418 exit(1);
419 case 0x402:
420 case 0x403:
421#ifdef DEBUG_BIOS
422 fprintf(stderr, "%c", val);
423#endif
424 break;
a2f659ee
FB
425 case 0x8900:
426 /* same as Bochs power off */
427 if (val == shutdown_str[shutdown_index]) {
428 shutdown_index++;
429 if (shutdown_index == 8) {
430 shutdown_index = 0;
431 qemu_system_shutdown_request();
432 }
433 } else {
434 shutdown_index = 0;
435 }
436 break;
80cabfad
FB
437
438 /* LGPL'ed VGA BIOS messages */
439 case 0x501:
440 case 0x502:
441 fprintf(stderr, "VGA BIOS panic, line %d\n", val);
442 exit(1);
443 case 0x500:
444 case 0x503:
445#ifdef DEBUG_BIOS
446 fprintf(stderr, "%c", val);
447#endif
448 break;
449 }
450}
451
11c2fd3e
AL
452extern uint64_t node_cpumask[MAX_NODES];
453
9596ebb7 454static void bochs_bios_init(void)
80cabfad 455{
3cce6243 456 void *fw_cfg;
b6f6e3d3
AL
457 uint8_t *smbios_table;
458 size_t smbios_len;
11c2fd3e
AL
459 uint64_t *numa_fw_cfg;
460 int i, j;
3cce6243 461
b41a2cd1
FB
462 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
463 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
464 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
465 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 466 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
467
468 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
469 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
470 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
471 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
472
473 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
474 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 475 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
476 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
477 acpi_tables_len);
b6f6e3d3
AL
478
479 smbios_table = smbios_get_table(&smbios_len);
480 if (smbios_table)
481 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
482 smbios_table, smbios_len);
11c2fd3e
AL
483
484 /* allocate memory for the NUMA channel: one (64bit) word for the number
485 * of nodes, one word for each VCPU->node and one word for each node to
486 * hold the amount of memory.
487 */
488 numa_fw_cfg = qemu_mallocz((1 + smp_cpus + nb_numa_nodes) * 8);
489 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
490 for (i = 0; i < smp_cpus; i++) {
491 for (j = 0; j < nb_numa_nodes; j++) {
492 if (node_cpumask[j] & (1 << i)) {
493 numa_fw_cfg[i + 1] = cpu_to_le64(j);
494 break;
495 }
496 }
497 }
498 for (i = 0; i < nb_numa_nodes; i++) {
499 numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
500 }
501 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
502 (1 + smp_cpus + nb_numa_nodes) * 8);
80cabfad
FB
503}
504
642a4f96
TS
505/* Generate an initial boot sector which sets state and jump to
506 a specified vector */
7ffa4767 507static void generate_bootsect(target_phys_addr_t option_rom,
4fc9af53 508 uint32_t gpr[8], uint16_t segs[6], uint16_t ip)
642a4f96 509{
4fc9af53
AL
510 uint8_t rom[512], *p, *reloc;
511 uint8_t sum;
642a4f96
TS
512 int i;
513
4fc9af53
AL
514 memset(rom, 0, sizeof(rom));
515
516 p = rom;
517 /* Make sure we have an option rom signature */
518 *p++ = 0x55;
519 *p++ = 0xaa;
642a4f96 520
4fc9af53
AL
521 /* ROM size in sectors*/
522 *p++ = 1;
642a4f96 523
4fc9af53 524 /* Hook int19 */
642a4f96 525
4fc9af53
AL
526 *p++ = 0x50; /* push ax */
527 *p++ = 0x1e; /* push ds */
528 *p++ = 0x31; *p++ = 0xc0; /* xor ax, ax */
529 *p++ = 0x8e; *p++ = 0xd8; /* mov ax, ds */
642a4f96 530
4fc9af53
AL
531 *p++ = 0xc7; *p++ = 0x06; /* movvw _start,0x64 */
532 *p++ = 0x64; *p++ = 0x00;
533 reloc = p;
534 *p++ = 0x00; *p++ = 0x00;
535
536 *p++ = 0x8c; *p++ = 0x0e; /* mov cs,0x66 */
537 *p++ = 0x66; *p++ = 0x00;
538
539 *p++ = 0x1f; /* pop ds */
540 *p++ = 0x58; /* pop ax */
541 *p++ = 0xcb; /* lret */
542
642a4f96 543 /* Actual code */
4fc9af53
AL
544 *reloc = (p - rom);
545
642a4f96
TS
546 *p++ = 0xfa; /* CLI */
547 *p++ = 0xfc; /* CLD */
548
549 for (i = 0; i < 6; i++) {
550 if (i == 1) /* Skip CS */
551 continue;
552
553 *p++ = 0xb8; /* MOV AX,imm16 */
554 *p++ = segs[i];
555 *p++ = segs[i] >> 8;
556 *p++ = 0x8e; /* MOV <seg>,AX */
557 *p++ = 0xc0 + (i << 3);
558 }
559
560 for (i = 0; i < 8; i++) {
561 *p++ = 0x66; /* 32-bit operand size */
562 *p++ = 0xb8 + i; /* MOV <reg>,imm32 */
563 *p++ = gpr[i];
564 *p++ = gpr[i] >> 8;
565 *p++ = gpr[i] >> 16;
566 *p++ = gpr[i] >> 24;
567 }
568
569 *p++ = 0xea; /* JMP FAR */
570 *p++ = ip; /* IP */
571 *p++ = ip >> 8;
572 *p++ = segs[1]; /* CS */
573 *p++ = segs[1] >> 8;
574
4fc9af53
AL
575 /* sign rom */
576 sum = 0;
577 for (i = 0; i < (sizeof(rom) - 1); i++)
578 sum += rom[i];
579 rom[sizeof(rom) - 1] = -sum;
580
7ffa4767 581 cpu_physical_memory_write_rom(option_rom, rom, sizeof(rom));
642a4f96 582}
80cabfad 583
642a4f96
TS
584static long get_file_size(FILE *f)
585{
586 long where, size;
587
588 /* XXX: on Unix systems, using fstat() probably makes more sense */
589
590 where = ftell(f);
591 fseek(f, 0, SEEK_END);
592 size = ftell(f);
593 fseek(f, where, SEEK_SET);
594
595 return size;
596}
597
7ffa4767 598static void load_linux(target_phys_addr_t option_rom,
4fc9af53 599 const char *kernel_filename,
642a4f96
TS
600 const char *initrd_filename,
601 const char *kernel_cmdline)
602{
603 uint16_t protocol;
604 uint32_t gpr[8];
605 uint16_t seg[6];
606 uint16_t real_seg;
607 int setup_size, kernel_size, initrd_size, cmdline_size;
608 uint32_t initrd_max;
609 uint8_t header[1024];
a37af289 610 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr;
642a4f96
TS
611 FILE *f, *fi;
612
613 /* Align to 16 bytes as a paranoia measure */
614 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
615
616 /* load the kernel header */
617 f = fopen(kernel_filename, "rb");
618 if (!f || !(kernel_size = get_file_size(f)) ||
619 fread(header, 1, 1024, f) != 1024) {
620 fprintf(stderr, "qemu: could not load kernel '%s'\n",
621 kernel_filename);
622 exit(1);
623 }
624
625 /* kernel protocol version */
bc4edd79 626#if 0
642a4f96 627 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 628#endif
642a4f96
TS
629 if (ldl_p(header+0x202) == 0x53726448)
630 protocol = lduw_p(header+0x206);
631 else
632 protocol = 0;
633
634 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
635 /* Low kernel */
a37af289
BS
636 real_addr = 0x90000;
637 cmdline_addr = 0x9a000 - cmdline_size;
638 prot_addr = 0x10000;
642a4f96
TS
639 } else if (protocol < 0x202) {
640 /* High but ancient kernel */
a37af289
BS
641 real_addr = 0x90000;
642 cmdline_addr = 0x9a000 - cmdline_size;
643 prot_addr = 0x100000;
642a4f96
TS
644 } else {
645 /* High and recent kernel */
a37af289
BS
646 real_addr = 0x10000;
647 cmdline_addr = 0x20000;
648 prot_addr = 0x100000;
642a4f96
TS
649 }
650
bc4edd79 651#if 0
642a4f96 652 fprintf(stderr,
526ccb7a
AZ
653 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
654 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
655 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
656 real_addr,
657 cmdline_addr,
658 prot_addr);
bc4edd79 659#endif
642a4f96
TS
660
661 /* highest address for loading the initrd */
662 if (protocol >= 0x203)
663 initrd_max = ldl_p(header+0x22c);
664 else
665 initrd_max = 0x37ffffff;
666
667 if (initrd_max >= ram_size-ACPI_DATA_SIZE)
668 initrd_max = ram_size-ACPI_DATA_SIZE-1;
669
670 /* kernel command line */
a37af289 671 pstrcpy_targphys(cmdline_addr, 4096, kernel_cmdline);
642a4f96
TS
672
673 if (protocol >= 0x202) {
a37af289 674 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
675 } else {
676 stw_p(header+0x20, 0xA33F);
677 stw_p(header+0x22, cmdline_addr-real_addr);
678 }
679
680 /* loader type */
681 /* High nybble = B reserved for Qemu; low nybble is revision number.
682 If this code is substantially changed, you may want to consider
683 incrementing the revision. */
684 if (protocol >= 0x200)
685 header[0x210] = 0xB0;
686
687 /* heap */
688 if (protocol >= 0x201) {
689 header[0x211] |= 0x80; /* CAN_USE_HEAP */
690 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
691 }
692
693 /* load initrd */
694 if (initrd_filename) {
695 if (protocol < 0x200) {
696 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
697 exit(1);
698 }
699
700 fi = fopen(initrd_filename, "rb");
701 if (!fi) {
702 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
703 initrd_filename);
704 exit(1);
705 }
706
707 initrd_size = get_file_size(fi);
a37af289 708 initrd_addr = (initrd_max-initrd_size) & ~4095;
642a4f96 709
526ccb7a
AZ
710 fprintf(stderr, "qemu: loading initrd (%#x bytes) at 0x" TARGET_FMT_plx
711 "\n", initrd_size, initrd_addr);
642a4f96 712
a37af289 713 if (!fread_targphys_ok(initrd_addr, initrd_size, fi)) {
642a4f96
TS
714 fprintf(stderr, "qemu: read error on initial ram disk '%s'\n",
715 initrd_filename);
716 exit(1);
717 }
718 fclose(fi);
719
a37af289 720 stl_p(header+0x218, initrd_addr);
642a4f96
TS
721 stl_p(header+0x21c, initrd_size);
722 }
723
724 /* store the finalized header and load the rest of the kernel */
a37af289 725 cpu_physical_memory_write(real_addr, header, 1024);
642a4f96
TS
726
727 setup_size = header[0x1f1];
728 if (setup_size == 0)
729 setup_size = 4;
730
731 setup_size = (setup_size+1)*512;
732 kernel_size -= setup_size; /* Size of protected-mode code */
733
a37af289
BS
734 if (!fread_targphys_ok(real_addr+1024, setup_size-1024, f) ||
735 !fread_targphys_ok(prot_addr, kernel_size, f)) {
642a4f96
TS
736 fprintf(stderr, "qemu: read error on kernel '%s'\n",
737 kernel_filename);
738 exit(1);
739 }
740 fclose(f);
741
742 /* generate bootsector to set up the initial register state */
a37af289 743 real_seg = real_addr >> 4;
642a4f96
TS
744 seg[0] = seg[2] = seg[3] = seg[4] = seg[4] = real_seg;
745 seg[1] = real_seg+0x20; /* CS */
746 memset(gpr, 0, sizeof gpr);
747 gpr[4] = cmdline_addr-real_addr-16; /* SP (-16 is paranoia) */
748
4fc9af53 749 generate_bootsect(option_rom, gpr, seg, 0);
642a4f96
TS
750}
751
59b8ad81
FB
752static void main_cpu_reset(void *opaque)
753{
754 CPUState *env = opaque;
755 cpu_reset(env);
756}
757
b41a2cd1
FB
758static const int ide_iobase[2] = { 0x1f0, 0x170 };
759static const int ide_iobase2[2] = { 0x3f6, 0x376 };
760static const int ide_irq[2] = { 14, 15 };
761
762#define NE2000_NB_MAX 6
763
8d11df9e 764static int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
b41a2cd1
FB
765static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
766
8d11df9e
FB
767static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
768static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
769
6508fe59
FB
770static int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
771static int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
772
6a36d84e 773#ifdef HAS_AUDIO
d537cf6c 774static void audio_init (PCIBus *pci_bus, qemu_irq *pic)
6a36d84e
FB
775{
776 struct soundhw *c;
777 int audio_enabled = 0;
778
779 for (c = soundhw; !audio_enabled && c->name; ++c) {
780 audio_enabled = c->enabled;
781 }
782
783 if (audio_enabled) {
784 AudioState *s;
785
786 s = AUD_init ();
787 if (s) {
788 for (c = soundhw; c->name; ++c) {
789 if (c->enabled) {
790 if (c->isa) {
d537cf6c 791 c->init.init_isa (s, pic);
6a36d84e
FB
792 }
793 else {
794 if (pci_bus) {
795 c->init.init_pci (pci_bus, s);
796 }
797 }
798 }
799 }
800 }
801 }
802}
803#endif
804
d537cf6c 805static void pc_init_ne2k_isa(NICInfo *nd, qemu_irq *pic)
a41b2ff2
PB
806{
807 static int nb_ne2k = 0;
808
809 if (nb_ne2k == NE2000_NB_MAX)
810 return;
d537cf6c 811 isa_ne2000_init(ne2000_io[nb_ne2k], pic[ne2000_irq[nb_ne2k]], nd);
a41b2ff2
PB
812 nb_ne2k++;
813}
814
f753ff16
PB
815static int load_option_rom(const char *oprom, target_phys_addr_t start,
816 target_phys_addr_t end)
817{
818 int size;
819
820 size = get_image_size(oprom);
821 if (size > 0 && start + size > end) {
822 fprintf(stderr, "Not enough space to load option rom '%s'\n",
823 oprom);
824 exit(1);
825 }
826 size = load_image_targphys(oprom, start, end - start);
827 if (size < 0) {
828 fprintf(stderr, "Could not load option rom '%s'\n", oprom);
829 exit(1);
830 }
831 /* Round up optiom rom size to the next 2k boundary */
832 size = (size + 2047) & ~2047;
e28f9884 833 option_rom_setup_reset(start, size);
f753ff16
PB
834 return size;
835}
836
80cabfad 837/* PC hardware initialisation */
00f82b8a 838static void pc_init1(ram_addr_t ram_size, int vga_ram_size,
3023f332 839 const char *boot_device,
b5ff2d6e 840 const char *kernel_filename, const char *kernel_cmdline,
3dbbdc25 841 const char *initrd_filename,
a049de61 842 int pci_enabled, const char *cpu_model)
80cabfad
FB
843{
844 char buf[1024];
642a4f96 845 int ret, linux_boot, i;
b584726d 846 ram_addr_t ram_addr, bios_offset, option_rom_offset;
00f82b8a 847 ram_addr_t below_4g_mem_size, above_4g_mem_size = 0;
f753ff16 848 int bios_size, isa_bios_size, oprom_area_size;
46e50e9d 849 PCIBus *pci_bus;
5c3ff3a7 850 int piix3_devfn = -1;
59b8ad81 851 CPUState *env;
d537cf6c
PB
852 qemu_irq *cpu_irq;
853 qemu_irq *i8259;
e4bcb14c
TS
854 int index;
855 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
856 BlockDriverState *fd[MAX_FD];
34b39c2b 857 int using_vga = cirrus_vga_enabled || std_vga_enabled || vmsvga_enabled;
d592d303 858
00f82b8a
AJ
859 if (ram_size >= 0xe0000000 ) {
860 above_4g_mem_size = ram_size - 0xe0000000;
861 below_4g_mem_size = 0xe0000000;
862 } else {
863 below_4g_mem_size = ram_size;
864 }
865
80cabfad
FB
866 linux_boot = (kernel_filename != NULL);
867
59b8ad81 868 /* init CPUs */
a049de61
FB
869 if (cpu_model == NULL) {
870#ifdef TARGET_X86_64
871 cpu_model = "qemu64";
872#else
873 cpu_model = "qemu32";
874#endif
875 }
876
59b8ad81 877 for(i = 0; i < smp_cpus; i++) {
aaed909a
FB
878 env = cpu_init(cpu_model);
879 if (!env) {
880 fprintf(stderr, "Unable to find x86 CPU definition\n");
881 exit(1);
882 }
59b8ad81 883 if (i != 0)
ce5232c5 884 env->halted = 1;
59b8ad81
FB
885 if (smp_cpus > 1) {
886 /* XXX: enable it in all cases */
887 env->cpuid_features |= CPUID_APIC;
888 }
59b8ad81
FB
889 qemu_register_reset(main_cpu_reset, env);
890 if (pci_enabled) {
891 apic_init(env);
892 }
893 }
894
26fb5e48
AJ
895 vmport_init();
896
80cabfad 897 /* allocate RAM */
82b36dc3
AL
898 ram_addr = qemu_ram_alloc(0xa0000);
899 cpu_register_physical_memory(0, 0xa0000, ram_addr);
900
901 /* Allocate, even though we won't register, so we don't break the
902 * phys_ram_base + PA assumption. This range includes vga (0xa0000 - 0xc0000),
903 * and some bios areas, which will be registered later
904 */
905 ram_addr = qemu_ram_alloc(0x100000 - 0xa0000);
906 ram_addr = qemu_ram_alloc(below_4g_mem_size - 0x100000);
907 cpu_register_physical_memory(0x100000,
908 below_4g_mem_size - 0x100000,
909 ram_addr);
00f82b8a
AJ
910
911 /* above 4giga memory allocation */
912 if (above_4g_mem_size > 0) {
82b36dc3
AL
913 ram_addr = qemu_ram_alloc(above_4g_mem_size);
914 cpu_register_physical_memory(0x100000000ULL,
526ccb7a 915 above_4g_mem_size,
82b36dc3 916 ram_addr);
00f82b8a 917 }
80cabfad 918
82b36dc3 919
970ac5a3 920 /* BIOS load */
1192dad8
JM
921 if (bios_name == NULL)
922 bios_name = BIOS_FILENAME;
923 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
7587cf44 924 bios_size = get_image_size(buf);
5fafdf24 925 if (bios_size <= 0 ||
970ac5a3 926 (bios_size % 65536) != 0) {
7587cf44
FB
927 goto bios_error;
928 }
970ac5a3 929 bios_offset = qemu_ram_alloc(bios_size);
44654490 930 ret = load_image(buf, qemu_get_ram_ptr(bios_offset));
7587cf44
FB
931 if (ret != bios_size) {
932 bios_error:
970ac5a3 933 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", buf);
80cabfad
FB
934 exit(1);
935 }
7587cf44
FB
936 /* map the last 128KB of the BIOS in ISA space */
937 isa_bios_size = bios_size;
938 if (isa_bios_size > (128 * 1024))
939 isa_bios_size = 128 * 1024;
5fafdf24
TS
940 cpu_register_physical_memory(0x100000 - isa_bios_size,
941 isa_bios_size,
7587cf44 942 (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
9ae02555 943
4fc9af53 944
f753ff16
PB
945
946 option_rom_offset = qemu_ram_alloc(0x20000);
947 oprom_area_size = 0;
49669fc5 948 cpu_register_physical_memory(0xc0000, 0x20000, option_rom_offset);
f753ff16
PB
949
950 if (using_vga) {
951 /* VGA BIOS load */
952 if (cirrus_vga_enabled) {
953 snprintf(buf, sizeof(buf), "%s/%s", bios_dir,
954 VGABIOS_CIRRUS_FILENAME);
955 } else {
956 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_FILENAME);
970ac5a3 957 }
f753ff16
PB
958 oprom_area_size = load_option_rom(buf, 0xc0000, 0xe0000);
959 }
960 /* Although video roms can grow larger than 0x8000, the area between
961 * 0xc0000 - 0xc8000 is reserved for them. It means we won't be looking
962 * for any other kind of option rom inside this area */
963 if (oprom_area_size < 0x8000)
964 oprom_area_size = 0x8000;
965
966 if (linux_boot) {
7ffa4767 967 load_linux(0xc0000 + oprom_area_size,
f753ff16
PB
968 kernel_filename, initrd_filename, kernel_cmdline);
969 oprom_area_size += 2048;
970 }
971
972 for (i = 0; i < nb_option_roms; i++) {
973 oprom_area_size += load_option_rom(option_rom[i],
974 0xc0000 + oprom_area_size, 0xe0000);
9ae02555
TS
975 }
976
7587cf44 977 /* map all the bios at the top of memory */
5fafdf24 978 cpu_register_physical_memory((uint32_t)(-bios_size),
7587cf44 979 bios_size, bios_offset | IO_MEM_ROM);
3b46e624 980
80cabfad
FB
981 bochs_bios_init();
982
a5b38b51 983 cpu_irq = qemu_allocate_irqs(pic_irq_request, NULL, 1);
d537cf6c
PB
984 i8259 = i8259_init(cpu_irq[0]);
985 ferr_irq = i8259[13];
986
69b91039 987 if (pci_enabled) {
d537cf6c 988 pci_bus = i440fx_init(&i440fx_state, i8259);
8f1c91d8 989 piix3_devfn = piix3_init(pci_bus, -1);
46e50e9d
FB
990 } else {
991 pci_bus = NULL;
69b91039
FB
992 }
993
80cabfad 994 /* init basic PC hardware */
b41a2cd1 995 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
80cabfad 996
f929aad6
FB
997 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
998
1f04275e
FB
999 if (cirrus_vga_enabled) {
1000 if (pci_enabled) {
b584726d 1001 pci_cirrus_vga_init(pci_bus, vga_ram_size);
1f04275e 1002 } else {
b584726d 1003 isa_cirrus_vga_init(vga_ram_size);
1f04275e 1004 }
d34cab9f
TS
1005 } else if (vmsvga_enabled) {
1006 if (pci_enabled)
b584726d 1007 pci_vmsvga_init(pci_bus, vga_ram_size);
d34cab9f
TS
1008 else
1009 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
c2b3b41a 1010 } else if (std_vga_enabled) {
89b6b508 1011 if (pci_enabled) {
b584726d 1012 pci_vga_init(pci_bus, vga_ram_size, 0, 0);
89b6b508 1013 } else {
b584726d 1014 isa_vga_init(vga_ram_size);
89b6b508 1015 }
1f04275e 1016 }
80cabfad 1017
42fc73a1 1018 rtc_state = rtc_init(0x70, i8259[8], 2000);
80cabfad 1019
3b4366de
BS
1020 qemu_register_boot_set(pc_boot_set, rtc_state);
1021
e1a23744
FB
1022 register_ioport_read(0x92, 1, 1, ioport92_read, NULL);
1023 register_ioport_write(0x92, 1, 1, ioport92_write, NULL);
1024
d592d303 1025 if (pci_enabled) {
d592d303
FB
1026 ioapic = ioapic_init();
1027 }
d537cf6c 1028 pit = pit_init(0x40, i8259[0]);
fd06c375 1029 pcspk_init(pit);
16b29ae1
AL
1030 if (!no_hpet) {
1031 hpet_init(i8259);
1032 }
d592d303
FB
1033 if (pci_enabled) {
1034 pic_set_alt_irq_func(isa_pic, ioapic_set_irq, ioapic);
1035 }
b41a2cd1 1036
8d11df9e
FB
1037 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1038 if (serial_hds[i]) {
b6cd0ea1
AJ
1039 serial_init(serial_io[i], i8259[serial_irq[i]], 115200,
1040 serial_hds[i]);
8d11df9e
FB
1041 }
1042 }
b41a2cd1 1043
6508fe59
FB
1044 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1045 if (parallel_hds[i]) {
d537cf6c
PB
1046 parallel_init(parallel_io[i], i8259[parallel_irq[i]],
1047 parallel_hds[i]);
6508fe59
FB
1048 }
1049 }
1050
9dd986cc
RJ
1051 watchdog_pc_init(pci_bus);
1052
a41b2ff2 1053 for(i = 0; i < nb_nics; i++) {
cb457d76
AL
1054 NICInfo *nd = &nd_table[i];
1055
1056 if (!pci_enabled || (nd->model && strcmp(nd->model, "ne2k_isa") == 0))
d537cf6c 1057 pc_init_ne2k_isa(nd, i8259);
cb457d76
AL
1058 else
1059 pci_nic_init(pci_bus, nd, -1, "ne2k_pci");
a41b2ff2 1060 }
b41a2cd1 1061
5e3cb534
AL
1062 qemu_system_hot_add_init();
1063
e4bcb14c
TS
1064 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
1065 fprintf(stderr, "qemu: too many IDE bus\n");
1066 exit(1);
1067 }
1068
1069 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
1070 index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
1071 if (index != -1)
1072 hd[i] = drives_table[index].bdrv;
1073 else
1074 hd[i] = NULL;
1075 }
1076
a41b2ff2 1077 if (pci_enabled) {
e4bcb14c 1078 pci_piix3_ide_init(pci_bus, hd, piix3_devfn + 1, i8259);
a41b2ff2 1079 } else {
e4bcb14c 1080 for(i = 0; i < MAX_IDE_BUS; i++) {
d537cf6c 1081 isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
e4bcb14c 1082 hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]);
69b91039 1083 }
b41a2cd1 1084 }
69b91039 1085
d537cf6c 1086 i8042_init(i8259[1], i8259[12], 0x60);
7c29d0c0 1087 DMA_init(0);
6a36d84e 1088#ifdef HAS_AUDIO
d537cf6c 1089 audio_init(pci_enabled ? pci_bus : NULL, i8259);
fb065187 1090#endif
80cabfad 1091
e4bcb14c
TS
1092 for(i = 0; i < MAX_FD; i++) {
1093 index = drive_get_index(IF_FLOPPY, 0, i);
1094 if (index != -1)
1095 fd[i] = drives_table[index].bdrv;
1096 else
1097 fd[i] = NULL;
1098 }
1099 floppy_controller = fdctrl_init(i8259[6], 2, 0, 0x3f0, fd);
b41a2cd1 1100
00f82b8a 1101 cmos_init(below_4g_mem_size, above_4g_mem_size, boot_device, hd);
69b91039 1102
bb36d470 1103 if (pci_enabled && usb_enabled) {
afcc3cdf 1104 usb_uhci_piix3_init(pci_bus, piix3_devfn + 2);
bb36d470
FB
1105 }
1106
6515b203 1107 if (pci_enabled && acpi_enabled) {
3fffc223 1108 uint8_t *eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */
0ff596d0
PB
1109 i2c_bus *smbus;
1110
1111 /* TODO: Populate SPD eeprom data. */
cf7a2fe2 1112 smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100, i8259[9]);
3fffc223 1113 for (i = 0; i < 8; i++) {
0ff596d0 1114 smbus_eeprom_device_init(smbus, 0x50 + i, eeprom_buf + (i * 256));
3fffc223 1115 }
6515b203 1116 }
3b46e624 1117
a5954d5c
FB
1118 if (i440fx_state) {
1119 i440fx_init_memory_mappings(i440fx_state);
1120 }
e4bcb14c 1121
7d8406be 1122 if (pci_enabled) {
e4bcb14c
TS
1123 int max_bus;
1124 int bus, unit;
7d8406be 1125 void *scsi;
96d30e48 1126
e4bcb14c
TS
1127 max_bus = drive_get_max_bus(IF_SCSI);
1128
1129 for (bus = 0; bus <= max_bus; bus++) {
1130 scsi = lsi_scsi_init(pci_bus, -1);
1131 for (unit = 0; unit < LSI_MAX_DEVS; unit++) {
1132 index = drive_get_index(IF_SCSI, bus, unit);
1133 if (index == -1)
1134 continue;
1135 lsi_scsi_attach(scsi, drives_table[index].bdrv, unit);
1136 }
1137 }
7d8406be 1138 }
6e02c38d
AL
1139
1140 /* Add virtio block devices */
1141 if (pci_enabled) {
1142 int index;
1143 int unit_id = 0;
1144
1145 while ((index = drive_get_index(IF_VIRTIO, 0, unit_id)) != -1) {
9b32d5a5 1146 virtio_blk_init(pci_bus, drives_table[index].bdrv);
6e02c38d
AL
1147 unit_id++;
1148 }
1149 }
bd322087
AL
1150
1151 /* Add virtio balloon device */
1152 if (pci_enabled)
1153 virtio_balloon_init(pci_bus);
a2fa19f9
AL
1154
1155 /* Add virtio console devices */
1156 if (pci_enabled) {
1157 for(i = 0; i < MAX_VIRTIO_CONSOLES; i++) {
1158 if (virtcon_hds[i])
1159 virtio_console_init(pci_bus, virtcon_hds[i]);
1160 }
1161 }
80cabfad 1162}
b5ff2d6e 1163
00f82b8a 1164static void pc_init_pci(ram_addr_t ram_size, int vga_ram_size,
3023f332 1165 const char *boot_device,
5fafdf24 1166 const char *kernel_filename,
3dbbdc25 1167 const char *kernel_cmdline,
94fc95cd
JM
1168 const char *initrd_filename,
1169 const char *cpu_model)
3dbbdc25 1170{
3023f332 1171 pc_init1(ram_size, vga_ram_size, boot_device,
3dbbdc25 1172 kernel_filename, kernel_cmdline,
a049de61 1173 initrd_filename, 1, cpu_model);
3dbbdc25
FB
1174}
1175
00f82b8a 1176static void pc_init_isa(ram_addr_t ram_size, int vga_ram_size,
3023f332 1177 const char *boot_device,
5fafdf24 1178 const char *kernel_filename,
3dbbdc25 1179 const char *kernel_cmdline,
94fc95cd
JM
1180 const char *initrd_filename,
1181 const char *cpu_model)
3dbbdc25 1182{
3023f332 1183 pc_init1(ram_size, vga_ram_size, boot_device,
3dbbdc25 1184 kernel_filename, kernel_cmdline,
a049de61 1185 initrd_filename, 0, cpu_model);
3dbbdc25
FB
1186}
1187
0bacd130
AL
1188/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
1189 BIOS will read it and start S3 resume at POST Entry */
1190void cmos_set_s3_resume(void)
1191{
1192 if (rtc_state)
1193 rtc_set_memory(rtc_state, 0xF, 0xFE);
1194}
1195
b5ff2d6e 1196QEMUMachine pc_machine = {
a245f2e7
AJ
1197 .name = "pc",
1198 .desc = "Standard PC",
1199 .init = pc_init_pci,
b2097003 1200 .max_cpus = 255,
3dbbdc25
FB
1201};
1202
1203QEMUMachine isapc_machine = {
a245f2e7
AJ
1204 .name = "isapc",
1205 .desc = "ISA-only PC",
1206 .init = pc_init_isa,
b2097003 1207 .max_cpus = 1,
b5ff2d6e 1208};
This page took 0.440261 seconds and 4 git commands to generate.