]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU PC System Emulator | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "pc.h" | |
aa28b9bf | 26 | #include "apic.h" |
87ecb68b | 27 | #include "fdc.h" |
c0897e0c | 28 | #include "ide.h" |
87ecb68b | 29 | #include "pci.h" |
18e08a55 | 30 | #include "vmware_vga.h" |
376253ec | 31 | #include "monitor.h" |
3cce6243 | 32 | #include "fw_cfg.h" |
16b29ae1 | 33 | #include "hpet_emul.h" |
b6f6e3d3 | 34 | #include "smbios.h" |
ca20cf32 BS |
35 | #include "loader.h" |
36 | #include "elf.h" | |
52001445 | 37 | #include "multiboot.h" |
1d914fa0 | 38 | #include "mc146818rtc.h" |
b1277b03 | 39 | #include "i8254.h" |
302fe51b | 40 | #include "pcspk.h" |
60ba3cc2 | 41 | #include "msi.h" |
822557eb | 42 | #include "sysbus.h" |
666daa68 | 43 | #include "sysemu.h" |
9b5b76d4 | 44 | #include "kvm.h" |
2446333c | 45 | #include "blockdev.h" |
a19cbfb3 | 46 | #include "ui/qemu-spice.h" |
00cb2a99 | 47 | #include "memory.h" |
be20f9e9 | 48 | #include "exec-memory.h" |
80cabfad | 49 | |
b41a2cd1 FB |
50 | /* output Bochs bios info messages */ |
51 | //#define DEBUG_BIOS | |
52 | ||
471fd342 BS |
53 | /* debug PC/ISA interrupts */ |
54 | //#define DEBUG_IRQ | |
55 | ||
56 | #ifdef DEBUG_IRQ | |
57 | #define DPRINTF(fmt, ...) \ | |
58 | do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) | |
59 | #else | |
60 | #define DPRINTF(fmt, ...) | |
61 | #endif | |
62 | ||
a80274c3 PB |
63 | /* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */ |
64 | #define ACPI_DATA_SIZE 0x10000 | |
3cce6243 | 65 | #define BIOS_CFG_IOPORT 0x510 |
8a92ea2f | 66 | #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0) |
b6f6e3d3 | 67 | #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1) |
6b35e7bf | 68 | #define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2) |
4c5b10b7 | 69 | #define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3) |
40ac17cd | 70 | #define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4) |
80cabfad | 71 | |
92a16d7a BS |
72 | #define MSI_ADDR_BASE 0xfee00000 |
73 | ||
4c5b10b7 JS |
74 | #define E820_NR_ENTRIES 16 |
75 | ||
76 | struct e820_entry { | |
77 | uint64_t address; | |
78 | uint64_t length; | |
79 | uint32_t type; | |
541dc0d4 | 80 | } QEMU_PACKED __attribute((__aligned__(4))); |
4c5b10b7 JS |
81 | |
82 | struct e820_table { | |
83 | uint32_t count; | |
84 | struct e820_entry entry[E820_NR_ENTRIES]; | |
541dc0d4 | 85 | } QEMU_PACKED __attribute((__aligned__(4))); |
4c5b10b7 JS |
86 | |
87 | static struct e820_table e820_table; | |
dd703b99 | 88 | struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX}; |
4c5b10b7 | 89 | |
b881fbe9 | 90 | void gsi_handler(void *opaque, int n, int level) |
1452411b | 91 | { |
b881fbe9 | 92 | GSIState *s = opaque; |
1452411b | 93 | |
b881fbe9 JK |
94 | DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n); |
95 | if (n < ISA_NUM_IRQS) { | |
96 | qemu_set_irq(s->i8259_irq[n], level); | |
1632dc6a | 97 | } |
b881fbe9 | 98 | qemu_set_irq(s->ioapic_irq[n], level); |
2e9947d2 | 99 | } |
1452411b | 100 | |
b41a2cd1 | 101 | static void ioport80_write(void *opaque, uint32_t addr, uint32_t data) |
80cabfad FB |
102 | { |
103 | } | |
104 | ||
f929aad6 | 105 | /* MSDOS compatibility mode FPU exception support */ |
d537cf6c | 106 | static qemu_irq ferr_irq; |
8e78eb28 IY |
107 | |
108 | void pc_register_ferr_irq(qemu_irq irq) | |
109 | { | |
110 | ferr_irq = irq; | |
111 | } | |
112 | ||
f929aad6 FB |
113 | /* XXX: add IGNNE support */ |
114 | void cpu_set_ferr(CPUX86State *s) | |
115 | { | |
d537cf6c | 116 | qemu_irq_raise(ferr_irq); |
f929aad6 FB |
117 | } |
118 | ||
119 | static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data) | |
120 | { | |
d537cf6c | 121 | qemu_irq_lower(ferr_irq); |
f929aad6 FB |
122 | } |
123 | ||
28ab0e2e | 124 | /* TSC handling */ |
28ab0e2e FB |
125 | uint64_t cpu_get_tsc(CPUX86State *env) |
126 | { | |
4a1418e0 | 127 | return cpu_get_ticks(); |
28ab0e2e FB |
128 | } |
129 | ||
a5954d5c | 130 | /* SMM support */ |
f885f1ea IY |
131 | |
132 | static cpu_set_smm_t smm_set; | |
133 | static void *smm_arg; | |
134 | ||
135 | void cpu_smm_register(cpu_set_smm_t callback, void *arg) | |
136 | { | |
137 | assert(smm_set == NULL); | |
138 | assert(smm_arg == NULL); | |
139 | smm_set = callback; | |
140 | smm_arg = arg; | |
141 | } | |
142 | ||
a5954d5c FB |
143 | void cpu_smm_update(CPUState *env) |
144 | { | |
f885f1ea IY |
145 | if (smm_set && smm_arg && env == first_cpu) |
146 | smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg); | |
a5954d5c FB |
147 | } |
148 | ||
149 | ||
3de388f6 FB |
150 | /* IRQ handling */ |
151 | int cpu_get_pic_interrupt(CPUState *env) | |
152 | { | |
153 | int intno; | |
154 | ||
cf6d64bf | 155 | intno = apic_get_interrupt(env->apic_state); |
3de388f6 | 156 | if (intno >= 0) { |
3de388f6 FB |
157 | return intno; |
158 | } | |
3de388f6 | 159 | /* read the irq from the PIC */ |
cf6d64bf | 160 | if (!apic_accept_pic_intr(env->apic_state)) { |
0e21e12b | 161 | return -1; |
cf6d64bf | 162 | } |
0e21e12b | 163 | |
3de388f6 FB |
164 | intno = pic_read_irq(isa_pic); |
165 | return intno; | |
166 | } | |
167 | ||
d537cf6c | 168 | static void pic_irq_request(void *opaque, int irq, int level) |
3de388f6 | 169 | { |
a5b38b51 AJ |
170 | CPUState *env = first_cpu; |
171 | ||
471fd342 | 172 | DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq); |
d5529471 AJ |
173 | if (env->apic_state) { |
174 | while (env) { | |
cf6d64bf BS |
175 | if (apic_accept_pic_intr(env->apic_state)) { |
176 | apic_deliver_pic_intr(env->apic_state, level); | |
177 | } | |
d5529471 AJ |
178 | env = env->next_cpu; |
179 | } | |
180 | } else { | |
b614106a AJ |
181 | if (level) |
182 | cpu_interrupt(env, CPU_INTERRUPT_HARD); | |
183 | else | |
184 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
a5b38b51 | 185 | } |
3de388f6 FB |
186 | } |
187 | ||
b0a21b53 FB |
188 | /* PC cmos mappings */ |
189 | ||
80cabfad FB |
190 | #define REG_EQUIPMENT_BYTE 0x14 |
191 | ||
d288c7ba | 192 | static int cmos_get_fd_drive_type(FDriveType fd0) |
777428f2 FB |
193 | { |
194 | int val; | |
195 | ||
196 | switch (fd0) { | |
d288c7ba | 197 | case FDRIVE_DRV_144: |
777428f2 FB |
198 | /* 1.44 Mb 3"5 drive */ |
199 | val = 4; | |
200 | break; | |
d288c7ba | 201 | case FDRIVE_DRV_288: |
777428f2 FB |
202 | /* 2.88 Mb 3"5 drive */ |
203 | val = 5; | |
204 | break; | |
d288c7ba | 205 | case FDRIVE_DRV_120: |
777428f2 FB |
206 | /* 1.2 Mb 5"5 drive */ |
207 | val = 2; | |
208 | break; | |
d288c7ba | 209 | case FDRIVE_DRV_NONE: |
777428f2 FB |
210 | default: |
211 | val = 0; | |
212 | break; | |
213 | } | |
214 | return val; | |
215 | } | |
216 | ||
ec2654fb | 217 | static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd, |
1d914fa0 | 218 | ISADevice *s) |
ba6c2377 | 219 | { |
ba6c2377 FB |
220 | int cylinders, heads, sectors; |
221 | bdrv_get_geometry_hint(hd, &cylinders, &heads, §ors); | |
222 | rtc_set_memory(s, type_ofs, 47); | |
223 | rtc_set_memory(s, info_ofs, cylinders); | |
224 | rtc_set_memory(s, info_ofs + 1, cylinders >> 8); | |
225 | rtc_set_memory(s, info_ofs + 2, heads); | |
226 | rtc_set_memory(s, info_ofs + 3, 0xff); | |
227 | rtc_set_memory(s, info_ofs + 4, 0xff); | |
228 | rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3)); | |
229 | rtc_set_memory(s, info_ofs + 6, cylinders); | |
230 | rtc_set_memory(s, info_ofs + 7, cylinders >> 8); | |
231 | rtc_set_memory(s, info_ofs + 8, sectors); | |
232 | } | |
233 | ||
6ac0e82d AZ |
234 | /* convert boot_device letter to something recognizable by the bios */ |
235 | static int boot_device2nibble(char boot_device) | |
236 | { | |
237 | switch(boot_device) { | |
238 | case 'a': | |
239 | case 'b': | |
240 | return 0x01; /* floppy boot */ | |
241 | case 'c': | |
242 | return 0x02; /* hard drive boot */ | |
243 | case 'd': | |
244 | return 0x03; /* CD-ROM boot */ | |
245 | case 'n': | |
246 | return 0x04; /* Network boot */ | |
247 | } | |
248 | return 0; | |
249 | } | |
250 | ||
1d914fa0 | 251 | static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk) |
0ecdffbb AJ |
252 | { |
253 | #define PC_MAX_BOOT_DEVICES 3 | |
0ecdffbb AJ |
254 | int nbds, bds[3] = { 0, }; |
255 | int i; | |
256 | ||
257 | nbds = strlen(boot_device); | |
258 | if (nbds > PC_MAX_BOOT_DEVICES) { | |
1ecda02b | 259 | error_report("Too many boot devices for PC"); |
0ecdffbb AJ |
260 | return(1); |
261 | } | |
262 | for (i = 0; i < nbds; i++) { | |
263 | bds[i] = boot_device2nibble(boot_device[i]); | |
264 | if (bds[i] == 0) { | |
1ecda02b MA |
265 | error_report("Invalid boot device for PC: '%c'", |
266 | boot_device[i]); | |
0ecdffbb AJ |
267 | return(1); |
268 | } | |
269 | } | |
270 | rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]); | |
d9346e81 | 271 | rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1)); |
0ecdffbb AJ |
272 | return(0); |
273 | } | |
274 | ||
d9346e81 MA |
275 | static int pc_boot_set(void *opaque, const char *boot_device) |
276 | { | |
277 | return set_boot_dev(opaque, boot_device, 0); | |
278 | } | |
279 | ||
c0897e0c MA |
280 | typedef struct pc_cmos_init_late_arg { |
281 | ISADevice *rtc_state; | |
282 | BusState *idebus0, *idebus1; | |
283 | } pc_cmos_init_late_arg; | |
284 | ||
285 | static void pc_cmos_init_late(void *opaque) | |
286 | { | |
287 | pc_cmos_init_late_arg *arg = opaque; | |
288 | ISADevice *s = arg->rtc_state; | |
289 | int val; | |
290 | BlockDriverState *hd_table[4]; | |
291 | int i; | |
292 | ||
293 | ide_get_bs(hd_table, arg->idebus0); | |
294 | ide_get_bs(hd_table + 2, arg->idebus1); | |
295 | ||
296 | rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0)); | |
297 | if (hd_table[0]) | |
298 | cmos_init_hd(0x19, 0x1b, hd_table[0], s); | |
299 | if (hd_table[1]) | |
300 | cmos_init_hd(0x1a, 0x24, hd_table[1], s); | |
301 | ||
302 | val = 0; | |
303 | for (i = 0; i < 4; i++) { | |
304 | if (hd_table[i]) { | |
305 | int cylinders, heads, sectors, translation; | |
306 | /* NOTE: bdrv_get_geometry_hint() returns the physical | |
307 | geometry. It is always such that: 1 <= sects <= 63, 1 | |
308 | <= heads <= 16, 1 <= cylinders <= 16383. The BIOS | |
309 | geometry can be different if a translation is done. */ | |
310 | translation = bdrv_get_translation_hint(hd_table[i]); | |
311 | if (translation == BIOS_ATA_TRANSLATION_AUTO) { | |
312 | bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, §ors); | |
313 | if (cylinders <= 1024 && heads <= 16 && sectors <= 63) { | |
314 | /* No translation. */ | |
315 | translation = 0; | |
316 | } else { | |
317 | /* LBA translation. */ | |
318 | translation = 1; | |
319 | } | |
320 | } else { | |
321 | translation--; | |
322 | } | |
323 | val |= translation << (i * 2); | |
324 | } | |
325 | } | |
326 | rtc_set_memory(s, 0x39, val); | |
327 | ||
328 | qemu_unregister_reset(pc_cmos_init_late, opaque); | |
329 | } | |
330 | ||
845773ab | 331 | void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size, |
c0897e0c | 332 | const char *boot_device, |
34d4260e | 333 | ISADevice *floppy, BusState *idebus0, BusState *idebus1, |
63ffb564 | 334 | ISADevice *s) |
80cabfad | 335 | { |
63ffb564 | 336 | int val, nb, nb_heads, max_track, last_sect, i; |
980bda8b | 337 | FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE }; |
34d4260e | 338 | BlockDriverState *fd[MAX_FD]; |
c0897e0c | 339 | static pc_cmos_init_late_arg arg; |
b0a21b53 | 340 | |
b0a21b53 | 341 | /* various important CMOS locations needed by PC/Bochs bios */ |
80cabfad FB |
342 | |
343 | /* memory size */ | |
333190eb FB |
344 | val = 640; /* base memory in K */ |
345 | rtc_set_memory(s, 0x15, val); | |
346 | rtc_set_memory(s, 0x16, val >> 8); | |
347 | ||
80cabfad FB |
348 | val = (ram_size / 1024) - 1024; |
349 | if (val > 65535) | |
350 | val = 65535; | |
b0a21b53 FB |
351 | rtc_set_memory(s, 0x17, val); |
352 | rtc_set_memory(s, 0x18, val >> 8); | |
353 | rtc_set_memory(s, 0x30, val); | |
354 | rtc_set_memory(s, 0x31, val >> 8); | |
80cabfad | 355 | |
00f82b8a AJ |
356 | if (above_4g_mem_size) { |
357 | rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16); | |
358 | rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24); | |
359 | rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32); | |
360 | } | |
361 | ||
9da98861 FB |
362 | if (ram_size > (16 * 1024 * 1024)) |
363 | val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536); | |
364 | else | |
365 | val = 0; | |
80cabfad FB |
366 | if (val > 65535) |
367 | val = 65535; | |
b0a21b53 FB |
368 | rtc_set_memory(s, 0x34, val); |
369 | rtc_set_memory(s, 0x35, val >> 8); | |
3b46e624 | 370 | |
298e01b6 AJ |
371 | /* set the number of CPU */ |
372 | rtc_set_memory(s, 0x5f, smp_cpus - 1); | |
373 | ||
6ac0e82d | 374 | /* set boot devices, and disable floppy signature check if requested */ |
d9346e81 | 375 | if (set_boot_dev(s, boot_device, fd_bootchk)) { |
28c5af54 JM |
376 | exit(1); |
377 | } | |
80cabfad | 378 | |
b41a2cd1 | 379 | /* floppy type */ |
34d4260e KW |
380 | if (floppy) { |
381 | fdc_get_bs(fd, floppy); | |
382 | for (i = 0; i < 2; i++) { | |
383 | if (fd[i] && bdrv_is_inserted(fd[i])) { | |
384 | bdrv_get_floppy_geometry_hint(fd[i], &nb_heads, &max_track, | |
385 | &last_sect, FDRIVE_DRV_NONE, | |
386 | &fd_type[i]); | |
34d4260e | 387 | } |
63ffb564 BS |
388 | } |
389 | } | |
390 | val = (cmos_get_fd_drive_type(fd_type[0]) << 4) | | |
391 | cmos_get_fd_drive_type(fd_type[1]); | |
b0a21b53 | 392 | rtc_set_memory(s, 0x10, val); |
3b46e624 | 393 | |
b0a21b53 | 394 | val = 0; |
b41a2cd1 | 395 | nb = 0; |
63ffb564 | 396 | if (fd_type[0] < FDRIVE_DRV_NONE) { |
80cabfad | 397 | nb++; |
d288c7ba | 398 | } |
63ffb564 | 399 | if (fd_type[1] < FDRIVE_DRV_NONE) { |
80cabfad | 400 | nb++; |
d288c7ba | 401 | } |
80cabfad FB |
402 | switch (nb) { |
403 | case 0: | |
404 | break; | |
405 | case 1: | |
b0a21b53 | 406 | val |= 0x01; /* 1 drive, ready for boot */ |
80cabfad FB |
407 | break; |
408 | case 2: | |
b0a21b53 | 409 | val |= 0x41; /* 2 drives, ready for boot */ |
80cabfad FB |
410 | break; |
411 | } | |
b0a21b53 FB |
412 | val |= 0x02; /* FPU is there */ |
413 | val |= 0x04; /* PS/2 mouse installed */ | |
414 | rtc_set_memory(s, REG_EQUIPMENT_BYTE, val); | |
415 | ||
ba6c2377 | 416 | /* hard drives */ |
c0897e0c MA |
417 | arg.rtc_state = s; |
418 | arg.idebus0 = idebus0; | |
419 | arg.idebus1 = idebus1; | |
420 | qemu_register_reset(pc_cmos_init_late, &arg); | |
80cabfad FB |
421 | } |
422 | ||
4b78a802 BS |
423 | /* port 92 stuff: could be split off */ |
424 | typedef struct Port92State { | |
425 | ISADevice dev; | |
23af670e | 426 | MemoryRegion io; |
4b78a802 BS |
427 | uint8_t outport; |
428 | qemu_irq *a20_out; | |
429 | } Port92State; | |
430 | ||
431 | static void port92_write(void *opaque, uint32_t addr, uint32_t val) | |
432 | { | |
433 | Port92State *s = opaque; | |
434 | ||
435 | DPRINTF("port92: write 0x%02x\n", val); | |
436 | s->outport = val; | |
437 | qemu_set_irq(*s->a20_out, (val >> 1) & 1); | |
438 | if (val & 1) { | |
439 | qemu_system_reset_request(); | |
440 | } | |
441 | } | |
442 | ||
443 | static uint32_t port92_read(void *opaque, uint32_t addr) | |
444 | { | |
445 | Port92State *s = opaque; | |
446 | uint32_t ret; | |
447 | ||
448 | ret = s->outport; | |
449 | DPRINTF("port92: read 0x%02x\n", ret); | |
450 | return ret; | |
451 | } | |
452 | ||
453 | static void port92_init(ISADevice *dev, qemu_irq *a20_out) | |
454 | { | |
455 | Port92State *s = DO_UPCAST(Port92State, dev, dev); | |
456 | ||
457 | s->a20_out = a20_out; | |
458 | } | |
459 | ||
460 | static const VMStateDescription vmstate_port92_isa = { | |
461 | .name = "port92", | |
462 | .version_id = 1, | |
463 | .minimum_version_id = 1, | |
464 | .minimum_version_id_old = 1, | |
465 | .fields = (VMStateField []) { | |
466 | VMSTATE_UINT8(outport, Port92State), | |
467 | VMSTATE_END_OF_LIST() | |
468 | } | |
469 | }; | |
470 | ||
471 | static void port92_reset(DeviceState *d) | |
472 | { | |
473 | Port92State *s = container_of(d, Port92State, dev.qdev); | |
474 | ||
475 | s->outport &= ~1; | |
476 | } | |
477 | ||
23af670e RH |
478 | static const MemoryRegionPortio port92_portio[] = { |
479 | { 0, 1, 1, .read = port92_read, .write = port92_write }, | |
480 | PORTIO_END_OF_LIST(), | |
481 | }; | |
482 | ||
483 | static const MemoryRegionOps port92_ops = { | |
484 | .old_portio = port92_portio | |
485 | }; | |
486 | ||
4b78a802 BS |
487 | static int port92_initfn(ISADevice *dev) |
488 | { | |
489 | Port92State *s = DO_UPCAST(Port92State, dev, dev); | |
490 | ||
23af670e RH |
491 | memory_region_init_io(&s->io, &port92_ops, s, "port92", 1); |
492 | isa_register_ioport(dev, &s->io, 0x92); | |
493 | ||
4b78a802 BS |
494 | s->outport = 0; |
495 | return 0; | |
496 | } | |
497 | ||
8f04ee08 AL |
498 | static void port92_class_initfn(ObjectClass *klass, void *data) |
499 | { | |
39bffca2 | 500 | DeviceClass *dc = DEVICE_CLASS(klass); |
8f04ee08 AL |
501 | ISADeviceClass *ic = ISA_DEVICE_CLASS(klass); |
502 | ic->init = port92_initfn; | |
39bffca2 AL |
503 | dc->no_user = 1; |
504 | dc->reset = port92_reset; | |
505 | dc->vmsd = &vmstate_port92_isa; | |
8f04ee08 AL |
506 | } |
507 | ||
39bffca2 AL |
508 | static TypeInfo port92_info = { |
509 | .name = "port92", | |
510 | .parent = TYPE_ISA_DEVICE, | |
511 | .instance_size = sizeof(Port92State), | |
512 | .class_init = port92_class_initfn, | |
4b78a802 BS |
513 | }; |
514 | ||
83f7d43a | 515 | static void port92_register_types(void) |
4b78a802 | 516 | { |
39bffca2 | 517 | type_register_static(&port92_info); |
4b78a802 | 518 | } |
83f7d43a AF |
519 | |
520 | type_init(port92_register_types) | |
4b78a802 | 521 | |
956a3e6b | 522 | static void handle_a20_line_change(void *opaque, int irq, int level) |
59b8ad81 | 523 | { |
956a3e6b | 524 | CPUState *cpu = opaque; |
e1a23744 | 525 | |
956a3e6b | 526 | /* XXX: send to all CPUs ? */ |
4b78a802 | 527 | /* XXX: add logic to handle multiple A20 line sources */ |
956a3e6b | 528 | cpu_x86_set_a20(cpu, level); |
e1a23744 FB |
529 | } |
530 | ||
80cabfad FB |
531 | /***********************************************************/ |
532 | /* Bochs BIOS debug ports */ | |
533 | ||
9596ebb7 | 534 | static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val) |
80cabfad | 535 | { |
a2f659ee FB |
536 | static const char shutdown_str[8] = "Shutdown"; |
537 | static int shutdown_index = 0; | |
3b46e624 | 538 | |
80cabfad FB |
539 | switch(addr) { |
540 | /* Bochs BIOS messages */ | |
541 | case 0x400: | |
542 | case 0x401: | |
0550f9c1 BK |
543 | /* used to be panic, now unused */ |
544 | break; | |
80cabfad FB |
545 | case 0x402: |
546 | case 0x403: | |
547 | #ifdef DEBUG_BIOS | |
548 | fprintf(stderr, "%c", val); | |
549 | #endif | |
550 | break; | |
a2f659ee FB |
551 | case 0x8900: |
552 | /* same as Bochs power off */ | |
553 | if (val == shutdown_str[shutdown_index]) { | |
554 | shutdown_index++; | |
555 | if (shutdown_index == 8) { | |
556 | shutdown_index = 0; | |
557 | qemu_system_shutdown_request(); | |
558 | } | |
559 | } else { | |
560 | shutdown_index = 0; | |
561 | } | |
562 | break; | |
80cabfad FB |
563 | |
564 | /* LGPL'ed VGA BIOS messages */ | |
565 | case 0x501: | |
566 | case 0x502: | |
4333979e | 567 | exit((val << 1) | 1); |
80cabfad FB |
568 | case 0x500: |
569 | case 0x503: | |
570 | #ifdef DEBUG_BIOS | |
571 | fprintf(stderr, "%c", val); | |
572 | #endif | |
573 | break; | |
574 | } | |
575 | } | |
576 | ||
4c5b10b7 JS |
577 | int e820_add_entry(uint64_t address, uint64_t length, uint32_t type) |
578 | { | |
8ca209ad | 579 | int index = le32_to_cpu(e820_table.count); |
4c5b10b7 JS |
580 | struct e820_entry *entry; |
581 | ||
582 | if (index >= E820_NR_ENTRIES) | |
583 | return -EBUSY; | |
8ca209ad | 584 | entry = &e820_table.entry[index++]; |
4c5b10b7 | 585 | |
8ca209ad AW |
586 | entry->address = cpu_to_le64(address); |
587 | entry->length = cpu_to_le64(length); | |
588 | entry->type = cpu_to_le32(type); | |
4c5b10b7 | 589 | |
8ca209ad AW |
590 | e820_table.count = cpu_to_le32(index); |
591 | return index; | |
4c5b10b7 JS |
592 | } |
593 | ||
bf483392 | 594 | static void *bochs_bios_init(void) |
80cabfad | 595 | { |
3cce6243 | 596 | void *fw_cfg; |
b6f6e3d3 AL |
597 | uint8_t *smbios_table; |
598 | size_t smbios_len; | |
11c2fd3e AL |
599 | uint64_t *numa_fw_cfg; |
600 | int i, j; | |
3cce6243 | 601 | |
b41a2cd1 FB |
602 | register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL); |
603 | register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL); | |
604 | register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL); | |
605 | register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL); | |
a2f659ee | 606 | register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL); |
b41a2cd1 | 607 | |
4333979e | 608 | register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL); |
b41a2cd1 FB |
609 | register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL); |
610 | register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL); | |
611 | register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL); | |
612 | register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL); | |
3cce6243 BS |
613 | |
614 | fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0); | |
bf483392 | 615 | |
3cce6243 | 616 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); |
905fdcb5 | 617 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
80deece2 BS |
618 | fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables, |
619 | acpi_tables_len); | |
9b5b76d4 | 620 | fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override()); |
b6f6e3d3 AL |
621 | |
622 | smbios_table = smbios_get_table(&smbios_len); | |
623 | if (smbios_table) | |
624 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES, | |
625 | smbios_table, smbios_len); | |
4c5b10b7 JS |
626 | fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table, |
627 | sizeof(struct e820_table)); | |
11c2fd3e | 628 | |
40ac17cd GN |
629 | fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg, |
630 | sizeof(struct hpet_fw_config)); | |
11c2fd3e AL |
631 | /* allocate memory for the NUMA channel: one (64bit) word for the number |
632 | * of nodes, one word for each VCPU->node and one word for each node to | |
633 | * hold the amount of memory. | |
634 | */ | |
991dfefd | 635 | numa_fw_cfg = g_malloc0((1 + max_cpus + nb_numa_nodes) * 8); |
11c2fd3e | 636 | numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes); |
991dfefd | 637 | for (i = 0; i < max_cpus; i++) { |
11c2fd3e AL |
638 | for (j = 0; j < nb_numa_nodes; j++) { |
639 | if (node_cpumask[j] & (1 << i)) { | |
640 | numa_fw_cfg[i + 1] = cpu_to_le64(j); | |
641 | break; | |
642 | } | |
643 | } | |
644 | } | |
645 | for (i = 0; i < nb_numa_nodes; i++) { | |
991dfefd | 646 | numa_fw_cfg[max_cpus + 1 + i] = cpu_to_le64(node_mem[i]); |
11c2fd3e AL |
647 | } |
648 | fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg, | |
991dfefd | 649 | (1 + max_cpus + nb_numa_nodes) * 8); |
bf483392 AG |
650 | |
651 | return fw_cfg; | |
80cabfad FB |
652 | } |
653 | ||
642a4f96 TS |
654 | static long get_file_size(FILE *f) |
655 | { | |
656 | long where, size; | |
657 | ||
658 | /* XXX: on Unix systems, using fstat() probably makes more sense */ | |
659 | ||
660 | where = ftell(f); | |
661 | fseek(f, 0, SEEK_END); | |
662 | size = ftell(f); | |
663 | fseek(f, where, SEEK_SET); | |
664 | ||
665 | return size; | |
666 | } | |
667 | ||
f16408df | 668 | static void load_linux(void *fw_cfg, |
4fc9af53 | 669 | const char *kernel_filename, |
642a4f96 | 670 | const char *initrd_filename, |
e6ade764 | 671 | const char *kernel_cmdline, |
45a50b16 | 672 | target_phys_addr_t max_ram_size) |
642a4f96 TS |
673 | { |
674 | uint16_t protocol; | |
5cea8590 | 675 | int setup_size, kernel_size, initrd_size = 0, cmdline_size; |
642a4f96 | 676 | uint32_t initrd_max; |
57a46d05 | 677 | uint8_t header[8192], *setup, *kernel, *initrd_data; |
c227f099 | 678 | target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0; |
45a50b16 | 679 | FILE *f; |
bf4e5d92 | 680 | char *vmode; |
642a4f96 TS |
681 | |
682 | /* Align to 16 bytes as a paranoia measure */ | |
683 | cmdline_size = (strlen(kernel_cmdline)+16) & ~15; | |
684 | ||
685 | /* load the kernel header */ | |
686 | f = fopen(kernel_filename, "rb"); | |
687 | if (!f || !(kernel_size = get_file_size(f)) || | |
f16408df AG |
688 | fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) != |
689 | MIN(ARRAY_SIZE(header), kernel_size)) { | |
850810d0 JF |
690 | fprintf(stderr, "qemu: could not load kernel '%s': %s\n", |
691 | kernel_filename, strerror(errno)); | |
642a4f96 TS |
692 | exit(1); |
693 | } | |
694 | ||
695 | /* kernel protocol version */ | |
bc4edd79 | 696 | #if 0 |
642a4f96 | 697 | fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202)); |
bc4edd79 | 698 | #endif |
642a4f96 TS |
699 | if (ldl_p(header+0x202) == 0x53726448) |
700 | protocol = lduw_p(header+0x206); | |
f16408df AG |
701 | else { |
702 | /* This looks like a multiboot kernel. If it is, let's stop | |
703 | treating it like a Linux kernel. */ | |
52001445 AL |
704 | if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename, |
705 | kernel_cmdline, kernel_size, header)) | |
82663ee2 | 706 | return; |
642a4f96 | 707 | protocol = 0; |
f16408df | 708 | } |
642a4f96 TS |
709 | |
710 | if (protocol < 0x200 || !(header[0x211] & 0x01)) { | |
711 | /* Low kernel */ | |
a37af289 BS |
712 | real_addr = 0x90000; |
713 | cmdline_addr = 0x9a000 - cmdline_size; | |
714 | prot_addr = 0x10000; | |
642a4f96 TS |
715 | } else if (protocol < 0x202) { |
716 | /* High but ancient kernel */ | |
a37af289 BS |
717 | real_addr = 0x90000; |
718 | cmdline_addr = 0x9a000 - cmdline_size; | |
719 | prot_addr = 0x100000; | |
642a4f96 TS |
720 | } else { |
721 | /* High and recent kernel */ | |
a37af289 BS |
722 | real_addr = 0x10000; |
723 | cmdline_addr = 0x20000; | |
724 | prot_addr = 0x100000; | |
642a4f96 TS |
725 | } |
726 | ||
bc4edd79 | 727 | #if 0 |
642a4f96 | 728 | fprintf(stderr, |
526ccb7a AZ |
729 | "qemu: real_addr = 0x" TARGET_FMT_plx "\n" |
730 | "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n" | |
731 | "qemu: prot_addr = 0x" TARGET_FMT_plx "\n", | |
a37af289 BS |
732 | real_addr, |
733 | cmdline_addr, | |
734 | prot_addr); | |
bc4edd79 | 735 | #endif |
642a4f96 TS |
736 | |
737 | /* highest address for loading the initrd */ | |
738 | if (protocol >= 0x203) | |
739 | initrd_max = ldl_p(header+0x22c); | |
740 | else | |
741 | initrd_max = 0x37ffffff; | |
742 | ||
e6ade764 GC |
743 | if (initrd_max >= max_ram_size-ACPI_DATA_SIZE) |
744 | initrd_max = max_ram_size-ACPI_DATA_SIZE-1; | |
642a4f96 | 745 | |
57a46d05 AG |
746 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr); |
747 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1); | |
748 | fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA, | |
749 | (uint8_t*)strdup(kernel_cmdline), | |
750 | strlen(kernel_cmdline)+1); | |
642a4f96 TS |
751 | |
752 | if (protocol >= 0x202) { | |
a37af289 | 753 | stl_p(header+0x228, cmdline_addr); |
642a4f96 TS |
754 | } else { |
755 | stw_p(header+0x20, 0xA33F); | |
756 | stw_p(header+0x22, cmdline_addr-real_addr); | |
757 | } | |
758 | ||
bf4e5d92 PT |
759 | /* handle vga= parameter */ |
760 | vmode = strstr(kernel_cmdline, "vga="); | |
761 | if (vmode) { | |
762 | unsigned int video_mode; | |
763 | /* skip "vga=" */ | |
764 | vmode += 4; | |
765 | if (!strncmp(vmode, "normal", 6)) { | |
766 | video_mode = 0xffff; | |
767 | } else if (!strncmp(vmode, "ext", 3)) { | |
768 | video_mode = 0xfffe; | |
769 | } else if (!strncmp(vmode, "ask", 3)) { | |
770 | video_mode = 0xfffd; | |
771 | } else { | |
772 | video_mode = strtol(vmode, NULL, 0); | |
773 | } | |
774 | stw_p(header+0x1fa, video_mode); | |
775 | } | |
776 | ||
642a4f96 TS |
777 | /* loader type */ |
778 | /* High nybble = B reserved for Qemu; low nybble is revision number. | |
779 | If this code is substantially changed, you may want to consider | |
780 | incrementing the revision. */ | |
781 | if (protocol >= 0x200) | |
782 | header[0x210] = 0xB0; | |
783 | ||
784 | /* heap */ | |
785 | if (protocol >= 0x201) { | |
786 | header[0x211] |= 0x80; /* CAN_USE_HEAP */ | |
787 | stw_p(header+0x224, cmdline_addr-real_addr-0x200); | |
788 | } | |
789 | ||
790 | /* load initrd */ | |
791 | if (initrd_filename) { | |
792 | if (protocol < 0x200) { | |
793 | fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n"); | |
794 | exit(1); | |
795 | } | |
796 | ||
45a50b16 | 797 | initrd_size = get_image_size(initrd_filename); |
d6fa4b77 MK |
798 | if (initrd_size < 0) { |
799 | fprintf(stderr, "qemu: error reading initrd %s\n", | |
800 | initrd_filename); | |
801 | exit(1); | |
802 | } | |
803 | ||
45a50b16 | 804 | initrd_addr = (initrd_max-initrd_size) & ~4095; |
57a46d05 | 805 | |
7267c094 | 806 | initrd_data = g_malloc(initrd_size); |
57a46d05 AG |
807 | load_image(initrd_filename, initrd_data); |
808 | ||
809 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); | |
810 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); | |
811 | fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size); | |
642a4f96 | 812 | |
a37af289 | 813 | stl_p(header+0x218, initrd_addr); |
642a4f96 TS |
814 | stl_p(header+0x21c, initrd_size); |
815 | } | |
816 | ||
45a50b16 | 817 | /* load kernel and setup */ |
642a4f96 TS |
818 | setup_size = header[0x1f1]; |
819 | if (setup_size == 0) | |
820 | setup_size = 4; | |
642a4f96 | 821 | setup_size = (setup_size+1)*512; |
45a50b16 | 822 | kernel_size -= setup_size; |
642a4f96 | 823 | |
7267c094 AL |
824 | setup = g_malloc(setup_size); |
825 | kernel = g_malloc(kernel_size); | |
45a50b16 | 826 | fseek(f, 0, SEEK_SET); |
5a41ecc5 KS |
827 | if (fread(setup, 1, setup_size, f) != setup_size) { |
828 | fprintf(stderr, "fread() failed\n"); | |
829 | exit(1); | |
830 | } | |
831 | if (fread(kernel, 1, kernel_size, f) != kernel_size) { | |
832 | fprintf(stderr, "fread() failed\n"); | |
833 | exit(1); | |
834 | } | |
642a4f96 | 835 | fclose(f); |
45a50b16 | 836 | memcpy(setup, header, MIN(sizeof(header), setup_size)); |
57a46d05 AG |
837 | |
838 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr); | |
839 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
840 | fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size); | |
841 | ||
842 | fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr); | |
843 | fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size); | |
844 | fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size); | |
845 | ||
2e55e842 GN |
846 | option_rom[nb_option_roms].name = "linuxboot.bin"; |
847 | option_rom[nb_option_roms].bootindex = 0; | |
57a46d05 | 848 | nb_option_roms++; |
642a4f96 TS |
849 | } |
850 | ||
b41a2cd1 FB |
851 | #define NE2000_NB_MAX 6 |
852 | ||
675d6f82 BS |
853 | static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, |
854 | 0x280, 0x380 }; | |
855 | static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 }; | |
b41a2cd1 | 856 | |
675d6f82 BS |
857 | static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc }; |
858 | static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 }; | |
6508fe59 | 859 | |
48a18b3c | 860 | void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd) |
a41b2ff2 PB |
861 | { |
862 | static int nb_ne2k = 0; | |
863 | ||
864 | if (nb_ne2k == NE2000_NB_MAX) | |
865 | return; | |
48a18b3c | 866 | isa_ne2000_init(bus, ne2000_io[nb_ne2k], |
9453c5bc | 867 | ne2000_irq[nb_ne2k], nd); |
a41b2ff2 PB |
868 | nb_ne2k++; |
869 | } | |
870 | ||
678e12cc GN |
871 | int cpu_is_bsp(CPUState *env) |
872 | { | |
6cb2996c JK |
873 | /* We hard-wire the BSP to the first CPU. */ |
874 | return env->cpu_index == 0; | |
678e12cc GN |
875 | } |
876 | ||
92a16d7a | 877 | DeviceState *cpu_get_current_apic(void) |
0e26b7b8 BS |
878 | { |
879 | if (cpu_single_env) { | |
880 | return cpu_single_env->apic_state; | |
881 | } else { | |
882 | return NULL; | |
883 | } | |
884 | } | |
885 | ||
92a16d7a BS |
886 | static DeviceState *apic_init(void *env, uint8_t apic_id) |
887 | { | |
888 | DeviceState *dev; | |
92a16d7a BS |
889 | static int apic_mapped; |
890 | ||
3d4b2649 | 891 | if (kvm_irqchip_in_kernel()) { |
680c1c6f JK |
892 | dev = qdev_create(NULL, "kvm-apic"); |
893 | } else { | |
894 | dev = qdev_create(NULL, "apic"); | |
895 | } | |
92a16d7a BS |
896 | qdev_prop_set_uint8(dev, "id", apic_id); |
897 | qdev_prop_set_ptr(dev, "cpu_env", env); | |
898 | qdev_init_nofail(dev); | |
92a16d7a BS |
899 | |
900 | /* XXX: mapping more APICs at the same memory location */ | |
901 | if (apic_mapped == 0) { | |
902 | /* NOTE: the APIC is directly connected to the CPU - it is not | |
903 | on the global memory bus. */ | |
904 | /* XXX: what if the base changes? */ | |
680c1c6f | 905 | sysbus_mmio_map(sysbus_from_qdev(dev), 0, MSI_ADDR_BASE); |
92a16d7a BS |
906 | apic_mapped = 1; |
907 | } | |
908 | ||
680c1c6f | 909 | /* KVM does not support MSI yet. */ |
3d4b2649 | 910 | if (!kvm_irqchip_in_kernel()) { |
680c1c6f JK |
911 | msi_supported = true; |
912 | } | |
92a16d7a BS |
913 | |
914 | return dev; | |
915 | } | |
916 | ||
845773ab | 917 | void pc_acpi_smi_interrupt(void *opaque, int irq, int level) |
53b67b30 BS |
918 | { |
919 | CPUState *s = opaque; | |
920 | ||
921 | if (level) { | |
922 | cpu_interrupt(s, CPU_INTERRUPT_SMI); | |
923 | } | |
924 | } | |
925 | ||
427bd8d6 | 926 | static void pc_cpu_reset(void *opaque) |
0e26b7b8 BS |
927 | { |
928 | CPUState *env = opaque; | |
929 | ||
930 | cpu_reset(env); | |
427bd8d6 | 931 | env->halted = !cpu_is_bsp(env); |
0e26b7b8 BS |
932 | } |
933 | ||
3a31f36a JK |
934 | static CPUState *pc_new_cpu(const char *cpu_model) |
935 | { | |
936 | CPUState *env; | |
937 | ||
938 | env = cpu_init(cpu_model); | |
939 | if (!env) { | |
940 | fprintf(stderr, "Unable to find x86 CPU definition\n"); | |
941 | exit(1); | |
942 | } | |
943 | if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) { | |
0e26b7b8 BS |
944 | env->apic_state = apic_init(env, env->cpuid_apic_id); |
945 | } | |
427bd8d6 JK |
946 | qemu_register_reset(pc_cpu_reset, env); |
947 | pc_cpu_reset(env); | |
3a31f36a JK |
948 | return env; |
949 | } | |
950 | ||
845773ab | 951 | void pc_cpus_init(const char *cpu_model) |
70166477 IY |
952 | { |
953 | int i; | |
954 | ||
955 | /* init CPUs */ | |
956 | if (cpu_model == NULL) { | |
957 | #ifdef TARGET_X86_64 | |
958 | cpu_model = "qemu64"; | |
959 | #else | |
960 | cpu_model = "qemu32"; | |
961 | #endif | |
962 | } | |
963 | ||
964 | for(i = 0; i < smp_cpus; i++) { | |
965 | pc_new_cpu(cpu_model); | |
966 | } | |
967 | } | |
968 | ||
4aa63af1 AK |
969 | void pc_memory_init(MemoryRegion *system_memory, |
970 | const char *kernel_filename, | |
845773ab IY |
971 | const char *kernel_cmdline, |
972 | const char *initrd_filename, | |
e0e7e67b | 973 | ram_addr_t below_4g_mem_size, |
ae0a5466 | 974 | ram_addr_t above_4g_mem_size, |
4463aee6 | 975 | MemoryRegion *rom_memory, |
ae0a5466 | 976 | MemoryRegion **ram_memory) |
80cabfad | 977 | { |
cbc5b5f3 JJ |
978 | int linux_boot, i; |
979 | MemoryRegion *ram, *option_rom_mr; | |
00cb2a99 | 980 | MemoryRegion *ram_below_4g, *ram_above_4g; |
81a204e4 | 981 | void *fw_cfg; |
d592d303 | 982 | |
80cabfad FB |
983 | linux_boot = (kernel_filename != NULL); |
984 | ||
00cb2a99 | 985 | /* Allocate RAM. We allocate it as a single memory region and use |
66a0a2cb | 986 | * aliases to address portions of it, mostly for backwards compatibility |
00cb2a99 AK |
987 | * with older qemus that used qemu_ram_alloc(). |
988 | */ | |
7267c094 | 989 | ram = g_malloc(sizeof(*ram)); |
c5705a77 | 990 | memory_region_init_ram(ram, "pc.ram", |
00cb2a99 | 991 | below_4g_mem_size + above_4g_mem_size); |
c5705a77 | 992 | vmstate_register_ram_global(ram); |
ae0a5466 | 993 | *ram_memory = ram; |
7267c094 | 994 | ram_below_4g = g_malloc(sizeof(*ram_below_4g)); |
00cb2a99 AK |
995 | memory_region_init_alias(ram_below_4g, "ram-below-4g", ram, |
996 | 0, below_4g_mem_size); | |
997 | memory_region_add_subregion(system_memory, 0, ram_below_4g); | |
bbe80adf | 998 | if (above_4g_mem_size > 0) { |
7267c094 | 999 | ram_above_4g = g_malloc(sizeof(*ram_above_4g)); |
00cb2a99 AK |
1000 | memory_region_init_alias(ram_above_4g, "ram-above-4g", ram, |
1001 | below_4g_mem_size, above_4g_mem_size); | |
1002 | memory_region_add_subregion(system_memory, 0x100000000ULL, | |
1003 | ram_above_4g); | |
bbe80adf | 1004 | } |
82b36dc3 | 1005 | |
cbc5b5f3 JJ |
1006 | |
1007 | /* Initialize PC system firmware */ | |
1008 | pc_system_firmware_init(rom_memory); | |
00cb2a99 | 1009 | |
7267c094 | 1010 | option_rom_mr = g_malloc(sizeof(*option_rom_mr)); |
c5705a77 AK |
1011 | memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE); |
1012 | vmstate_register_ram_global(option_rom_mr); | |
4463aee6 | 1013 | memory_region_add_subregion_overlap(rom_memory, |
00cb2a99 AK |
1014 | PC_ROM_MIN_VGA, |
1015 | option_rom_mr, | |
1016 | 1); | |
f753ff16 | 1017 | |
bf483392 | 1018 | fw_cfg = bochs_bios_init(); |
8832cb80 | 1019 | rom_set_fw(fw_cfg); |
1d108d97 | 1020 | |
f753ff16 | 1021 | if (linux_boot) { |
81a204e4 | 1022 | load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size); |
f753ff16 PB |
1023 | } |
1024 | ||
1025 | for (i = 0; i < nb_option_roms; i++) { | |
2e55e842 | 1026 | rom_add_option(option_rom[i].name, option_rom[i].bootindex); |
406c8df3 | 1027 | } |
3d53f5c3 IY |
1028 | } |
1029 | ||
845773ab IY |
1030 | qemu_irq *pc_allocate_cpu_irq(void) |
1031 | { | |
1032 | return qemu_allocate_irqs(pic_irq_request, NULL, 1); | |
1033 | } | |
1034 | ||
48a18b3c | 1035 | DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus) |
765d7908 | 1036 | { |
ad6d45fa AL |
1037 | DeviceState *dev = NULL; |
1038 | ||
765d7908 IY |
1039 | if (cirrus_vga_enabled) { |
1040 | if (pci_bus) { | |
ad6d45fa | 1041 | dev = pci_cirrus_vga_init(pci_bus); |
765d7908 | 1042 | } else { |
3d402831 | 1043 | dev = &isa_create_simple(isa_bus, "isa-cirrus-vga")->qdev; |
765d7908 IY |
1044 | } |
1045 | } else if (vmsvga_enabled) { | |
7ba7e49e | 1046 | if (pci_bus) { |
ad6d45fa | 1047 | dev = pci_vmsvga_init(pci_bus); |
7ba7e49e | 1048 | } else { |
765d7908 | 1049 | fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__); |
7ba7e49e | 1050 | } |
a19cbfb3 GH |
1051 | #ifdef CONFIG_SPICE |
1052 | } else if (qxl_enabled) { | |
ad6d45fa AL |
1053 | if (pci_bus) { |
1054 | dev = &pci_create_simple(pci_bus, -1, "qxl-vga")->qdev; | |
1055 | } else { | |
a19cbfb3 | 1056 | fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__); |
ad6d45fa | 1057 | } |
a19cbfb3 | 1058 | #endif |
765d7908 IY |
1059 | } else if (std_vga_enabled) { |
1060 | if (pci_bus) { | |
ad6d45fa | 1061 | dev = pci_vga_init(pci_bus); |
765d7908 | 1062 | } else { |
48a18b3c | 1063 | dev = isa_vga_init(isa_bus); |
765d7908 IY |
1064 | } |
1065 | } | |
ad6d45fa AL |
1066 | |
1067 | return dev; | |
765d7908 IY |
1068 | } |
1069 | ||
4556bd8b BS |
1070 | static void cpu_request_exit(void *opaque, int irq, int level) |
1071 | { | |
1072 | CPUState *env = cpu_single_env; | |
1073 | ||
1074 | if (env && level) { | |
1075 | cpu_exit(env); | |
1076 | } | |
1077 | } | |
1078 | ||
48a18b3c | 1079 | void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi, |
1611977c | 1080 | ISADevice **rtc_state, |
34d4260e | 1081 | ISADevice **floppy, |
1611977c | 1082 | bool no_vmport) |
ffe513da IY |
1083 | { |
1084 | int i; | |
1085 | DriveInfo *fd[MAX_FD]; | |
ce967e2f JK |
1086 | DeviceState *hpet = NULL; |
1087 | int pit_isa_irq = 0; | |
1088 | qemu_irq pit_alt_irq = NULL; | |
7d932dfd | 1089 | qemu_irq rtc_irq = NULL; |
956a3e6b | 1090 | qemu_irq *a20_line; |
64d7e9a4 | 1091 | ISADevice *i8042, *port92, *vmmouse, *pit; |
4556bd8b | 1092 | qemu_irq *cpu_exit_irq; |
ffe513da IY |
1093 | |
1094 | register_ioport_write(0x80, 1, 1, ioport80_write, NULL); | |
1095 | ||
1096 | register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL); | |
1097 | ||
ffe513da | 1098 | if (!no_hpet) { |
ce967e2f | 1099 | hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL); |
822557eb | 1100 | |
dd703b99 | 1101 | if (hpet) { |
b881fbe9 JK |
1102 | for (i = 0; i < GSI_NUM_PINS; i++) { |
1103 | sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]); | |
dd703b99 | 1104 | } |
ce967e2f JK |
1105 | pit_isa_irq = -1; |
1106 | pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT); | |
1107 | rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT); | |
822557eb | 1108 | } |
ffe513da | 1109 | } |
48a18b3c | 1110 | *rtc_state = rtc_init(isa_bus, 2000, rtc_irq); |
7d932dfd JK |
1111 | |
1112 | qemu_register_boot_set(pc_boot_set, *rtc_state); | |
1113 | ||
ce967e2f JK |
1114 | pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq); |
1115 | if (hpet) { | |
1116 | /* connect PIT to output control line of the HPET */ | |
1117 | qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(&pit->qdev, 0)); | |
1118 | } | |
302fe51b | 1119 | pcspk_init(isa_bus, pit); |
ffe513da IY |
1120 | |
1121 | for(i = 0; i < MAX_SERIAL_PORTS; i++) { | |
1122 | if (serial_hds[i]) { | |
48a18b3c | 1123 | serial_isa_init(isa_bus, i, serial_hds[i]); |
ffe513da IY |
1124 | } |
1125 | } | |
1126 | ||
1127 | for(i = 0; i < MAX_PARALLEL_PORTS; i++) { | |
1128 | if (parallel_hds[i]) { | |
48a18b3c | 1129 | parallel_init(isa_bus, i, parallel_hds[i]); |
ffe513da IY |
1130 | } |
1131 | } | |
1132 | ||
4b78a802 | 1133 | a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2); |
48a18b3c | 1134 | i8042 = isa_create_simple(isa_bus, "i8042"); |
4b78a802 | 1135 | i8042_setup_a20_line(i8042, &a20_line[0]); |
1611977c | 1136 | if (!no_vmport) { |
48a18b3c HP |
1137 | vmport_init(isa_bus); |
1138 | vmmouse = isa_try_create(isa_bus, "vmmouse"); | |
1611977c AP |
1139 | } else { |
1140 | vmmouse = NULL; | |
1141 | } | |
86d86414 BS |
1142 | if (vmmouse) { |
1143 | qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042); | |
43f20196 | 1144 | qdev_init_nofail(&vmmouse->qdev); |
86d86414 | 1145 | } |
48a18b3c | 1146 | port92 = isa_create_simple(isa_bus, "port92"); |
4b78a802 | 1147 | port92_init(port92, &a20_line[1]); |
956a3e6b | 1148 | |
4556bd8b BS |
1149 | cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1); |
1150 | DMA_init(0, cpu_exit_irq); | |
ffe513da IY |
1151 | |
1152 | for(i = 0; i < MAX_FD; i++) { | |
1153 | fd[i] = drive_get(IF_FLOPPY, 0, i); | |
1154 | } | |
48a18b3c | 1155 | *floppy = fdctrl_init_isa(isa_bus, fd); |
ffe513da IY |
1156 | } |
1157 | ||
845773ab | 1158 | void pc_pci_device_init(PCIBus *pci_bus) |
e3a5cf42 IY |
1159 | { |
1160 | int max_bus; | |
1161 | int bus; | |
1162 | ||
1163 | max_bus = drive_get_max_bus(IF_SCSI); | |
1164 | for (bus = 0; bus <= max_bus; bus++) { | |
1165 | pci_create_simple(pci_bus, -1, "lsi53c895a"); | |
1166 | } | |
1167 | } |