]> Git Repo - qemu.git/blame - hw/sparc/sun4m.c
typedefs: Separate incomplete types and function types
[qemu.git] / hw / sparc / sun4m.c
CommitLineData
420557e8 1/*
ee76f82e 2 * QEMU Sun4m & Sun4d & Sun4c System Emulator
5fafdf24 3 *
b81b3b10 4 * Copyright (c) 2003-2005 Fabrice Bellard
5fafdf24 5 *
420557e8
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
71e8a915 24
db5ebe5f 25#include "qemu/osdep.h"
0a2e467b 26#include "qemu/units.h"
da34e65c 27#include "qapi/error.h"
4771d756
PB
28#include "qemu-common.h"
29#include "cpu.h"
83c9f4ca 30#include "hw/sysbus.h"
af87bf29 31#include "qemu/error-report.h"
1de7afc9 32#include "qemu/timer.h"
1527f488 33#include "hw/sparc/sun4m_iommu.h"
0d09e41a
PB
34#include "hw/timer/m48t59.h"
35#include "hw/sparc/sparc32_dma.h"
36#include "hw/block/fdc.h"
71e8a915 37#include "sysemu/reset.h"
9c17d615 38#include "sysemu/sysemu.h"
1422e32d 39#include "net/net.h"
83c9f4ca 40#include "hw/boards.h"
0d09e41a 41#include "hw/scsi/esp.h"
c6363bae 42#include "hw/nvram/sun_nvram.h"
2024c014 43#include "hw/nvram/chrp_nvram.h"
0d09e41a
PB
44#include "hw/nvram/fw_cfg.h"
45#include "hw/char/escc.h"
83c9f4ca 46#include "hw/empty_slot.h"
83c9f4ca 47#include "hw/loader.h"
ca20cf32 48#include "elf.h"
97bf4851 49#include "trace.h"
420557e8 50
36cd9210
BS
51/*
52 * Sun4m architecture was used in the following machines:
53 *
54 * SPARCserver 6xxMP/xx
77f193da
BS
55 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
56 * SPARCclassic X (4/10)
36cd9210
BS
57 * SPARCstation LX/ZX (4/30)
58 * SPARCstation Voyager
59 * SPARCstation 10/xx, SPARCserver 10/xx
60 * SPARCstation 5, SPARCserver 5
61 * SPARCstation 20/xx, SPARCserver 20
62 * SPARCstation 4
63 *
64 * See for example: http://www.sunhelp.org/faq/sunref1.html
65 */
66
420557e8 67#define KERNEL_LOAD_ADDR 0x00004000
b6f479d3 68#define CMDLINE_ADDR 0x007ff000
713c45fa 69#define INITRD_LOAD_ADDR 0x00800000
0a2e467b 70#define PROM_SIZE_MAX (1 * MiB)
40ce0a9a 71#define PROM_VADDR 0xffd00000
f930d07e 72#define PROM_FILENAME "openbios-sparc32"
3cce6243 73#define CFG_ADDR 0xd00000510ULL
fbfcf955 74#define FW_CFG_SUN4M_DEPTH (FW_CFG_ARCH_LOCAL + 0x00)
b96919e0
MCA
75#define FW_CFG_SUN4M_WIDTH (FW_CFG_ARCH_LOCAL + 0x01)
76#define FW_CFG_SUN4M_HEIGHT (FW_CFG_ARCH_LOCAL + 0x02)
b8174937 77
ba3c64fb 78#define MAX_CPUS 16
b3a23197 79#define MAX_PILS 16
9a62fb24 80#define MAX_VSIMMS 4
420557e8 81
b4ed08e0
BS
82#define ESCC_CLOCK 4915200
83
8137cde8 84struct sun4m_hwdef {
a8170e5e
AK
85 hwaddr iommu_base, iommu_pad_base, iommu_pad_len, slavio_base;
86 hwaddr intctl_base, counter_base, nvram_base, ms_kb_base;
87 hwaddr serial_base, fd_base;
88 hwaddr afx_base, idreg_base, dma_base, esp_base, le_base;
89 hwaddr tcx_base, cs_base, apc_base, aux1_base, aux2_base;
90 hwaddr bpp_base, dbri_base, sx_base;
9a62fb24 91 struct {
a8170e5e 92 hwaddr reg_base, vram_base;
9a62fb24 93 } vsimm[MAX_VSIMMS];
a8170e5e 94 hwaddr ecc_base;
3ebf5aaf 95 uint64_t max_mem;
61999750
BS
96 uint32_t ecc_version;
97 uint32_t iommu_version;
98 uint16_t machine_id;
99 uint8_t nvram_machine_id;
36cd9210
BS
100};
101
d5a42d19
PMD
102const char *fw_cfg_arch_key_name(uint16_t key)
103{
104 static const struct {
105 uint16_t key;
106 const char *name;
107 } fw_cfg_arch_wellknown_keys[] = {
108 {FW_CFG_SUN4M_DEPTH, "depth"},
109 {FW_CFG_SUN4M_WIDTH, "width"},
110 {FW_CFG_SUN4M_HEIGHT, "height"},
111 };
112
113 for (size_t i = 0; i < ARRAY_SIZE(fw_cfg_arch_wellknown_keys); i++) {
114 if (fw_cfg_arch_wellknown_keys[i].key == key) {
115 return fw_cfg_arch_wellknown_keys[i].name;
116 }
117 }
118 return NULL;
119}
120
ddcd5531
GA
121static void fw_cfg_boot_set(void *opaque, const char *boot_device,
122 Error **errp)
81864572 123{
48779e50 124 fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
125}
126
31688246 127static void nvram_init(Nvram *nvram, uint8_t *macaddr,
43a34704
BS
128 const char *cmdline, const char *boot_devices,
129 ram_addr_t RAM_size, uint32_t kernel_size,
f930d07e 130 int width, int height, int depth,
905fdcb5 131 int nvram_machine_id, const char *arch)
e80cfcfc 132{
d2c63fc1 133 unsigned int i;
2024c014 134 int sysp_end;
d2c63fc1 135 uint8_t image[0x1ff0];
31688246 136 NvramClass *k = NVRAM_GET_CLASS(nvram);
d2c63fc1
BS
137
138 memset(image, '\0', sizeof(image));
e80cfcfc 139
2024c014
TH
140 /* OpenBIOS nvram variables partition */
141 sysp_end = chrp_nvram_create_system_partition(image, 0);
b6f479d3 142
2024c014
TH
143 /* Free space partition */
144 chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
d2c63fc1 145
905fdcb5
BS
146 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
147 nvram_machine_id);
d2c63fc1 148
31688246
HP
149 for (i = 0; i < sizeof(image); i++) {
150 (k->write)(nvram, i, image[i]);
151 }
e80cfcfc
FB
152}
153
98cec4a2 154void cpu_check_irqs(CPUSPARCState *env)
327ac2e7 155{
d8ed887b
AF
156 CPUState *cs;
157
5ee59930
AB
158 /* We should be holding the BQL before we mess with IRQs */
159 g_assert(qemu_mutex_iothread_locked());
160
327ac2e7
BS
161 if (env->pil_in && (env->interrupt_index == 0 ||
162 (env->interrupt_index & ~15) == TT_EXTINT)) {
163 unsigned int i;
164
165 for (i = 15; i > 0; i--) {
166 if (env->pil_in & (1 << i)) {
167 int old_interrupt = env->interrupt_index;
168
169 env->interrupt_index = TT_EXTINT | i;
f32d7ec5 170 if (old_interrupt != env->interrupt_index) {
5a59fbce 171 cs = env_cpu(env);
97bf4851 172 trace_sun4m_cpu_interrupt(i);
c3affe56 173 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
f32d7ec5 174 }
327ac2e7
BS
175 break;
176 }
177 }
178 } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
5a59fbce 179 cs = env_cpu(env);
97bf4851 180 trace_sun4m_cpu_reset_interrupt(env->interrupt_index & 15);
327ac2e7 181 env->interrupt_index = 0;
d8ed887b 182 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
327ac2e7
BS
183 }
184}
185
38c66cf2 186static void cpu_kick_irq(SPARCCPU *cpu)
94ad5b00 187{
38c66cf2 188 CPUSPARCState *env = &cpu->env;
259186a7 189 CPUState *cs = CPU(cpu);
38c66cf2 190
259186a7 191 cs->halted = 0;
94ad5b00 192 cpu_check_irqs(env);
259186a7 193 qemu_cpu_kick(cs);
94ad5b00
PB
194}
195
b3a23197
BS
196static void cpu_set_irq(void *opaque, int irq, int level)
197{
e0bbf9b5
AF
198 SPARCCPU *cpu = opaque;
199 CPUSPARCState *env = &cpu->env;
b3a23197
BS
200
201 if (level) {
97bf4851 202 trace_sun4m_cpu_set_irq_raise(irq);
327ac2e7 203 env->pil_in |= 1 << irq;
38c66cf2 204 cpu_kick_irq(cpu);
b3a23197 205 } else {
97bf4851 206 trace_sun4m_cpu_set_irq_lower(irq);
327ac2e7
BS
207 env->pil_in &= ~(1 << irq);
208 cpu_check_irqs(env);
b3a23197
BS
209 }
210}
211
212static void dummy_cpu_set_irq(void *opaque, int irq, int level)
213{
214}
215
c68ea704
FB
216static void main_cpu_reset(void *opaque)
217{
5414dec6 218 SPARCCPU *cpu = opaque;
259186a7 219 CPUState *cs = CPU(cpu);
3d29fbef 220
259186a7
AF
221 cpu_reset(cs);
222 cs->halted = 0;
3d29fbef
BS
223}
224
225static void secondary_cpu_reset(void *opaque)
226{
5414dec6 227 SPARCCPU *cpu = opaque;
259186a7 228 CPUState *cs = CPU(cpu);
3d29fbef 229
259186a7
AF
230 cpu_reset(cs);
231 cs->halted = 1;
c68ea704
FB
232}
233
6d0c293d
BS
234static void cpu_halt_signal(void *opaque, int irq, int level)
235{
4917cf44
AF
236 if (level && current_cpu) {
237 cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
c3affe56 238 }
6d0c293d
BS
239}
240
409dbce5
AJ
241static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
242{
243 return addr - 0xf0000000ULL;
244}
245
3ebf5aaf 246static unsigned long sun4m_load_kernel(const char *kernel_filename,
293f78bc 247 const char *initrd_filename,
6031ff8b
MCA
248 ram_addr_t RAM_size,
249 uint32_t *initrd_size)
3ebf5aaf
BS
250{
251 int linux_boot;
252 unsigned int i;
6031ff8b 253 long kernel_size;
3c178e72 254 uint8_t *ptr;
3ebf5aaf
BS
255
256 linux_boot = (kernel_filename != NULL);
257
258 kernel_size = 0;
259 if (linux_boot) {
ca20cf32
BS
260 int bswap_needed;
261
262#ifdef BSWAP_NEEDED
263 bswap_needed = 1;
264#else
265 bswap_needed = 0;
266#endif
4366e1db
LM
267 kernel_size = load_elf(kernel_filename, NULL,
268 translate_kernel_address, NULL,
7ef295ea 269 NULL, NULL, NULL, 1, EM_SPARC, 0, 0);
3ebf5aaf 270 if (kernel_size < 0)
293f78bc 271 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
ca20cf32
BS
272 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
273 TARGET_PAGE_SIZE);
3ebf5aaf 274 if (kernel_size < 0)
293f78bc
BS
275 kernel_size = load_image_targphys(kernel_filename,
276 KERNEL_LOAD_ADDR,
277 RAM_size - KERNEL_LOAD_ADDR);
3ebf5aaf 278 if (kernel_size < 0) {
29bd7231 279 error_report("could not load kernel '%s'", kernel_filename);
3ebf5aaf
BS
280 exit(1);
281 }
282
283 /* load initrd */
6031ff8b 284 *initrd_size = 0;
3ebf5aaf 285 if (initrd_filename) {
6031ff8b
MCA
286 *initrd_size = load_image_targphys(initrd_filename,
287 INITRD_LOAD_ADDR,
288 RAM_size - INITRD_LOAD_ADDR);
289 if ((int)*initrd_size < 0) {
29bd7231
AF
290 error_report("could not load initial ram disk '%s'",
291 initrd_filename);
3ebf5aaf
BS
292 exit(1);
293 }
294 }
6031ff8b 295 if (*initrd_size > 0) {
3ebf5aaf 296 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
0f0f8b61
TH
297 ptr = rom_ptr(KERNEL_LOAD_ADDR + i, 24);
298 if (ptr && ldl_p(ptr) == 0x48647253) { /* HdrS */
3c178e72 299 stl_p(ptr + 16, INITRD_LOAD_ADDR);
6031ff8b 300 stl_p(ptr + 20, *initrd_size);
3ebf5aaf
BS
301 break;
302 }
303 }
304 }
305 }
306 return kernel_size;
307}
308
a8170e5e 309static void *iommu_init(hwaddr addr, uint32_t version, qemu_irq irq)
4b48bf05
BS
310{
311 DeviceState *dev;
312 SysBusDevice *s;
313
f542ad03 314 dev = qdev_create(NULL, TYPE_SUN4M_IOMMU);
4b48bf05 315 qdev_prop_set_uint32(dev, "version", version);
e23a1b33 316 qdev_init_nofail(dev);
1356b98d 317 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
318 sysbus_connect_irq(s, 0, irq);
319 sysbus_mmio_map(s, 0, addr);
320
321 return s;
322}
323
6aa62ed6
MCA
324static void *sparc32_dma_init(hwaddr dma_base,
325 hwaddr esp_base, qemu_irq espdma_irq,
326 hwaddr le_base, qemu_irq ledma_irq)
74ff8d90 327{
6aa62ed6
MCA
328 DeviceState *dma;
329 ESPDMADeviceState *espdma;
330 LEDMADeviceState *ledma;
331 SysBusESPState *esp;
332 SysBusPCNetState *lance;
74ff8d90 333
6aa62ed6
MCA
334 dma = qdev_create(NULL, TYPE_SPARC32_DMA);
335 qdev_init_nofail(dma);
336 sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, dma_base);
74ff8d90 337
6aa62ed6
MCA
338 espdma = SPARC32_ESPDMA_DEVICE(object_resolve_path_component(
339 OBJECT(dma), "espdma"));
340 sysbus_connect_irq(SYS_BUS_DEVICE(espdma), 0, espdma_irq);
341
342 esp = ESP_STATE(object_resolve_path_component(OBJECT(espdma), "esp"));
343 sysbus_mmio_map(SYS_BUS_DEVICE(esp), 0, esp_base);
12850b1b 344 scsi_bus_legacy_handle_cmdline(&esp->esp.bus);
6aa62ed6
MCA
345
346 ledma = SPARC32_LEDMA_DEVICE(object_resolve_path_component(
347 OBJECT(dma), "ledma"));
348 sysbus_connect_irq(SYS_BUS_DEVICE(ledma), 0, ledma_irq);
349
350 lance = SYSBUS_PCNET(object_resolve_path_component(
351 OBJECT(ledma), "lance"));
352 sysbus_mmio_map(SYS_BUS_DEVICE(lance), 0, le_base);
353
354 return dma;
74ff8d90
BS
355}
356
a8170e5e
AK
357static DeviceState *slavio_intctl_init(hwaddr addr,
358 hwaddr addrg,
462eda24 359 qemu_irq **parent_irq)
4b48bf05
BS
360{
361 DeviceState *dev;
362 SysBusDevice *s;
363 unsigned int i, j;
364
365 dev = qdev_create(NULL, "slavio_intctl");
e23a1b33 366 qdev_init_nofail(dev);
4b48bf05 367
1356b98d 368 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
369
370 for (i = 0; i < MAX_CPUS; i++) {
371 for (j = 0; j < MAX_PILS; j++) {
372 sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
373 }
374 }
375 sysbus_mmio_map(s, 0, addrg);
376 for (i = 0; i < MAX_CPUS; i++) {
377 sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
378 }
379
380 return dev;
381}
382
383#define SYS_TIMER_OFFSET 0x10000ULL
384#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)
385
a8170e5e 386static void slavio_timer_init_all(hwaddr addr, qemu_irq master_irq,
4b48bf05
BS
387 qemu_irq *cpu_irqs, unsigned int num_cpus)
388{
389 DeviceState *dev;
390 SysBusDevice *s;
391 unsigned int i;
392
393 dev = qdev_create(NULL, "slavio_timer");
394 qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
e23a1b33 395 qdev_init_nofail(dev);
1356b98d 396 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
397 sysbus_connect_irq(s, 0, master_irq);
398 sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);
399
400 for (i = 0; i < MAX_CPUS; i++) {
a8170e5e 401 sysbus_mmio_map(s, i + 1, addr + (hwaddr)CPU_TIMER_OFFSET(i));
4b48bf05
BS
402 sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
403 }
404}
405
bea42280
IM
406static qemu_irq slavio_system_powerdown;
407
408static void slavio_powerdown_req(Notifier *n, void *opaque)
409{
410 qemu_irq_raise(slavio_system_powerdown);
411}
412
413static Notifier slavio_system_powerdown_notifier = {
414 .notify = slavio_powerdown_req
415};
416
4b48bf05
BS
417#define MISC_LEDS 0x01600000
418#define MISC_CFG 0x01800000
419#define MISC_DIAG 0x01a00000
420#define MISC_MDM 0x01b00000
421#define MISC_SYS 0x01f00000
422
a8170e5e
AK
423static void slavio_misc_init(hwaddr base,
424 hwaddr aux1_base,
425 hwaddr aux2_base, qemu_irq irq,
b2b6f6ec 426 qemu_irq fdc_tc)
4b48bf05
BS
427{
428 DeviceState *dev;
429 SysBusDevice *s;
430
431 dev = qdev_create(NULL, "slavio_misc");
e23a1b33 432 qdev_init_nofail(dev);
1356b98d 433 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
434 if (base) {
435 /* 8 bit registers */
436 /* Slavio control */
437 sysbus_mmio_map(s, 0, base + MISC_CFG);
438 /* Diagnostics */
439 sysbus_mmio_map(s, 1, base + MISC_DIAG);
440 /* Modem control */
441 sysbus_mmio_map(s, 2, base + MISC_MDM);
442 /* 16 bit registers */
443 /* ss600mp diag LEDs */
444 sysbus_mmio_map(s, 3, base + MISC_LEDS);
445 /* 32 bit registers */
446 /* System control */
447 sysbus_mmio_map(s, 4, base + MISC_SYS);
448 }
449 if (aux1_base) {
450 /* AUX 1 (Misc System Functions) */
451 sysbus_mmio_map(s, 5, aux1_base);
452 }
453 if (aux2_base) {
454 /* AUX 2 (Software Powerdown Control) */
455 sysbus_mmio_map(s, 6, aux2_base);
456 }
457 sysbus_connect_irq(s, 0, irq);
458 sysbus_connect_irq(s, 1, fdc_tc);
bea42280
IM
459 slavio_system_powerdown = qdev_get_gpio_in(dev, 0);
460 qemu_register_powerdown_notifier(&slavio_system_powerdown_notifier);
4b48bf05
BS
461}
462
a8170e5e 463static void ecc_init(hwaddr base, qemu_irq irq, uint32_t version)
4b48bf05
BS
464{
465 DeviceState *dev;
466 SysBusDevice *s;
467
468 dev = qdev_create(NULL, "eccmemctl");
469 qdev_prop_set_uint32(dev, "version", version);
e23a1b33 470 qdev_init_nofail(dev);
1356b98d 471 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
472 sysbus_connect_irq(s, 0, irq);
473 sysbus_mmio_map(s, 0, base);
474 if (version == 0) { // SS-600MP only
475 sysbus_mmio_map(s, 1, base + 0x1000);
476 }
477}
478
a8170e5e 479static void apc_init(hwaddr power_base, qemu_irq cpu_halt)
4b48bf05
BS
480{
481 DeviceState *dev;
482 SysBusDevice *s;
483
484 dev = qdev_create(NULL, "apc");
e23a1b33 485 qdev_init_nofail(dev);
1356b98d 486 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
487 /* Power management (APC) XXX: not a Slavio device */
488 sysbus_mmio_map(s, 0, power_base);
489 sysbus_connect_irq(s, 0, cpu_halt);
490}
491
55d7bfe2 492static void tcx_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
4b48bf05
BS
493 int height, int depth)
494{
495 DeviceState *dev;
496 SysBusDevice *s;
497
498 dev = qdev_create(NULL, "SUNW,tcx");
4b48bf05
BS
499 qdev_prop_set_uint32(dev, "vram_size", vram_size);
500 qdev_prop_set_uint16(dev, "width", width);
501 qdev_prop_set_uint16(dev, "height", height);
502 qdev_prop_set_uint16(dev, "depth", depth);
e23a1b33 503 qdev_init_nofail(dev);
1356b98d 504 s = SYS_BUS_DEVICE(dev);
55d7bfe2
MCA
505
506 /* 10/ROM : FCode ROM */
da87dd7b 507 sysbus_mmio_map(s, 0, addr);
55d7bfe2
MCA
508 /* 2/STIP : Stipple */
509 sysbus_mmio_map(s, 1, addr + 0x04000000ULL);
510 /* 3/BLIT : Blitter */
511 sysbus_mmio_map(s, 2, addr + 0x06000000ULL);
512 /* 5/RSTIP : Raw Stipple */
513 sysbus_mmio_map(s, 3, addr + 0x0c000000ULL);
514 /* 6/RBLIT : Raw Blitter */
515 sysbus_mmio_map(s, 4, addr + 0x0e000000ULL);
516 /* 7/TEC : Transform Engine */
517 sysbus_mmio_map(s, 5, addr + 0x00700000ULL);
518 /* 8/CMAP : DAC */
519 sysbus_mmio_map(s, 6, addr + 0x00200000ULL);
520 /* 9/THC : */
521 if (depth == 8) {
522 sysbus_mmio_map(s, 7, addr + 0x00300000ULL);
4b48bf05 523 } else {
55d7bfe2 524 sysbus_mmio_map(s, 7, addr + 0x00301000ULL);
4b48bf05 525 }
55d7bfe2
MCA
526 /* 11/DHC : */
527 sysbus_mmio_map(s, 8, addr + 0x00240000ULL);
528 /* 12/ALT : */
529 sysbus_mmio_map(s, 9, addr + 0x00280000ULL);
530 /* 0/DFB8 : 8-bit plane */
531 sysbus_mmio_map(s, 10, addr + 0x00800000ULL);
532 /* 1/DFB24 : 24bit plane */
533 sysbus_mmio_map(s, 11, addr + 0x02000000ULL);
534 /* 4/RDFB32: Raw framebuffer. Control plane */
535 sysbus_mmio_map(s, 12, addr + 0x0a000000ULL);
536 /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
537 if (depth == 8) {
538 sysbus_mmio_map(s, 13, addr + 0x00301000ULL);
539 }
540
541 sysbus_connect_irq(s, 0, irq);
4b48bf05
BS
542}
543
af87bf29
MCA
544static void cg3_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
545 int height, int depth)
546{
547 DeviceState *dev;
548 SysBusDevice *s;
549
550 dev = qdev_create(NULL, "cgthree");
551 qdev_prop_set_uint32(dev, "vram-size", vram_size);
552 qdev_prop_set_uint16(dev, "width", width);
553 qdev_prop_set_uint16(dev, "height", height);
554 qdev_prop_set_uint16(dev, "depth", depth);
af87bf29
MCA
555 qdev_init_nofail(dev);
556 s = SYS_BUS_DEVICE(dev);
557
558 /* FCode ROM */
559 sysbus_mmio_map(s, 0, addr);
560 /* DAC */
561 sysbus_mmio_map(s, 1, addr + 0x400000ULL);
562 /* 8-bit plane */
563 sysbus_mmio_map(s, 2, addr + 0x800000ULL);
564
565 sysbus_connect_irq(s, 0, irq);
566}
567
325f2747 568/* NCR89C100/MACIO Internal ID register */
ef9dfa4c
AF
569
570#define TYPE_MACIO_ID_REGISTER "macio_idreg"
571
325f2747
BS
572static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };
573
a8170e5e 574static void idreg_init(hwaddr addr)
325f2747
BS
575{
576 DeviceState *dev;
577 SysBusDevice *s;
578
ef9dfa4c 579 dev = qdev_create(NULL, TYPE_MACIO_ID_REGISTER);
e23a1b33 580 qdev_init_nofail(dev);
1356b98d 581 s = SYS_BUS_DEVICE(dev);
325f2747
BS
582
583 sysbus_mmio_map(s, 0, addr);
3c8133f9
PM
584 address_space_write_rom(&address_space_memory, addr,
585 MEMTXATTRS_UNSPECIFIED,
586 idreg_data, sizeof(idreg_data));
325f2747
BS
587}
588
ef9dfa4c
AF
589#define MACIO_ID_REGISTER(obj) \
590 OBJECT_CHECK(IDRegState, (obj), TYPE_MACIO_ID_REGISTER)
591
3150fa50 592typedef struct IDRegState {
ef9dfa4c
AF
593 SysBusDevice parent_obj;
594
3150fa50
AK
595 MemoryRegion mem;
596} IDRegState;
597
a2a5a7b5 598static void idreg_realize(DeviceState *ds, Error **errp)
325f2747 599{
a2a5a7b5
TH
600 IDRegState *s = MACIO_ID_REGISTER(ds);
601 SysBusDevice *dev = SYS_BUS_DEVICE(ds);
602 Error *local_err = NULL;
603
604 memory_region_init_ram_nomigrate(&s->mem, OBJECT(ds), "sun4m.idreg",
605 sizeof(idreg_data), &local_err);
606 if (local_err) {
607 error_propagate(errp, local_err);
608 return;
609 }
325f2747 610
c5705a77 611 vmstate_register_ram_global(&s->mem);
3150fa50 612 memory_region_set_readonly(&s->mem, true);
750ecd44 613 sysbus_init_mmio(dev, &s->mem);
999e12bb
AL
614}
615
a2a5a7b5
TH
616static void idreg_class_init(ObjectClass *oc, void *data)
617{
618 DeviceClass *dc = DEVICE_CLASS(oc);
619
620 dc->realize = idreg_realize;
621}
622
8c43a6f0 623static const TypeInfo idreg_info = {
ef9dfa4c 624 .name = TYPE_MACIO_ID_REGISTER,
39bffca2
AL
625 .parent = TYPE_SYS_BUS_DEVICE,
626 .instance_size = sizeof(IDRegState),
a2a5a7b5 627 .class_init = idreg_class_init,
325f2747
BS
628};
629
b3a49965
AF
630#define TYPE_TCX_AFX "tcx_afx"
631#define TCX_AFX(obj) OBJECT_CHECK(AFXState, (obj), TYPE_TCX_AFX)
632
3150fa50 633typedef struct AFXState {
b3a49965
AF
634 SysBusDevice parent_obj;
635
3150fa50
AK
636 MemoryRegion mem;
637} AFXState;
638
c5de386a 639/* SS-5 TCX AFX register */
a8170e5e 640static void afx_init(hwaddr addr)
c5de386a
AT
641{
642 DeviceState *dev;
643 SysBusDevice *s;
644
b3a49965 645 dev = qdev_create(NULL, TYPE_TCX_AFX);
c5de386a 646 qdev_init_nofail(dev);
1356b98d 647 s = SYS_BUS_DEVICE(dev);
c5de386a
AT
648
649 sysbus_mmio_map(s, 0, addr);
650}
651
a2a5a7b5 652static void afx_realize(DeviceState *ds, Error **errp)
c5de386a 653{
a2a5a7b5
TH
654 AFXState *s = TCX_AFX(ds);
655 SysBusDevice *dev = SYS_BUS_DEVICE(ds);
656 Error *local_err = NULL;
657
658 memory_region_init_ram_nomigrate(&s->mem, OBJECT(ds), "sun4m.afx", 4,
659 &local_err);
660 if (local_err) {
661 error_propagate(errp, local_err);
662 return;
663 }
c5de386a 664
c5705a77 665 vmstate_register_ram_global(&s->mem);
750ecd44 666 sysbus_init_mmio(dev, &s->mem);
999e12bb
AL
667}
668
a2a5a7b5
TH
669static void afx_class_init(ObjectClass *oc, void *data)
670{
671 DeviceClass *dc = DEVICE_CLASS(oc);
672
673 dc->realize = afx_realize;
674}
675
8c43a6f0 676static const TypeInfo afx_info = {
b3a49965 677 .name = TYPE_TCX_AFX,
39bffca2
AL
678 .parent = TYPE_SYS_BUS_DEVICE,
679 .instance_size = sizeof(AFXState),
a2a5a7b5 680 .class_init = afx_class_init,
c5de386a
AT
681};
682
e6f54c91
AF
683#define TYPE_OPENPROM "openprom"
684#define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
685
3150fa50 686typedef struct PROMState {
e6f54c91
AF
687 SysBusDevice parent_obj;
688
3150fa50
AK
689 MemoryRegion prom;
690} PROMState;
691
f48f6569 692/* Boot PROM (OpenBIOS) */
409dbce5
AJ
693static uint64_t translate_prom_address(void *opaque, uint64_t addr)
694{
a8170e5e 695 hwaddr *base_addr = (hwaddr *)opaque;
409dbce5
AJ
696 return addr + *base_addr - PROM_VADDR;
697}
698
a8170e5e 699static void prom_init(hwaddr addr, const char *bios_name)
f48f6569
BS
700{
701 DeviceState *dev;
702 SysBusDevice *s;
703 char *filename;
704 int ret;
705
e6f54c91 706 dev = qdev_create(NULL, TYPE_OPENPROM);
e23a1b33 707 qdev_init_nofail(dev);
1356b98d 708 s = SYS_BUS_DEVICE(dev);
f48f6569
BS
709
710 sysbus_mmio_map(s, 0, addr);
711
712 /* load boot prom */
713 if (bios_name == NULL) {
714 bios_name = PROM_FILENAME;
715 }
716 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
717 if (filename) {
4366e1db
LM
718 ret = load_elf(filename, NULL,
719 translate_prom_address, &addr, NULL,
7ef295ea 720 NULL, NULL, 1, EM_SPARC, 0, 0);
f48f6569
BS
721 if (ret < 0 || ret > PROM_SIZE_MAX) {
722 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
723 }
7267c094 724 g_free(filename);
f48f6569
BS
725 } else {
726 ret = -1;
727 }
728 if (ret < 0 || ret > PROM_SIZE_MAX) {
29bd7231 729 error_report("could not load prom '%s'", bios_name);
f48f6569
BS
730 exit(1);
731 }
732}
733
a2a5a7b5 734static void prom_realize(DeviceState *ds, Error **errp)
f48f6569 735{
a2a5a7b5
TH
736 PROMState *s = OPENPROM(ds);
737 SysBusDevice *dev = SYS_BUS_DEVICE(ds);
738 Error *local_err = NULL;
739
740 memory_region_init_ram_nomigrate(&s->prom, OBJECT(ds), "sun4m.prom",
741 PROM_SIZE_MAX, &local_err);
742 if (local_err) {
743 error_propagate(errp, local_err);
744 return;
745 }
f48f6569 746
c5705a77 747 vmstate_register_ram_global(&s->prom);
3150fa50 748 memory_region_set_readonly(&s->prom, true);
750ecd44 749 sysbus_init_mmio(dev, &s->prom);
f48f6569
BS
750}
751
999e12bb
AL
752static Property prom_properties[] = {
753 {/* end of property list */},
754};
755
756static void prom_class_init(ObjectClass *klass, void *data)
757{
39bffca2 758 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 759
39bffca2 760 dc->props = prom_properties;
a2a5a7b5 761 dc->realize = prom_realize;
999e12bb
AL
762}
763
8c43a6f0 764static const TypeInfo prom_info = {
e6f54c91 765 .name = TYPE_OPENPROM,
39bffca2
AL
766 .parent = TYPE_SYS_BUS_DEVICE,
767 .instance_size = sizeof(PROMState),
768 .class_init = prom_class_init,
f48f6569
BS
769};
770
5ab6b4c6
AF
771#define TYPE_SUN4M_MEMORY "memory"
772#define SUN4M_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4M_MEMORY)
773
774typedef struct RamDevice {
775 SysBusDevice parent_obj;
776
3150fa50 777 MemoryRegion ram;
04843626 778 uint64_t size;
ee6847d1
GH
779} RamDevice;
780
a350db85 781/* System RAM */
dc8b6dd9 782static void ram_realize(DeviceState *dev, Error **errp)
a350db85 783{
5ab6b4c6 784 RamDevice *d = SUN4M_RAM(dev);
dc8b6dd9 785 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
a350db85 786
8e7ba4ed
DM
787 memory_region_allocate_system_memory(&d->ram, OBJECT(d), "sun4m.ram",
788 d->size);
dc8b6dd9 789 sysbus_init_mmio(sbd, &d->ram);
a350db85
BS
790}
791
a8170e5e 792static void ram_init(hwaddr addr, ram_addr_t RAM_size,
a350db85
BS
793 uint64_t max_mem)
794{
795 DeviceState *dev;
796 SysBusDevice *s;
ee6847d1 797 RamDevice *d;
a350db85
BS
798
799 /* allocate RAM */
800 if ((uint64_t)RAM_size > max_mem) {
0a2e467b
PMD
801 error_report("Too much memory for this machine: %" PRId64 ","
802 " maximum %" PRId64,
803 RAM_size / MiB, max_mem / MiB);
a350db85
BS
804 exit(1);
805 }
806 dev = qdev_create(NULL, "memory");
1356b98d 807 s = SYS_BUS_DEVICE(dev);
a350db85 808
5ab6b4c6 809 d = SUN4M_RAM(dev);
ee6847d1 810 d->size = RAM_size;
e23a1b33 811 qdev_init_nofail(dev);
ee6847d1 812
a350db85
BS
813 sysbus_mmio_map(s, 0, addr);
814}
815
999e12bb
AL
816static Property ram_properties[] = {
817 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
818 DEFINE_PROP_END_OF_LIST(),
819};
820
821static void ram_class_init(ObjectClass *klass, void *data)
822{
39bffca2 823 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 824
dc8b6dd9 825 dc->realize = ram_realize;
39bffca2 826 dc->props = ram_properties;
999e12bb
AL
827}
828
8c43a6f0 829static const TypeInfo ram_info = {
5ab6b4c6 830 .name = TYPE_SUN4M_MEMORY,
39bffca2
AL
831 .parent = TYPE_SYS_BUS_DEVICE,
832 .instance_size = sizeof(RamDevice),
833 .class_init = ram_class_init,
a350db85
BS
834};
835
49cbd887 836static void cpu_devinit(const char *cpu_type, unsigned int id,
89835363 837 uint64_t prom_addr, qemu_irq **cpu_irqs)
666713c0 838{
259186a7 839 CPUState *cs;
8968f588 840 SPARCCPU *cpu;
98cec4a2 841 CPUSPARCState *env;
666713c0 842
49cbd887 843 cpu = SPARC_CPU(cpu_create(cpu_type));
8968f588 844 env = &cpu->env;
666713c0
BS
845
846 cpu_sparc_set_id(env, id);
847 if (id == 0) {
5414dec6 848 qemu_register_reset(main_cpu_reset, cpu);
666713c0 849 } else {
5414dec6 850 qemu_register_reset(secondary_cpu_reset, cpu);
259186a7
AF
851 cs = CPU(cpu);
852 cs->halted = 1;
666713c0 853 }
e0bbf9b5 854 *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, cpu, MAX_PILS);
666713c0 855 env->prom_addr = prom_addr;
666713c0
BS
856}
857
acfbe712
BS
858static void dummy_fdc_tc(void *opaque, int irq, int level)
859{
860}
861
6b63ef4d 862static void sun4m_hw_init(const struct sun4m_hwdef *hwdef,
3ef96221 863 MachineState *machine)
420557e8 864{
61b97833 865 DeviceState *slavio_intctl;
713c45fa 866 unsigned int i;
6aa62ed6 867 void *nvram;
9540619d 868 qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS];
2582cfa0 869 qemu_irq fdc_tc;
5c6602c5 870 unsigned long kernel_size;
6031ff8b 871 uint32_t initrd_size;
fd8014e1 872 DriveInfo *fd[MAX_FD];
a88b362c 873 FWCfgState *fw_cfg;
2cc75c32
LV
874 DeviceState *dev;
875 SysBusDevice *s;
33decbd2
LX
876 unsigned int smp_cpus = machine->smp.cpus;
877 unsigned int max_cpus = machine->smp.max_cpus;
420557e8 878
ba3c64fb
FB
879 /* init CPUs */
880 for(i = 0; i < smp_cpus; i++) {
49cbd887 881 cpu_devinit(machine->cpu_type, i, hwdef->slavio_base, &cpu_irqs[i]);
ba3c64fb 882 }
b3a23197
BS
883
884 for (i = smp_cpus; i < MAX_CPUS; i++)
885 cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
886
3ebf5aaf 887
3ebf5aaf 888 /* set up devices */
3ef96221 889 ram_init(0, machine->ram_size, hwdef->max_mem);
676d9b9b
AT
890 /* models without ECC don't trap when missing ram is accessed */
891 if (!hwdef->ecc_base) {
3ef96221 892 empty_slot_init(machine->ram_size, hwdef->max_mem - machine->ram_size);
676d9b9b 893 }
a350db85 894
f48f6569
BS
895 prom_init(hwdef->slavio_base, bios_name);
896
d453c2c3
BS
897 slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
898 hwdef->intctl_base + 0x10000ULL,
462eda24 899 cpu_irqs);
a1961a4b
BS
900
901 for (i = 0; i < 32; i++) {
d453c2c3 902 slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
a1961a4b
BS
903 }
904 for (i = 0; i < MAX_CPUS; i++) {
d453c2c3 905 slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
a1961a4b 906 }
b3a23197 907
fe096129 908 if (hwdef->idreg_base) {
325f2747 909 idreg_init(hwdef->idreg_base);
4c2485de
BS
910 }
911
c5de386a
AT
912 if (hwdef->afx_base) {
913 afx_init(hwdef->afx_base);
914 }
915
6aa62ed6 916 iommu_init(hwdef->iommu_base, hwdef->iommu_version, slavio_irq[30]);
ff403da6 917
3386376c
AT
918 if (hwdef->iommu_pad_base) {
919 /* On the real hardware (SS-5, LX) the MMU is not padded, but aliased.
920 Software shouldn't use aliased addresses, neither should it crash
921 when does. Using empty_slot instead of aliasing can help with
922 debugging such accesses */
923 empty_slot_init(hwdef->iommu_pad_base,hwdef->iommu_pad_len);
924 }
925
6aa62ed6
MCA
926 sparc32_dma_init(hwdef->dma_base,
927 hwdef->esp_base, slavio_irq[18],
928 hwdef->le_base, slavio_irq[16]);
e6ca02a4 929
eee0b836 930 if (graphic_depth != 8 && graphic_depth != 24) {
af87bf29 931 error_report("Unsupported depth: %d", graphic_depth);
eee0b836
BS
932 exit (1);
933 }
6807874d 934 if (vga_interface_type != VGA_NONE) {
af87bf29
MCA
935 if (vga_interface_type == VGA_CG3) {
936 if (graphic_depth != 8) {
937 error_report("Unsupported depth: %d", graphic_depth);
938 exit(1);
939 }
940
941 if (!(graphic_width == 1024 && graphic_height == 768) &&
942 !(graphic_width == 1152 && graphic_height == 900)) {
943 error_report("Unsupported resolution: %d x %d", graphic_width,
944 graphic_height);
945 exit(1);
946 }
947
948 /* sbus irq 5 */
949 cg3_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
950 graphic_width, graphic_height, graphic_depth);
951 } else {
952 /* If no display specified, default to TCX */
953 if (graphic_depth != 8 && graphic_depth != 24) {
954 error_report("Unsupported depth: %d", graphic_depth);
955 exit(1);
956 }
957
958 if (!(graphic_width == 1024 && graphic_height == 768)) {
959 error_report("Unsupported resolution: %d x %d",
960 graphic_width, graphic_height);
961 exit(1);
962 }
963
55d7bfe2
MCA
964 tcx_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
965 graphic_width, graphic_height, graphic_depth);
af87bf29 966 }
9a62fb24
BB
967 }
968
6807874d 969 for (i = 0; i < MAX_VSIMMS; i++) {
9a62fb24
BB
970 /* vsimm registers probed by OBP */
971 if (hwdef->vsimm[i].reg_base) {
972 empty_slot_init(hwdef->vsimm[i].reg_base, 0x2000);
973 }
974 }
975
976 if (hwdef->sx_base) {
977 empty_slot_init(hwdef->sx_base, 0x2000);
978 }
dbe06e18 979
6de04973 980 nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 1968, 8);
81732d19 981
c533e0b3 982 slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
81732d19 983
5cbdb3a3
SW
984 /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device
985 Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */
2cc75c32
LV
986 dev = qdev_create(NULL, TYPE_ESCC);
987 qdev_prop_set_uint32(dev, "disabled", !machine->enable_graphics);
988 qdev_prop_set_uint32(dev, "frequency", ESCC_CLOCK);
989 qdev_prop_set_uint32(dev, "it_shift", 1);
990 qdev_prop_set_chr(dev, "chrB", NULL);
991 qdev_prop_set_chr(dev, "chrA", NULL);
992 qdev_prop_set_uint32(dev, "chnBtype", escc_mouse);
993 qdev_prop_set_uint32(dev, "chnAtype", escc_kbd);
994 qdev_init_nofail(dev);
995 s = SYS_BUS_DEVICE(dev);
996 sysbus_connect_irq(s, 0, slavio_irq[14]);
997 sysbus_connect_irq(s, 1, slavio_irq[14]);
998 sysbus_mmio_map(s, 0, hwdef->ms_kb_base);
999
1000 dev = qdev_create(NULL, TYPE_ESCC);
1001 qdev_prop_set_uint32(dev, "disabled", 0);
1002 qdev_prop_set_uint32(dev, "frequency", ESCC_CLOCK);
1003 qdev_prop_set_uint32(dev, "it_shift", 1);
9bca0edb
PM
1004 qdev_prop_set_chr(dev, "chrB", serial_hd(1));
1005 qdev_prop_set_chr(dev, "chrA", serial_hd(0));
2cc75c32
LV
1006 qdev_prop_set_uint32(dev, "chnBtype", escc_serial);
1007 qdev_prop_set_uint32(dev, "chnAtype", escc_serial);
1008 qdev_init_nofail(dev);
1009
1010 s = SYS_BUS_DEVICE(dev);
1011 sysbus_connect_irq(s, 0, slavio_irq[15]);
1012 sysbus_connect_irq(s, 1, slavio_irq[15]);
1013 sysbus_mmio_map(s, 0, hwdef->serial_base);
741402f9 1014
2582cfa0 1015 if (hwdef->apc_base) {
ca43b97b 1016 apc_init(hwdef->apc_base, qemu_allocate_irq(cpu_halt_signal, NULL, 0));
2582cfa0 1017 }
2be17ebd 1018
fe096129 1019 if (hwdef->fd_base) {
e4bcb14c 1020 /* there is zero or one floppy drive */
309e60bd 1021 memset(fd, 0, sizeof(fd));
fd8014e1 1022 fd[0] = drive_get(IF_FLOPPY, 0, 0);
c533e0b3 1023 sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
2582cfa0 1024 &fdc_tc);
acfbe712 1025 } else {
ca43b97b 1026 fdc_tc = qemu_allocate_irq(dummy_fdc_tc, NULL, 0);
e4bcb14c
TS
1027 }
1028
acfbe712
BS
1029 slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
1030 slavio_irq[30], fdc_tc);
1031
fa28ec52
BS
1032 if (hwdef->cs_base) {
1033 sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
c533e0b3 1034 slavio_irq[5]);
fa28ec52 1035 }
b3ceef24 1036
9a62fb24
BB
1037 if (hwdef->dbri_base) {
1038 /* ISDN chip with attached CS4215 audio codec */
1039 /* prom space */
1040 empty_slot_init(hwdef->dbri_base+0x1000, 0x30);
1041 /* reg space */
1042 empty_slot_init(hwdef->dbri_base+0x10000, 0x100);
1043 }
1044
1045 if (hwdef->bpp_base) {
1046 /* parallel port */
1047 empty_slot_init(hwdef->bpp_base, 0x20);
1048 }
1049
6031ff8b 1050 initrd_size = 0;
3ef96221
MA
1051 kernel_size = sun4m_load_kernel(machine->kernel_filename,
1052 machine->initrd_filename,
6031ff8b 1053 machine->ram_size, &initrd_size);
36cd9210 1054
3ef96221
MA
1055 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, machine->kernel_cmdline,
1056 machine->boot_order, machine->ram_size, kernel_size,
1057 graphic_width, graphic_height, graphic_depth,
1058 hwdef->nvram_machine_id, "Sun4m");
7eb0c8e8 1059
fe096129 1060 if (hwdef->ecc_base)
c533e0b3 1061 ecc_init(hwdef->ecc_base, slavio_irq[28],
e42c20b4 1062 hwdef->ecc_version);
3cce6243 1063
84983214
MCA
1064 dev = qdev_create(NULL, TYPE_FW_CFG_MEM);
1065 fw_cfg = FW_CFG(dev);
1066 qdev_prop_set_uint32(dev, "data_width", 1);
1067 qdev_prop_set_bit(dev, "dma_enabled", false);
1068 object_property_add_child(OBJECT(qdev_get_machine()), TYPE_FW_CFG,
1069 OBJECT(fw_cfg), NULL);
1070 qdev_init_nofail(dev);
1071 s = SYS_BUS_DEVICE(dev);
1072 sysbus_mmio_map(s, 0, CFG_ADDR);
1073 sysbus_mmio_map(s, 1, CFG_ADDR + 2);
1074
5836d168 1075 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
70db9222 1076 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
905fdcb5
BS
1077 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1078 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
fbfcf955 1079 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
b96919e0
MCA
1080 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_WIDTH, graphic_width);
1081 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_HEIGHT, graphic_height);
513f789f
BS
1082 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1083 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
3ef96221 1084 if (machine->kernel_cmdline) {
513f789f 1085 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
6b63ef4d 1086 pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE,
3ef96221
MA
1087 machine->kernel_cmdline);
1088 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
748a4ee3 1089 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
3ef96221 1090 strlen(machine->kernel_cmdline) + 1);
513f789f
BS
1091 } else {
1092 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
748a4ee3 1093 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
513f789f
BS
1094 }
1095 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
6031ff8b 1096 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
3ef96221 1097 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
513f789f 1098 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
36cd9210
BS
1099}
1100
905fdcb5 1101enum {
905fdcb5
BS
1102 ss5_id = 32,
1103 vger_id,
1104 lx_id,
1105 ss4_id,
1106 scls_id,
1107 sbook_id,
1108 ss10_id = 64,
1109 ss20_id,
1110 ss600mp_id,
905fdcb5
BS
1111};
1112
8137cde8 1113static const struct sun4m_hwdef sun4m_hwdefs[] = {
36cd9210
BS
1114 /* SS-5 */
1115 {
1116 .iommu_base = 0x10000000,
3386376c
AT
1117 .iommu_pad_base = 0x10004000,
1118 .iommu_pad_len = 0x0fffb000,
36cd9210
BS
1119 .tcx_base = 0x50000000,
1120 .cs_base = 0x6c000000,
384ccb5d 1121 .slavio_base = 0x70000000,
36cd9210
BS
1122 .ms_kb_base = 0x71000000,
1123 .serial_base = 0x71100000,
1124 .nvram_base = 0x71200000,
1125 .fd_base = 0x71400000,
1126 .counter_base = 0x71d00000,
1127 .intctl_base = 0x71e00000,
4c2485de 1128 .idreg_base = 0x78000000,
36cd9210
BS
1129 .dma_base = 0x78400000,
1130 .esp_base = 0x78800000,
1131 .le_base = 0x78c00000,
127fc407 1132 .apc_base = 0x6a000000,
c5de386a 1133 .afx_base = 0x6e000000,
0019ad53
BS
1134 .aux1_base = 0x71900000,
1135 .aux2_base = 0x71910000,
905fdcb5
BS
1136 .nvram_machine_id = 0x80,
1137 .machine_id = ss5_id,
cf3102ac 1138 .iommu_version = 0x05000000,
3ebf5aaf 1139 .max_mem = 0x10000000,
e0353fe2
BS
1140 },
1141 /* SS-10 */
e0353fe2 1142 {
5dcb6b91
BS
1143 .iommu_base = 0xfe0000000ULL,
1144 .tcx_base = 0xe20000000ULL,
5dcb6b91
BS
1145 .slavio_base = 0xff0000000ULL,
1146 .ms_kb_base = 0xff1000000ULL,
1147 .serial_base = 0xff1100000ULL,
1148 .nvram_base = 0xff1200000ULL,
1149 .fd_base = 0xff1700000ULL,
1150 .counter_base = 0xff1300000ULL,
1151 .intctl_base = 0xff1400000ULL,
4c2485de 1152 .idreg_base = 0xef0000000ULL,
5dcb6b91
BS
1153 .dma_base = 0xef0400000ULL,
1154 .esp_base = 0xef0800000ULL,
1155 .le_base = 0xef0c00000ULL,
0019ad53 1156 .apc_base = 0xefa000000ULL, // XXX should not exist
127fc407
BS
1157 .aux1_base = 0xff1800000ULL,
1158 .aux2_base = 0xff1a01000ULL,
7eb0c8e8
BS
1159 .ecc_base = 0xf00000000ULL,
1160 .ecc_version = 0x10000000, // version 0, implementation 1
905fdcb5
BS
1161 .nvram_machine_id = 0x72,
1162 .machine_id = ss10_id,
7fbfb139 1163 .iommu_version = 0x03000000,
6ef05b95 1164 .max_mem = 0xf00000000ULL,
36cd9210 1165 },
6a3b9cc9
BS
1166 /* SS-600MP */
1167 {
1168 .iommu_base = 0xfe0000000ULL,
1169 .tcx_base = 0xe20000000ULL,
6a3b9cc9
BS
1170 .slavio_base = 0xff0000000ULL,
1171 .ms_kb_base = 0xff1000000ULL,
1172 .serial_base = 0xff1100000ULL,
1173 .nvram_base = 0xff1200000ULL,
6a3b9cc9
BS
1174 .counter_base = 0xff1300000ULL,
1175 .intctl_base = 0xff1400000ULL,
1176 .dma_base = 0xef0081000ULL,
1177 .esp_base = 0xef0080000ULL,
1178 .le_base = 0xef0060000ULL,
0019ad53 1179 .apc_base = 0xefa000000ULL, // XXX should not exist
127fc407
BS
1180 .aux1_base = 0xff1800000ULL,
1181 .aux2_base = 0xff1a01000ULL, // XXX should not exist
7eb0c8e8
BS
1182 .ecc_base = 0xf00000000ULL,
1183 .ecc_version = 0x00000000, // version 0, implementation 0
905fdcb5
BS
1184 .nvram_machine_id = 0x71,
1185 .machine_id = ss600mp_id,
7fbfb139 1186 .iommu_version = 0x01000000,
6ef05b95 1187 .max_mem = 0xf00000000ULL,
6a3b9cc9 1188 },
ae40972f
BS
1189 /* SS-20 */
1190 {
1191 .iommu_base = 0xfe0000000ULL,
1192 .tcx_base = 0xe20000000ULL,
ae40972f
BS
1193 .slavio_base = 0xff0000000ULL,
1194 .ms_kb_base = 0xff1000000ULL,
1195 .serial_base = 0xff1100000ULL,
1196 .nvram_base = 0xff1200000ULL,
1197 .fd_base = 0xff1700000ULL,
1198 .counter_base = 0xff1300000ULL,
1199 .intctl_base = 0xff1400000ULL,
4c2485de 1200 .idreg_base = 0xef0000000ULL,
ae40972f
BS
1201 .dma_base = 0xef0400000ULL,
1202 .esp_base = 0xef0800000ULL,
1203 .le_base = 0xef0c00000ULL,
9a62fb24 1204 .bpp_base = 0xef4800000ULL,
0019ad53 1205 .apc_base = 0xefa000000ULL, // XXX should not exist
577d8dd4
BS
1206 .aux1_base = 0xff1800000ULL,
1207 .aux2_base = 0xff1a01000ULL,
9a62fb24
BB
1208 .dbri_base = 0xee0000000ULL,
1209 .sx_base = 0xf80000000ULL,
1210 .vsimm = {
1211 {
1212 .reg_base = 0x9c000000ULL,
1213 .vram_base = 0xfc000000ULL
1214 }, {
1215 .reg_base = 0x90000000ULL,
1216 .vram_base = 0xf0000000ULL
1217 }, {
1218 .reg_base = 0x94000000ULL
1219 }, {
1220 .reg_base = 0x98000000ULL
1221 }
1222 },
ae40972f
BS
1223 .ecc_base = 0xf00000000ULL,
1224 .ecc_version = 0x20000000, // version 0, implementation 2
905fdcb5
BS
1225 .nvram_machine_id = 0x72,
1226 .machine_id = ss20_id,
ae40972f 1227 .iommu_version = 0x13000000,
6ef05b95 1228 .max_mem = 0xf00000000ULL,
ae40972f 1229 },
a526a31c
BS
1230 /* Voyager */
1231 {
1232 .iommu_base = 0x10000000,
1233 .tcx_base = 0x50000000,
a526a31c
BS
1234 .slavio_base = 0x70000000,
1235 .ms_kb_base = 0x71000000,
1236 .serial_base = 0x71100000,
1237 .nvram_base = 0x71200000,
1238 .fd_base = 0x71400000,
1239 .counter_base = 0x71d00000,
1240 .intctl_base = 0x71e00000,
1241 .idreg_base = 0x78000000,
1242 .dma_base = 0x78400000,
1243 .esp_base = 0x78800000,
1244 .le_base = 0x78c00000,
1245 .apc_base = 0x71300000, // pmc
1246 .aux1_base = 0x71900000,
1247 .aux2_base = 0x71910000,
905fdcb5
BS
1248 .nvram_machine_id = 0x80,
1249 .machine_id = vger_id,
a526a31c 1250 .iommu_version = 0x05000000,
a526a31c 1251 .max_mem = 0x10000000,
a526a31c
BS
1252 },
1253 /* LX */
1254 {
1255 .iommu_base = 0x10000000,
3386376c
AT
1256 .iommu_pad_base = 0x10004000,
1257 .iommu_pad_len = 0x0fffb000,
a526a31c 1258 .tcx_base = 0x50000000,
a526a31c
BS
1259 .slavio_base = 0x70000000,
1260 .ms_kb_base = 0x71000000,
1261 .serial_base = 0x71100000,
1262 .nvram_base = 0x71200000,
1263 .fd_base = 0x71400000,
1264 .counter_base = 0x71d00000,
1265 .intctl_base = 0x71e00000,
1266 .idreg_base = 0x78000000,
1267 .dma_base = 0x78400000,
1268 .esp_base = 0x78800000,
1269 .le_base = 0x78c00000,
a526a31c
BS
1270 .aux1_base = 0x71900000,
1271 .aux2_base = 0x71910000,
905fdcb5
BS
1272 .nvram_machine_id = 0x80,
1273 .machine_id = lx_id,
a526a31c 1274 .iommu_version = 0x04000000,
a526a31c 1275 .max_mem = 0x10000000,
a526a31c
BS
1276 },
1277 /* SS-4 */
1278 {
1279 .iommu_base = 0x10000000,
1280 .tcx_base = 0x50000000,
1281 .cs_base = 0x6c000000,
1282 .slavio_base = 0x70000000,
1283 .ms_kb_base = 0x71000000,
1284 .serial_base = 0x71100000,
1285 .nvram_base = 0x71200000,
1286 .fd_base = 0x71400000,
1287 .counter_base = 0x71d00000,
1288 .intctl_base = 0x71e00000,
1289 .idreg_base = 0x78000000,
1290 .dma_base = 0x78400000,
1291 .esp_base = 0x78800000,
1292 .le_base = 0x78c00000,
1293 .apc_base = 0x6a000000,
1294 .aux1_base = 0x71900000,
1295 .aux2_base = 0x71910000,
905fdcb5
BS
1296 .nvram_machine_id = 0x80,
1297 .machine_id = ss4_id,
a526a31c 1298 .iommu_version = 0x05000000,
a526a31c 1299 .max_mem = 0x10000000,
a526a31c
BS
1300 },
1301 /* SPARCClassic */
1302 {
1303 .iommu_base = 0x10000000,
1304 .tcx_base = 0x50000000,
a526a31c
BS
1305 .slavio_base = 0x70000000,
1306 .ms_kb_base = 0x71000000,
1307 .serial_base = 0x71100000,
1308 .nvram_base = 0x71200000,
1309 .fd_base = 0x71400000,
1310 .counter_base = 0x71d00000,
1311 .intctl_base = 0x71e00000,
1312 .idreg_base = 0x78000000,
1313 .dma_base = 0x78400000,
1314 .esp_base = 0x78800000,
1315 .le_base = 0x78c00000,
1316 .apc_base = 0x6a000000,
1317 .aux1_base = 0x71900000,
1318 .aux2_base = 0x71910000,
905fdcb5
BS
1319 .nvram_machine_id = 0x80,
1320 .machine_id = scls_id,
a526a31c 1321 .iommu_version = 0x05000000,
a526a31c 1322 .max_mem = 0x10000000,
a526a31c
BS
1323 },
1324 /* SPARCbook */
1325 {
1326 .iommu_base = 0x10000000,
1327 .tcx_base = 0x50000000, // XXX
a526a31c
BS
1328 .slavio_base = 0x70000000,
1329 .ms_kb_base = 0x71000000,
1330 .serial_base = 0x71100000,
1331 .nvram_base = 0x71200000,
1332 .fd_base = 0x71400000,
1333 .counter_base = 0x71d00000,
1334 .intctl_base = 0x71e00000,
1335 .idreg_base = 0x78000000,
1336 .dma_base = 0x78400000,
1337 .esp_base = 0x78800000,
1338 .le_base = 0x78c00000,
1339 .apc_base = 0x6a000000,
1340 .aux1_base = 0x71900000,
1341 .aux2_base = 0x71910000,
905fdcb5
BS
1342 .nvram_machine_id = 0x80,
1343 .machine_id = sbook_id,
a526a31c 1344 .iommu_version = 0x05000000,
a526a31c 1345 .max_mem = 0x10000000,
a526a31c 1346 },
36cd9210
BS
1347};
1348
36cd9210 1349/* SPARCstation 5 hardware initialisation */
3ef96221 1350static void ss5_init(MachineState *machine)
36cd9210 1351{
3ef96221 1352 sun4m_hw_init(&sun4m_hwdefs[0], machine);
420557e8 1353}
c0e564d5 1354
e0353fe2 1355/* SPARCstation 10 hardware initialisation */
3ef96221 1356static void ss10_init(MachineState *machine)
e0353fe2 1357{
3ef96221 1358 sun4m_hw_init(&sun4m_hwdefs[1], machine);
e0353fe2
BS
1359}
1360
6a3b9cc9 1361/* SPARCserver 600MP hardware initialisation */
3ef96221 1362static void ss600mp_init(MachineState *machine)
6a3b9cc9 1363{
3ef96221 1364 sun4m_hw_init(&sun4m_hwdefs[2], machine);
6a3b9cc9
BS
1365}
1366
ae40972f 1367/* SPARCstation 20 hardware initialisation */
3ef96221 1368static void ss20_init(MachineState *machine)
ae40972f 1369{
3ef96221 1370 sun4m_hw_init(&sun4m_hwdefs[3], machine);
ee76f82e
BS
1371}
1372
a526a31c 1373/* SPARCstation Voyager hardware initialisation */
3ef96221 1374static void vger_init(MachineState *machine)
a526a31c 1375{
3ef96221 1376 sun4m_hw_init(&sun4m_hwdefs[4], machine);
a526a31c
BS
1377}
1378
1379/* SPARCstation LX hardware initialisation */
3ef96221 1380static void ss_lx_init(MachineState *machine)
a526a31c 1381{
3ef96221 1382 sun4m_hw_init(&sun4m_hwdefs[5], machine);
a526a31c
BS
1383}
1384
1385/* SPARCstation 4 hardware initialisation */
3ef96221 1386static void ss4_init(MachineState *machine)
a526a31c 1387{
3ef96221 1388 sun4m_hw_init(&sun4m_hwdefs[6], machine);
a526a31c
BS
1389}
1390
1391/* SPARCClassic hardware initialisation */
3ef96221 1392static void scls_init(MachineState *machine)
a526a31c 1393{
3ef96221 1394 sun4m_hw_init(&sun4m_hwdefs[7], machine);
a526a31c
BS
1395}
1396
1397/* SPARCbook hardware initialisation */
3ef96221 1398static void sbook_init(MachineState *machine)
a526a31c 1399{
3ef96221 1400 sun4m_hw_init(&sun4m_hwdefs[8], machine);
a526a31c
BS
1401}
1402
8a661aea 1403static void ss5_class_init(ObjectClass *oc, void *data)
e264d29d 1404{
8a661aea
AF
1405 MachineClass *mc = MACHINE_CLASS(oc);
1406
e264d29d
EH
1407 mc->desc = "Sun4m platform, SPARCstation 5";
1408 mc->init = ss5_init;
1409 mc->block_default_type = IF_SCSI;
1410 mc->is_default = 1;
1411 mc->default_boot_order = "c";
49cbd887 1412 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
fcd23a67 1413 mc->default_display = "tcx";
e264d29d 1414}
e0353fe2 1415
8a661aea
AF
1416static const TypeInfo ss5_type = {
1417 .name = MACHINE_TYPE_NAME("SS-5"),
1418 .parent = TYPE_MACHINE,
1419 .class_init = ss5_class_init,
1420};
6a3b9cc9 1421
8a661aea 1422static void ss10_class_init(ObjectClass *oc, void *data)
e264d29d 1423{
8a661aea
AF
1424 MachineClass *mc = MACHINE_CLASS(oc);
1425
e264d29d
EH
1426 mc->desc = "Sun4m platform, SPARCstation 10";
1427 mc->init = ss10_init;
1428 mc->block_default_type = IF_SCSI;
1429 mc->max_cpus = 4;
1430 mc->default_boot_order = "c";
49cbd887 1431 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
fcd23a67 1432 mc->default_display = "tcx";
e264d29d 1433}
ae40972f 1434
8a661aea
AF
1435static const TypeInfo ss10_type = {
1436 .name = MACHINE_TYPE_NAME("SS-10"),
1437 .parent = TYPE_MACHINE,
1438 .class_init = ss10_class_init,
1439};
ae40972f 1440
8a661aea 1441static void ss600mp_class_init(ObjectClass *oc, void *data)
e264d29d 1442{
8a661aea
AF
1443 MachineClass *mc = MACHINE_CLASS(oc);
1444
e264d29d
EH
1445 mc->desc = "Sun4m platform, SPARCserver 600MP";
1446 mc->init = ss600mp_init;
1447 mc->block_default_type = IF_SCSI;
1448 mc->max_cpus = 4;
1449 mc->default_boot_order = "c";
49cbd887 1450 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
fcd23a67 1451 mc->default_display = "tcx";
e264d29d 1452}
a526a31c 1453
8a661aea
AF
1454static const TypeInfo ss600mp_type = {
1455 .name = MACHINE_TYPE_NAME("SS-600MP"),
1456 .parent = TYPE_MACHINE,
1457 .class_init = ss600mp_class_init,
1458};
a526a31c 1459
8a661aea 1460static void ss20_class_init(ObjectClass *oc, void *data)
e264d29d 1461{
8a661aea
AF
1462 MachineClass *mc = MACHINE_CLASS(oc);
1463
e264d29d
EH
1464 mc->desc = "Sun4m platform, SPARCstation 20";
1465 mc->init = ss20_init;
1466 mc->block_default_type = IF_SCSI;
1467 mc->max_cpus = 4;
1468 mc->default_boot_order = "c";
49cbd887 1469 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II");
fcd23a67 1470 mc->default_display = "tcx";
e264d29d 1471}
a526a31c 1472
8a661aea
AF
1473static const TypeInfo ss20_type = {
1474 .name = MACHINE_TYPE_NAME("SS-20"),
1475 .parent = TYPE_MACHINE,
1476 .class_init = ss20_class_init,
1477};
a526a31c 1478
8a661aea 1479static void voyager_class_init(ObjectClass *oc, void *data)
e264d29d 1480{
8a661aea
AF
1481 MachineClass *mc = MACHINE_CLASS(oc);
1482
e264d29d
EH
1483 mc->desc = "Sun4m platform, SPARCstation Voyager";
1484 mc->init = vger_init;
1485 mc->block_default_type = IF_SCSI;
1486 mc->default_boot_order = "c";
49cbd887 1487 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
fcd23a67 1488 mc->default_display = "tcx";
e264d29d
EH
1489}
1490
8a661aea
AF
1491static const TypeInfo voyager_type = {
1492 .name = MACHINE_TYPE_NAME("Voyager"),
1493 .parent = TYPE_MACHINE,
1494 .class_init = voyager_class_init,
1495};
e264d29d 1496
8a661aea 1497static void ss_lx_class_init(ObjectClass *oc, void *data)
e264d29d 1498{
8a661aea
AF
1499 MachineClass *mc = MACHINE_CLASS(oc);
1500
e264d29d
EH
1501 mc->desc = "Sun4m platform, SPARCstation LX";
1502 mc->init = ss_lx_init;
1503 mc->block_default_type = IF_SCSI;
1504 mc->default_boot_order = "c";
49cbd887 1505 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
fcd23a67 1506 mc->default_display = "tcx";
e264d29d
EH
1507}
1508
8a661aea
AF
1509static const TypeInfo ss_lx_type = {
1510 .name = MACHINE_TYPE_NAME("LX"),
1511 .parent = TYPE_MACHINE,
1512 .class_init = ss_lx_class_init,
1513};
e264d29d 1514
8a661aea 1515static void ss4_class_init(ObjectClass *oc, void *data)
e264d29d 1516{
8a661aea
AF
1517 MachineClass *mc = MACHINE_CLASS(oc);
1518
e264d29d
EH
1519 mc->desc = "Sun4m platform, SPARCstation 4";
1520 mc->init = ss4_init;
1521 mc->block_default_type = IF_SCSI;
1522 mc->default_boot_order = "c";
49cbd887 1523 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904");
fcd23a67 1524 mc->default_display = "tcx";
e264d29d
EH
1525}
1526
8a661aea
AF
1527static const TypeInfo ss4_type = {
1528 .name = MACHINE_TYPE_NAME("SS-4"),
1529 .parent = TYPE_MACHINE,
1530 .class_init = ss4_class_init,
1531};
e264d29d 1532
8a661aea 1533static void scls_class_init(ObjectClass *oc, void *data)
e264d29d 1534{
8a661aea
AF
1535 MachineClass *mc = MACHINE_CLASS(oc);
1536
e264d29d
EH
1537 mc->desc = "Sun4m platform, SPARCClassic";
1538 mc->init = scls_init;
1539 mc->block_default_type = IF_SCSI;
1540 mc->default_boot_order = "c";
49cbd887 1541 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
fcd23a67 1542 mc->default_display = "tcx";
e264d29d
EH
1543}
1544
8a661aea
AF
1545static const TypeInfo scls_type = {
1546 .name = MACHINE_TYPE_NAME("SPARCClassic"),
1547 .parent = TYPE_MACHINE,
1548 .class_init = scls_class_init,
1549};
e264d29d 1550
8a661aea 1551static void sbook_class_init(ObjectClass *oc, void *data)
e264d29d 1552{
8a661aea
AF
1553 MachineClass *mc = MACHINE_CLASS(oc);
1554
e264d29d
EH
1555 mc->desc = "Sun4m platform, SPARCbook";
1556 mc->init = sbook_init;
1557 mc->block_default_type = IF_SCSI;
1558 mc->default_boot_order = "c";
49cbd887 1559 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I");
fcd23a67 1560 mc->default_display = "tcx";
e264d29d
EH
1561}
1562
8a661aea
AF
1563static const TypeInfo sbook_type = {
1564 .name = MACHINE_TYPE_NAME("SPARCbook"),
1565 .parent = TYPE_MACHINE,
1566 .class_init = sbook_class_init,
1567};
a526a31c 1568
83f7d43a
AF
1569static void sun4m_register_types(void)
1570{
1571 type_register_static(&idreg_info);
1572 type_register_static(&afx_info);
1573 type_register_static(&prom_info);
1574 type_register_static(&ram_info);
83f7d43a 1575
8a661aea
AF
1576 type_register_static(&ss5_type);
1577 type_register_static(&ss10_type);
1578 type_register_static(&ss600mp_type);
1579 type_register_static(&ss20_type);
1580 type_register_static(&voyager_type);
1581 type_register_static(&ss_lx_type);
1582 type_register_static(&ss4_type);
1583 type_register_static(&scls_type);
1584 type_register_static(&sbook_type);
1585}
1586
83f7d43a 1587type_init(sun4m_register_types)
This page took 1.382312 seconds and 4 git commands to generate.