]>
Commit | Line | Data |
---|---|---|
420557e8 | 1 | /* |
ee76f82e | 2 | * QEMU Sun4m & Sun4d & Sun4c System Emulator |
5fafdf24 | 3 | * |
b81b3b10 | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
5fafdf24 | 5 | * |
420557e8 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
db5ebe5f | 24 | #include "qemu/osdep.h" |
0a2e467b | 25 | #include "qemu/units.h" |
da34e65c | 26 | #include "qapi/error.h" |
4771d756 PB |
27 | #include "qemu-common.h" |
28 | #include "cpu.h" | |
83c9f4ca | 29 | #include "hw/sysbus.h" |
af87bf29 | 30 | #include "qemu/error-report.h" |
1de7afc9 | 31 | #include "qemu/timer.h" |
1527f488 | 32 | #include "hw/sparc/sun4m_iommu.h" |
0d09e41a PB |
33 | #include "hw/timer/m48t59.h" |
34 | #include "hw/sparc/sparc32_dma.h" | |
35 | #include "hw/block/fdc.h" | |
9c17d615 | 36 | #include "sysemu/sysemu.h" |
1422e32d | 37 | #include "net/net.h" |
83c9f4ca | 38 | #include "hw/boards.h" |
0d09e41a | 39 | #include "hw/scsi/esp.h" |
c6363bae | 40 | #include "hw/nvram/sun_nvram.h" |
2024c014 | 41 | #include "hw/nvram/chrp_nvram.h" |
0d09e41a PB |
42 | #include "hw/nvram/fw_cfg.h" |
43 | #include "hw/char/escc.h" | |
83c9f4ca | 44 | #include "hw/empty_slot.h" |
83c9f4ca | 45 | #include "hw/loader.h" |
ca20cf32 | 46 | #include "elf.h" |
97bf4851 | 47 | #include "trace.h" |
420557e8 | 48 | |
36cd9210 BS |
49 | /* |
50 | * Sun4m architecture was used in the following machines: | |
51 | * | |
52 | * SPARCserver 6xxMP/xx | |
77f193da BS |
53 | * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15), |
54 | * SPARCclassic X (4/10) | |
36cd9210 BS |
55 | * SPARCstation LX/ZX (4/30) |
56 | * SPARCstation Voyager | |
57 | * SPARCstation 10/xx, SPARCserver 10/xx | |
58 | * SPARCstation 5, SPARCserver 5 | |
59 | * SPARCstation 20/xx, SPARCserver 20 | |
60 | * SPARCstation 4 | |
61 | * | |
62 | * See for example: http://www.sunhelp.org/faq/sunref1.html | |
63 | */ | |
64 | ||
420557e8 | 65 | #define KERNEL_LOAD_ADDR 0x00004000 |
b6f479d3 | 66 | #define CMDLINE_ADDR 0x007ff000 |
713c45fa | 67 | #define INITRD_LOAD_ADDR 0x00800000 |
0a2e467b | 68 | #define PROM_SIZE_MAX (1 * MiB) |
40ce0a9a | 69 | #define PROM_VADDR 0xffd00000 |
f930d07e | 70 | #define PROM_FILENAME "openbios-sparc32" |
3cce6243 | 71 | #define CFG_ADDR 0xd00000510ULL |
fbfcf955 | 72 | #define FW_CFG_SUN4M_DEPTH (FW_CFG_ARCH_LOCAL + 0x00) |
b96919e0 MCA |
73 | #define FW_CFG_SUN4M_WIDTH (FW_CFG_ARCH_LOCAL + 0x01) |
74 | #define FW_CFG_SUN4M_HEIGHT (FW_CFG_ARCH_LOCAL + 0x02) | |
b8174937 | 75 | |
ba3c64fb | 76 | #define MAX_CPUS 16 |
b3a23197 | 77 | #define MAX_PILS 16 |
9a62fb24 | 78 | #define MAX_VSIMMS 4 |
420557e8 | 79 | |
b4ed08e0 BS |
80 | #define ESCC_CLOCK 4915200 |
81 | ||
8137cde8 | 82 | struct sun4m_hwdef { |
a8170e5e AK |
83 | hwaddr iommu_base, iommu_pad_base, iommu_pad_len, slavio_base; |
84 | hwaddr intctl_base, counter_base, nvram_base, ms_kb_base; | |
85 | hwaddr serial_base, fd_base; | |
86 | hwaddr afx_base, idreg_base, dma_base, esp_base, le_base; | |
87 | hwaddr tcx_base, cs_base, apc_base, aux1_base, aux2_base; | |
88 | hwaddr bpp_base, dbri_base, sx_base; | |
9a62fb24 | 89 | struct { |
a8170e5e | 90 | hwaddr reg_base, vram_base; |
9a62fb24 | 91 | } vsimm[MAX_VSIMMS]; |
a8170e5e | 92 | hwaddr ecc_base; |
3ebf5aaf | 93 | uint64_t max_mem; |
61999750 BS |
94 | uint32_t ecc_version; |
95 | uint32_t iommu_version; | |
96 | uint16_t machine_id; | |
97 | uint8_t nvram_machine_id; | |
36cd9210 BS |
98 | }; |
99 | ||
d5a42d19 PMD |
100 | const char *fw_cfg_arch_key_name(uint16_t key) |
101 | { | |
102 | static const struct { | |
103 | uint16_t key; | |
104 | const char *name; | |
105 | } fw_cfg_arch_wellknown_keys[] = { | |
106 | {FW_CFG_SUN4M_DEPTH, "depth"}, | |
107 | {FW_CFG_SUN4M_WIDTH, "width"}, | |
108 | {FW_CFG_SUN4M_HEIGHT, "height"}, | |
109 | }; | |
110 | ||
111 | for (size_t i = 0; i < ARRAY_SIZE(fw_cfg_arch_wellknown_keys); i++) { | |
112 | if (fw_cfg_arch_wellknown_keys[i].key == key) { | |
113 | return fw_cfg_arch_wellknown_keys[i].name; | |
114 | } | |
115 | } | |
116 | return NULL; | |
117 | } | |
118 | ||
ddcd5531 GA |
119 | static void fw_cfg_boot_set(void *opaque, const char *boot_device, |
120 | Error **errp) | |
81864572 | 121 | { |
48779e50 | 122 | fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); |
81864572 BS |
123 | } |
124 | ||
31688246 | 125 | static void nvram_init(Nvram *nvram, uint8_t *macaddr, |
43a34704 BS |
126 | const char *cmdline, const char *boot_devices, |
127 | ram_addr_t RAM_size, uint32_t kernel_size, | |
f930d07e | 128 | int width, int height, int depth, |
905fdcb5 | 129 | int nvram_machine_id, const char *arch) |
e80cfcfc | 130 | { |
d2c63fc1 | 131 | unsigned int i; |
2024c014 | 132 | int sysp_end; |
d2c63fc1 | 133 | uint8_t image[0x1ff0]; |
31688246 | 134 | NvramClass *k = NVRAM_GET_CLASS(nvram); |
d2c63fc1 BS |
135 | |
136 | memset(image, '\0', sizeof(image)); | |
e80cfcfc | 137 | |
2024c014 TH |
138 | /* OpenBIOS nvram variables partition */ |
139 | sysp_end = chrp_nvram_create_system_partition(image, 0); | |
b6f479d3 | 140 | |
2024c014 TH |
141 | /* Free space partition */ |
142 | chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end); | |
d2c63fc1 | 143 | |
905fdcb5 BS |
144 | Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, |
145 | nvram_machine_id); | |
d2c63fc1 | 146 | |
31688246 HP |
147 | for (i = 0; i < sizeof(image); i++) { |
148 | (k->write)(nvram, i, image[i]); | |
149 | } | |
e80cfcfc FB |
150 | } |
151 | ||
98cec4a2 | 152 | void cpu_check_irqs(CPUSPARCState *env) |
327ac2e7 | 153 | { |
d8ed887b AF |
154 | CPUState *cs; |
155 | ||
5ee59930 AB |
156 | /* We should be holding the BQL before we mess with IRQs */ |
157 | g_assert(qemu_mutex_iothread_locked()); | |
158 | ||
327ac2e7 BS |
159 | if (env->pil_in && (env->interrupt_index == 0 || |
160 | (env->interrupt_index & ~15) == TT_EXTINT)) { | |
161 | unsigned int i; | |
162 | ||
163 | for (i = 15; i > 0; i--) { | |
164 | if (env->pil_in & (1 << i)) { | |
165 | int old_interrupt = env->interrupt_index; | |
166 | ||
167 | env->interrupt_index = TT_EXTINT | i; | |
f32d7ec5 | 168 | if (old_interrupt != env->interrupt_index) { |
5a59fbce | 169 | cs = env_cpu(env); |
97bf4851 | 170 | trace_sun4m_cpu_interrupt(i); |
c3affe56 | 171 | cpu_interrupt(cs, CPU_INTERRUPT_HARD); |
f32d7ec5 | 172 | } |
327ac2e7 BS |
173 | break; |
174 | } | |
175 | } | |
176 | } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) { | |
5a59fbce | 177 | cs = env_cpu(env); |
97bf4851 | 178 | trace_sun4m_cpu_reset_interrupt(env->interrupt_index & 15); |
327ac2e7 | 179 | env->interrupt_index = 0; |
d8ed887b | 180 | cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); |
327ac2e7 BS |
181 | } |
182 | } | |
183 | ||
38c66cf2 | 184 | static void cpu_kick_irq(SPARCCPU *cpu) |
94ad5b00 | 185 | { |
38c66cf2 | 186 | CPUSPARCState *env = &cpu->env; |
259186a7 | 187 | CPUState *cs = CPU(cpu); |
38c66cf2 | 188 | |
259186a7 | 189 | cs->halted = 0; |
94ad5b00 | 190 | cpu_check_irqs(env); |
259186a7 | 191 | qemu_cpu_kick(cs); |
94ad5b00 PB |
192 | } |
193 | ||
b3a23197 BS |
194 | static void cpu_set_irq(void *opaque, int irq, int level) |
195 | { | |
e0bbf9b5 AF |
196 | SPARCCPU *cpu = opaque; |
197 | CPUSPARCState *env = &cpu->env; | |
b3a23197 BS |
198 | |
199 | if (level) { | |
97bf4851 | 200 | trace_sun4m_cpu_set_irq_raise(irq); |
327ac2e7 | 201 | env->pil_in |= 1 << irq; |
38c66cf2 | 202 | cpu_kick_irq(cpu); |
b3a23197 | 203 | } else { |
97bf4851 | 204 | trace_sun4m_cpu_set_irq_lower(irq); |
327ac2e7 BS |
205 | env->pil_in &= ~(1 << irq); |
206 | cpu_check_irqs(env); | |
b3a23197 BS |
207 | } |
208 | } | |
209 | ||
210 | static void dummy_cpu_set_irq(void *opaque, int irq, int level) | |
211 | { | |
212 | } | |
213 | ||
c68ea704 FB |
214 | static void main_cpu_reset(void *opaque) |
215 | { | |
5414dec6 | 216 | SPARCCPU *cpu = opaque; |
259186a7 | 217 | CPUState *cs = CPU(cpu); |
3d29fbef | 218 | |
259186a7 AF |
219 | cpu_reset(cs); |
220 | cs->halted = 0; | |
3d29fbef BS |
221 | } |
222 | ||
223 | static void secondary_cpu_reset(void *opaque) | |
224 | { | |
5414dec6 | 225 | SPARCCPU *cpu = opaque; |
259186a7 | 226 | CPUState *cs = CPU(cpu); |
3d29fbef | 227 | |
259186a7 AF |
228 | cpu_reset(cs); |
229 | cs->halted = 1; | |
c68ea704 FB |
230 | } |
231 | ||
6d0c293d BS |
232 | static void cpu_halt_signal(void *opaque, int irq, int level) |
233 | { | |
4917cf44 AF |
234 | if (level && current_cpu) { |
235 | cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT); | |
c3affe56 | 236 | } |
6d0c293d BS |
237 | } |
238 | ||
409dbce5 AJ |
239 | static uint64_t translate_kernel_address(void *opaque, uint64_t addr) |
240 | { | |
241 | return addr - 0xf0000000ULL; | |
242 | } | |
243 | ||
3ebf5aaf | 244 | static unsigned long sun4m_load_kernel(const char *kernel_filename, |
293f78bc | 245 | const char *initrd_filename, |
6031ff8b MCA |
246 | ram_addr_t RAM_size, |
247 | uint32_t *initrd_size) | |
3ebf5aaf BS |
248 | { |
249 | int linux_boot; | |
250 | unsigned int i; | |
6031ff8b | 251 | long kernel_size; |
3c178e72 | 252 | uint8_t *ptr; |
3ebf5aaf BS |
253 | |
254 | linux_boot = (kernel_filename != NULL); | |
255 | ||
256 | kernel_size = 0; | |
257 | if (linux_boot) { | |
ca20cf32 BS |
258 | int bswap_needed; |
259 | ||
260 | #ifdef BSWAP_NEEDED | |
261 | bswap_needed = 1; | |
262 | #else | |
263 | bswap_needed = 0; | |
264 | #endif | |
4366e1db LM |
265 | kernel_size = load_elf(kernel_filename, NULL, |
266 | translate_kernel_address, NULL, | |
7ef295ea | 267 | NULL, NULL, NULL, 1, EM_SPARC, 0, 0); |
3ebf5aaf | 268 | if (kernel_size < 0) |
293f78bc | 269 | kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, |
ca20cf32 BS |
270 | RAM_size - KERNEL_LOAD_ADDR, bswap_needed, |
271 | TARGET_PAGE_SIZE); | |
3ebf5aaf | 272 | if (kernel_size < 0) |
293f78bc BS |
273 | kernel_size = load_image_targphys(kernel_filename, |
274 | KERNEL_LOAD_ADDR, | |
275 | RAM_size - KERNEL_LOAD_ADDR); | |
3ebf5aaf | 276 | if (kernel_size < 0) { |
29bd7231 | 277 | error_report("could not load kernel '%s'", kernel_filename); |
3ebf5aaf BS |
278 | exit(1); |
279 | } | |
280 | ||
281 | /* load initrd */ | |
6031ff8b | 282 | *initrd_size = 0; |
3ebf5aaf | 283 | if (initrd_filename) { |
6031ff8b MCA |
284 | *initrd_size = load_image_targphys(initrd_filename, |
285 | INITRD_LOAD_ADDR, | |
286 | RAM_size - INITRD_LOAD_ADDR); | |
287 | if ((int)*initrd_size < 0) { | |
29bd7231 AF |
288 | error_report("could not load initial ram disk '%s'", |
289 | initrd_filename); | |
3ebf5aaf BS |
290 | exit(1); |
291 | } | |
292 | } | |
6031ff8b | 293 | if (*initrd_size > 0) { |
3ebf5aaf | 294 | for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { |
0f0f8b61 TH |
295 | ptr = rom_ptr(KERNEL_LOAD_ADDR + i, 24); |
296 | if (ptr && ldl_p(ptr) == 0x48647253) { /* HdrS */ | |
3c178e72 | 297 | stl_p(ptr + 16, INITRD_LOAD_ADDR); |
6031ff8b | 298 | stl_p(ptr + 20, *initrd_size); |
3ebf5aaf BS |
299 | break; |
300 | } | |
301 | } | |
302 | } | |
303 | } | |
304 | return kernel_size; | |
305 | } | |
306 | ||
a8170e5e | 307 | static void *iommu_init(hwaddr addr, uint32_t version, qemu_irq irq) |
4b48bf05 BS |
308 | { |
309 | DeviceState *dev; | |
310 | SysBusDevice *s; | |
311 | ||
f542ad03 | 312 | dev = qdev_create(NULL, TYPE_SUN4M_IOMMU); |
4b48bf05 | 313 | qdev_prop_set_uint32(dev, "version", version); |
e23a1b33 | 314 | qdev_init_nofail(dev); |
1356b98d | 315 | s = SYS_BUS_DEVICE(dev); |
4b48bf05 BS |
316 | sysbus_connect_irq(s, 0, irq); |
317 | sysbus_mmio_map(s, 0, addr); | |
318 | ||
319 | return s; | |
320 | } | |
321 | ||
6aa62ed6 MCA |
322 | static void *sparc32_dma_init(hwaddr dma_base, |
323 | hwaddr esp_base, qemu_irq espdma_irq, | |
324 | hwaddr le_base, qemu_irq ledma_irq) | |
74ff8d90 | 325 | { |
6aa62ed6 MCA |
326 | DeviceState *dma; |
327 | ESPDMADeviceState *espdma; | |
328 | LEDMADeviceState *ledma; | |
329 | SysBusESPState *esp; | |
330 | SysBusPCNetState *lance; | |
74ff8d90 | 331 | |
6aa62ed6 MCA |
332 | dma = qdev_create(NULL, TYPE_SPARC32_DMA); |
333 | qdev_init_nofail(dma); | |
334 | sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, dma_base); | |
74ff8d90 | 335 | |
6aa62ed6 MCA |
336 | espdma = SPARC32_ESPDMA_DEVICE(object_resolve_path_component( |
337 | OBJECT(dma), "espdma")); | |
338 | sysbus_connect_irq(SYS_BUS_DEVICE(espdma), 0, espdma_irq); | |
339 | ||
340 | esp = ESP_STATE(object_resolve_path_component(OBJECT(espdma), "esp")); | |
341 | sysbus_mmio_map(SYS_BUS_DEVICE(esp), 0, esp_base); | |
12850b1b | 342 | scsi_bus_legacy_handle_cmdline(&esp->esp.bus); |
6aa62ed6 MCA |
343 | |
344 | ledma = SPARC32_LEDMA_DEVICE(object_resolve_path_component( | |
345 | OBJECT(dma), "ledma")); | |
346 | sysbus_connect_irq(SYS_BUS_DEVICE(ledma), 0, ledma_irq); | |
347 | ||
348 | lance = SYSBUS_PCNET(object_resolve_path_component( | |
349 | OBJECT(ledma), "lance")); | |
350 | sysbus_mmio_map(SYS_BUS_DEVICE(lance), 0, le_base); | |
351 | ||
352 | return dma; | |
74ff8d90 BS |
353 | } |
354 | ||
a8170e5e AK |
355 | static DeviceState *slavio_intctl_init(hwaddr addr, |
356 | hwaddr addrg, | |
462eda24 | 357 | qemu_irq **parent_irq) |
4b48bf05 BS |
358 | { |
359 | DeviceState *dev; | |
360 | SysBusDevice *s; | |
361 | unsigned int i, j; | |
362 | ||
363 | dev = qdev_create(NULL, "slavio_intctl"); | |
e23a1b33 | 364 | qdev_init_nofail(dev); |
4b48bf05 | 365 | |
1356b98d | 366 | s = SYS_BUS_DEVICE(dev); |
4b48bf05 BS |
367 | |
368 | for (i = 0; i < MAX_CPUS; i++) { | |
369 | for (j = 0; j < MAX_PILS; j++) { | |
370 | sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]); | |
371 | } | |
372 | } | |
373 | sysbus_mmio_map(s, 0, addrg); | |
374 | for (i = 0; i < MAX_CPUS; i++) { | |
375 | sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE); | |
376 | } | |
377 | ||
378 | return dev; | |
379 | } | |
380 | ||
381 | #define SYS_TIMER_OFFSET 0x10000ULL | |
382 | #define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu) | |
383 | ||
a8170e5e | 384 | static void slavio_timer_init_all(hwaddr addr, qemu_irq master_irq, |
4b48bf05 BS |
385 | qemu_irq *cpu_irqs, unsigned int num_cpus) |
386 | { | |
387 | DeviceState *dev; | |
388 | SysBusDevice *s; | |
389 | unsigned int i; | |
390 | ||
391 | dev = qdev_create(NULL, "slavio_timer"); | |
392 | qdev_prop_set_uint32(dev, "num_cpus", num_cpus); | |
e23a1b33 | 393 | qdev_init_nofail(dev); |
1356b98d | 394 | s = SYS_BUS_DEVICE(dev); |
4b48bf05 BS |
395 | sysbus_connect_irq(s, 0, master_irq); |
396 | sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET); | |
397 | ||
398 | for (i = 0; i < MAX_CPUS; i++) { | |
a8170e5e | 399 | sysbus_mmio_map(s, i + 1, addr + (hwaddr)CPU_TIMER_OFFSET(i)); |
4b48bf05 BS |
400 | sysbus_connect_irq(s, i + 1, cpu_irqs[i]); |
401 | } | |
402 | } | |
403 | ||
bea42280 IM |
404 | static qemu_irq slavio_system_powerdown; |
405 | ||
406 | static void slavio_powerdown_req(Notifier *n, void *opaque) | |
407 | { | |
408 | qemu_irq_raise(slavio_system_powerdown); | |
409 | } | |
410 | ||
411 | static Notifier slavio_system_powerdown_notifier = { | |
412 | .notify = slavio_powerdown_req | |
413 | }; | |
414 | ||
4b48bf05 BS |
415 | #define MISC_LEDS 0x01600000 |
416 | #define MISC_CFG 0x01800000 | |
417 | #define MISC_DIAG 0x01a00000 | |
418 | #define MISC_MDM 0x01b00000 | |
419 | #define MISC_SYS 0x01f00000 | |
420 | ||
a8170e5e AK |
421 | static void slavio_misc_init(hwaddr base, |
422 | hwaddr aux1_base, | |
423 | hwaddr aux2_base, qemu_irq irq, | |
b2b6f6ec | 424 | qemu_irq fdc_tc) |
4b48bf05 BS |
425 | { |
426 | DeviceState *dev; | |
427 | SysBusDevice *s; | |
428 | ||
429 | dev = qdev_create(NULL, "slavio_misc"); | |
e23a1b33 | 430 | qdev_init_nofail(dev); |
1356b98d | 431 | s = SYS_BUS_DEVICE(dev); |
4b48bf05 BS |
432 | if (base) { |
433 | /* 8 bit registers */ | |
434 | /* Slavio control */ | |
435 | sysbus_mmio_map(s, 0, base + MISC_CFG); | |
436 | /* Diagnostics */ | |
437 | sysbus_mmio_map(s, 1, base + MISC_DIAG); | |
438 | /* Modem control */ | |
439 | sysbus_mmio_map(s, 2, base + MISC_MDM); | |
440 | /* 16 bit registers */ | |
441 | /* ss600mp diag LEDs */ | |
442 | sysbus_mmio_map(s, 3, base + MISC_LEDS); | |
443 | /* 32 bit registers */ | |
444 | /* System control */ | |
445 | sysbus_mmio_map(s, 4, base + MISC_SYS); | |
446 | } | |
447 | if (aux1_base) { | |
448 | /* AUX 1 (Misc System Functions) */ | |
449 | sysbus_mmio_map(s, 5, aux1_base); | |
450 | } | |
451 | if (aux2_base) { | |
452 | /* AUX 2 (Software Powerdown Control) */ | |
453 | sysbus_mmio_map(s, 6, aux2_base); | |
454 | } | |
455 | sysbus_connect_irq(s, 0, irq); | |
456 | sysbus_connect_irq(s, 1, fdc_tc); | |
bea42280 IM |
457 | slavio_system_powerdown = qdev_get_gpio_in(dev, 0); |
458 | qemu_register_powerdown_notifier(&slavio_system_powerdown_notifier); | |
4b48bf05 BS |
459 | } |
460 | ||
a8170e5e | 461 | static void ecc_init(hwaddr base, qemu_irq irq, uint32_t version) |
4b48bf05 BS |
462 | { |
463 | DeviceState *dev; | |
464 | SysBusDevice *s; | |
465 | ||
466 | dev = qdev_create(NULL, "eccmemctl"); | |
467 | qdev_prop_set_uint32(dev, "version", version); | |
e23a1b33 | 468 | qdev_init_nofail(dev); |
1356b98d | 469 | s = SYS_BUS_DEVICE(dev); |
4b48bf05 BS |
470 | sysbus_connect_irq(s, 0, irq); |
471 | sysbus_mmio_map(s, 0, base); | |
472 | if (version == 0) { // SS-600MP only | |
473 | sysbus_mmio_map(s, 1, base + 0x1000); | |
474 | } | |
475 | } | |
476 | ||
a8170e5e | 477 | static void apc_init(hwaddr power_base, qemu_irq cpu_halt) |
4b48bf05 BS |
478 | { |
479 | DeviceState *dev; | |
480 | SysBusDevice *s; | |
481 | ||
482 | dev = qdev_create(NULL, "apc"); | |
e23a1b33 | 483 | qdev_init_nofail(dev); |
1356b98d | 484 | s = SYS_BUS_DEVICE(dev); |
4b48bf05 BS |
485 | /* Power management (APC) XXX: not a Slavio device */ |
486 | sysbus_mmio_map(s, 0, power_base); | |
487 | sysbus_connect_irq(s, 0, cpu_halt); | |
488 | } | |
489 | ||
55d7bfe2 | 490 | static void tcx_init(hwaddr addr, qemu_irq irq, int vram_size, int width, |
4b48bf05 BS |
491 | int height, int depth) |
492 | { | |
493 | DeviceState *dev; | |
494 | SysBusDevice *s; | |
495 | ||
496 | dev = qdev_create(NULL, "SUNW,tcx"); | |
4b48bf05 BS |
497 | qdev_prop_set_uint32(dev, "vram_size", vram_size); |
498 | qdev_prop_set_uint16(dev, "width", width); | |
499 | qdev_prop_set_uint16(dev, "height", height); | |
500 | qdev_prop_set_uint16(dev, "depth", depth); | |
e23a1b33 | 501 | qdev_init_nofail(dev); |
1356b98d | 502 | s = SYS_BUS_DEVICE(dev); |
55d7bfe2 MCA |
503 | |
504 | /* 10/ROM : FCode ROM */ | |
da87dd7b | 505 | sysbus_mmio_map(s, 0, addr); |
55d7bfe2 MCA |
506 | /* 2/STIP : Stipple */ |
507 | sysbus_mmio_map(s, 1, addr + 0x04000000ULL); | |
508 | /* 3/BLIT : Blitter */ | |
509 | sysbus_mmio_map(s, 2, addr + 0x06000000ULL); | |
510 | /* 5/RSTIP : Raw Stipple */ | |
511 | sysbus_mmio_map(s, 3, addr + 0x0c000000ULL); | |
512 | /* 6/RBLIT : Raw Blitter */ | |
513 | sysbus_mmio_map(s, 4, addr + 0x0e000000ULL); | |
514 | /* 7/TEC : Transform Engine */ | |
515 | sysbus_mmio_map(s, 5, addr + 0x00700000ULL); | |
516 | /* 8/CMAP : DAC */ | |
517 | sysbus_mmio_map(s, 6, addr + 0x00200000ULL); | |
518 | /* 9/THC : */ | |
519 | if (depth == 8) { | |
520 | sysbus_mmio_map(s, 7, addr + 0x00300000ULL); | |
4b48bf05 | 521 | } else { |
55d7bfe2 | 522 | sysbus_mmio_map(s, 7, addr + 0x00301000ULL); |
4b48bf05 | 523 | } |
55d7bfe2 MCA |
524 | /* 11/DHC : */ |
525 | sysbus_mmio_map(s, 8, addr + 0x00240000ULL); | |
526 | /* 12/ALT : */ | |
527 | sysbus_mmio_map(s, 9, addr + 0x00280000ULL); | |
528 | /* 0/DFB8 : 8-bit plane */ | |
529 | sysbus_mmio_map(s, 10, addr + 0x00800000ULL); | |
530 | /* 1/DFB24 : 24bit plane */ | |
531 | sysbus_mmio_map(s, 11, addr + 0x02000000ULL); | |
532 | /* 4/RDFB32: Raw framebuffer. Control plane */ | |
533 | sysbus_mmio_map(s, 12, addr + 0x0a000000ULL); | |
534 | /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */ | |
535 | if (depth == 8) { | |
536 | sysbus_mmio_map(s, 13, addr + 0x00301000ULL); | |
537 | } | |
538 | ||
539 | sysbus_connect_irq(s, 0, irq); | |
4b48bf05 BS |
540 | } |
541 | ||
af87bf29 MCA |
542 | static void cg3_init(hwaddr addr, qemu_irq irq, int vram_size, int width, |
543 | int height, int depth) | |
544 | { | |
545 | DeviceState *dev; | |
546 | SysBusDevice *s; | |
547 | ||
548 | dev = qdev_create(NULL, "cgthree"); | |
549 | qdev_prop_set_uint32(dev, "vram-size", vram_size); | |
550 | qdev_prop_set_uint16(dev, "width", width); | |
551 | qdev_prop_set_uint16(dev, "height", height); | |
552 | qdev_prop_set_uint16(dev, "depth", depth); | |
af87bf29 MCA |
553 | qdev_init_nofail(dev); |
554 | s = SYS_BUS_DEVICE(dev); | |
555 | ||
556 | /* FCode ROM */ | |
557 | sysbus_mmio_map(s, 0, addr); | |
558 | /* DAC */ | |
559 | sysbus_mmio_map(s, 1, addr + 0x400000ULL); | |
560 | /* 8-bit plane */ | |
561 | sysbus_mmio_map(s, 2, addr + 0x800000ULL); | |
562 | ||
563 | sysbus_connect_irq(s, 0, irq); | |
564 | } | |
565 | ||
325f2747 | 566 | /* NCR89C100/MACIO Internal ID register */ |
ef9dfa4c AF |
567 | |
568 | #define TYPE_MACIO_ID_REGISTER "macio_idreg" | |
569 | ||
325f2747 BS |
570 | static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 }; |
571 | ||
a8170e5e | 572 | static void idreg_init(hwaddr addr) |
325f2747 BS |
573 | { |
574 | DeviceState *dev; | |
575 | SysBusDevice *s; | |
576 | ||
ef9dfa4c | 577 | dev = qdev_create(NULL, TYPE_MACIO_ID_REGISTER); |
e23a1b33 | 578 | qdev_init_nofail(dev); |
1356b98d | 579 | s = SYS_BUS_DEVICE(dev); |
325f2747 BS |
580 | |
581 | sysbus_mmio_map(s, 0, addr); | |
3c8133f9 PM |
582 | address_space_write_rom(&address_space_memory, addr, |
583 | MEMTXATTRS_UNSPECIFIED, | |
584 | idreg_data, sizeof(idreg_data)); | |
325f2747 BS |
585 | } |
586 | ||
ef9dfa4c AF |
587 | #define MACIO_ID_REGISTER(obj) \ |
588 | OBJECT_CHECK(IDRegState, (obj), TYPE_MACIO_ID_REGISTER) | |
589 | ||
3150fa50 | 590 | typedef struct IDRegState { |
ef9dfa4c AF |
591 | SysBusDevice parent_obj; |
592 | ||
3150fa50 AK |
593 | MemoryRegion mem; |
594 | } IDRegState; | |
595 | ||
a2a5a7b5 | 596 | static void idreg_realize(DeviceState *ds, Error **errp) |
325f2747 | 597 | { |
a2a5a7b5 TH |
598 | IDRegState *s = MACIO_ID_REGISTER(ds); |
599 | SysBusDevice *dev = SYS_BUS_DEVICE(ds); | |
600 | Error *local_err = NULL; | |
601 | ||
602 | memory_region_init_ram_nomigrate(&s->mem, OBJECT(ds), "sun4m.idreg", | |
603 | sizeof(idreg_data), &local_err); | |
604 | if (local_err) { | |
605 | error_propagate(errp, local_err); | |
606 | return; | |
607 | } | |
325f2747 | 608 | |
c5705a77 | 609 | vmstate_register_ram_global(&s->mem); |
3150fa50 | 610 | memory_region_set_readonly(&s->mem, true); |
750ecd44 | 611 | sysbus_init_mmio(dev, &s->mem); |
999e12bb AL |
612 | } |
613 | ||
a2a5a7b5 TH |
614 | static void idreg_class_init(ObjectClass *oc, void *data) |
615 | { | |
616 | DeviceClass *dc = DEVICE_CLASS(oc); | |
617 | ||
618 | dc->realize = idreg_realize; | |
619 | } | |
620 | ||
8c43a6f0 | 621 | static const TypeInfo idreg_info = { |
ef9dfa4c | 622 | .name = TYPE_MACIO_ID_REGISTER, |
39bffca2 AL |
623 | .parent = TYPE_SYS_BUS_DEVICE, |
624 | .instance_size = sizeof(IDRegState), | |
a2a5a7b5 | 625 | .class_init = idreg_class_init, |
325f2747 BS |
626 | }; |
627 | ||
b3a49965 AF |
628 | #define TYPE_TCX_AFX "tcx_afx" |
629 | #define TCX_AFX(obj) OBJECT_CHECK(AFXState, (obj), TYPE_TCX_AFX) | |
630 | ||
3150fa50 | 631 | typedef struct AFXState { |
b3a49965 AF |
632 | SysBusDevice parent_obj; |
633 | ||
3150fa50 AK |
634 | MemoryRegion mem; |
635 | } AFXState; | |
636 | ||
c5de386a | 637 | /* SS-5 TCX AFX register */ |
a8170e5e | 638 | static void afx_init(hwaddr addr) |
c5de386a AT |
639 | { |
640 | DeviceState *dev; | |
641 | SysBusDevice *s; | |
642 | ||
b3a49965 | 643 | dev = qdev_create(NULL, TYPE_TCX_AFX); |
c5de386a | 644 | qdev_init_nofail(dev); |
1356b98d | 645 | s = SYS_BUS_DEVICE(dev); |
c5de386a AT |
646 | |
647 | sysbus_mmio_map(s, 0, addr); | |
648 | } | |
649 | ||
a2a5a7b5 | 650 | static void afx_realize(DeviceState *ds, Error **errp) |
c5de386a | 651 | { |
a2a5a7b5 TH |
652 | AFXState *s = TCX_AFX(ds); |
653 | SysBusDevice *dev = SYS_BUS_DEVICE(ds); | |
654 | Error *local_err = NULL; | |
655 | ||
656 | memory_region_init_ram_nomigrate(&s->mem, OBJECT(ds), "sun4m.afx", 4, | |
657 | &local_err); | |
658 | if (local_err) { | |
659 | error_propagate(errp, local_err); | |
660 | return; | |
661 | } | |
c5de386a | 662 | |
c5705a77 | 663 | vmstate_register_ram_global(&s->mem); |
750ecd44 | 664 | sysbus_init_mmio(dev, &s->mem); |
999e12bb AL |
665 | } |
666 | ||
a2a5a7b5 TH |
667 | static void afx_class_init(ObjectClass *oc, void *data) |
668 | { | |
669 | DeviceClass *dc = DEVICE_CLASS(oc); | |
670 | ||
671 | dc->realize = afx_realize; | |
672 | } | |
673 | ||
8c43a6f0 | 674 | static const TypeInfo afx_info = { |
b3a49965 | 675 | .name = TYPE_TCX_AFX, |
39bffca2 AL |
676 | .parent = TYPE_SYS_BUS_DEVICE, |
677 | .instance_size = sizeof(AFXState), | |
a2a5a7b5 | 678 | .class_init = afx_class_init, |
c5de386a AT |
679 | }; |
680 | ||
e6f54c91 AF |
681 | #define TYPE_OPENPROM "openprom" |
682 | #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) | |
683 | ||
3150fa50 | 684 | typedef struct PROMState { |
e6f54c91 AF |
685 | SysBusDevice parent_obj; |
686 | ||
3150fa50 AK |
687 | MemoryRegion prom; |
688 | } PROMState; | |
689 | ||
f48f6569 | 690 | /* Boot PROM (OpenBIOS) */ |
409dbce5 AJ |
691 | static uint64_t translate_prom_address(void *opaque, uint64_t addr) |
692 | { | |
a8170e5e | 693 | hwaddr *base_addr = (hwaddr *)opaque; |
409dbce5 AJ |
694 | return addr + *base_addr - PROM_VADDR; |
695 | } | |
696 | ||
a8170e5e | 697 | static void prom_init(hwaddr addr, const char *bios_name) |
f48f6569 BS |
698 | { |
699 | DeviceState *dev; | |
700 | SysBusDevice *s; | |
701 | char *filename; | |
702 | int ret; | |
703 | ||
e6f54c91 | 704 | dev = qdev_create(NULL, TYPE_OPENPROM); |
e23a1b33 | 705 | qdev_init_nofail(dev); |
1356b98d | 706 | s = SYS_BUS_DEVICE(dev); |
f48f6569 BS |
707 | |
708 | sysbus_mmio_map(s, 0, addr); | |
709 | ||
710 | /* load boot prom */ | |
711 | if (bios_name == NULL) { | |
712 | bios_name = PROM_FILENAME; | |
713 | } | |
714 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); | |
715 | if (filename) { | |
4366e1db LM |
716 | ret = load_elf(filename, NULL, |
717 | translate_prom_address, &addr, NULL, | |
7ef295ea | 718 | NULL, NULL, 1, EM_SPARC, 0, 0); |
f48f6569 BS |
719 | if (ret < 0 || ret > PROM_SIZE_MAX) { |
720 | ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); | |
721 | } | |
7267c094 | 722 | g_free(filename); |
f48f6569 BS |
723 | } else { |
724 | ret = -1; | |
725 | } | |
726 | if (ret < 0 || ret > PROM_SIZE_MAX) { | |
29bd7231 | 727 | error_report("could not load prom '%s'", bios_name); |
f48f6569 BS |
728 | exit(1); |
729 | } | |
730 | } | |
731 | ||
a2a5a7b5 | 732 | static void prom_realize(DeviceState *ds, Error **errp) |
f48f6569 | 733 | { |
a2a5a7b5 TH |
734 | PROMState *s = OPENPROM(ds); |
735 | SysBusDevice *dev = SYS_BUS_DEVICE(ds); | |
736 | Error *local_err = NULL; | |
737 | ||
738 | memory_region_init_ram_nomigrate(&s->prom, OBJECT(ds), "sun4m.prom", | |
739 | PROM_SIZE_MAX, &local_err); | |
740 | if (local_err) { | |
741 | error_propagate(errp, local_err); | |
742 | return; | |
743 | } | |
f48f6569 | 744 | |
c5705a77 | 745 | vmstate_register_ram_global(&s->prom); |
3150fa50 | 746 | memory_region_set_readonly(&s->prom, true); |
750ecd44 | 747 | sysbus_init_mmio(dev, &s->prom); |
f48f6569 BS |
748 | } |
749 | ||
999e12bb AL |
750 | static Property prom_properties[] = { |
751 | {/* end of property list */}, | |
752 | }; | |
753 | ||
754 | static void prom_class_init(ObjectClass *klass, void *data) | |
755 | { | |
39bffca2 | 756 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 757 | |
39bffca2 | 758 | dc->props = prom_properties; |
a2a5a7b5 | 759 | dc->realize = prom_realize; |
999e12bb AL |
760 | } |
761 | ||
8c43a6f0 | 762 | static const TypeInfo prom_info = { |
e6f54c91 | 763 | .name = TYPE_OPENPROM, |
39bffca2 AL |
764 | .parent = TYPE_SYS_BUS_DEVICE, |
765 | .instance_size = sizeof(PROMState), | |
766 | .class_init = prom_class_init, | |
f48f6569 BS |
767 | }; |
768 | ||
5ab6b4c6 AF |
769 | #define TYPE_SUN4M_MEMORY "memory" |
770 | #define SUN4M_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4M_MEMORY) | |
771 | ||
772 | typedef struct RamDevice { | |
773 | SysBusDevice parent_obj; | |
774 | ||
3150fa50 | 775 | MemoryRegion ram; |
04843626 | 776 | uint64_t size; |
ee6847d1 GH |
777 | } RamDevice; |
778 | ||
a350db85 | 779 | /* System RAM */ |
dc8b6dd9 | 780 | static void ram_realize(DeviceState *dev, Error **errp) |
a350db85 | 781 | { |
5ab6b4c6 | 782 | RamDevice *d = SUN4M_RAM(dev); |
dc8b6dd9 | 783 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
a350db85 | 784 | |
8e7ba4ed DM |
785 | memory_region_allocate_system_memory(&d->ram, OBJECT(d), "sun4m.ram", |
786 | d->size); | |
dc8b6dd9 | 787 | sysbus_init_mmio(sbd, &d->ram); |
a350db85 BS |
788 | } |
789 | ||
a8170e5e | 790 | static void ram_init(hwaddr addr, ram_addr_t RAM_size, |
a350db85 BS |
791 | uint64_t max_mem) |
792 | { | |
793 | DeviceState *dev; | |
794 | SysBusDevice *s; | |
ee6847d1 | 795 | RamDevice *d; |
a350db85 BS |
796 | |
797 | /* allocate RAM */ | |
798 | if ((uint64_t)RAM_size > max_mem) { | |
0a2e467b PMD |
799 | error_report("Too much memory for this machine: %" PRId64 "," |
800 | " maximum %" PRId64, | |
801 | RAM_size / MiB, max_mem / MiB); | |
a350db85 BS |
802 | exit(1); |
803 | } | |
804 | dev = qdev_create(NULL, "memory"); | |
1356b98d | 805 | s = SYS_BUS_DEVICE(dev); |
a350db85 | 806 | |
5ab6b4c6 | 807 | d = SUN4M_RAM(dev); |
ee6847d1 | 808 | d->size = RAM_size; |
e23a1b33 | 809 | qdev_init_nofail(dev); |
ee6847d1 | 810 | |
a350db85 BS |
811 | sysbus_mmio_map(s, 0, addr); |
812 | } | |
813 | ||
999e12bb AL |
814 | static Property ram_properties[] = { |
815 | DEFINE_PROP_UINT64("size", RamDevice, size, 0), | |
816 | DEFINE_PROP_END_OF_LIST(), | |
817 | }; | |
818 | ||
819 | static void ram_class_init(ObjectClass *klass, void *data) | |
820 | { | |
39bffca2 | 821 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 822 | |
dc8b6dd9 | 823 | dc->realize = ram_realize; |
39bffca2 | 824 | dc->props = ram_properties; |
999e12bb AL |
825 | } |
826 | ||
8c43a6f0 | 827 | static const TypeInfo ram_info = { |
5ab6b4c6 | 828 | .name = TYPE_SUN4M_MEMORY, |
39bffca2 AL |
829 | .parent = TYPE_SYS_BUS_DEVICE, |
830 | .instance_size = sizeof(RamDevice), | |
831 | .class_init = ram_class_init, | |
a350db85 BS |
832 | }; |
833 | ||
49cbd887 | 834 | static void cpu_devinit(const char *cpu_type, unsigned int id, |
89835363 | 835 | uint64_t prom_addr, qemu_irq **cpu_irqs) |
666713c0 | 836 | { |
259186a7 | 837 | CPUState *cs; |
8968f588 | 838 | SPARCCPU *cpu; |
98cec4a2 | 839 | CPUSPARCState *env; |
666713c0 | 840 | |
49cbd887 | 841 | cpu = SPARC_CPU(cpu_create(cpu_type)); |
8968f588 | 842 | env = &cpu->env; |
666713c0 BS |
843 | |
844 | cpu_sparc_set_id(env, id); | |
845 | if (id == 0) { | |
5414dec6 | 846 | qemu_register_reset(main_cpu_reset, cpu); |
666713c0 | 847 | } else { |
5414dec6 | 848 | qemu_register_reset(secondary_cpu_reset, cpu); |
259186a7 AF |
849 | cs = CPU(cpu); |
850 | cs->halted = 1; | |
666713c0 | 851 | } |
e0bbf9b5 | 852 | *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, cpu, MAX_PILS); |
666713c0 | 853 | env->prom_addr = prom_addr; |
666713c0 BS |
854 | } |
855 | ||
acfbe712 BS |
856 | static void dummy_fdc_tc(void *opaque, int irq, int level) |
857 | { | |
858 | } | |
859 | ||
6b63ef4d | 860 | static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, |
3ef96221 | 861 | MachineState *machine) |
420557e8 | 862 | { |
61b97833 | 863 | DeviceState *slavio_intctl; |
713c45fa | 864 | unsigned int i; |
6aa62ed6 | 865 | void *nvram; |
9540619d | 866 | qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS]; |
2582cfa0 | 867 | qemu_irq fdc_tc; |
5c6602c5 | 868 | unsigned long kernel_size; |
6031ff8b | 869 | uint32_t initrd_size; |
fd8014e1 | 870 | DriveInfo *fd[MAX_FD]; |
a88b362c | 871 | FWCfgState *fw_cfg; |
2cc75c32 LV |
872 | DeviceState *dev; |
873 | SysBusDevice *s; | |
33decbd2 LX |
874 | unsigned int smp_cpus = machine->smp.cpus; |
875 | unsigned int max_cpus = machine->smp.max_cpus; | |
420557e8 | 876 | |
ba3c64fb FB |
877 | /* init CPUs */ |
878 | for(i = 0; i < smp_cpus; i++) { | |
49cbd887 | 879 | cpu_devinit(machine->cpu_type, i, hwdef->slavio_base, &cpu_irqs[i]); |
ba3c64fb | 880 | } |
b3a23197 BS |
881 | |
882 | for (i = smp_cpus; i < MAX_CPUS; i++) | |
883 | cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS); | |
884 | ||
3ebf5aaf | 885 | |
3ebf5aaf | 886 | /* set up devices */ |
3ef96221 | 887 | ram_init(0, machine->ram_size, hwdef->max_mem); |
676d9b9b AT |
888 | /* models without ECC don't trap when missing ram is accessed */ |
889 | if (!hwdef->ecc_base) { | |
3ef96221 | 890 | empty_slot_init(machine->ram_size, hwdef->max_mem - machine->ram_size); |
676d9b9b | 891 | } |
a350db85 | 892 | |
f48f6569 BS |
893 | prom_init(hwdef->slavio_base, bios_name); |
894 | ||
d453c2c3 BS |
895 | slavio_intctl = slavio_intctl_init(hwdef->intctl_base, |
896 | hwdef->intctl_base + 0x10000ULL, | |
462eda24 | 897 | cpu_irqs); |
a1961a4b BS |
898 | |
899 | for (i = 0; i < 32; i++) { | |
d453c2c3 | 900 | slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i); |
a1961a4b BS |
901 | } |
902 | for (i = 0; i < MAX_CPUS; i++) { | |
d453c2c3 | 903 | slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i); |
a1961a4b | 904 | } |
b3a23197 | 905 | |
fe096129 | 906 | if (hwdef->idreg_base) { |
325f2747 | 907 | idreg_init(hwdef->idreg_base); |
4c2485de BS |
908 | } |
909 | ||
c5de386a AT |
910 | if (hwdef->afx_base) { |
911 | afx_init(hwdef->afx_base); | |
912 | } | |
913 | ||
6aa62ed6 | 914 | iommu_init(hwdef->iommu_base, hwdef->iommu_version, slavio_irq[30]); |
ff403da6 | 915 | |
3386376c AT |
916 | if (hwdef->iommu_pad_base) { |
917 | /* On the real hardware (SS-5, LX) the MMU is not padded, but aliased. | |
918 | Software shouldn't use aliased addresses, neither should it crash | |
919 | when does. Using empty_slot instead of aliasing can help with | |
920 | debugging such accesses */ | |
921 | empty_slot_init(hwdef->iommu_pad_base,hwdef->iommu_pad_len); | |
922 | } | |
923 | ||
6aa62ed6 MCA |
924 | sparc32_dma_init(hwdef->dma_base, |
925 | hwdef->esp_base, slavio_irq[18], | |
926 | hwdef->le_base, slavio_irq[16]); | |
e6ca02a4 | 927 | |
eee0b836 | 928 | if (graphic_depth != 8 && graphic_depth != 24) { |
af87bf29 | 929 | error_report("Unsupported depth: %d", graphic_depth); |
eee0b836 BS |
930 | exit (1); |
931 | } | |
6807874d | 932 | if (vga_interface_type != VGA_NONE) { |
af87bf29 MCA |
933 | if (vga_interface_type == VGA_CG3) { |
934 | if (graphic_depth != 8) { | |
935 | error_report("Unsupported depth: %d", graphic_depth); | |
936 | exit(1); | |
937 | } | |
938 | ||
939 | if (!(graphic_width == 1024 && graphic_height == 768) && | |
940 | !(graphic_width == 1152 && graphic_height == 900)) { | |
941 | error_report("Unsupported resolution: %d x %d", graphic_width, | |
942 | graphic_height); | |
943 | exit(1); | |
944 | } | |
945 | ||
946 | /* sbus irq 5 */ | |
947 | cg3_init(hwdef->tcx_base, slavio_irq[11], 0x00100000, | |
948 | graphic_width, graphic_height, graphic_depth); | |
949 | } else { | |
950 | /* If no display specified, default to TCX */ | |
951 | if (graphic_depth != 8 && graphic_depth != 24) { | |
952 | error_report("Unsupported depth: %d", graphic_depth); | |
953 | exit(1); | |
954 | } | |
955 | ||
956 | if (!(graphic_width == 1024 && graphic_height == 768)) { | |
957 | error_report("Unsupported resolution: %d x %d", | |
958 | graphic_width, graphic_height); | |
959 | exit(1); | |
960 | } | |
961 | ||
55d7bfe2 MCA |
962 | tcx_init(hwdef->tcx_base, slavio_irq[11], 0x00100000, |
963 | graphic_width, graphic_height, graphic_depth); | |
af87bf29 | 964 | } |
9a62fb24 BB |
965 | } |
966 | ||
6807874d | 967 | for (i = 0; i < MAX_VSIMMS; i++) { |
9a62fb24 BB |
968 | /* vsimm registers probed by OBP */ |
969 | if (hwdef->vsimm[i].reg_base) { | |
970 | empty_slot_init(hwdef->vsimm[i].reg_base, 0x2000); | |
971 | } | |
972 | } | |
973 | ||
974 | if (hwdef->sx_base) { | |
975 | empty_slot_init(hwdef->sx_base, 0x2000); | |
976 | } | |
dbe06e18 | 977 | |
6de04973 | 978 | nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 1968, 8); |
81732d19 | 979 | |
c533e0b3 | 980 | slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus); |
81732d19 | 981 | |
5cbdb3a3 SW |
982 | /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device |
983 | Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */ | |
2cc75c32 LV |
984 | dev = qdev_create(NULL, TYPE_ESCC); |
985 | qdev_prop_set_uint32(dev, "disabled", !machine->enable_graphics); | |
986 | qdev_prop_set_uint32(dev, "frequency", ESCC_CLOCK); | |
987 | qdev_prop_set_uint32(dev, "it_shift", 1); | |
988 | qdev_prop_set_chr(dev, "chrB", NULL); | |
989 | qdev_prop_set_chr(dev, "chrA", NULL); | |
990 | qdev_prop_set_uint32(dev, "chnBtype", escc_mouse); | |
991 | qdev_prop_set_uint32(dev, "chnAtype", escc_kbd); | |
992 | qdev_init_nofail(dev); | |
993 | s = SYS_BUS_DEVICE(dev); | |
994 | sysbus_connect_irq(s, 0, slavio_irq[14]); | |
995 | sysbus_connect_irq(s, 1, slavio_irq[14]); | |
996 | sysbus_mmio_map(s, 0, hwdef->ms_kb_base); | |
997 | ||
998 | dev = qdev_create(NULL, TYPE_ESCC); | |
999 | qdev_prop_set_uint32(dev, "disabled", 0); | |
1000 | qdev_prop_set_uint32(dev, "frequency", ESCC_CLOCK); | |
1001 | qdev_prop_set_uint32(dev, "it_shift", 1); | |
9bca0edb PM |
1002 | qdev_prop_set_chr(dev, "chrB", serial_hd(1)); |
1003 | qdev_prop_set_chr(dev, "chrA", serial_hd(0)); | |
2cc75c32 LV |
1004 | qdev_prop_set_uint32(dev, "chnBtype", escc_serial); |
1005 | qdev_prop_set_uint32(dev, "chnAtype", escc_serial); | |
1006 | qdev_init_nofail(dev); | |
1007 | ||
1008 | s = SYS_BUS_DEVICE(dev); | |
1009 | sysbus_connect_irq(s, 0, slavio_irq[15]); | |
1010 | sysbus_connect_irq(s, 1, slavio_irq[15]); | |
1011 | sysbus_mmio_map(s, 0, hwdef->serial_base); | |
741402f9 | 1012 | |
2582cfa0 | 1013 | if (hwdef->apc_base) { |
ca43b97b | 1014 | apc_init(hwdef->apc_base, qemu_allocate_irq(cpu_halt_signal, NULL, 0)); |
2582cfa0 | 1015 | } |
2be17ebd | 1016 | |
fe096129 | 1017 | if (hwdef->fd_base) { |
e4bcb14c | 1018 | /* there is zero or one floppy drive */ |
309e60bd | 1019 | memset(fd, 0, sizeof(fd)); |
fd8014e1 | 1020 | fd[0] = drive_get(IF_FLOPPY, 0, 0); |
c533e0b3 | 1021 | sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd, |
2582cfa0 | 1022 | &fdc_tc); |
acfbe712 | 1023 | } else { |
ca43b97b | 1024 | fdc_tc = qemu_allocate_irq(dummy_fdc_tc, NULL, 0); |
e4bcb14c TS |
1025 | } |
1026 | ||
acfbe712 BS |
1027 | slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base, |
1028 | slavio_irq[30], fdc_tc); | |
1029 | ||
fa28ec52 BS |
1030 | if (hwdef->cs_base) { |
1031 | sysbus_create_simple("SUNW,CS4231", hwdef->cs_base, | |
c533e0b3 | 1032 | slavio_irq[5]); |
fa28ec52 | 1033 | } |
b3ceef24 | 1034 | |
9a62fb24 BB |
1035 | if (hwdef->dbri_base) { |
1036 | /* ISDN chip with attached CS4215 audio codec */ | |
1037 | /* prom space */ | |
1038 | empty_slot_init(hwdef->dbri_base+0x1000, 0x30); | |
1039 | /* reg space */ | |
1040 | empty_slot_init(hwdef->dbri_base+0x10000, 0x100); | |
1041 | } | |
1042 | ||
1043 | if (hwdef->bpp_base) { | |
1044 | /* parallel port */ | |
1045 | empty_slot_init(hwdef->bpp_base, 0x20); | |
1046 | } | |
1047 | ||
6031ff8b | 1048 | initrd_size = 0; |
3ef96221 MA |
1049 | kernel_size = sun4m_load_kernel(machine->kernel_filename, |
1050 | machine->initrd_filename, | |
6031ff8b | 1051 | machine->ram_size, &initrd_size); |
36cd9210 | 1052 | |
3ef96221 MA |
1053 | nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, machine->kernel_cmdline, |
1054 | machine->boot_order, machine->ram_size, kernel_size, | |
1055 | graphic_width, graphic_height, graphic_depth, | |
1056 | hwdef->nvram_machine_id, "Sun4m"); | |
7eb0c8e8 | 1057 | |
fe096129 | 1058 | if (hwdef->ecc_base) |
c533e0b3 | 1059 | ecc_init(hwdef->ecc_base, slavio_irq[28], |
e42c20b4 | 1060 | hwdef->ecc_version); |
3cce6243 | 1061 | |
84983214 MCA |
1062 | dev = qdev_create(NULL, TYPE_FW_CFG_MEM); |
1063 | fw_cfg = FW_CFG(dev); | |
1064 | qdev_prop_set_uint32(dev, "data_width", 1); | |
1065 | qdev_prop_set_bit(dev, "dma_enabled", false); | |
1066 | object_property_add_child(OBJECT(qdev_get_machine()), TYPE_FW_CFG, | |
1067 | OBJECT(fw_cfg), NULL); | |
1068 | qdev_init_nofail(dev); | |
1069 | s = SYS_BUS_DEVICE(dev); | |
1070 | sysbus_mmio_map(s, 0, CFG_ADDR); | |
1071 | sysbus_mmio_map(s, 1, CFG_ADDR + 2); | |
1072 | ||
5836d168 | 1073 | fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus); |
70db9222 | 1074 | fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); |
905fdcb5 BS |
1075 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
1076 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); | |
fbfcf955 | 1077 | fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth); |
b96919e0 MCA |
1078 | fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_WIDTH, graphic_width); |
1079 | fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_HEIGHT, graphic_height); | |
513f789f BS |
1080 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR); |
1081 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
3ef96221 | 1082 | if (machine->kernel_cmdline) { |
513f789f | 1083 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR); |
6b63ef4d | 1084 | pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, |
3ef96221 MA |
1085 | machine->kernel_cmdline); |
1086 | fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); | |
748a4ee3 | 1087 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, |
3ef96221 | 1088 | strlen(machine->kernel_cmdline) + 1); |
513f789f BS |
1089 | } else { |
1090 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0); | |
748a4ee3 | 1091 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); |
513f789f BS |
1092 | } |
1093 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR); | |
6031ff8b | 1094 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); |
3ef96221 | 1095 | fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); |
513f789f | 1096 | qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); |
36cd9210 BS |
1097 | } |
1098 | ||
905fdcb5 | 1099 | enum { |
905fdcb5 BS |
1100 | ss5_id = 32, |
1101 | vger_id, | |
1102 | lx_id, | |
1103 | ss4_id, | |
1104 | scls_id, | |
1105 | sbook_id, | |
1106 | ss10_id = 64, | |
1107 | ss20_id, | |
1108 | ss600mp_id, | |
905fdcb5 BS |
1109 | }; |
1110 | ||
8137cde8 | 1111 | static const struct sun4m_hwdef sun4m_hwdefs[] = { |
36cd9210 BS |
1112 | /* SS-5 */ |
1113 | { | |
1114 | .iommu_base = 0x10000000, | |
3386376c AT |
1115 | .iommu_pad_base = 0x10004000, |
1116 | .iommu_pad_len = 0x0fffb000, | |
36cd9210 BS |
1117 | .tcx_base = 0x50000000, |
1118 | .cs_base = 0x6c000000, | |
384ccb5d | 1119 | .slavio_base = 0x70000000, |
36cd9210 BS |
1120 | .ms_kb_base = 0x71000000, |
1121 | .serial_base = 0x71100000, | |
1122 | .nvram_base = 0x71200000, | |
1123 | .fd_base = 0x71400000, | |
1124 | .counter_base = 0x71d00000, | |
1125 | .intctl_base = 0x71e00000, | |
4c2485de | 1126 | .idreg_base = 0x78000000, |
36cd9210 BS |
1127 | .dma_base = 0x78400000, |
1128 | .esp_base = 0x78800000, | |
1129 | .le_base = 0x78c00000, | |
127fc407 | 1130 | .apc_base = 0x6a000000, |
c5de386a | 1131 | .afx_base = 0x6e000000, |
0019ad53 BS |
1132 | .aux1_base = 0x71900000, |
1133 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1134 | .nvram_machine_id = 0x80, |
1135 | .machine_id = ss5_id, | |
cf3102ac | 1136 | .iommu_version = 0x05000000, |
3ebf5aaf | 1137 | .max_mem = 0x10000000, |
e0353fe2 BS |
1138 | }, |
1139 | /* SS-10 */ | |
e0353fe2 | 1140 | { |
5dcb6b91 BS |
1141 | .iommu_base = 0xfe0000000ULL, |
1142 | .tcx_base = 0xe20000000ULL, | |
5dcb6b91 BS |
1143 | .slavio_base = 0xff0000000ULL, |
1144 | .ms_kb_base = 0xff1000000ULL, | |
1145 | .serial_base = 0xff1100000ULL, | |
1146 | .nvram_base = 0xff1200000ULL, | |
1147 | .fd_base = 0xff1700000ULL, | |
1148 | .counter_base = 0xff1300000ULL, | |
1149 | .intctl_base = 0xff1400000ULL, | |
4c2485de | 1150 | .idreg_base = 0xef0000000ULL, |
5dcb6b91 BS |
1151 | .dma_base = 0xef0400000ULL, |
1152 | .esp_base = 0xef0800000ULL, | |
1153 | .le_base = 0xef0c00000ULL, | |
0019ad53 | 1154 | .apc_base = 0xefa000000ULL, // XXX should not exist |
127fc407 BS |
1155 | .aux1_base = 0xff1800000ULL, |
1156 | .aux2_base = 0xff1a01000ULL, | |
7eb0c8e8 BS |
1157 | .ecc_base = 0xf00000000ULL, |
1158 | .ecc_version = 0x10000000, // version 0, implementation 1 | |
905fdcb5 BS |
1159 | .nvram_machine_id = 0x72, |
1160 | .machine_id = ss10_id, | |
7fbfb139 | 1161 | .iommu_version = 0x03000000, |
6ef05b95 | 1162 | .max_mem = 0xf00000000ULL, |
36cd9210 | 1163 | }, |
6a3b9cc9 BS |
1164 | /* SS-600MP */ |
1165 | { | |
1166 | .iommu_base = 0xfe0000000ULL, | |
1167 | .tcx_base = 0xe20000000ULL, | |
6a3b9cc9 BS |
1168 | .slavio_base = 0xff0000000ULL, |
1169 | .ms_kb_base = 0xff1000000ULL, | |
1170 | .serial_base = 0xff1100000ULL, | |
1171 | .nvram_base = 0xff1200000ULL, | |
6a3b9cc9 BS |
1172 | .counter_base = 0xff1300000ULL, |
1173 | .intctl_base = 0xff1400000ULL, | |
1174 | .dma_base = 0xef0081000ULL, | |
1175 | .esp_base = 0xef0080000ULL, | |
1176 | .le_base = 0xef0060000ULL, | |
0019ad53 | 1177 | .apc_base = 0xefa000000ULL, // XXX should not exist |
127fc407 BS |
1178 | .aux1_base = 0xff1800000ULL, |
1179 | .aux2_base = 0xff1a01000ULL, // XXX should not exist | |
7eb0c8e8 BS |
1180 | .ecc_base = 0xf00000000ULL, |
1181 | .ecc_version = 0x00000000, // version 0, implementation 0 | |
905fdcb5 BS |
1182 | .nvram_machine_id = 0x71, |
1183 | .machine_id = ss600mp_id, | |
7fbfb139 | 1184 | .iommu_version = 0x01000000, |
6ef05b95 | 1185 | .max_mem = 0xf00000000ULL, |
6a3b9cc9 | 1186 | }, |
ae40972f BS |
1187 | /* SS-20 */ |
1188 | { | |
1189 | .iommu_base = 0xfe0000000ULL, | |
1190 | .tcx_base = 0xe20000000ULL, | |
ae40972f BS |
1191 | .slavio_base = 0xff0000000ULL, |
1192 | .ms_kb_base = 0xff1000000ULL, | |
1193 | .serial_base = 0xff1100000ULL, | |
1194 | .nvram_base = 0xff1200000ULL, | |
1195 | .fd_base = 0xff1700000ULL, | |
1196 | .counter_base = 0xff1300000ULL, | |
1197 | .intctl_base = 0xff1400000ULL, | |
4c2485de | 1198 | .idreg_base = 0xef0000000ULL, |
ae40972f BS |
1199 | .dma_base = 0xef0400000ULL, |
1200 | .esp_base = 0xef0800000ULL, | |
1201 | .le_base = 0xef0c00000ULL, | |
9a62fb24 | 1202 | .bpp_base = 0xef4800000ULL, |
0019ad53 | 1203 | .apc_base = 0xefa000000ULL, // XXX should not exist |
577d8dd4 BS |
1204 | .aux1_base = 0xff1800000ULL, |
1205 | .aux2_base = 0xff1a01000ULL, | |
9a62fb24 BB |
1206 | .dbri_base = 0xee0000000ULL, |
1207 | .sx_base = 0xf80000000ULL, | |
1208 | .vsimm = { | |
1209 | { | |
1210 | .reg_base = 0x9c000000ULL, | |
1211 | .vram_base = 0xfc000000ULL | |
1212 | }, { | |
1213 | .reg_base = 0x90000000ULL, | |
1214 | .vram_base = 0xf0000000ULL | |
1215 | }, { | |
1216 | .reg_base = 0x94000000ULL | |
1217 | }, { | |
1218 | .reg_base = 0x98000000ULL | |
1219 | } | |
1220 | }, | |
ae40972f BS |
1221 | .ecc_base = 0xf00000000ULL, |
1222 | .ecc_version = 0x20000000, // version 0, implementation 2 | |
905fdcb5 BS |
1223 | .nvram_machine_id = 0x72, |
1224 | .machine_id = ss20_id, | |
ae40972f | 1225 | .iommu_version = 0x13000000, |
6ef05b95 | 1226 | .max_mem = 0xf00000000ULL, |
ae40972f | 1227 | }, |
a526a31c BS |
1228 | /* Voyager */ |
1229 | { | |
1230 | .iommu_base = 0x10000000, | |
1231 | .tcx_base = 0x50000000, | |
a526a31c BS |
1232 | .slavio_base = 0x70000000, |
1233 | .ms_kb_base = 0x71000000, | |
1234 | .serial_base = 0x71100000, | |
1235 | .nvram_base = 0x71200000, | |
1236 | .fd_base = 0x71400000, | |
1237 | .counter_base = 0x71d00000, | |
1238 | .intctl_base = 0x71e00000, | |
1239 | .idreg_base = 0x78000000, | |
1240 | .dma_base = 0x78400000, | |
1241 | .esp_base = 0x78800000, | |
1242 | .le_base = 0x78c00000, | |
1243 | .apc_base = 0x71300000, // pmc | |
1244 | .aux1_base = 0x71900000, | |
1245 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1246 | .nvram_machine_id = 0x80, |
1247 | .machine_id = vger_id, | |
a526a31c | 1248 | .iommu_version = 0x05000000, |
a526a31c | 1249 | .max_mem = 0x10000000, |
a526a31c BS |
1250 | }, |
1251 | /* LX */ | |
1252 | { | |
1253 | .iommu_base = 0x10000000, | |
3386376c AT |
1254 | .iommu_pad_base = 0x10004000, |
1255 | .iommu_pad_len = 0x0fffb000, | |
a526a31c | 1256 | .tcx_base = 0x50000000, |
a526a31c BS |
1257 | .slavio_base = 0x70000000, |
1258 | .ms_kb_base = 0x71000000, | |
1259 | .serial_base = 0x71100000, | |
1260 | .nvram_base = 0x71200000, | |
1261 | .fd_base = 0x71400000, | |
1262 | .counter_base = 0x71d00000, | |
1263 | .intctl_base = 0x71e00000, | |
1264 | .idreg_base = 0x78000000, | |
1265 | .dma_base = 0x78400000, | |
1266 | .esp_base = 0x78800000, | |
1267 | .le_base = 0x78c00000, | |
a526a31c BS |
1268 | .aux1_base = 0x71900000, |
1269 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1270 | .nvram_machine_id = 0x80, |
1271 | .machine_id = lx_id, | |
a526a31c | 1272 | .iommu_version = 0x04000000, |
a526a31c | 1273 | .max_mem = 0x10000000, |
a526a31c BS |
1274 | }, |
1275 | /* SS-4 */ | |
1276 | { | |
1277 | .iommu_base = 0x10000000, | |
1278 | .tcx_base = 0x50000000, | |
1279 | .cs_base = 0x6c000000, | |
1280 | .slavio_base = 0x70000000, | |
1281 | .ms_kb_base = 0x71000000, | |
1282 | .serial_base = 0x71100000, | |
1283 | .nvram_base = 0x71200000, | |
1284 | .fd_base = 0x71400000, | |
1285 | .counter_base = 0x71d00000, | |
1286 | .intctl_base = 0x71e00000, | |
1287 | .idreg_base = 0x78000000, | |
1288 | .dma_base = 0x78400000, | |
1289 | .esp_base = 0x78800000, | |
1290 | .le_base = 0x78c00000, | |
1291 | .apc_base = 0x6a000000, | |
1292 | .aux1_base = 0x71900000, | |
1293 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1294 | .nvram_machine_id = 0x80, |
1295 | .machine_id = ss4_id, | |
a526a31c | 1296 | .iommu_version = 0x05000000, |
a526a31c | 1297 | .max_mem = 0x10000000, |
a526a31c BS |
1298 | }, |
1299 | /* SPARCClassic */ | |
1300 | { | |
1301 | .iommu_base = 0x10000000, | |
1302 | .tcx_base = 0x50000000, | |
a526a31c BS |
1303 | .slavio_base = 0x70000000, |
1304 | .ms_kb_base = 0x71000000, | |
1305 | .serial_base = 0x71100000, | |
1306 | .nvram_base = 0x71200000, | |
1307 | .fd_base = 0x71400000, | |
1308 | .counter_base = 0x71d00000, | |
1309 | .intctl_base = 0x71e00000, | |
1310 | .idreg_base = 0x78000000, | |
1311 | .dma_base = 0x78400000, | |
1312 | .esp_base = 0x78800000, | |
1313 | .le_base = 0x78c00000, | |
1314 | .apc_base = 0x6a000000, | |
1315 | .aux1_base = 0x71900000, | |
1316 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1317 | .nvram_machine_id = 0x80, |
1318 | .machine_id = scls_id, | |
a526a31c | 1319 | .iommu_version = 0x05000000, |
a526a31c | 1320 | .max_mem = 0x10000000, |
a526a31c BS |
1321 | }, |
1322 | /* SPARCbook */ | |
1323 | { | |
1324 | .iommu_base = 0x10000000, | |
1325 | .tcx_base = 0x50000000, // XXX | |
a526a31c BS |
1326 | .slavio_base = 0x70000000, |
1327 | .ms_kb_base = 0x71000000, | |
1328 | .serial_base = 0x71100000, | |
1329 | .nvram_base = 0x71200000, | |
1330 | .fd_base = 0x71400000, | |
1331 | .counter_base = 0x71d00000, | |
1332 | .intctl_base = 0x71e00000, | |
1333 | .idreg_base = 0x78000000, | |
1334 | .dma_base = 0x78400000, | |
1335 | .esp_base = 0x78800000, | |
1336 | .le_base = 0x78c00000, | |
1337 | .apc_base = 0x6a000000, | |
1338 | .aux1_base = 0x71900000, | |
1339 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1340 | .nvram_machine_id = 0x80, |
1341 | .machine_id = sbook_id, | |
a526a31c | 1342 | .iommu_version = 0x05000000, |
a526a31c | 1343 | .max_mem = 0x10000000, |
a526a31c | 1344 | }, |
36cd9210 BS |
1345 | }; |
1346 | ||
36cd9210 | 1347 | /* SPARCstation 5 hardware initialisation */ |
3ef96221 | 1348 | static void ss5_init(MachineState *machine) |
36cd9210 | 1349 | { |
3ef96221 | 1350 | sun4m_hw_init(&sun4m_hwdefs[0], machine); |
420557e8 | 1351 | } |
c0e564d5 | 1352 | |
e0353fe2 | 1353 | /* SPARCstation 10 hardware initialisation */ |
3ef96221 | 1354 | static void ss10_init(MachineState *machine) |
e0353fe2 | 1355 | { |
3ef96221 | 1356 | sun4m_hw_init(&sun4m_hwdefs[1], machine); |
e0353fe2 BS |
1357 | } |
1358 | ||
6a3b9cc9 | 1359 | /* SPARCserver 600MP hardware initialisation */ |
3ef96221 | 1360 | static void ss600mp_init(MachineState *machine) |
6a3b9cc9 | 1361 | { |
3ef96221 | 1362 | sun4m_hw_init(&sun4m_hwdefs[2], machine); |
6a3b9cc9 BS |
1363 | } |
1364 | ||
ae40972f | 1365 | /* SPARCstation 20 hardware initialisation */ |
3ef96221 | 1366 | static void ss20_init(MachineState *machine) |
ae40972f | 1367 | { |
3ef96221 | 1368 | sun4m_hw_init(&sun4m_hwdefs[3], machine); |
ee76f82e BS |
1369 | } |
1370 | ||
a526a31c | 1371 | /* SPARCstation Voyager hardware initialisation */ |
3ef96221 | 1372 | static void vger_init(MachineState *machine) |
a526a31c | 1373 | { |
3ef96221 | 1374 | sun4m_hw_init(&sun4m_hwdefs[4], machine); |
a526a31c BS |
1375 | } |
1376 | ||
1377 | /* SPARCstation LX hardware initialisation */ | |
3ef96221 | 1378 | static void ss_lx_init(MachineState *machine) |
a526a31c | 1379 | { |
3ef96221 | 1380 | sun4m_hw_init(&sun4m_hwdefs[5], machine); |
a526a31c BS |
1381 | } |
1382 | ||
1383 | /* SPARCstation 4 hardware initialisation */ | |
3ef96221 | 1384 | static void ss4_init(MachineState *machine) |
a526a31c | 1385 | { |
3ef96221 | 1386 | sun4m_hw_init(&sun4m_hwdefs[6], machine); |
a526a31c BS |
1387 | } |
1388 | ||
1389 | /* SPARCClassic hardware initialisation */ | |
3ef96221 | 1390 | static void scls_init(MachineState *machine) |
a526a31c | 1391 | { |
3ef96221 | 1392 | sun4m_hw_init(&sun4m_hwdefs[7], machine); |
a526a31c BS |
1393 | } |
1394 | ||
1395 | /* SPARCbook hardware initialisation */ | |
3ef96221 | 1396 | static void sbook_init(MachineState *machine) |
a526a31c | 1397 | { |
3ef96221 | 1398 | sun4m_hw_init(&sun4m_hwdefs[8], machine); |
a526a31c BS |
1399 | } |
1400 | ||
8a661aea | 1401 | static void ss5_class_init(ObjectClass *oc, void *data) |
e264d29d | 1402 | { |
8a661aea AF |
1403 | MachineClass *mc = MACHINE_CLASS(oc); |
1404 | ||
e264d29d EH |
1405 | mc->desc = "Sun4m platform, SPARCstation 5"; |
1406 | mc->init = ss5_init; | |
1407 | mc->block_default_type = IF_SCSI; | |
1408 | mc->is_default = 1; | |
1409 | mc->default_boot_order = "c"; | |
49cbd887 | 1410 | mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904"); |
fcd23a67 | 1411 | mc->default_display = "tcx"; |
e264d29d | 1412 | } |
e0353fe2 | 1413 | |
8a661aea AF |
1414 | static const TypeInfo ss5_type = { |
1415 | .name = MACHINE_TYPE_NAME("SS-5"), | |
1416 | .parent = TYPE_MACHINE, | |
1417 | .class_init = ss5_class_init, | |
1418 | }; | |
6a3b9cc9 | 1419 | |
8a661aea | 1420 | static void ss10_class_init(ObjectClass *oc, void *data) |
e264d29d | 1421 | { |
8a661aea AF |
1422 | MachineClass *mc = MACHINE_CLASS(oc); |
1423 | ||
e264d29d EH |
1424 | mc->desc = "Sun4m platform, SPARCstation 10"; |
1425 | mc->init = ss10_init; | |
1426 | mc->block_default_type = IF_SCSI; | |
1427 | mc->max_cpus = 4; | |
1428 | mc->default_boot_order = "c"; | |
49cbd887 | 1429 | mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II"); |
fcd23a67 | 1430 | mc->default_display = "tcx"; |
e264d29d | 1431 | } |
ae40972f | 1432 | |
8a661aea AF |
1433 | static const TypeInfo ss10_type = { |
1434 | .name = MACHINE_TYPE_NAME("SS-10"), | |
1435 | .parent = TYPE_MACHINE, | |
1436 | .class_init = ss10_class_init, | |
1437 | }; | |
ae40972f | 1438 | |
8a661aea | 1439 | static void ss600mp_class_init(ObjectClass *oc, void *data) |
e264d29d | 1440 | { |
8a661aea AF |
1441 | MachineClass *mc = MACHINE_CLASS(oc); |
1442 | ||
e264d29d EH |
1443 | mc->desc = "Sun4m platform, SPARCserver 600MP"; |
1444 | mc->init = ss600mp_init; | |
1445 | mc->block_default_type = IF_SCSI; | |
1446 | mc->max_cpus = 4; | |
1447 | mc->default_boot_order = "c"; | |
49cbd887 | 1448 | mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II"); |
fcd23a67 | 1449 | mc->default_display = "tcx"; |
e264d29d | 1450 | } |
a526a31c | 1451 | |
8a661aea AF |
1452 | static const TypeInfo ss600mp_type = { |
1453 | .name = MACHINE_TYPE_NAME("SS-600MP"), | |
1454 | .parent = TYPE_MACHINE, | |
1455 | .class_init = ss600mp_class_init, | |
1456 | }; | |
a526a31c | 1457 | |
8a661aea | 1458 | static void ss20_class_init(ObjectClass *oc, void *data) |
e264d29d | 1459 | { |
8a661aea AF |
1460 | MachineClass *mc = MACHINE_CLASS(oc); |
1461 | ||
e264d29d EH |
1462 | mc->desc = "Sun4m platform, SPARCstation 20"; |
1463 | mc->init = ss20_init; | |
1464 | mc->block_default_type = IF_SCSI; | |
1465 | mc->max_cpus = 4; | |
1466 | mc->default_boot_order = "c"; | |
49cbd887 | 1467 | mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-SuperSparc-II"); |
fcd23a67 | 1468 | mc->default_display = "tcx"; |
e264d29d | 1469 | } |
a526a31c | 1470 | |
8a661aea AF |
1471 | static const TypeInfo ss20_type = { |
1472 | .name = MACHINE_TYPE_NAME("SS-20"), | |
1473 | .parent = TYPE_MACHINE, | |
1474 | .class_init = ss20_class_init, | |
1475 | }; | |
a526a31c | 1476 | |
8a661aea | 1477 | static void voyager_class_init(ObjectClass *oc, void *data) |
e264d29d | 1478 | { |
8a661aea AF |
1479 | MachineClass *mc = MACHINE_CLASS(oc); |
1480 | ||
e264d29d EH |
1481 | mc->desc = "Sun4m platform, SPARCstation Voyager"; |
1482 | mc->init = vger_init; | |
1483 | mc->block_default_type = IF_SCSI; | |
1484 | mc->default_boot_order = "c"; | |
49cbd887 | 1485 | mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904"); |
fcd23a67 | 1486 | mc->default_display = "tcx"; |
e264d29d EH |
1487 | } |
1488 | ||
8a661aea AF |
1489 | static const TypeInfo voyager_type = { |
1490 | .name = MACHINE_TYPE_NAME("Voyager"), | |
1491 | .parent = TYPE_MACHINE, | |
1492 | .class_init = voyager_class_init, | |
1493 | }; | |
e264d29d | 1494 | |
8a661aea | 1495 | static void ss_lx_class_init(ObjectClass *oc, void *data) |
e264d29d | 1496 | { |
8a661aea AF |
1497 | MachineClass *mc = MACHINE_CLASS(oc); |
1498 | ||
e264d29d EH |
1499 | mc->desc = "Sun4m platform, SPARCstation LX"; |
1500 | mc->init = ss_lx_init; | |
1501 | mc->block_default_type = IF_SCSI; | |
1502 | mc->default_boot_order = "c"; | |
49cbd887 | 1503 | mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I"); |
fcd23a67 | 1504 | mc->default_display = "tcx"; |
e264d29d EH |
1505 | } |
1506 | ||
8a661aea AF |
1507 | static const TypeInfo ss_lx_type = { |
1508 | .name = MACHINE_TYPE_NAME("LX"), | |
1509 | .parent = TYPE_MACHINE, | |
1510 | .class_init = ss_lx_class_init, | |
1511 | }; | |
e264d29d | 1512 | |
8a661aea | 1513 | static void ss4_class_init(ObjectClass *oc, void *data) |
e264d29d | 1514 | { |
8a661aea AF |
1515 | MachineClass *mc = MACHINE_CLASS(oc); |
1516 | ||
e264d29d EH |
1517 | mc->desc = "Sun4m platform, SPARCstation 4"; |
1518 | mc->init = ss4_init; | |
1519 | mc->block_default_type = IF_SCSI; | |
1520 | mc->default_boot_order = "c"; | |
49cbd887 | 1521 | mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Fujitsu-MB86904"); |
fcd23a67 | 1522 | mc->default_display = "tcx"; |
e264d29d EH |
1523 | } |
1524 | ||
8a661aea AF |
1525 | static const TypeInfo ss4_type = { |
1526 | .name = MACHINE_TYPE_NAME("SS-4"), | |
1527 | .parent = TYPE_MACHINE, | |
1528 | .class_init = ss4_class_init, | |
1529 | }; | |
e264d29d | 1530 | |
8a661aea | 1531 | static void scls_class_init(ObjectClass *oc, void *data) |
e264d29d | 1532 | { |
8a661aea AF |
1533 | MachineClass *mc = MACHINE_CLASS(oc); |
1534 | ||
e264d29d EH |
1535 | mc->desc = "Sun4m platform, SPARCClassic"; |
1536 | mc->init = scls_init; | |
1537 | mc->block_default_type = IF_SCSI; | |
1538 | mc->default_boot_order = "c"; | |
49cbd887 | 1539 | mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I"); |
fcd23a67 | 1540 | mc->default_display = "tcx"; |
e264d29d EH |
1541 | } |
1542 | ||
8a661aea AF |
1543 | static const TypeInfo scls_type = { |
1544 | .name = MACHINE_TYPE_NAME("SPARCClassic"), | |
1545 | .parent = TYPE_MACHINE, | |
1546 | .class_init = scls_class_init, | |
1547 | }; | |
e264d29d | 1548 | |
8a661aea | 1549 | static void sbook_class_init(ObjectClass *oc, void *data) |
e264d29d | 1550 | { |
8a661aea AF |
1551 | MachineClass *mc = MACHINE_CLASS(oc); |
1552 | ||
e264d29d EH |
1553 | mc->desc = "Sun4m platform, SPARCbook"; |
1554 | mc->init = sbook_init; | |
1555 | mc->block_default_type = IF_SCSI; | |
1556 | mc->default_boot_order = "c"; | |
49cbd887 | 1557 | mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-MicroSparc-I"); |
fcd23a67 | 1558 | mc->default_display = "tcx"; |
e264d29d EH |
1559 | } |
1560 | ||
8a661aea AF |
1561 | static const TypeInfo sbook_type = { |
1562 | .name = MACHINE_TYPE_NAME("SPARCbook"), | |
1563 | .parent = TYPE_MACHINE, | |
1564 | .class_init = sbook_class_init, | |
1565 | }; | |
a526a31c | 1566 | |
83f7d43a AF |
1567 | static void sun4m_register_types(void) |
1568 | { | |
1569 | type_register_static(&idreg_info); | |
1570 | type_register_static(&afx_info); | |
1571 | type_register_static(&prom_info); | |
1572 | type_register_static(&ram_info); | |
83f7d43a | 1573 | |
8a661aea AF |
1574 | type_register_static(&ss5_type); |
1575 | type_register_static(&ss10_type); | |
1576 | type_register_static(&ss600mp_type); | |
1577 | type_register_static(&ss20_type); | |
1578 | type_register_static(&voyager_type); | |
1579 | type_register_static(&ss_lx_type); | |
1580 | type_register_static(&ss4_type); | |
1581 | type_register_static(&scls_type); | |
1582 | type_register_static(&sbook_type); | |
1583 | } | |
1584 | ||
83f7d43a | 1585 | type_init(sun4m_register_types) |