]> Git Repo - qemu.git/blame - hw/sun4m.c
Revert licensing to "GPLv2 or later", by Ulrich Hecht.
[qemu.git] / hw / sun4m.c
CommitLineData
420557e8 1/*
ee76f82e 2 * QEMU Sun4m & Sun4d & Sun4c System Emulator
5fafdf24 3 *
b81b3b10 4 * Copyright (c) 2003-2005 Fabrice Bellard
5fafdf24 5 *
420557e8
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "qemu-timer.h"
26#include "sun4m.h"
27#include "nvram.h"
28#include "sparc32_dma.h"
29#include "fdc.h"
30#include "sysemu.h"
31#include "net.h"
32#include "boards.h"
d2c63fc1
BS
33#include "firmware_abi.h"
34
b3a23197 35//#define DEBUG_IRQ
420557e8 36
36cd9210
BS
37/*
38 * Sun4m architecture was used in the following machines:
39 *
40 * SPARCserver 6xxMP/xx
41 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15), SPARCclassic X (4/10)
42 * SPARCstation LX/ZX (4/30)
43 * SPARCstation Voyager
44 * SPARCstation 10/xx, SPARCserver 10/xx
45 * SPARCstation 5, SPARCserver 5
46 * SPARCstation 20/xx, SPARCserver 20
47 * SPARCstation 4
48 *
7d85892b
BS
49 * Sun4d architecture was used in the following machines:
50 *
51 * SPARCcenter 2000
52 * SPARCserver 1000
53 *
ee76f82e
BS
54 * Sun4c architecture was used in the following machines:
55 * SPARCstation 1/1+, SPARCserver 1/1+
56 * SPARCstation SLC
57 * SPARCstation IPC
58 * SPARCstation ELC
59 * SPARCstation IPX
60 *
36cd9210
BS
61 * See for example: http://www.sunhelp.org/faq/sunref1.html
62 */
63
b3a23197
BS
64#ifdef DEBUG_IRQ
65#define DPRINTF(fmt, args...) \
66 do { printf("CPUIRQ: " fmt , ##args); } while (0)
67#else
68#define DPRINTF(fmt, args...)
69#endif
70
420557e8 71#define KERNEL_LOAD_ADDR 0x00004000
b6f479d3 72#define CMDLINE_ADDR 0x007ff000
713c45fa 73#define INITRD_LOAD_ADDR 0x00800000
aa6ad6fe 74#define PROM_SIZE_MAX (512 * 1024)
40ce0a9a 75#define PROM_VADDR 0xffd00000
f930d07e 76#define PROM_FILENAME "openbios-sparc32"
b8174937 77
ba3c64fb 78#define MAX_CPUS 16
b3a23197 79#define MAX_PILS 16
420557e8 80
36cd9210 81struct hwdef {
5dcb6b91
BS
82 target_phys_addr_t iommu_base, slavio_base;
83 target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
84 target_phys_addr_t serial_base, fd_base;
4c2485de 85 target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
5dcb6b91 86 target_phys_addr_t tcx_base, cs_base, power_base;
7eb0c8e8
BS
87 target_phys_addr_t ecc_base;
88 uint32_t ecc_version;
ee76f82e 89 target_phys_addr_t sun4c_intctl_base, sun4c_counter_base;
36cd9210 90 long vram_size, nvram_size;
6341fdcb 91 // IRQ numbers are not PIL ones, but master interrupt controller
e3a79bca 92 // register bit numbers
d7edfd27 93 int intctl_g_intr, esp_irq, le_irq, clock_irq, clock1_irq;
36cd9210
BS
94 int ser_irq, ms_kb_irq, fd_irq, me_irq, cs_irq;
95 int machine_id; // For NVRAM
7fbfb139 96 uint32_t iommu_version;
e0353fe2 97 uint32_t intbit_to_level[32];
3ebf5aaf
BS
98 uint64_t max_mem;
99 const char * const default_cpu_model;
36cd9210
BS
100};
101
7d85892b
BS
102#define MAX_IOUNITS 5
103
104struct sun4d_hwdef {
105 target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base;
106 target_phys_addr_t counter_base, nvram_base, ms_kb_base;
107 target_phys_addr_t serial_base;
108 target_phys_addr_t espdma_base, esp_base;
109 target_phys_addr_t ledma_base, le_base;
110 target_phys_addr_t tcx_base;
111 target_phys_addr_t sbi_base;
112 unsigned long vram_size, nvram_size;
113 // IRQ numbers are not PIL ones, but SBI register bit numbers
114 int esp_irq, le_irq, clock_irq, clock1_irq;
115 int ser_irq, ms_kb_irq, me_irq;
116 int machine_id; // For NVRAM
117 uint32_t iounit_version;
118 uint64_t max_mem;
119 const char * const default_cpu_model;
120};
121
420557e8
FB
122/* TSC handling */
123
124uint64_t cpu_get_tsc()
125{
126 return qemu_get_clock(vm_clock);
127}
128
6f7e9aec
FB
129int DMA_get_channel_mode (int nchan)
130{
131 return 0;
132}
133int DMA_read_memory (int nchan, void *buf, int pos, int size)
134{
135 return 0;
136}
137int DMA_write_memory (int nchan, void *buf, int pos, int size)
138{
139 return 0;
140}
141void DMA_hold_DREQ (int nchan) {}
142void DMA_release_DREQ (int nchan) {}
143void DMA_schedule(int nchan) {}
144void DMA_run (void) {}
145void DMA_init (int high_page_enable) {}
146void DMA_register_channel (int nchan,
147 DMA_transfer_handler transfer_handler,
148 void *opaque)
149{
150}
151
6f7e9aec
FB
152extern int nographic;
153
819385c5 154static void nvram_init(m48t59_t *nvram, uint8_t *macaddr, const char *cmdline,
d2c63fc1 155 const char *boot_devices, uint32_t RAM_size,
f930d07e
BS
156 uint32_t kernel_size,
157 int width, int height, int depth,
7d85892b 158 int machine_id, const char *arch)
e80cfcfc 159{
d2c63fc1 160 unsigned int i;
66508601 161 uint32_t start, end;
d2c63fc1
BS
162 uint8_t image[0x1ff0];
163 ohwcfg_v3_t *header = (ohwcfg_v3_t *)ℑ
164 struct sparc_arch_cfg *sparc_header;
165 struct OpenBIOS_nvpart_v1 *part_header;
166
167 memset(image, '\0', sizeof(image));
e80cfcfc 168
6f7e9aec 169 // Try to match PPC NVRAM
d2c63fc1
BS
170 strcpy(header->struct_ident, "QEMU_BIOS");
171 header->struct_version = cpu_to_be32(3); /* structure v3 */
172
173 header->nvram_size = cpu_to_be16(0x2000);
174 header->nvram_arch_ptr = cpu_to_be16(sizeof(ohwcfg_v3_t));
175 header->nvram_arch_size = cpu_to_be16(sizeof(struct sparc_arch_cfg));
7d85892b 176 strcpy(header->arch, arch);
d2c63fc1
BS
177 header->nb_cpus = smp_cpus & 0xff;
178 header->RAM0_base = 0;
179 header->RAM0_size = cpu_to_be64((uint64_t)RAM_size);
180 strcpy(header->boot_devices, boot_devices);
181 header->nboot_devices = strlen(boot_devices) & 0xff;
182 header->kernel_image = cpu_to_be64((uint64_t)KERNEL_LOAD_ADDR);
183 header->kernel_size = cpu_to_be64((uint64_t)kernel_size);
b6f479d3 184 if (cmdline) {
f930d07e 185 strcpy(phys_ram_base + CMDLINE_ADDR, cmdline);
d2c63fc1
BS
186 header->cmdline = cpu_to_be64((uint64_t)CMDLINE_ADDR);
187 header->cmdline_size = cpu_to_be64((uint64_t)strlen(cmdline));
b6f479d3 188 }
d2c63fc1
BS
189 // XXX add initrd_image, initrd_size
190 header->width = cpu_to_be16(width);
191 header->height = cpu_to_be16(height);
192 header->depth = cpu_to_be16(depth);
193 if (nographic)
194 header->graphic_flags = cpu_to_be16(OHW_GF_NOGRAPHICS);
195
196 header->crc = cpu_to_be16(OHW_compute_crc(header, 0x00, 0xF8));
197
198 // Architecture specific header
199 start = sizeof(ohwcfg_v3_t);
200 sparc_header = (struct sparc_arch_cfg *)&image[start];
201 sparc_header->valid = 0;
202 start += sizeof(struct sparc_arch_cfg);
b6f479d3 203
66508601
BS
204 // OpenBIOS nvram variables
205 // Variable partition
d2c63fc1
BS
206 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
207 part_header->signature = OPENBIOS_PART_SYSTEM;
208 strcpy(part_header->name, "system");
66508601 209
d2c63fc1 210 end = start + sizeof(struct OpenBIOS_nvpart_v1);
66508601 211 for (i = 0; i < nb_prom_envs; i++)
d2c63fc1
BS
212 end = OpenBIOS_set_var(image, end, prom_envs[i]);
213
214 // End marker
215 image[end++] = '\0';
66508601 216
66508601 217 end = start + ((end - start + 15) & ~15);
d2c63fc1 218 OpenBIOS_finish_partition(part_header, end - start);
66508601
BS
219
220 // free partition
221 start = end;
d2c63fc1
BS
222 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
223 part_header->signature = OPENBIOS_PART_FREE;
224 strcpy(part_header->name, "free");
66508601
BS
225
226 end = 0x1fd0;
d2c63fc1
BS
227 OpenBIOS_finish_partition(part_header, end - start);
228
229 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, machine_id);
230
231 for (i = 0; i < sizeof(image); i++)
232 m48t59_write(nvram, i, image[i]);
e80cfcfc
FB
233}
234
235static void *slavio_intctl;
236
237void pic_info()
238{
7d85892b
BS
239 if (slavio_intctl)
240 slavio_pic_info(slavio_intctl);
e80cfcfc
FB
241}
242
243void irq_info()
244{
7d85892b
BS
245 if (slavio_intctl)
246 slavio_irq_info(slavio_intctl);
e80cfcfc
FB
247}
248
327ac2e7
BS
249void cpu_check_irqs(CPUState *env)
250{
251 if (env->pil_in && (env->interrupt_index == 0 ||
252 (env->interrupt_index & ~15) == TT_EXTINT)) {
253 unsigned int i;
254
255 for (i = 15; i > 0; i--) {
256 if (env->pil_in & (1 << i)) {
257 int old_interrupt = env->interrupt_index;
258
259 env->interrupt_index = TT_EXTINT | i;
260 if (old_interrupt != env->interrupt_index)
261 cpu_interrupt(env, CPU_INTERRUPT_HARD);
262 break;
263 }
264 }
265 } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
266 env->interrupt_index = 0;
267 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
268 }
269}
270
b3a23197
BS
271static void cpu_set_irq(void *opaque, int irq, int level)
272{
273 CPUState *env = opaque;
274
275 if (level) {
276 DPRINTF("Raise CPU IRQ %d\n", irq);
b3a23197 277 env->halted = 0;
327ac2e7
BS
278 env->pil_in |= 1 << irq;
279 cpu_check_irqs(env);
b3a23197
BS
280 } else {
281 DPRINTF("Lower CPU IRQ %d\n", irq);
327ac2e7
BS
282 env->pil_in &= ~(1 << irq);
283 cpu_check_irqs(env);
b3a23197
BS
284 }
285}
286
287static void dummy_cpu_set_irq(void *opaque, int irq, int level)
288{
289}
290
3475187d
FB
291static void *slavio_misc;
292
293void qemu_system_powerdown(void)
294{
295 slavio_set_power_fail(slavio_misc, 1);
296}
297
c68ea704
FB
298static void main_cpu_reset(void *opaque)
299{
300 CPUState *env = opaque;
3d29fbef
BS
301
302 cpu_reset(env);
303 env->halted = 0;
304}
305
306static void secondary_cpu_reset(void *opaque)
307{
308 CPUState *env = opaque;
309
c68ea704 310 cpu_reset(env);
3d29fbef 311 env->halted = 1;
c68ea704
FB
312}
313
3ebf5aaf
BS
314static unsigned long sun4m_load_kernel(const char *kernel_filename,
315 const char *kernel_cmdline,
316 const char *initrd_filename)
317{
318 int linux_boot;
319 unsigned int i;
320 long initrd_size, kernel_size;
321
322 linux_boot = (kernel_filename != NULL);
323
324 kernel_size = 0;
325 if (linux_boot) {
326 kernel_size = load_elf(kernel_filename, -0xf0000000ULL, NULL, NULL,
327 NULL);
328 if (kernel_size < 0)
329 kernel_size = load_aout(kernel_filename, phys_ram_base + KERNEL_LOAD_ADDR);
330 if (kernel_size < 0)
331 kernel_size = load_image(kernel_filename, phys_ram_base + KERNEL_LOAD_ADDR);
332 if (kernel_size < 0) {
333 fprintf(stderr, "qemu: could not load kernel '%s'\n",
334 kernel_filename);
335 exit(1);
336 }
337
338 /* load initrd */
339 initrd_size = 0;
340 if (initrd_filename) {
341 initrd_size = load_image(initrd_filename, phys_ram_base + INITRD_LOAD_ADDR);
342 if (initrd_size < 0) {
343 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
344 initrd_filename);
345 exit(1);
346 }
347 }
348 if (initrd_size > 0) {
349 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
350 if (ldl_raw(phys_ram_base + KERNEL_LOAD_ADDR + i)
351 == 0x48647253) { // HdrS
352 stl_raw(phys_ram_base + KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
353 stl_raw(phys_ram_base + KERNEL_LOAD_ADDR + i + 20, initrd_size);
354 break;
355 }
356 }
357 }
358 }
359 return kernel_size;
360}
361
362static void sun4m_hw_init(const struct hwdef *hwdef, int RAM_size,
363 const char *boot_device,
364 DisplayState *ds, const char *kernel_filename,
365 const char *kernel_cmdline,
366 const char *initrd_filename, const char *cpu_model)
36cd9210 367
420557e8 368{
ba3c64fb 369 CPUState *env, *envs[MAX_CPUS];
713c45fa 370 unsigned int i;
b3ceef24 371 void *iommu, *espdma, *ledma, *main_esp, *nvram;
b3a23197 372 qemu_irq *cpu_irqs[MAX_CPUS], *slavio_irq, *slavio_cpu_irq,
d7edfd27 373 *espdma_irq, *ledma_irq;
2d069bab 374 qemu_irq *esp_reset, *le_reset;
3ebf5aaf
BS
375 unsigned long prom_offset, kernel_size;
376 int ret;
377 char buf[1024];
e4bcb14c
TS
378 BlockDriverState *fd[MAX_FD];
379 int index;
420557e8 380
ba3c64fb 381 /* init CPUs */
3ebf5aaf
BS
382 if (!cpu_model)
383 cpu_model = hwdef->default_cpu_model;
b3a23197 384
ba3c64fb 385 for(i = 0; i < smp_cpus; i++) {
aaed909a
FB
386 env = cpu_init(cpu_model);
387 if (!env) {
8e82c6a8 388 fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
aaed909a
FB
389 exit(1);
390 }
391 cpu_sparc_set_id(env, i);
ba3c64fb 392 envs[i] = env;
3d29fbef
BS
393 if (i == 0) {
394 qemu_register_reset(main_cpu_reset, env);
395 } else {
396 qemu_register_reset(secondary_cpu_reset, env);
ba3c64fb 397 env->halted = 1;
3d29fbef 398 }
ba3c64fb 399 register_savevm("cpu", i, 3, cpu_save, cpu_load, env);
b3a23197 400 cpu_irqs[i] = qemu_allocate_irqs(cpu_set_irq, envs[i], MAX_PILS);
3ebf5aaf 401 env->prom_addr = hwdef->slavio_base;
ba3c64fb 402 }
b3a23197
BS
403
404 for (i = smp_cpus; i < MAX_CPUS; i++)
405 cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
406
3ebf5aaf 407
420557e8 408 /* allocate RAM */
3ebf5aaf
BS
409 if ((uint64_t)RAM_size > hwdef->max_mem) {
410 fprintf(stderr, "qemu: Too much memory for this machine: %d, maximum %d\n",
411 (unsigned int)RAM_size / (1024 * 1024),
412 (unsigned int)(hwdef->max_mem / (1024 * 1024)));
413 exit(1);
414 }
b3ceef24 415 cpu_register_physical_memory(0, RAM_size, 0);
420557e8 416
3ebf5aaf
BS
417 /* load boot prom */
418 prom_offset = RAM_size + hwdef->vram_size;
419 cpu_register_physical_memory(hwdef->slavio_base,
420 (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) &
421 TARGET_PAGE_MASK,
422 prom_offset | IO_MEM_ROM);
423
424 if (bios_name == NULL)
425 bios_name = PROM_FILENAME;
426 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
427 ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL);
428 if (ret < 0 || ret > PROM_SIZE_MAX)
429 ret = load_image(buf, phys_ram_base + prom_offset);
430 if (ret < 0 || ret > PROM_SIZE_MAX) {
431 fprintf(stderr, "qemu: could not load prom '%s'\n",
432 buf);
433 exit(1);
434 }
4c2485de 435 prom_offset += (ret + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
3ebf5aaf
BS
436
437 /* set up devices */
36cd9210 438 slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
5dcb6b91 439 hwdef->intctl_base + 0x10000ULL,
d537cf6c 440 &hwdef->intbit_to_level[0],
d7edfd27 441 &slavio_irq, &slavio_cpu_irq,
b3a23197 442 cpu_irqs,
d7edfd27 443 hwdef->clock_irq);
b3a23197 444
4c2485de
BS
445 if (hwdef->idreg_base != (target_phys_addr_t)-1) {
446 stl_raw(phys_ram_base + prom_offset, 0xfe810103);
447
448 cpu_register_physical_memory(hwdef->idreg_base, sizeof(uint32_t),
449 prom_offset | IO_MEM_ROM);
450 }
451
ff403da6
BS
452 iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
453 slavio_irq[hwdef->me_irq]);
454
5aca8c3b 455 espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[hwdef->esp_irq],
2d069bab
BS
456 iommu, &espdma_irq, &esp_reset);
457
5aca8c3b 458 ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
2d069bab
BS
459 slavio_irq[hwdef->le_irq], iommu, &ledma_irq,
460 &le_reset);
ba3c64fb 461
eee0b836
BS
462 if (graphic_depth != 8 && graphic_depth != 24) {
463 fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
464 exit (1);
465 }
b3ceef24 466 tcx_init(ds, hwdef->tcx_base, phys_ram_base + RAM_size, RAM_size,
eee0b836 467 hwdef->vram_size, graphic_width, graphic_height, graphic_depth);
dbe06e18
BS
468
469 if (nd_table[0].model == NULL
470 || strcmp(nd_table[0].model, "lance") == 0) {
2d069bab 471 lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset);
c4a7060c
BS
472 } else if (strcmp(nd_table[0].model, "?") == 0) {
473 fprintf(stderr, "qemu: Supported NICs: lance\n");
474 exit (1);
dbe06e18
BS
475 } else {
476 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
477 exit (1);
a41b2ff2 478 }
dbe06e18 479
d537cf6c
PB
480 nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0,
481 hwdef->nvram_size, 8);
81732d19
BS
482
483 slavio_timer_init_all(hwdef->counter_base, slavio_irq[hwdef->clock1_irq],
19f8e5dd 484 slavio_cpu_irq, smp_cpus);
81732d19 485
577390ff
BS
486 slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[hwdef->ms_kb_irq],
487 nographic);
b81b3b10
FB
488 // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
489 // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
d537cf6c
PB
490 slavio_serial_init(hwdef->serial_base, slavio_irq[hwdef->ser_irq],
491 serial_hds[1], serial_hds[0]);
741402f9 492
e4bcb14c
TS
493 if (hwdef->fd_base != (target_phys_addr_t)-1) {
494 /* there is zero or one floppy drive */
495 fd[1] = fd[0] = NULL;
496 index = drive_get_index(IF_FLOPPY, 0, 0);
497 if (index != -1)
498 fd[0] = drives_table[index].bdrv;
2d069bab 499
e4bcb14c
TS
500 sun4m_fdctrl_init(slavio_irq[hwdef->fd_irq], hwdef->fd_base, fd);
501 }
502
503 if (drive_get_max_bus(IF_SCSI) > 0) {
504 fprintf(stderr, "qemu: too many SCSI bus\n");
505 exit(1);
506 }
507
508 main_esp = esp_init(hwdef->esp_base, espdma, *espdma_irq,
2d069bab 509 esp_reset);
f1587550 510
e4bcb14c
TS
511 for (i = 0; i < ESP_MAX_DEVS; i++) {
512 index = drive_get_index(IF_SCSI, 0, i);
513 if (index == -1)
514 continue;
515 esp_scsi_attach(main_esp, drives_table[index].bdrv, i);
f1587550
TS
516 }
517
5dcb6b91 518 slavio_misc = slavio_misc_init(hwdef->slavio_base, hwdef->power_base,
d537cf6c 519 slavio_irq[hwdef->me_irq]);
5dcb6b91 520 if (hwdef->cs_base != (target_phys_addr_t)-1)
803b3c7b 521 cs_init(hwdef->cs_base, hwdef->cs_irq, slavio_intctl);
b3ceef24 522
3ebf5aaf
BS
523 kernel_size = sun4m_load_kernel(kernel_filename, kernel_cmdline,
524 initrd_filename);
36cd9210 525
36cd9210 526 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
b3ceef24 527 boot_device, RAM_size, kernel_size, graphic_width,
7d85892b 528 graphic_height, graphic_depth, hwdef->machine_id, "Sun4m");
7eb0c8e8
BS
529
530 if (hwdef->ecc_base != (target_phys_addr_t)-1)
531 ecc_init(hwdef->ecc_base, hwdef->ecc_version);
36cd9210
BS
532}
533
ee76f82e
BS
534static void sun4c_hw_init(const struct hwdef *hwdef, int RAM_size,
535 const char *boot_device,
536 DisplayState *ds, const char *kernel_filename,
537 const char *kernel_cmdline,
538 const char *initrd_filename, const char *cpu_model)
539{
540 CPUState *env;
541 unsigned int i;
542 void *iommu, *espdma, *ledma, *main_esp, *nvram;
543 qemu_irq *cpu_irqs, *slavio_irq, *espdma_irq, *ledma_irq;
544 qemu_irq *esp_reset, *le_reset;
545 unsigned long prom_offset, kernel_size;
546 int ret;
547 char buf[1024];
548 BlockDriverState *fd[MAX_FD];
549 int index;
550
551 /* init CPU */
552 if (!cpu_model)
553 cpu_model = hwdef->default_cpu_model;
554
555 env = cpu_init(cpu_model);
556 if (!env) {
8e82c6a8 557 fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
ee76f82e
BS
558 exit(1);
559 }
560
561 cpu_sparc_set_id(env, 0);
562
563 qemu_register_reset(main_cpu_reset, env);
564 register_savevm("cpu", 0, 3, cpu_save, cpu_load, env);
565 cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
cebb73aa 566 env->prom_addr = hwdef->slavio_base;
ee76f82e
BS
567
568 /* allocate RAM */
569 if ((uint64_t)RAM_size > hwdef->max_mem) {
570 fprintf(stderr, "qemu: Too much memory for this machine: %d, maximum %d\n",
571 (unsigned int)RAM_size / (1024 * 1024),
572 (unsigned int)hwdef->max_mem / (1024 * 1024));
573 exit(1);
574 }
575 cpu_register_physical_memory(0, RAM_size, 0);
576
577 /* load boot prom */
578 prom_offset = RAM_size + hwdef->vram_size;
579 cpu_register_physical_memory(hwdef->slavio_base,
580 (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) &
581 TARGET_PAGE_MASK,
582 prom_offset | IO_MEM_ROM);
583
584 if (bios_name == NULL)
585 bios_name = PROM_FILENAME;
586 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
587 ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL);
588 if (ret < 0 || ret > PROM_SIZE_MAX)
589 ret = load_image(buf, phys_ram_base + prom_offset);
590 if (ret < 0 || ret > PROM_SIZE_MAX) {
591 fprintf(stderr, "qemu: could not load prom '%s'\n",
592 buf);
593 exit(1);
594 }
595 prom_offset += (ret + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
596
597 /* set up devices */
598 slavio_intctl = sun4c_intctl_init(hwdef->sun4c_intctl_base,
599 &slavio_irq, cpu_irqs);
600
ff403da6
BS
601 iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
602 slavio_irq[hwdef->me_irq]);
ee76f82e
BS
603
604 espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[hwdef->esp_irq],
605 iommu, &espdma_irq, &esp_reset);
606
607 ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
608 slavio_irq[hwdef->le_irq], iommu, &ledma_irq,
609 &le_reset);
610
611 if (graphic_depth != 8 && graphic_depth != 24) {
612 fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
613 exit (1);
614 }
615 tcx_init(ds, hwdef->tcx_base, phys_ram_base + RAM_size, RAM_size,
616 hwdef->vram_size, graphic_width, graphic_height, graphic_depth);
617
618 if (nd_table[0].model == NULL
619 || strcmp(nd_table[0].model, "lance") == 0) {
620 lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset);
621 } else if (strcmp(nd_table[0].model, "?") == 0) {
622 fprintf(stderr, "qemu: Supported NICs: lance\n");
623 exit (1);
624 } else {
625 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
626 exit (1);
627 }
628
629 nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0,
4aed2c33 630 hwdef->nvram_size, 2);
ee76f82e
BS
631
632 slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[hwdef->ms_kb_irq],
633 nographic);
634 // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
635 // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
636 slavio_serial_init(hwdef->serial_base, slavio_irq[hwdef->ser_irq],
637 serial_hds[1], serial_hds[0]);
638
639 if (hwdef->fd_base != (target_phys_addr_t)-1) {
640 /* there is zero or one floppy drive */
641 fd[1] = fd[0] = NULL;
642 index = drive_get_index(IF_FLOPPY, 0, 0);
643 if (index != -1)
644 fd[0] = drives_table[index].bdrv;
645
646 sun4m_fdctrl_init(slavio_irq[hwdef->fd_irq], hwdef->fd_base, fd);
647 }
648
649 if (drive_get_max_bus(IF_SCSI) > 0) {
650 fprintf(stderr, "qemu: too many SCSI bus\n");
651 exit(1);
652 }
653
654 main_esp = esp_init(hwdef->esp_base, espdma, *espdma_irq,
655 esp_reset);
656
657 for (i = 0; i < ESP_MAX_DEVS; i++) {
658 index = drive_get_index(IF_SCSI, 0, i);
659 if (index == -1)
660 continue;
661 esp_scsi_attach(main_esp, drives_table[index].bdrv, i);
662 }
663
664 kernel_size = sun4m_load_kernel(kernel_filename, kernel_cmdline,
665 initrd_filename);
666
667 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
668 boot_device, RAM_size, kernel_size, graphic_width,
669 graphic_height, graphic_depth, hwdef->machine_id, "Sun4c");
670}
671
36cd9210
BS
672static const struct hwdef hwdefs[] = {
673 /* SS-5 */
674 {
675 .iommu_base = 0x10000000,
676 .tcx_base = 0x50000000,
677 .cs_base = 0x6c000000,
384ccb5d 678 .slavio_base = 0x70000000,
36cd9210
BS
679 .ms_kb_base = 0x71000000,
680 .serial_base = 0x71100000,
681 .nvram_base = 0x71200000,
682 .fd_base = 0x71400000,
683 .counter_base = 0x71d00000,
684 .intctl_base = 0x71e00000,
4c2485de 685 .idreg_base = 0x78000000,
36cd9210
BS
686 .dma_base = 0x78400000,
687 .esp_base = 0x78800000,
688 .le_base = 0x78c00000,
5dcb6b91 689 .power_base = 0x7a000000,
7eb0c8e8 690 .ecc_base = -1,
ee76f82e
BS
691 .sun4c_intctl_base = -1,
692 .sun4c_counter_base = -1,
36cd9210
BS
693 .vram_size = 0x00100000,
694 .nvram_size = 0x2000,
695 .esp_irq = 18,
696 .le_irq = 16,
e3a79bca 697 .clock_irq = 7,
36cd9210
BS
698 .clock1_irq = 19,
699 .ms_kb_irq = 14,
700 .ser_irq = 15,
701 .fd_irq = 22,
702 .me_irq = 30,
703 .cs_irq = 5,
704 .machine_id = 0x80,
cf3102ac 705 .iommu_version = 0x05000000,
e0353fe2 706 .intbit_to_level = {
f930d07e
BS
707 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12,
708 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0,
e0353fe2 709 },
3ebf5aaf
BS
710 .max_mem = 0x10000000,
711 .default_cpu_model = "Fujitsu MB86904",
e0353fe2
BS
712 },
713 /* SS-10 */
e0353fe2 714 {
5dcb6b91
BS
715 .iommu_base = 0xfe0000000ULL,
716 .tcx_base = 0xe20000000ULL,
803b3c7b 717 .cs_base = -1,
5dcb6b91
BS
718 .slavio_base = 0xff0000000ULL,
719 .ms_kb_base = 0xff1000000ULL,
720 .serial_base = 0xff1100000ULL,
721 .nvram_base = 0xff1200000ULL,
722 .fd_base = 0xff1700000ULL,
723 .counter_base = 0xff1300000ULL,
724 .intctl_base = 0xff1400000ULL,
4c2485de 725 .idreg_base = 0xef0000000ULL,
5dcb6b91
BS
726 .dma_base = 0xef0400000ULL,
727 .esp_base = 0xef0800000ULL,
728 .le_base = 0xef0c00000ULL,
729 .power_base = 0xefa000000ULL,
7eb0c8e8
BS
730 .ecc_base = 0xf00000000ULL,
731 .ecc_version = 0x10000000, // version 0, implementation 1
ee76f82e
BS
732 .sun4c_intctl_base = -1,
733 .sun4c_counter_base = -1,
e0353fe2
BS
734 .vram_size = 0x00100000,
735 .nvram_size = 0x2000,
736 .esp_irq = 18,
737 .le_irq = 16,
e3a79bca 738 .clock_irq = 7,
e0353fe2
BS
739 .clock1_irq = 19,
740 .ms_kb_irq = 14,
741 .ser_irq = 15,
742 .fd_irq = 22,
743 .me_irq = 30,
803b3c7b
BS
744 .cs_irq = -1,
745 .machine_id = 0x72,
7fbfb139 746 .iommu_version = 0x03000000,
e0353fe2 747 .intbit_to_level = {
f930d07e
BS
748 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12,
749 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0,
e0353fe2 750 },
3ebf5aaf
BS
751 .max_mem = 0xffffffff, // XXX actually first 62GB ok
752 .default_cpu_model = "TI SuperSparc II",
36cd9210 753 },
6a3b9cc9
BS
754 /* SS-600MP */
755 {
756 .iommu_base = 0xfe0000000ULL,
757 .tcx_base = 0xe20000000ULL,
758 .cs_base = -1,
759 .slavio_base = 0xff0000000ULL,
760 .ms_kb_base = 0xff1000000ULL,
761 .serial_base = 0xff1100000ULL,
762 .nvram_base = 0xff1200000ULL,
763 .fd_base = -1,
764 .counter_base = 0xff1300000ULL,
765 .intctl_base = 0xff1400000ULL,
4c2485de 766 .idreg_base = -1,
6a3b9cc9
BS
767 .dma_base = 0xef0081000ULL,
768 .esp_base = 0xef0080000ULL,
769 .le_base = 0xef0060000ULL,
770 .power_base = 0xefa000000ULL,
7eb0c8e8
BS
771 .ecc_base = 0xf00000000ULL,
772 .ecc_version = 0x00000000, // version 0, implementation 0
ee76f82e
BS
773 .sun4c_intctl_base = -1,
774 .sun4c_counter_base = -1,
6a3b9cc9
BS
775 .vram_size = 0x00100000,
776 .nvram_size = 0x2000,
777 .esp_irq = 18,
778 .le_irq = 16,
e3a79bca 779 .clock_irq = 7,
6a3b9cc9
BS
780 .clock1_irq = 19,
781 .ms_kb_irq = 14,
782 .ser_irq = 15,
783 .fd_irq = 22,
784 .me_irq = 30,
785 .cs_irq = -1,
786 .machine_id = 0x71,
7fbfb139 787 .iommu_version = 0x01000000,
6a3b9cc9
BS
788 .intbit_to_level = {
789 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12,
790 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0,
791 },
3ebf5aaf
BS
792 .max_mem = 0xffffffff, // XXX actually first 62GB ok
793 .default_cpu_model = "TI SuperSparc II",
6a3b9cc9 794 },
ae40972f
BS
795 /* SS-20 */
796 {
797 .iommu_base = 0xfe0000000ULL,
798 .tcx_base = 0xe20000000ULL,
799 .cs_base = -1,
800 .slavio_base = 0xff0000000ULL,
801 .ms_kb_base = 0xff1000000ULL,
802 .serial_base = 0xff1100000ULL,
803 .nvram_base = 0xff1200000ULL,
804 .fd_base = 0xff1700000ULL,
805 .counter_base = 0xff1300000ULL,
806 .intctl_base = 0xff1400000ULL,
4c2485de 807 .idreg_base = 0xef0000000ULL,
ae40972f
BS
808 .dma_base = 0xef0400000ULL,
809 .esp_base = 0xef0800000ULL,
810 .le_base = 0xef0c00000ULL,
811 .power_base = 0xefa000000ULL,
812 .ecc_base = 0xf00000000ULL,
813 .ecc_version = 0x20000000, // version 0, implementation 2
ee76f82e
BS
814 .sun4c_intctl_base = -1,
815 .sun4c_counter_base = -1,
ae40972f
BS
816 .vram_size = 0x00100000,
817 .nvram_size = 0x2000,
818 .esp_irq = 18,
819 .le_irq = 16,
e3a79bca 820 .clock_irq = 7,
ae40972f
BS
821 .clock1_irq = 19,
822 .ms_kb_irq = 14,
823 .ser_irq = 15,
824 .fd_irq = 22,
825 .me_irq = 30,
826 .cs_irq = -1,
827 .machine_id = 0x72,
828 .iommu_version = 0x13000000,
829 .intbit_to_level = {
830 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12,
831 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0,
832 },
833 .max_mem = 0xffffffff, // XXX actually first 62GB ok
834 .default_cpu_model = "TI SuperSparc II",
835 },
ee76f82e
BS
836 /* SS-2 */
837 {
838 .iommu_base = 0xf8000000,
839 .tcx_base = 0xfe000000,
840 .cs_base = -1,
841 .slavio_base = 0xf6000000,
842 .ms_kb_base = 0xf0000000,
843 .serial_base = 0xf1000000,
844 .nvram_base = 0xf2000000,
845 .fd_base = 0xf7200000,
846 .counter_base = -1,
847 .intctl_base = -1,
848 .dma_base = 0xf8400000,
849 .esp_base = 0xf8800000,
850 .le_base = 0xf8c00000,
851 .power_base = -1,
852 .sun4c_intctl_base = 0xf5000000,
853 .sun4c_counter_base = 0xf3000000,
854 .vram_size = 0x00100000,
4aed2c33 855 .nvram_size = 0x800,
ee76f82e
BS
856 .esp_irq = 2,
857 .le_irq = 3,
858 .clock_irq = 5,
859 .clock1_irq = 7,
860 .ms_kb_irq = 1,
861 .ser_irq = 1,
862 .fd_irq = 1,
863 .me_irq = 1,
864 .cs_irq = -1,
865 .machine_id = 0x55,
866 .max_mem = 0x10000000,
867 .default_cpu_model = "Cypress CY7C601",
868 },
36cd9210
BS
869};
870
36cd9210 871/* SPARCstation 5 hardware initialisation */
b881c2c6
BS
872static void ss5_init(int RAM_size, int vga_ram_size,
873 const char *boot_device, DisplayState *ds,
874 const char *kernel_filename, const char *kernel_cmdline,
875 const char *initrd_filename, const char *cpu_model)
36cd9210 876{
3ebf5aaf
BS
877 sun4m_hw_init(&hwdefs[0], RAM_size, boot_device, ds, kernel_filename,
878 kernel_cmdline, initrd_filename, cpu_model);
420557e8 879}
c0e564d5 880
e0353fe2 881/* SPARCstation 10 hardware initialisation */
b881c2c6
BS
882static void ss10_init(int RAM_size, int vga_ram_size,
883 const char *boot_device, DisplayState *ds,
884 const char *kernel_filename, const char *kernel_cmdline,
885 const char *initrd_filename, const char *cpu_model)
e0353fe2 886{
3ebf5aaf
BS
887 sun4m_hw_init(&hwdefs[1], RAM_size, boot_device, ds, kernel_filename,
888 kernel_cmdline, initrd_filename, cpu_model);
e0353fe2
BS
889}
890
6a3b9cc9 891/* SPARCserver 600MP hardware initialisation */
b881c2c6
BS
892static void ss600mp_init(int RAM_size, int vga_ram_size,
893 const char *boot_device, DisplayState *ds,
6a3b9cc9
BS
894 const char *kernel_filename, const char *kernel_cmdline,
895 const char *initrd_filename, const char *cpu_model)
896{
3ebf5aaf
BS
897 sun4m_hw_init(&hwdefs[2], RAM_size, boot_device, ds, kernel_filename,
898 kernel_cmdline, initrd_filename, cpu_model);
6a3b9cc9
BS
899}
900
ae40972f
BS
901/* SPARCstation 20 hardware initialisation */
902static void ss20_init(int RAM_size, int vga_ram_size,
903 const char *boot_device, DisplayState *ds,
904 const char *kernel_filename, const char *kernel_cmdline,
905 const char *initrd_filename, const char *cpu_model)
906{
907 sun4m_hw_init(&hwdefs[3], RAM_size, boot_device, ds, kernel_filename,
908 kernel_cmdline, initrd_filename, cpu_model);
909}
910
ee76f82e
BS
911/* SPARCstation 2 hardware initialisation */
912static void ss2_init(int RAM_size, int vga_ram_size,
913 const char *boot_device, DisplayState *ds,
914 const char *kernel_filename, const char *kernel_cmdline,
915 const char *initrd_filename, const char *cpu_model)
916{
917 sun4c_hw_init(&hwdefs[4], RAM_size, boot_device, ds, kernel_filename,
918 kernel_cmdline, initrd_filename, cpu_model);
919}
920
36cd9210
BS
921QEMUMachine ss5_machine = {
922 "SS-5",
923 "Sun4m platform, SPARCstation 5",
924 ss5_init,
c0e564d5 925};
e0353fe2
BS
926
927QEMUMachine ss10_machine = {
928 "SS-10",
929 "Sun4m platform, SPARCstation 10",
930 ss10_init,
931};
6a3b9cc9
BS
932
933QEMUMachine ss600mp_machine = {
934 "SS-600MP",
935 "Sun4m platform, SPARCserver 600MP",
936 ss600mp_init,
937};
ae40972f
BS
938
939QEMUMachine ss20_machine = {
940 "SS-20",
941 "Sun4m platform, SPARCstation 20",
942 ss20_init,
943};
944
ee76f82e
BS
945QEMUMachine ss2_machine = {
946 "SS-2",
947 "Sun4c platform, SPARCstation 2",
948 ss2_init,
949};
7d85892b
BS
950
951static const struct sun4d_hwdef sun4d_hwdefs[] = {
952 /* SS-1000 */
953 {
954 .iounit_bases = {
955 0xfe0200000ULL,
956 0xfe1200000ULL,
957 0xfe2200000ULL,
958 0xfe3200000ULL,
959 -1,
960 },
961 .tcx_base = 0x820000000ULL,
962 .slavio_base = 0xf00000000ULL,
963 .ms_kb_base = 0xf00240000ULL,
964 .serial_base = 0xf00200000ULL,
965 .nvram_base = 0xf00280000ULL,
966 .counter_base = 0xf00300000ULL,
967 .espdma_base = 0x800081000ULL,
968 .esp_base = 0x800080000ULL,
969 .ledma_base = 0x800040000ULL,
970 .le_base = 0x800060000ULL,
971 .sbi_base = 0xf02800000ULL,
972 .vram_size = 0x00100000,
973 .nvram_size = 0x2000,
974 .esp_irq = 3,
975 .le_irq = 4,
976 .clock_irq = 14,
977 .clock1_irq = 10,
978 .ms_kb_irq = 12,
979 .ser_irq = 12,
980 .machine_id = 0x80,
981 .iounit_version = 0x03000000,
982 .max_mem = 0xffffffff, // XXX actually first 62GB ok
983 .default_cpu_model = "TI SuperSparc II",
984 },
985 /* SS-2000 */
986 {
987 .iounit_bases = {
988 0xfe0200000ULL,
989 0xfe1200000ULL,
990 0xfe2200000ULL,
991 0xfe3200000ULL,
992 0xfe4200000ULL,
993 },
994 .tcx_base = 0x820000000ULL,
995 .slavio_base = 0xf00000000ULL,
996 .ms_kb_base = 0xf00240000ULL,
997 .serial_base = 0xf00200000ULL,
998 .nvram_base = 0xf00280000ULL,
999 .counter_base = 0xf00300000ULL,
1000 .espdma_base = 0x800081000ULL,
1001 .esp_base = 0x800080000ULL,
1002 .ledma_base = 0x800040000ULL,
1003 .le_base = 0x800060000ULL,
1004 .sbi_base = 0xf02800000ULL,
1005 .vram_size = 0x00100000,
1006 .nvram_size = 0x2000,
1007 .esp_irq = 3,
1008 .le_irq = 4,
1009 .clock_irq = 14,
1010 .clock1_irq = 10,
1011 .ms_kb_irq = 12,
1012 .ser_irq = 12,
1013 .machine_id = 0x80,
1014 .iounit_version = 0x03000000,
1015 .max_mem = 0xffffffff, // XXX actually first 62GB ok
1016 .default_cpu_model = "TI SuperSparc II",
1017 },
1018};
1019
1020static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, int RAM_size,
1021 const char *boot_device,
1022 DisplayState *ds, const char *kernel_filename,
1023 const char *kernel_cmdline,
1024 const char *initrd_filename, const char *cpu_model)
1025{
1026 CPUState *env, *envs[MAX_CPUS];
1027 unsigned int i;
1028 void *iounits[MAX_IOUNITS], *espdma, *ledma, *main_esp, *nvram, *sbi;
1029 qemu_irq *cpu_irqs[MAX_CPUS], *sbi_irq, *sbi_cpu_irq,
1030 *espdma_irq, *ledma_irq;
1031 qemu_irq *esp_reset, *le_reset;
1032 unsigned long prom_offset, kernel_size;
1033 int ret;
1034 char buf[1024];
1035 int index;
1036
1037 /* init CPUs */
1038 if (!cpu_model)
1039 cpu_model = hwdef->default_cpu_model;
1040
1041 for (i = 0; i < smp_cpus; i++) {
1042 env = cpu_init(cpu_model);
1043 if (!env) {
8e82c6a8 1044 fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
7d85892b
BS
1045 exit(1);
1046 }
1047 cpu_sparc_set_id(env, i);
1048 envs[i] = env;
1049 if (i == 0) {
1050 qemu_register_reset(main_cpu_reset, env);
1051 } else {
1052 qemu_register_reset(secondary_cpu_reset, env);
1053 env->halted = 1;
1054 }
1055 register_savevm("cpu", i, 3, cpu_save, cpu_load, env);
1056 cpu_irqs[i] = qemu_allocate_irqs(cpu_set_irq, envs[i], MAX_PILS);
1057 env->prom_addr = hwdef->slavio_base;
1058 }
1059
1060 for (i = smp_cpus; i < MAX_CPUS; i++)
1061 cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
1062
1063 /* allocate RAM */
1064 if ((uint64_t)RAM_size > hwdef->max_mem) {
1065 fprintf(stderr, "qemu: Too much memory for this machine: %d, maximum %d\n",
1066 (unsigned int)RAM_size / (1024 * 1024),
1067 (unsigned int)(hwdef->max_mem / (1024 * 1024)));
1068 exit(1);
1069 }
1070 cpu_register_physical_memory(0, RAM_size, 0);
1071
1072 /* load boot prom */
1073 prom_offset = RAM_size + hwdef->vram_size;
1074 cpu_register_physical_memory(hwdef->slavio_base,
1075 (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) &
1076 TARGET_PAGE_MASK,
1077 prom_offset | IO_MEM_ROM);
1078
1079 if (bios_name == NULL)
1080 bios_name = PROM_FILENAME;
1081 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
1082 ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL);
1083 if (ret < 0 || ret > PROM_SIZE_MAX)
1084 ret = load_image(buf, phys_ram_base + prom_offset);
1085 if (ret < 0 || ret > PROM_SIZE_MAX) {
1086 fprintf(stderr, "qemu: could not load prom '%s'\n",
1087 buf);
1088 exit(1);
1089 }
1090
1091 /* set up devices */
1092 sbi = sbi_init(hwdef->sbi_base, &sbi_irq, &sbi_cpu_irq, cpu_irqs);
1093
1094 for (i = 0; i < MAX_IOUNITS; i++)
1095 if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1)
ff403da6
BS
1096 iounits[i] = iommu_init(hwdef->iounit_bases[i],
1097 hwdef->iounit_version,
1098 sbi_irq[hwdef->me_irq]);
7d85892b
BS
1099
1100 espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[hwdef->esp_irq],
1101 iounits[0], &espdma_irq, &esp_reset);
1102
1103 ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[hwdef->le_irq],
1104 iounits[0], &ledma_irq, &le_reset);
1105
1106 if (graphic_depth != 8 && graphic_depth != 24) {
1107 fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
1108 exit (1);
1109 }
1110 tcx_init(ds, hwdef->tcx_base, phys_ram_base + RAM_size, RAM_size,
1111 hwdef->vram_size, graphic_width, graphic_height, graphic_depth);
1112
1113 if (nd_table[0].model == NULL
1114 || strcmp(nd_table[0].model, "lance") == 0) {
1115 lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset);
1116 } else if (strcmp(nd_table[0].model, "?") == 0) {
1117 fprintf(stderr, "qemu: Supported NICs: lance\n");
1118 exit (1);
1119 } else {
1120 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
1121 exit (1);
1122 }
1123
1124 nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0,
1125 hwdef->nvram_size, 8);
1126
1127 slavio_timer_init_all(hwdef->counter_base, sbi_irq[hwdef->clock1_irq],
1128 sbi_cpu_irq, smp_cpus);
1129
1130 slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[hwdef->ms_kb_irq],
1131 nographic);
1132 // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
1133 // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1134 slavio_serial_init(hwdef->serial_base, sbi_irq[hwdef->ser_irq],
1135 serial_hds[1], serial_hds[0]);
1136
1137 if (drive_get_max_bus(IF_SCSI) > 0) {
1138 fprintf(stderr, "qemu: too many SCSI bus\n");
1139 exit(1);
1140 }
1141
1142 main_esp = esp_init(hwdef->esp_base, espdma, *espdma_irq,
1143 esp_reset);
1144
1145 for (i = 0; i < ESP_MAX_DEVS; i++) {
1146 index = drive_get_index(IF_SCSI, 0, i);
1147 if (index == -1)
1148 continue;
1149 esp_scsi_attach(main_esp, drives_table[index].bdrv, i);
1150 }
1151
1152 kernel_size = sun4m_load_kernel(kernel_filename, kernel_cmdline,
1153 initrd_filename);
1154
1155 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
1156 boot_device, RAM_size, kernel_size, graphic_width,
1157 graphic_height, graphic_depth, hwdef->machine_id, "Sun4d");
1158}
1159
1160/* SPARCserver 1000 hardware initialisation */
1161static void ss1000_init(int RAM_size, int vga_ram_size,
1162 const char *boot_device, DisplayState *ds,
1163 const char *kernel_filename, const char *kernel_cmdline,
1164 const char *initrd_filename, const char *cpu_model)
1165{
1166 sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, ds, kernel_filename,
1167 kernel_cmdline, initrd_filename, cpu_model);
1168}
1169
1170/* SPARCcenter 2000 hardware initialisation */
1171static void ss2000_init(int RAM_size, int vga_ram_size,
1172 const char *boot_device, DisplayState *ds,
1173 const char *kernel_filename, const char *kernel_cmdline,
1174 const char *initrd_filename, const char *cpu_model)
1175{
1176 sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, ds, kernel_filename,
1177 kernel_cmdline, initrd_filename, cpu_model);
1178}
1179
1180QEMUMachine ss1000_machine = {
1181 "SS-1000",
1182 "Sun4d platform, SPARCserver 1000",
1183 ss1000_init,
1184};
1185
1186QEMUMachine ss2000_machine = {
1187 "SS-2000",
1188 "Sun4d platform, SPARCcenter 2000",
1189 ss2000_init,
1190};
This page took 0.314088 seconds and 4 git commands to generate.