]>
Commit | Line | Data |
---|---|---|
420557e8 | 1 | /* |
ee76f82e | 2 | * QEMU Sun4m & Sun4d & Sun4c System Emulator |
5fafdf24 | 3 | * |
b81b3b10 | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
5fafdf24 | 5 | * |
420557e8 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
9d07d757 | 24 | #include "sysbus.h" |
87ecb68b PB |
25 | #include "qemu-timer.h" |
26 | #include "sun4m.h" | |
27 | #include "nvram.h" | |
28 | #include "sparc32_dma.h" | |
29 | #include "fdc.h" | |
30 | #include "sysemu.h" | |
31 | #include "net.h" | |
32 | #include "boards.h" | |
d2c63fc1 | 33 | #include "firmware_abi.h" |
1cd3af54 | 34 | #include "esp.h" |
22548760 BS |
35 | #include "pc.h" |
36 | #include "isa.h" | |
3cce6243 | 37 | #include "fw_cfg.h" |
b4ed08e0 | 38 | #include "escc.h" |
4b48bf05 | 39 | #include "qdev-addr.h" |
ca20cf32 BS |
40 | #include "loader.h" |
41 | #include "elf.h" | |
d2c63fc1 | 42 | |
b3a23197 | 43 | //#define DEBUG_IRQ |
420557e8 | 44 | |
36cd9210 BS |
45 | /* |
46 | * Sun4m architecture was used in the following machines: | |
47 | * | |
48 | * SPARCserver 6xxMP/xx | |
77f193da BS |
49 | * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15), |
50 | * SPARCclassic X (4/10) | |
36cd9210 BS |
51 | * SPARCstation LX/ZX (4/30) |
52 | * SPARCstation Voyager | |
53 | * SPARCstation 10/xx, SPARCserver 10/xx | |
54 | * SPARCstation 5, SPARCserver 5 | |
55 | * SPARCstation 20/xx, SPARCserver 20 | |
56 | * SPARCstation 4 | |
57 | * | |
7d85892b BS |
58 | * Sun4d architecture was used in the following machines: |
59 | * | |
60 | * SPARCcenter 2000 | |
61 | * SPARCserver 1000 | |
62 | * | |
ee76f82e BS |
63 | * Sun4c architecture was used in the following machines: |
64 | * SPARCstation 1/1+, SPARCserver 1/1+ | |
65 | * SPARCstation SLC | |
66 | * SPARCstation IPC | |
67 | * SPARCstation ELC | |
68 | * SPARCstation IPX | |
69 | * | |
36cd9210 BS |
70 | * See for example: http://www.sunhelp.org/faq/sunref1.html |
71 | */ | |
72 | ||
b3a23197 | 73 | #ifdef DEBUG_IRQ |
001faf32 BS |
74 | #define DPRINTF(fmt, ...) \ |
75 | do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) | |
b3a23197 | 76 | #else |
001faf32 | 77 | #define DPRINTF(fmt, ...) |
b3a23197 BS |
78 | #endif |
79 | ||
420557e8 | 80 | #define KERNEL_LOAD_ADDR 0x00004000 |
b6f479d3 | 81 | #define CMDLINE_ADDR 0x007ff000 |
713c45fa | 82 | #define INITRD_LOAD_ADDR 0x00800000 |
a7227727 | 83 | #define PROM_SIZE_MAX (1024 * 1024) |
40ce0a9a | 84 | #define PROM_VADDR 0xffd00000 |
f930d07e | 85 | #define PROM_FILENAME "openbios-sparc32" |
3cce6243 | 86 | #define CFG_ADDR 0xd00000510ULL |
fbfcf955 | 87 | #define FW_CFG_SUN4M_DEPTH (FW_CFG_ARCH_LOCAL + 0x00) |
b8174937 | 88 | |
ba3c64fb | 89 | #define MAX_CPUS 16 |
b3a23197 | 90 | #define MAX_PILS 16 |
420557e8 | 91 | |
b4ed08e0 BS |
92 | #define ESCC_CLOCK 4915200 |
93 | ||
8137cde8 | 94 | struct sun4m_hwdef { |
c227f099 AL |
95 | target_phys_addr_t iommu_base, slavio_base; |
96 | target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base; | |
97 | target_phys_addr_t serial_base, fd_base; | |
c5de386a | 98 | target_phys_addr_t afx_base, idreg_base, dma_base, esp_base, le_base; |
c227f099 AL |
99 | target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base; |
100 | target_phys_addr_t ecc_base; | |
7eb0c8e8 | 101 | uint32_t ecc_version; |
905fdcb5 BS |
102 | uint8_t nvram_machine_id; |
103 | uint16_t machine_id; | |
7fbfb139 | 104 | uint32_t iommu_version; |
3ebf5aaf BS |
105 | uint64_t max_mem; |
106 | const char * const default_cpu_model; | |
36cd9210 BS |
107 | }; |
108 | ||
7d85892b BS |
109 | #define MAX_IOUNITS 5 |
110 | ||
111 | struct sun4d_hwdef { | |
c227f099 AL |
112 | target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base; |
113 | target_phys_addr_t counter_base, nvram_base, ms_kb_base; | |
114 | target_phys_addr_t serial_base; | |
115 | target_phys_addr_t espdma_base, esp_base; | |
116 | target_phys_addr_t ledma_base, le_base; | |
117 | target_phys_addr_t tcx_base; | |
118 | target_phys_addr_t sbi_base; | |
905fdcb5 BS |
119 | uint8_t nvram_machine_id; |
120 | uint16_t machine_id; | |
7d85892b BS |
121 | uint32_t iounit_version; |
122 | uint64_t max_mem; | |
123 | const char * const default_cpu_model; | |
124 | }; | |
125 | ||
8137cde8 | 126 | struct sun4c_hwdef { |
c227f099 AL |
127 | target_phys_addr_t iommu_base, slavio_base; |
128 | target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base; | |
129 | target_phys_addr_t serial_base, fd_base; | |
130 | target_phys_addr_t idreg_base, dma_base, esp_base, le_base; | |
131 | target_phys_addr_t tcx_base, aux1_base; | |
8137cde8 BS |
132 | uint8_t nvram_machine_id; |
133 | uint16_t machine_id; | |
134 | uint32_t iommu_version; | |
8137cde8 BS |
135 | uint64_t max_mem; |
136 | const char * const default_cpu_model; | |
137 | }; | |
138 | ||
6f7e9aec FB |
139 | int DMA_get_channel_mode (int nchan) |
140 | { | |
141 | return 0; | |
142 | } | |
143 | int DMA_read_memory (int nchan, void *buf, int pos, int size) | |
144 | { | |
145 | return 0; | |
146 | } | |
147 | int DMA_write_memory (int nchan, void *buf, int pos, int size) | |
148 | { | |
149 | return 0; | |
150 | } | |
151 | void DMA_hold_DREQ (int nchan) {} | |
152 | void DMA_release_DREQ (int nchan) {} | |
153 | void DMA_schedule(int nchan) {} | |
6f7e9aec FB |
154 | void DMA_init (int high_page_enable) {} |
155 | void DMA_register_channel (int nchan, | |
156 | DMA_transfer_handler transfer_handler, | |
157 | void *opaque) | |
158 | { | |
159 | } | |
160 | ||
513f789f | 161 | static int fw_cfg_boot_set(void *opaque, const char *boot_device) |
81864572 | 162 | { |
513f789f | 163 | fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); |
81864572 BS |
164 | return 0; |
165 | } | |
166 | ||
43a34704 BS |
167 | static void nvram_init(M48t59State *nvram, uint8_t *macaddr, |
168 | const char *cmdline, const char *boot_devices, | |
169 | ram_addr_t RAM_size, uint32_t kernel_size, | |
f930d07e | 170 | int width, int height, int depth, |
905fdcb5 | 171 | int nvram_machine_id, const char *arch) |
e80cfcfc | 172 | { |
d2c63fc1 | 173 | unsigned int i; |
66508601 | 174 | uint32_t start, end; |
d2c63fc1 | 175 | uint8_t image[0x1ff0]; |
d2c63fc1 BS |
176 | struct OpenBIOS_nvpart_v1 *part_header; |
177 | ||
178 | memset(image, '\0', sizeof(image)); | |
e80cfcfc | 179 | |
513f789f | 180 | start = 0; |
b6f479d3 | 181 | |
66508601 BS |
182 | // OpenBIOS nvram variables |
183 | // Variable partition | |
d2c63fc1 BS |
184 | part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; |
185 | part_header->signature = OPENBIOS_PART_SYSTEM; | |
363a37d5 | 186 | pstrcpy(part_header->name, sizeof(part_header->name), "system"); |
66508601 | 187 | |
d2c63fc1 | 188 | end = start + sizeof(struct OpenBIOS_nvpart_v1); |
66508601 | 189 | for (i = 0; i < nb_prom_envs; i++) |
d2c63fc1 BS |
190 | end = OpenBIOS_set_var(image, end, prom_envs[i]); |
191 | ||
192 | // End marker | |
193 | image[end++] = '\0'; | |
66508601 | 194 | |
66508601 | 195 | end = start + ((end - start + 15) & ~15); |
d2c63fc1 | 196 | OpenBIOS_finish_partition(part_header, end - start); |
66508601 BS |
197 | |
198 | // free partition | |
199 | start = end; | |
d2c63fc1 BS |
200 | part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; |
201 | part_header->signature = OPENBIOS_PART_FREE; | |
363a37d5 | 202 | pstrcpy(part_header->name, sizeof(part_header->name), "free"); |
66508601 BS |
203 | |
204 | end = 0x1fd0; | |
d2c63fc1 BS |
205 | OpenBIOS_finish_partition(part_header, end - start); |
206 | ||
905fdcb5 BS |
207 | Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, |
208 | nvram_machine_id); | |
d2c63fc1 BS |
209 | |
210 | for (i = 0; i < sizeof(image); i++) | |
211 | m48t59_write(nvram, i, image[i]); | |
e80cfcfc FB |
212 | } |
213 | ||
d453c2c3 | 214 | static DeviceState *slavio_intctl; |
e80cfcfc | 215 | |
376253ec | 216 | void pic_info(Monitor *mon) |
e80cfcfc | 217 | { |
7d85892b | 218 | if (slavio_intctl) |
376253ec | 219 | slavio_pic_info(mon, slavio_intctl); |
e80cfcfc FB |
220 | } |
221 | ||
376253ec | 222 | void irq_info(Monitor *mon) |
e80cfcfc | 223 | { |
7d85892b | 224 | if (slavio_intctl) |
376253ec | 225 | slavio_irq_info(mon, slavio_intctl); |
e80cfcfc FB |
226 | } |
227 | ||
327ac2e7 BS |
228 | void cpu_check_irqs(CPUState *env) |
229 | { | |
230 | if (env->pil_in && (env->interrupt_index == 0 || | |
231 | (env->interrupt_index & ~15) == TT_EXTINT)) { | |
232 | unsigned int i; | |
233 | ||
234 | for (i = 15; i > 0; i--) { | |
235 | if (env->pil_in & (1 << i)) { | |
236 | int old_interrupt = env->interrupt_index; | |
237 | ||
238 | env->interrupt_index = TT_EXTINT | i; | |
f32d7ec5 BS |
239 | if (old_interrupt != env->interrupt_index) { |
240 | DPRINTF("Set CPU IRQ %d\n", i); | |
327ac2e7 | 241 | cpu_interrupt(env, CPU_INTERRUPT_HARD); |
f32d7ec5 | 242 | } |
327ac2e7 BS |
243 | break; |
244 | } | |
245 | } | |
246 | } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) { | |
f32d7ec5 | 247 | DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15); |
327ac2e7 BS |
248 | env->interrupt_index = 0; |
249 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
250 | } | |
251 | } | |
252 | ||
b3a23197 BS |
253 | static void cpu_set_irq(void *opaque, int irq, int level) |
254 | { | |
255 | CPUState *env = opaque; | |
256 | ||
257 | if (level) { | |
258 | DPRINTF("Raise CPU IRQ %d\n", irq); | |
b3a23197 | 259 | env->halted = 0; |
327ac2e7 BS |
260 | env->pil_in |= 1 << irq; |
261 | cpu_check_irqs(env); | |
b3a23197 BS |
262 | } else { |
263 | DPRINTF("Lower CPU IRQ %d\n", irq); | |
327ac2e7 BS |
264 | env->pil_in &= ~(1 << irq); |
265 | cpu_check_irqs(env); | |
b3a23197 BS |
266 | } |
267 | } | |
268 | ||
269 | static void dummy_cpu_set_irq(void *opaque, int irq, int level) | |
270 | { | |
271 | } | |
272 | ||
c68ea704 FB |
273 | static void main_cpu_reset(void *opaque) |
274 | { | |
275 | CPUState *env = opaque; | |
3d29fbef BS |
276 | |
277 | cpu_reset(env); | |
278 | env->halted = 0; | |
279 | } | |
280 | ||
281 | static void secondary_cpu_reset(void *opaque) | |
282 | { | |
283 | CPUState *env = opaque; | |
284 | ||
c68ea704 | 285 | cpu_reset(env); |
3d29fbef | 286 | env->halted = 1; |
c68ea704 FB |
287 | } |
288 | ||
6d0c293d BS |
289 | static void cpu_halt_signal(void *opaque, int irq, int level) |
290 | { | |
291 | if (level && cpu_single_env) | |
292 | cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT); | |
293 | } | |
294 | ||
3ebf5aaf | 295 | static unsigned long sun4m_load_kernel(const char *kernel_filename, |
293f78bc | 296 | const char *initrd_filename, |
c227f099 | 297 | ram_addr_t RAM_size) |
3ebf5aaf BS |
298 | { |
299 | int linux_boot; | |
300 | unsigned int i; | |
301 | long initrd_size, kernel_size; | |
3c178e72 | 302 | uint8_t *ptr; |
3ebf5aaf BS |
303 | |
304 | linux_boot = (kernel_filename != NULL); | |
305 | ||
306 | kernel_size = 0; | |
307 | if (linux_boot) { | |
ca20cf32 BS |
308 | int bswap_needed; |
309 | ||
310 | #ifdef BSWAP_NEEDED | |
311 | bswap_needed = 1; | |
312 | #else | |
313 | bswap_needed = 0; | |
314 | #endif | |
3ebf5aaf | 315 | kernel_size = load_elf(kernel_filename, -0xf0000000ULL, NULL, NULL, |
ca20cf32 | 316 | NULL, 1, ELF_MACHINE, 0); |
3ebf5aaf | 317 | if (kernel_size < 0) |
293f78bc | 318 | kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, |
ca20cf32 BS |
319 | RAM_size - KERNEL_LOAD_ADDR, bswap_needed, |
320 | TARGET_PAGE_SIZE); | |
3ebf5aaf | 321 | if (kernel_size < 0) |
293f78bc BS |
322 | kernel_size = load_image_targphys(kernel_filename, |
323 | KERNEL_LOAD_ADDR, | |
324 | RAM_size - KERNEL_LOAD_ADDR); | |
3ebf5aaf BS |
325 | if (kernel_size < 0) { |
326 | fprintf(stderr, "qemu: could not load kernel '%s'\n", | |
327 | kernel_filename); | |
328 | exit(1); | |
329 | } | |
330 | ||
331 | /* load initrd */ | |
332 | initrd_size = 0; | |
333 | if (initrd_filename) { | |
293f78bc BS |
334 | initrd_size = load_image_targphys(initrd_filename, |
335 | INITRD_LOAD_ADDR, | |
336 | RAM_size - INITRD_LOAD_ADDR); | |
3ebf5aaf BS |
337 | if (initrd_size < 0) { |
338 | fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", | |
339 | initrd_filename); | |
340 | exit(1); | |
341 | } | |
342 | } | |
343 | if (initrd_size > 0) { | |
344 | for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { | |
3c178e72 GH |
345 | ptr = rom_ptr(KERNEL_LOAD_ADDR + i); |
346 | if (ldl_p(ptr) == 0x48647253) { // HdrS | |
347 | stl_p(ptr + 16, INITRD_LOAD_ADDR); | |
348 | stl_p(ptr + 20, initrd_size); | |
3ebf5aaf BS |
349 | break; |
350 | } | |
351 | } | |
352 | } | |
353 | } | |
354 | return kernel_size; | |
355 | } | |
356 | ||
c227f099 | 357 | static void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq) |
4b48bf05 BS |
358 | { |
359 | DeviceState *dev; | |
360 | SysBusDevice *s; | |
361 | ||
362 | dev = qdev_create(NULL, "iommu"); | |
363 | qdev_prop_set_uint32(dev, "version", version); | |
e23a1b33 | 364 | qdev_init_nofail(dev); |
4b48bf05 BS |
365 | s = sysbus_from_qdev(dev); |
366 | sysbus_connect_irq(s, 0, irq); | |
367 | sysbus_mmio_map(s, 0, addr); | |
368 | ||
369 | return s; | |
370 | } | |
371 | ||
c227f099 | 372 | static void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq, |
74ff8d90 BS |
373 | void *iommu, qemu_irq *dev_irq) |
374 | { | |
375 | DeviceState *dev; | |
376 | SysBusDevice *s; | |
377 | ||
378 | dev = qdev_create(NULL, "sparc32_dma"); | |
379 | qdev_prop_set_ptr(dev, "iommu_opaque", iommu); | |
e23a1b33 | 380 | qdev_init_nofail(dev); |
74ff8d90 BS |
381 | s = sysbus_from_qdev(dev); |
382 | sysbus_connect_irq(s, 0, parent_irq); | |
383 | *dev_irq = qdev_get_gpio_in(dev, 0); | |
384 | sysbus_mmio_map(s, 0, daddr); | |
385 | ||
386 | return s; | |
387 | } | |
388 | ||
c227f099 | 389 | static void lance_init(NICInfo *nd, target_phys_addr_t leaddr, |
74ff8d90 | 390 | void *dma_opaque, qemu_irq irq) |
9d07d757 PB |
391 | { |
392 | DeviceState *dev; | |
393 | SysBusDevice *s; | |
74ff8d90 | 394 | qemu_irq reset; |
9d07d757 PB |
395 | |
396 | qemu_check_nic_model(&nd_table[0], "lance"); | |
397 | ||
398 | dev = qdev_create(NULL, "lance"); | |
76224833 | 399 | qdev_set_nic_properties(dev, nd); |
daa65491 | 400 | qdev_prop_set_ptr(dev, "dma", dma_opaque); |
e23a1b33 | 401 | qdev_init_nofail(dev); |
9d07d757 PB |
402 | s = sysbus_from_qdev(dev); |
403 | sysbus_mmio_map(s, 0, leaddr); | |
404 | sysbus_connect_irq(s, 0, irq); | |
74ff8d90 BS |
405 | reset = qdev_get_gpio_in(dev, 0); |
406 | qdev_connect_gpio_out(dma_opaque, 0, reset); | |
9d07d757 PB |
407 | } |
408 | ||
c227f099 AL |
409 | static DeviceState *slavio_intctl_init(target_phys_addr_t addr, |
410 | target_phys_addr_t addrg, | |
462eda24 | 411 | qemu_irq **parent_irq) |
4b48bf05 BS |
412 | { |
413 | DeviceState *dev; | |
414 | SysBusDevice *s; | |
415 | unsigned int i, j; | |
416 | ||
417 | dev = qdev_create(NULL, "slavio_intctl"); | |
e23a1b33 | 418 | qdev_init_nofail(dev); |
4b48bf05 BS |
419 | |
420 | s = sysbus_from_qdev(dev); | |
421 | ||
422 | for (i = 0; i < MAX_CPUS; i++) { | |
423 | for (j = 0; j < MAX_PILS; j++) { | |
424 | sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]); | |
425 | } | |
426 | } | |
427 | sysbus_mmio_map(s, 0, addrg); | |
428 | for (i = 0; i < MAX_CPUS; i++) { | |
429 | sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE); | |
430 | } | |
431 | ||
432 | return dev; | |
433 | } | |
434 | ||
435 | #define SYS_TIMER_OFFSET 0x10000ULL | |
436 | #define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu) | |
437 | ||
c227f099 | 438 | static void slavio_timer_init_all(target_phys_addr_t addr, qemu_irq master_irq, |
4b48bf05 BS |
439 | qemu_irq *cpu_irqs, unsigned int num_cpus) |
440 | { | |
441 | DeviceState *dev; | |
442 | SysBusDevice *s; | |
443 | unsigned int i; | |
444 | ||
445 | dev = qdev_create(NULL, "slavio_timer"); | |
446 | qdev_prop_set_uint32(dev, "num_cpus", num_cpus); | |
e23a1b33 | 447 | qdev_init_nofail(dev); |
4b48bf05 BS |
448 | s = sysbus_from_qdev(dev); |
449 | sysbus_connect_irq(s, 0, master_irq); | |
450 | sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET); | |
451 | ||
452 | for (i = 0; i < MAX_CPUS; i++) { | |
c227f099 | 453 | sysbus_mmio_map(s, i + 1, addr + (target_phys_addr_t)CPU_TIMER_OFFSET(i)); |
4b48bf05 BS |
454 | sysbus_connect_irq(s, i + 1, cpu_irqs[i]); |
455 | } | |
456 | } | |
457 | ||
458 | #define MISC_LEDS 0x01600000 | |
459 | #define MISC_CFG 0x01800000 | |
460 | #define MISC_DIAG 0x01a00000 | |
461 | #define MISC_MDM 0x01b00000 | |
462 | #define MISC_SYS 0x01f00000 | |
463 | ||
c227f099 AL |
464 | static void slavio_misc_init(target_phys_addr_t base, |
465 | target_phys_addr_t aux1_base, | |
466 | target_phys_addr_t aux2_base, qemu_irq irq, | |
b2b6f6ec | 467 | qemu_irq fdc_tc) |
4b48bf05 BS |
468 | { |
469 | DeviceState *dev; | |
470 | SysBusDevice *s; | |
471 | ||
472 | dev = qdev_create(NULL, "slavio_misc"); | |
e23a1b33 | 473 | qdev_init_nofail(dev); |
4b48bf05 BS |
474 | s = sysbus_from_qdev(dev); |
475 | if (base) { | |
476 | /* 8 bit registers */ | |
477 | /* Slavio control */ | |
478 | sysbus_mmio_map(s, 0, base + MISC_CFG); | |
479 | /* Diagnostics */ | |
480 | sysbus_mmio_map(s, 1, base + MISC_DIAG); | |
481 | /* Modem control */ | |
482 | sysbus_mmio_map(s, 2, base + MISC_MDM); | |
483 | /* 16 bit registers */ | |
484 | /* ss600mp diag LEDs */ | |
485 | sysbus_mmio_map(s, 3, base + MISC_LEDS); | |
486 | /* 32 bit registers */ | |
487 | /* System control */ | |
488 | sysbus_mmio_map(s, 4, base + MISC_SYS); | |
489 | } | |
490 | if (aux1_base) { | |
491 | /* AUX 1 (Misc System Functions) */ | |
492 | sysbus_mmio_map(s, 5, aux1_base); | |
493 | } | |
494 | if (aux2_base) { | |
495 | /* AUX 2 (Software Powerdown Control) */ | |
496 | sysbus_mmio_map(s, 6, aux2_base); | |
497 | } | |
498 | sysbus_connect_irq(s, 0, irq); | |
499 | sysbus_connect_irq(s, 1, fdc_tc); | |
d9c32310 | 500 | qemu_system_powerdown = qdev_get_gpio_in(dev, 0); |
4b48bf05 BS |
501 | } |
502 | ||
c227f099 | 503 | static void ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version) |
4b48bf05 BS |
504 | { |
505 | DeviceState *dev; | |
506 | SysBusDevice *s; | |
507 | ||
508 | dev = qdev_create(NULL, "eccmemctl"); | |
509 | qdev_prop_set_uint32(dev, "version", version); | |
e23a1b33 | 510 | qdev_init_nofail(dev); |
4b48bf05 BS |
511 | s = sysbus_from_qdev(dev); |
512 | sysbus_connect_irq(s, 0, irq); | |
513 | sysbus_mmio_map(s, 0, base); | |
514 | if (version == 0) { // SS-600MP only | |
515 | sysbus_mmio_map(s, 1, base + 0x1000); | |
516 | } | |
517 | } | |
518 | ||
c227f099 | 519 | static void apc_init(target_phys_addr_t power_base, qemu_irq cpu_halt) |
4b48bf05 BS |
520 | { |
521 | DeviceState *dev; | |
522 | SysBusDevice *s; | |
523 | ||
524 | dev = qdev_create(NULL, "apc"); | |
e23a1b33 | 525 | qdev_init_nofail(dev); |
4b48bf05 BS |
526 | s = sysbus_from_qdev(dev); |
527 | /* Power management (APC) XXX: not a Slavio device */ | |
528 | sysbus_mmio_map(s, 0, power_base); | |
529 | sysbus_connect_irq(s, 0, cpu_halt); | |
530 | } | |
531 | ||
c227f099 | 532 | static void tcx_init(target_phys_addr_t addr, int vram_size, int width, |
4b48bf05 BS |
533 | int height, int depth) |
534 | { | |
535 | DeviceState *dev; | |
536 | SysBusDevice *s; | |
537 | ||
538 | dev = qdev_create(NULL, "SUNW,tcx"); | |
539 | qdev_prop_set_taddr(dev, "addr", addr); | |
540 | qdev_prop_set_uint32(dev, "vram_size", vram_size); | |
541 | qdev_prop_set_uint16(dev, "width", width); | |
542 | qdev_prop_set_uint16(dev, "height", height); | |
543 | qdev_prop_set_uint16(dev, "depth", depth); | |
e23a1b33 | 544 | qdev_init_nofail(dev); |
4b48bf05 BS |
545 | s = sysbus_from_qdev(dev); |
546 | /* 8-bit plane */ | |
547 | sysbus_mmio_map(s, 0, addr + 0x00800000ULL); | |
548 | /* DAC */ | |
549 | sysbus_mmio_map(s, 1, addr + 0x00200000ULL); | |
550 | /* TEC (dummy) */ | |
551 | sysbus_mmio_map(s, 2, addr + 0x00700000ULL); | |
552 | /* THC 24 bit: NetBSD writes here even with 8-bit display: dummy */ | |
553 | sysbus_mmio_map(s, 3, addr + 0x00301000ULL); | |
554 | if (depth == 24) { | |
555 | /* 24-bit plane */ | |
556 | sysbus_mmio_map(s, 4, addr + 0x02000000ULL); | |
557 | /* Control plane */ | |
558 | sysbus_mmio_map(s, 5, addr + 0x0a000000ULL); | |
559 | } else { | |
560 | /* THC 8 bit (dummy) */ | |
561 | sysbus_mmio_map(s, 4, addr + 0x00300000ULL); | |
562 | } | |
563 | } | |
564 | ||
325f2747 BS |
565 | /* NCR89C100/MACIO Internal ID register */ |
566 | static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 }; | |
567 | ||
c227f099 | 568 | static void idreg_init(target_phys_addr_t addr) |
325f2747 BS |
569 | { |
570 | DeviceState *dev; | |
571 | SysBusDevice *s; | |
572 | ||
573 | dev = qdev_create(NULL, "macio_idreg"); | |
e23a1b33 | 574 | qdev_init_nofail(dev); |
325f2747 BS |
575 | s = sysbus_from_qdev(dev); |
576 | ||
577 | sysbus_mmio_map(s, 0, addr); | |
578 | cpu_physical_memory_write_rom(addr, idreg_data, sizeof(idreg_data)); | |
579 | } | |
580 | ||
81a322d4 | 581 | static int idreg_init1(SysBusDevice *dev) |
325f2747 | 582 | { |
c227f099 | 583 | ram_addr_t idreg_offset; |
325f2747 BS |
584 | |
585 | idreg_offset = qemu_ram_alloc(sizeof(idreg_data)); | |
586 | sysbus_init_mmio(dev, sizeof(idreg_data), idreg_offset | IO_MEM_ROM); | |
81a322d4 | 587 | return 0; |
325f2747 BS |
588 | } |
589 | ||
590 | static SysBusDeviceInfo idreg_info = { | |
591 | .init = idreg_init1, | |
592 | .qdev.name = "macio_idreg", | |
593 | .qdev.size = sizeof(SysBusDevice), | |
325f2747 BS |
594 | }; |
595 | ||
596 | static void idreg_register_devices(void) | |
597 | { | |
598 | sysbus_register_withprop(&idreg_info); | |
599 | } | |
600 | ||
601 | device_init(idreg_register_devices); | |
602 | ||
c5de386a AT |
603 | /* SS-5 TCX AFX register */ |
604 | static void afx_init(target_phys_addr_t addr) | |
605 | { | |
606 | DeviceState *dev; | |
607 | SysBusDevice *s; | |
608 | ||
609 | dev = qdev_create(NULL, "tcx_afx"); | |
610 | qdev_init_nofail(dev); | |
611 | s = sysbus_from_qdev(dev); | |
612 | ||
613 | sysbus_mmio_map(s, 0, addr); | |
614 | } | |
615 | ||
616 | static int afx_init1(SysBusDevice *dev) | |
617 | { | |
618 | ram_addr_t afx_offset; | |
619 | ||
620 | afx_offset = qemu_ram_alloc(4); | |
621 | sysbus_init_mmio(dev, 4, afx_offset | IO_MEM_RAM); | |
622 | return 0; | |
623 | } | |
624 | ||
625 | static SysBusDeviceInfo afx_info = { | |
626 | .init = afx_init1, | |
627 | .qdev.name = "tcx_afx", | |
628 | .qdev.size = sizeof(SysBusDevice), | |
629 | }; | |
630 | ||
631 | static void afx_register_devices(void) | |
632 | { | |
633 | sysbus_register_withprop(&afx_info); | |
634 | } | |
635 | ||
636 | device_init(afx_register_devices); | |
637 | ||
f48f6569 | 638 | /* Boot PROM (OpenBIOS) */ |
c227f099 | 639 | static void prom_init(target_phys_addr_t addr, const char *bios_name) |
f48f6569 BS |
640 | { |
641 | DeviceState *dev; | |
642 | SysBusDevice *s; | |
643 | char *filename; | |
644 | int ret; | |
645 | ||
646 | dev = qdev_create(NULL, "openprom"); | |
e23a1b33 | 647 | qdev_init_nofail(dev); |
f48f6569 BS |
648 | s = sysbus_from_qdev(dev); |
649 | ||
650 | sysbus_mmio_map(s, 0, addr); | |
651 | ||
652 | /* load boot prom */ | |
653 | if (bios_name == NULL) { | |
654 | bios_name = PROM_FILENAME; | |
655 | } | |
656 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); | |
657 | if (filename) { | |
ca20cf32 BS |
658 | ret = load_elf(filename, addr - PROM_VADDR, NULL, NULL, NULL, |
659 | 1, ELF_MACHINE, 0); | |
f48f6569 BS |
660 | if (ret < 0 || ret > PROM_SIZE_MAX) { |
661 | ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); | |
662 | } | |
663 | qemu_free(filename); | |
664 | } else { | |
665 | ret = -1; | |
666 | } | |
667 | if (ret < 0 || ret > PROM_SIZE_MAX) { | |
668 | fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); | |
669 | exit(1); | |
670 | } | |
671 | } | |
672 | ||
81a322d4 | 673 | static int prom_init1(SysBusDevice *dev) |
f48f6569 | 674 | { |
c227f099 | 675 | ram_addr_t prom_offset; |
f48f6569 BS |
676 | |
677 | prom_offset = qemu_ram_alloc(PROM_SIZE_MAX); | |
678 | sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM); | |
81a322d4 | 679 | return 0; |
f48f6569 BS |
680 | } |
681 | ||
682 | static SysBusDeviceInfo prom_info = { | |
683 | .init = prom_init1, | |
684 | .qdev.name = "openprom", | |
685 | .qdev.size = sizeof(SysBusDevice), | |
ee6847d1 GH |
686 | .qdev.props = (Property[]) { |
687 | {/* end of property list */} | |
f48f6569 BS |
688 | } |
689 | }; | |
690 | ||
691 | static void prom_register_devices(void) | |
692 | { | |
693 | sysbus_register_withprop(&prom_info); | |
694 | } | |
695 | ||
696 | device_init(prom_register_devices); | |
697 | ||
ee6847d1 GH |
698 | typedef struct RamDevice |
699 | { | |
700 | SysBusDevice busdev; | |
04843626 | 701 | uint64_t size; |
ee6847d1 GH |
702 | } RamDevice; |
703 | ||
a350db85 | 704 | /* System RAM */ |
81a322d4 | 705 | static int ram_init1(SysBusDevice *dev) |
a350db85 | 706 | { |
c227f099 | 707 | ram_addr_t RAM_size, ram_offset; |
ee6847d1 | 708 | RamDevice *d = FROM_SYSBUS(RamDevice, dev); |
a350db85 | 709 | |
ee6847d1 | 710 | RAM_size = d->size; |
a350db85 BS |
711 | |
712 | ram_offset = qemu_ram_alloc(RAM_size); | |
713 | sysbus_init_mmio(dev, RAM_size, ram_offset); | |
81a322d4 | 714 | return 0; |
a350db85 BS |
715 | } |
716 | ||
c227f099 | 717 | static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size, |
a350db85 BS |
718 | uint64_t max_mem) |
719 | { | |
720 | DeviceState *dev; | |
721 | SysBusDevice *s; | |
ee6847d1 | 722 | RamDevice *d; |
a350db85 BS |
723 | |
724 | /* allocate RAM */ | |
725 | if ((uint64_t)RAM_size > max_mem) { | |
726 | fprintf(stderr, | |
727 | "qemu: Too much memory for this machine: %d, maximum %d\n", | |
728 | (unsigned int)(RAM_size / (1024 * 1024)), | |
729 | (unsigned int)(max_mem / (1024 * 1024))); | |
730 | exit(1); | |
731 | } | |
732 | dev = qdev_create(NULL, "memory"); | |
a350db85 BS |
733 | s = sysbus_from_qdev(dev); |
734 | ||
ee6847d1 GH |
735 | d = FROM_SYSBUS(RamDevice, s); |
736 | d->size = RAM_size; | |
e23a1b33 | 737 | qdev_init_nofail(dev); |
ee6847d1 | 738 | |
a350db85 BS |
739 | sysbus_mmio_map(s, 0, addr); |
740 | } | |
741 | ||
742 | static SysBusDeviceInfo ram_info = { | |
743 | .init = ram_init1, | |
744 | .qdev.name = "memory", | |
ee6847d1 GH |
745 | .qdev.size = sizeof(RamDevice), |
746 | .qdev.props = (Property[]) { | |
c885159a GH |
747 | DEFINE_PROP_UINT64("size", RamDevice, size, 0), |
748 | DEFINE_PROP_END_OF_LIST(), | |
a350db85 BS |
749 | } |
750 | }; | |
751 | ||
752 | static void ram_register_devices(void) | |
753 | { | |
754 | sysbus_register_withprop(&ram_info); | |
755 | } | |
756 | ||
757 | device_init(ram_register_devices); | |
758 | ||
89835363 BS |
759 | static void cpu_devinit(const char *cpu_model, unsigned int id, |
760 | uint64_t prom_addr, qemu_irq **cpu_irqs) | |
666713c0 BS |
761 | { |
762 | CPUState *env; | |
763 | ||
764 | env = cpu_init(cpu_model); | |
765 | if (!env) { | |
766 | fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n"); | |
767 | exit(1); | |
768 | } | |
769 | ||
770 | cpu_sparc_set_id(env, id); | |
771 | if (id == 0) { | |
772 | qemu_register_reset(main_cpu_reset, env); | |
773 | } else { | |
774 | qemu_register_reset(secondary_cpu_reset, env); | |
775 | env->halted = 1; | |
776 | } | |
777 | *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS); | |
778 | env->prom_addr = prom_addr; | |
666713c0 BS |
779 | } |
780 | ||
c227f099 | 781 | static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size, |
3ebf5aaf | 782 | const char *boot_device, |
3023f332 | 783 | const char *kernel_filename, |
3ebf5aaf BS |
784 | const char *kernel_cmdline, |
785 | const char *initrd_filename, const char *cpu_model) | |
420557e8 | 786 | { |
713c45fa | 787 | unsigned int i; |
cfb9de9c | 788 | void *iommu, *espdma, *ledma, *nvram; |
a1961a4b | 789 | qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS], |
6f6260c7 | 790 | espdma_irq, ledma_irq; |
74ff8d90 | 791 | qemu_irq esp_reset; |
2582cfa0 | 792 | qemu_irq fdc_tc; |
6d0c293d | 793 | qemu_irq *cpu_halt; |
5c6602c5 | 794 | unsigned long kernel_size; |
fd8014e1 | 795 | DriveInfo *fd[MAX_FD]; |
3cce6243 | 796 | void *fw_cfg; |
420557e8 | 797 | |
ba3c64fb | 798 | /* init CPUs */ |
3ebf5aaf BS |
799 | if (!cpu_model) |
800 | cpu_model = hwdef->default_cpu_model; | |
b3a23197 | 801 | |
ba3c64fb | 802 | for(i = 0; i < smp_cpus; i++) { |
89835363 | 803 | cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]); |
ba3c64fb | 804 | } |
b3a23197 BS |
805 | |
806 | for (i = smp_cpus; i < MAX_CPUS; i++) | |
807 | cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS); | |
808 | ||
3ebf5aaf | 809 | |
3ebf5aaf | 810 | /* set up devices */ |
a350db85 BS |
811 | ram_init(0, RAM_size, hwdef->max_mem); |
812 | ||
f48f6569 BS |
813 | prom_init(hwdef->slavio_base, bios_name); |
814 | ||
d453c2c3 BS |
815 | slavio_intctl = slavio_intctl_init(hwdef->intctl_base, |
816 | hwdef->intctl_base + 0x10000ULL, | |
462eda24 | 817 | cpu_irqs); |
a1961a4b BS |
818 | |
819 | for (i = 0; i < 32; i++) { | |
d453c2c3 | 820 | slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i); |
a1961a4b BS |
821 | } |
822 | for (i = 0; i < MAX_CPUS; i++) { | |
d453c2c3 | 823 | slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i); |
a1961a4b | 824 | } |
b3a23197 | 825 | |
fe096129 | 826 | if (hwdef->idreg_base) { |
325f2747 | 827 | idreg_init(hwdef->idreg_base); |
4c2485de BS |
828 | } |
829 | ||
c5de386a AT |
830 | if (hwdef->afx_base) { |
831 | afx_init(hwdef->afx_base); | |
832 | } | |
833 | ||
ff403da6 | 834 | iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version, |
c533e0b3 | 835 | slavio_irq[30]); |
ff403da6 | 836 | |
c533e0b3 | 837 | espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18], |
74ff8d90 | 838 | iommu, &espdma_irq); |
2d069bab | 839 | |
5aca8c3b | 840 | ledma = sparc32_dma_init(hwdef->dma_base + 16ULL, |
74ff8d90 | 841 | slavio_irq[16], iommu, &ledma_irq); |
ba3c64fb | 842 | |
eee0b836 BS |
843 | if (graphic_depth != 8 && graphic_depth != 24) { |
844 | fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth); | |
845 | exit (1); | |
846 | } | |
d95d8f1c | 847 | tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height, |
dc828ca1 | 848 | graphic_depth); |
dbe06e18 | 849 | |
74ff8d90 | 850 | lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq); |
dbe06e18 | 851 | |
d95d8f1c | 852 | nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8); |
81732d19 | 853 | |
c533e0b3 | 854 | slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus); |
81732d19 | 855 | |
c533e0b3 | 856 | slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14], |
993fbfdb | 857 | display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1); |
b81b3b10 FB |
858 | // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device |
859 | // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device | |
c533e0b3 | 860 | escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15], |
aeeb69c7 | 861 | serial_hds[0], serial_hds[1], ESCC_CLOCK, 1); |
741402f9 | 862 | |
6d0c293d | 863 | cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1); |
b2b6f6ec BS |
864 | slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base, |
865 | slavio_irq[30], fdc_tc); | |
866 | ||
2582cfa0 BS |
867 | if (hwdef->apc_base) { |
868 | apc_init(hwdef->apc_base, cpu_halt[0]); | |
869 | } | |
2be17ebd | 870 | |
fe096129 | 871 | if (hwdef->fd_base) { |
e4bcb14c | 872 | /* there is zero or one floppy drive */ |
309e60bd | 873 | memset(fd, 0, sizeof(fd)); |
fd8014e1 | 874 | fd[0] = drive_get(IF_FLOPPY, 0, 0); |
c533e0b3 | 875 | sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd, |
2582cfa0 | 876 | &fdc_tc); |
e4bcb14c TS |
877 | } |
878 | ||
879 | if (drive_get_max_bus(IF_SCSI) > 0) { | |
880 | fprintf(stderr, "qemu: too many SCSI bus\n"); | |
881 | exit(1); | |
882 | } | |
883 | ||
74ff8d90 | 884 | esp_reset = qdev_get_gpio_in(espdma, 0); |
cfb9de9c PB |
885 | esp_init(hwdef->esp_base, 2, |
886 | espdma_memory_read, espdma_memory_write, | |
74ff8d90 BS |
887 | espdma, espdma_irq, &esp_reset); |
888 | ||
f1587550 | 889 | |
fa28ec52 BS |
890 | if (hwdef->cs_base) { |
891 | sysbus_create_simple("SUNW,CS4231", hwdef->cs_base, | |
c533e0b3 | 892 | slavio_irq[5]); |
fa28ec52 | 893 | } |
b3ceef24 | 894 | |
293f78bc BS |
895 | kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename, |
896 | RAM_size); | |
36cd9210 | 897 | |
36cd9210 | 898 | nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline, |
b3ceef24 | 899 | boot_device, RAM_size, kernel_size, graphic_width, |
905fdcb5 BS |
900 | graphic_height, graphic_depth, hwdef->nvram_machine_id, |
901 | "Sun4m"); | |
7eb0c8e8 | 902 | |
fe096129 | 903 | if (hwdef->ecc_base) |
c533e0b3 | 904 | ecc_init(hwdef->ecc_base, slavio_irq[28], |
e42c20b4 | 905 | hwdef->ecc_version); |
3cce6243 BS |
906 | |
907 | fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2); | |
908 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); | |
905fdcb5 BS |
909 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
910 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); | |
fbfcf955 | 911 | fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth); |
513f789f BS |
912 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR); |
913 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
914 | if (kernel_cmdline) { | |
915 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR); | |
3c178e72 | 916 | pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline); |
6bb4ca57 BS |
917 | fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA, |
918 | (uint8_t*)strdup(kernel_cmdline), | |
919 | strlen(kernel_cmdline) + 1); | |
513f789f BS |
920 | } else { |
921 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0); | |
922 | } | |
923 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR); | |
924 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used | |
925 | fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]); | |
926 | qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); | |
36cd9210 BS |
927 | } |
928 | ||
905fdcb5 BS |
929 | enum { |
930 | ss2_id = 0, | |
931 | ss5_id = 32, | |
932 | vger_id, | |
933 | lx_id, | |
934 | ss4_id, | |
935 | scls_id, | |
936 | sbook_id, | |
937 | ss10_id = 64, | |
938 | ss20_id, | |
939 | ss600mp_id, | |
940 | ss1000_id = 96, | |
941 | ss2000_id, | |
942 | }; | |
943 | ||
8137cde8 | 944 | static const struct sun4m_hwdef sun4m_hwdefs[] = { |
36cd9210 BS |
945 | /* SS-5 */ |
946 | { | |
947 | .iommu_base = 0x10000000, | |
948 | .tcx_base = 0x50000000, | |
949 | .cs_base = 0x6c000000, | |
384ccb5d | 950 | .slavio_base = 0x70000000, |
36cd9210 BS |
951 | .ms_kb_base = 0x71000000, |
952 | .serial_base = 0x71100000, | |
953 | .nvram_base = 0x71200000, | |
954 | .fd_base = 0x71400000, | |
955 | .counter_base = 0x71d00000, | |
956 | .intctl_base = 0x71e00000, | |
4c2485de | 957 | .idreg_base = 0x78000000, |
36cd9210 BS |
958 | .dma_base = 0x78400000, |
959 | .esp_base = 0x78800000, | |
960 | .le_base = 0x78c00000, | |
127fc407 | 961 | .apc_base = 0x6a000000, |
c5de386a | 962 | .afx_base = 0x6e000000, |
0019ad53 BS |
963 | .aux1_base = 0x71900000, |
964 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
965 | .nvram_machine_id = 0x80, |
966 | .machine_id = ss5_id, | |
cf3102ac | 967 | .iommu_version = 0x05000000, |
3ebf5aaf BS |
968 | .max_mem = 0x10000000, |
969 | .default_cpu_model = "Fujitsu MB86904", | |
e0353fe2 BS |
970 | }, |
971 | /* SS-10 */ | |
e0353fe2 | 972 | { |
5dcb6b91 BS |
973 | .iommu_base = 0xfe0000000ULL, |
974 | .tcx_base = 0xe20000000ULL, | |
5dcb6b91 BS |
975 | .slavio_base = 0xff0000000ULL, |
976 | .ms_kb_base = 0xff1000000ULL, | |
977 | .serial_base = 0xff1100000ULL, | |
978 | .nvram_base = 0xff1200000ULL, | |
979 | .fd_base = 0xff1700000ULL, | |
980 | .counter_base = 0xff1300000ULL, | |
981 | .intctl_base = 0xff1400000ULL, | |
4c2485de | 982 | .idreg_base = 0xef0000000ULL, |
5dcb6b91 BS |
983 | .dma_base = 0xef0400000ULL, |
984 | .esp_base = 0xef0800000ULL, | |
985 | .le_base = 0xef0c00000ULL, | |
0019ad53 | 986 | .apc_base = 0xefa000000ULL, // XXX should not exist |
127fc407 BS |
987 | .aux1_base = 0xff1800000ULL, |
988 | .aux2_base = 0xff1a01000ULL, | |
7eb0c8e8 BS |
989 | .ecc_base = 0xf00000000ULL, |
990 | .ecc_version = 0x10000000, // version 0, implementation 1 | |
905fdcb5 BS |
991 | .nvram_machine_id = 0x72, |
992 | .machine_id = ss10_id, | |
7fbfb139 | 993 | .iommu_version = 0x03000000, |
6ef05b95 | 994 | .max_mem = 0xf00000000ULL, |
3ebf5aaf | 995 | .default_cpu_model = "TI SuperSparc II", |
36cd9210 | 996 | }, |
6a3b9cc9 BS |
997 | /* SS-600MP */ |
998 | { | |
999 | .iommu_base = 0xfe0000000ULL, | |
1000 | .tcx_base = 0xe20000000ULL, | |
6a3b9cc9 BS |
1001 | .slavio_base = 0xff0000000ULL, |
1002 | .ms_kb_base = 0xff1000000ULL, | |
1003 | .serial_base = 0xff1100000ULL, | |
1004 | .nvram_base = 0xff1200000ULL, | |
6a3b9cc9 BS |
1005 | .counter_base = 0xff1300000ULL, |
1006 | .intctl_base = 0xff1400000ULL, | |
1007 | .dma_base = 0xef0081000ULL, | |
1008 | .esp_base = 0xef0080000ULL, | |
1009 | .le_base = 0xef0060000ULL, | |
0019ad53 | 1010 | .apc_base = 0xefa000000ULL, // XXX should not exist |
127fc407 BS |
1011 | .aux1_base = 0xff1800000ULL, |
1012 | .aux2_base = 0xff1a01000ULL, // XXX should not exist | |
7eb0c8e8 BS |
1013 | .ecc_base = 0xf00000000ULL, |
1014 | .ecc_version = 0x00000000, // version 0, implementation 0 | |
905fdcb5 BS |
1015 | .nvram_machine_id = 0x71, |
1016 | .machine_id = ss600mp_id, | |
7fbfb139 | 1017 | .iommu_version = 0x01000000, |
6ef05b95 | 1018 | .max_mem = 0xf00000000ULL, |
3ebf5aaf | 1019 | .default_cpu_model = "TI SuperSparc II", |
6a3b9cc9 | 1020 | }, |
ae40972f BS |
1021 | /* SS-20 */ |
1022 | { | |
1023 | .iommu_base = 0xfe0000000ULL, | |
1024 | .tcx_base = 0xe20000000ULL, | |
ae40972f BS |
1025 | .slavio_base = 0xff0000000ULL, |
1026 | .ms_kb_base = 0xff1000000ULL, | |
1027 | .serial_base = 0xff1100000ULL, | |
1028 | .nvram_base = 0xff1200000ULL, | |
1029 | .fd_base = 0xff1700000ULL, | |
1030 | .counter_base = 0xff1300000ULL, | |
1031 | .intctl_base = 0xff1400000ULL, | |
4c2485de | 1032 | .idreg_base = 0xef0000000ULL, |
ae40972f BS |
1033 | .dma_base = 0xef0400000ULL, |
1034 | .esp_base = 0xef0800000ULL, | |
1035 | .le_base = 0xef0c00000ULL, | |
0019ad53 | 1036 | .apc_base = 0xefa000000ULL, // XXX should not exist |
577d8dd4 BS |
1037 | .aux1_base = 0xff1800000ULL, |
1038 | .aux2_base = 0xff1a01000ULL, | |
ae40972f BS |
1039 | .ecc_base = 0xf00000000ULL, |
1040 | .ecc_version = 0x20000000, // version 0, implementation 2 | |
905fdcb5 BS |
1041 | .nvram_machine_id = 0x72, |
1042 | .machine_id = ss20_id, | |
ae40972f | 1043 | .iommu_version = 0x13000000, |
6ef05b95 | 1044 | .max_mem = 0xf00000000ULL, |
ae40972f BS |
1045 | .default_cpu_model = "TI SuperSparc II", |
1046 | }, | |
a526a31c BS |
1047 | /* Voyager */ |
1048 | { | |
1049 | .iommu_base = 0x10000000, | |
1050 | .tcx_base = 0x50000000, | |
a526a31c BS |
1051 | .slavio_base = 0x70000000, |
1052 | .ms_kb_base = 0x71000000, | |
1053 | .serial_base = 0x71100000, | |
1054 | .nvram_base = 0x71200000, | |
1055 | .fd_base = 0x71400000, | |
1056 | .counter_base = 0x71d00000, | |
1057 | .intctl_base = 0x71e00000, | |
1058 | .idreg_base = 0x78000000, | |
1059 | .dma_base = 0x78400000, | |
1060 | .esp_base = 0x78800000, | |
1061 | .le_base = 0x78c00000, | |
1062 | .apc_base = 0x71300000, // pmc | |
1063 | .aux1_base = 0x71900000, | |
1064 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1065 | .nvram_machine_id = 0x80, |
1066 | .machine_id = vger_id, | |
a526a31c | 1067 | .iommu_version = 0x05000000, |
a526a31c BS |
1068 | .max_mem = 0x10000000, |
1069 | .default_cpu_model = "Fujitsu MB86904", | |
1070 | }, | |
1071 | /* LX */ | |
1072 | { | |
1073 | .iommu_base = 0x10000000, | |
1074 | .tcx_base = 0x50000000, | |
a526a31c BS |
1075 | .slavio_base = 0x70000000, |
1076 | .ms_kb_base = 0x71000000, | |
1077 | .serial_base = 0x71100000, | |
1078 | .nvram_base = 0x71200000, | |
1079 | .fd_base = 0x71400000, | |
1080 | .counter_base = 0x71d00000, | |
1081 | .intctl_base = 0x71e00000, | |
1082 | .idreg_base = 0x78000000, | |
1083 | .dma_base = 0x78400000, | |
1084 | .esp_base = 0x78800000, | |
1085 | .le_base = 0x78c00000, | |
a526a31c BS |
1086 | .aux1_base = 0x71900000, |
1087 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1088 | .nvram_machine_id = 0x80, |
1089 | .machine_id = lx_id, | |
a526a31c | 1090 | .iommu_version = 0x04000000, |
a526a31c BS |
1091 | .max_mem = 0x10000000, |
1092 | .default_cpu_model = "TI MicroSparc I", | |
1093 | }, | |
1094 | /* SS-4 */ | |
1095 | { | |
1096 | .iommu_base = 0x10000000, | |
1097 | .tcx_base = 0x50000000, | |
1098 | .cs_base = 0x6c000000, | |
1099 | .slavio_base = 0x70000000, | |
1100 | .ms_kb_base = 0x71000000, | |
1101 | .serial_base = 0x71100000, | |
1102 | .nvram_base = 0x71200000, | |
1103 | .fd_base = 0x71400000, | |
1104 | .counter_base = 0x71d00000, | |
1105 | .intctl_base = 0x71e00000, | |
1106 | .idreg_base = 0x78000000, | |
1107 | .dma_base = 0x78400000, | |
1108 | .esp_base = 0x78800000, | |
1109 | .le_base = 0x78c00000, | |
1110 | .apc_base = 0x6a000000, | |
1111 | .aux1_base = 0x71900000, | |
1112 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1113 | .nvram_machine_id = 0x80, |
1114 | .machine_id = ss4_id, | |
a526a31c | 1115 | .iommu_version = 0x05000000, |
a526a31c BS |
1116 | .max_mem = 0x10000000, |
1117 | .default_cpu_model = "Fujitsu MB86904", | |
1118 | }, | |
1119 | /* SPARCClassic */ | |
1120 | { | |
1121 | .iommu_base = 0x10000000, | |
1122 | .tcx_base = 0x50000000, | |
a526a31c BS |
1123 | .slavio_base = 0x70000000, |
1124 | .ms_kb_base = 0x71000000, | |
1125 | .serial_base = 0x71100000, | |
1126 | .nvram_base = 0x71200000, | |
1127 | .fd_base = 0x71400000, | |
1128 | .counter_base = 0x71d00000, | |
1129 | .intctl_base = 0x71e00000, | |
1130 | .idreg_base = 0x78000000, | |
1131 | .dma_base = 0x78400000, | |
1132 | .esp_base = 0x78800000, | |
1133 | .le_base = 0x78c00000, | |
1134 | .apc_base = 0x6a000000, | |
1135 | .aux1_base = 0x71900000, | |
1136 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1137 | .nvram_machine_id = 0x80, |
1138 | .machine_id = scls_id, | |
a526a31c | 1139 | .iommu_version = 0x05000000, |
a526a31c BS |
1140 | .max_mem = 0x10000000, |
1141 | .default_cpu_model = "TI MicroSparc I", | |
1142 | }, | |
1143 | /* SPARCbook */ | |
1144 | { | |
1145 | .iommu_base = 0x10000000, | |
1146 | .tcx_base = 0x50000000, // XXX | |
a526a31c BS |
1147 | .slavio_base = 0x70000000, |
1148 | .ms_kb_base = 0x71000000, | |
1149 | .serial_base = 0x71100000, | |
1150 | .nvram_base = 0x71200000, | |
1151 | .fd_base = 0x71400000, | |
1152 | .counter_base = 0x71d00000, | |
1153 | .intctl_base = 0x71e00000, | |
1154 | .idreg_base = 0x78000000, | |
1155 | .dma_base = 0x78400000, | |
1156 | .esp_base = 0x78800000, | |
1157 | .le_base = 0x78c00000, | |
1158 | .apc_base = 0x6a000000, | |
1159 | .aux1_base = 0x71900000, | |
1160 | .aux2_base = 0x71910000, | |
905fdcb5 BS |
1161 | .nvram_machine_id = 0x80, |
1162 | .machine_id = sbook_id, | |
a526a31c | 1163 | .iommu_version = 0x05000000, |
a526a31c BS |
1164 | .max_mem = 0x10000000, |
1165 | .default_cpu_model = "TI MicroSparc I", | |
1166 | }, | |
36cd9210 BS |
1167 | }; |
1168 | ||
36cd9210 | 1169 | /* SPARCstation 5 hardware initialisation */ |
c227f099 | 1170 | static void ss5_init(ram_addr_t RAM_size, |
3023f332 | 1171 | const char *boot_device, |
b881c2c6 BS |
1172 | const char *kernel_filename, const char *kernel_cmdline, |
1173 | const char *initrd_filename, const char *cpu_model) | |
36cd9210 | 1174 | { |
3023f332 | 1175 | sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, kernel_filename, |
3ebf5aaf | 1176 | kernel_cmdline, initrd_filename, cpu_model); |
420557e8 | 1177 | } |
c0e564d5 | 1178 | |
e0353fe2 | 1179 | /* SPARCstation 10 hardware initialisation */ |
c227f099 | 1180 | static void ss10_init(ram_addr_t RAM_size, |
3023f332 | 1181 | const char *boot_device, |
b881c2c6 BS |
1182 | const char *kernel_filename, const char *kernel_cmdline, |
1183 | const char *initrd_filename, const char *cpu_model) | |
e0353fe2 | 1184 | { |
3023f332 | 1185 | sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, kernel_filename, |
3ebf5aaf | 1186 | kernel_cmdline, initrd_filename, cpu_model); |
e0353fe2 BS |
1187 | } |
1188 | ||
6a3b9cc9 | 1189 | /* SPARCserver 600MP hardware initialisation */ |
c227f099 | 1190 | static void ss600mp_init(ram_addr_t RAM_size, |
3023f332 | 1191 | const char *boot_device, |
77f193da BS |
1192 | const char *kernel_filename, |
1193 | const char *kernel_cmdline, | |
6a3b9cc9 BS |
1194 | const char *initrd_filename, const char *cpu_model) |
1195 | { | |
3023f332 | 1196 | sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, kernel_filename, |
3ebf5aaf | 1197 | kernel_cmdline, initrd_filename, cpu_model); |
6a3b9cc9 BS |
1198 | } |
1199 | ||
ae40972f | 1200 | /* SPARCstation 20 hardware initialisation */ |
c227f099 | 1201 | static void ss20_init(ram_addr_t RAM_size, |
3023f332 | 1202 | const char *boot_device, |
ae40972f BS |
1203 | const char *kernel_filename, const char *kernel_cmdline, |
1204 | const char *initrd_filename, const char *cpu_model) | |
1205 | { | |
3023f332 | 1206 | sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, kernel_filename, |
ee76f82e BS |
1207 | kernel_cmdline, initrd_filename, cpu_model); |
1208 | } | |
1209 | ||
a526a31c | 1210 | /* SPARCstation Voyager hardware initialisation */ |
c227f099 | 1211 | static void vger_init(ram_addr_t RAM_size, |
3023f332 | 1212 | const char *boot_device, |
a526a31c BS |
1213 | const char *kernel_filename, const char *kernel_cmdline, |
1214 | const char *initrd_filename, const char *cpu_model) | |
1215 | { | |
3023f332 | 1216 | sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, kernel_filename, |
a526a31c BS |
1217 | kernel_cmdline, initrd_filename, cpu_model); |
1218 | } | |
1219 | ||
1220 | /* SPARCstation LX hardware initialisation */ | |
c227f099 | 1221 | static void ss_lx_init(ram_addr_t RAM_size, |
3023f332 | 1222 | const char *boot_device, |
a526a31c BS |
1223 | const char *kernel_filename, const char *kernel_cmdline, |
1224 | const char *initrd_filename, const char *cpu_model) | |
1225 | { | |
3023f332 | 1226 | sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, kernel_filename, |
a526a31c BS |
1227 | kernel_cmdline, initrd_filename, cpu_model); |
1228 | } | |
1229 | ||
1230 | /* SPARCstation 4 hardware initialisation */ | |
c227f099 | 1231 | static void ss4_init(ram_addr_t RAM_size, |
3023f332 | 1232 | const char *boot_device, |
a526a31c BS |
1233 | const char *kernel_filename, const char *kernel_cmdline, |
1234 | const char *initrd_filename, const char *cpu_model) | |
1235 | { | |
3023f332 | 1236 | sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, kernel_filename, |
a526a31c BS |
1237 | kernel_cmdline, initrd_filename, cpu_model); |
1238 | } | |
1239 | ||
1240 | /* SPARCClassic hardware initialisation */ | |
c227f099 | 1241 | static void scls_init(ram_addr_t RAM_size, |
3023f332 | 1242 | const char *boot_device, |
a526a31c BS |
1243 | const char *kernel_filename, const char *kernel_cmdline, |
1244 | const char *initrd_filename, const char *cpu_model) | |
1245 | { | |
3023f332 | 1246 | sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, kernel_filename, |
a526a31c BS |
1247 | kernel_cmdline, initrd_filename, cpu_model); |
1248 | } | |
1249 | ||
1250 | /* SPARCbook hardware initialisation */ | |
c227f099 | 1251 | static void sbook_init(ram_addr_t RAM_size, |
3023f332 | 1252 | const char *boot_device, |
a526a31c BS |
1253 | const char *kernel_filename, const char *kernel_cmdline, |
1254 | const char *initrd_filename, const char *cpu_model) | |
1255 | { | |
3023f332 | 1256 | sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, kernel_filename, |
a526a31c BS |
1257 | kernel_cmdline, initrd_filename, cpu_model); |
1258 | } | |
1259 | ||
f80f9ec9 | 1260 | static QEMUMachine ss5_machine = { |
66de733b BS |
1261 | .name = "SS-5", |
1262 | .desc = "Sun4m platform, SPARCstation 5", | |
1263 | .init = ss5_init, | |
c9b1ae2c | 1264 | .use_scsi = 1, |
0c257437 | 1265 | .is_default = 1, |
c0e564d5 | 1266 | }; |
e0353fe2 | 1267 | |
f80f9ec9 | 1268 | static QEMUMachine ss10_machine = { |
66de733b BS |
1269 | .name = "SS-10", |
1270 | .desc = "Sun4m platform, SPARCstation 10", | |
1271 | .init = ss10_init, | |
c9b1ae2c | 1272 | .use_scsi = 1, |
1bcee014 | 1273 | .max_cpus = 4, |
e0353fe2 | 1274 | }; |
6a3b9cc9 | 1275 | |
f80f9ec9 | 1276 | static QEMUMachine ss600mp_machine = { |
66de733b BS |
1277 | .name = "SS-600MP", |
1278 | .desc = "Sun4m platform, SPARCserver 600MP", | |
1279 | .init = ss600mp_init, | |
c9b1ae2c | 1280 | .use_scsi = 1, |
1bcee014 | 1281 | .max_cpus = 4, |
6a3b9cc9 | 1282 | }; |
ae40972f | 1283 | |
f80f9ec9 | 1284 | static QEMUMachine ss20_machine = { |
66de733b BS |
1285 | .name = "SS-20", |
1286 | .desc = "Sun4m platform, SPARCstation 20", | |
1287 | .init = ss20_init, | |
c9b1ae2c | 1288 | .use_scsi = 1, |
1bcee014 | 1289 | .max_cpus = 4, |
ae40972f BS |
1290 | }; |
1291 | ||
f80f9ec9 | 1292 | static QEMUMachine voyager_machine = { |
66de733b BS |
1293 | .name = "Voyager", |
1294 | .desc = "Sun4m platform, SPARCstation Voyager", | |
1295 | .init = vger_init, | |
c9b1ae2c | 1296 | .use_scsi = 1, |
a526a31c BS |
1297 | }; |
1298 | ||
f80f9ec9 | 1299 | static QEMUMachine ss_lx_machine = { |
66de733b BS |
1300 | .name = "LX", |
1301 | .desc = "Sun4m platform, SPARCstation LX", | |
1302 | .init = ss_lx_init, | |
c9b1ae2c | 1303 | .use_scsi = 1, |
a526a31c BS |
1304 | }; |
1305 | ||
f80f9ec9 | 1306 | static QEMUMachine ss4_machine = { |
66de733b BS |
1307 | .name = "SS-4", |
1308 | .desc = "Sun4m platform, SPARCstation 4", | |
1309 | .init = ss4_init, | |
c9b1ae2c | 1310 | .use_scsi = 1, |
a526a31c BS |
1311 | }; |
1312 | ||
f80f9ec9 | 1313 | static QEMUMachine scls_machine = { |
66de733b BS |
1314 | .name = "SPARCClassic", |
1315 | .desc = "Sun4m platform, SPARCClassic", | |
1316 | .init = scls_init, | |
c9b1ae2c | 1317 | .use_scsi = 1, |
a526a31c BS |
1318 | }; |
1319 | ||
f80f9ec9 | 1320 | static QEMUMachine sbook_machine = { |
66de733b BS |
1321 | .name = "SPARCbook", |
1322 | .desc = "Sun4m platform, SPARCbook", | |
1323 | .init = sbook_init, | |
c9b1ae2c | 1324 | .use_scsi = 1, |
a526a31c BS |
1325 | }; |
1326 | ||
7d85892b BS |
1327 | static const struct sun4d_hwdef sun4d_hwdefs[] = { |
1328 | /* SS-1000 */ | |
1329 | { | |
1330 | .iounit_bases = { | |
1331 | 0xfe0200000ULL, | |
1332 | 0xfe1200000ULL, | |
1333 | 0xfe2200000ULL, | |
1334 | 0xfe3200000ULL, | |
1335 | -1, | |
1336 | }, | |
1337 | .tcx_base = 0x820000000ULL, | |
1338 | .slavio_base = 0xf00000000ULL, | |
1339 | .ms_kb_base = 0xf00240000ULL, | |
1340 | .serial_base = 0xf00200000ULL, | |
1341 | .nvram_base = 0xf00280000ULL, | |
1342 | .counter_base = 0xf00300000ULL, | |
1343 | .espdma_base = 0x800081000ULL, | |
1344 | .esp_base = 0x800080000ULL, | |
1345 | .ledma_base = 0x800040000ULL, | |
1346 | .le_base = 0x800060000ULL, | |
1347 | .sbi_base = 0xf02800000ULL, | |
905fdcb5 BS |
1348 | .nvram_machine_id = 0x80, |
1349 | .machine_id = ss1000_id, | |
7d85892b | 1350 | .iounit_version = 0x03000000, |
6ef05b95 | 1351 | .max_mem = 0xf00000000ULL, |
7d85892b BS |
1352 | .default_cpu_model = "TI SuperSparc II", |
1353 | }, | |
1354 | /* SS-2000 */ | |
1355 | { | |
1356 | .iounit_bases = { | |
1357 | 0xfe0200000ULL, | |
1358 | 0xfe1200000ULL, | |
1359 | 0xfe2200000ULL, | |
1360 | 0xfe3200000ULL, | |
1361 | 0xfe4200000ULL, | |
1362 | }, | |
1363 | .tcx_base = 0x820000000ULL, | |
1364 | .slavio_base = 0xf00000000ULL, | |
1365 | .ms_kb_base = 0xf00240000ULL, | |
1366 | .serial_base = 0xf00200000ULL, | |
1367 | .nvram_base = 0xf00280000ULL, | |
1368 | .counter_base = 0xf00300000ULL, | |
1369 | .espdma_base = 0x800081000ULL, | |
1370 | .esp_base = 0x800080000ULL, | |
1371 | .ledma_base = 0x800040000ULL, | |
1372 | .le_base = 0x800060000ULL, | |
1373 | .sbi_base = 0xf02800000ULL, | |
905fdcb5 BS |
1374 | .nvram_machine_id = 0x80, |
1375 | .machine_id = ss2000_id, | |
7d85892b | 1376 | .iounit_version = 0x03000000, |
6ef05b95 | 1377 | .max_mem = 0xf00000000ULL, |
7d85892b BS |
1378 | .default_cpu_model = "TI SuperSparc II", |
1379 | }, | |
1380 | }; | |
1381 | ||
c227f099 | 1382 | static DeviceState *sbi_init(target_phys_addr_t addr, qemu_irq **parent_irq) |
4b48bf05 BS |
1383 | { |
1384 | DeviceState *dev; | |
1385 | SysBusDevice *s; | |
1386 | unsigned int i; | |
1387 | ||
1388 | dev = qdev_create(NULL, "sbi"); | |
e23a1b33 | 1389 | qdev_init_nofail(dev); |
4b48bf05 BS |
1390 | |
1391 | s = sysbus_from_qdev(dev); | |
1392 | ||
1393 | for (i = 0; i < MAX_CPUS; i++) { | |
1394 | sysbus_connect_irq(s, i, *parent_irq[i]); | |
1395 | } | |
1396 | ||
1397 | sysbus_mmio_map(s, 0, addr); | |
1398 | ||
1399 | return dev; | |
1400 | } | |
1401 | ||
c227f099 | 1402 | static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size, |
7d85892b | 1403 | const char *boot_device, |
3023f332 | 1404 | const char *kernel_filename, |
7d85892b BS |
1405 | const char *kernel_cmdline, |
1406 | const char *initrd_filename, const char *cpu_model) | |
1407 | { | |
7d85892b | 1408 | unsigned int i; |
7fc06735 BS |
1409 | void *iounits[MAX_IOUNITS], *espdma, *ledma, *nvram; |
1410 | qemu_irq *cpu_irqs[MAX_CPUS], sbi_irq[32], sbi_cpu_irq[MAX_CPUS], | |
6f6260c7 | 1411 | espdma_irq, ledma_irq; |
74ff8d90 | 1412 | qemu_irq esp_reset; |
5c6602c5 | 1413 | unsigned long kernel_size; |
3cce6243 | 1414 | void *fw_cfg; |
7fc06735 | 1415 | DeviceState *dev; |
7d85892b BS |
1416 | |
1417 | /* init CPUs */ | |
1418 | if (!cpu_model) | |
1419 | cpu_model = hwdef->default_cpu_model; | |
1420 | ||
666713c0 | 1421 | for(i = 0; i < smp_cpus; i++) { |
89835363 | 1422 | cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]); |
7d85892b BS |
1423 | } |
1424 | ||
1425 | for (i = smp_cpus; i < MAX_CPUS; i++) | |
1426 | cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS); | |
1427 | ||
7d85892b | 1428 | /* set up devices */ |
a350db85 BS |
1429 | ram_init(0, RAM_size, hwdef->max_mem); |
1430 | ||
f48f6569 BS |
1431 | prom_init(hwdef->slavio_base, bios_name); |
1432 | ||
7fc06735 BS |
1433 | dev = sbi_init(hwdef->sbi_base, cpu_irqs); |
1434 | ||
1435 | for (i = 0; i < 32; i++) { | |
1436 | sbi_irq[i] = qdev_get_gpio_in(dev, i); | |
1437 | } | |
1438 | for (i = 0; i < MAX_CPUS; i++) { | |
1439 | sbi_cpu_irq[i] = qdev_get_gpio_in(dev, 32 + i); | |
1440 | } | |
7d85892b BS |
1441 | |
1442 | for (i = 0; i < MAX_IOUNITS; i++) | |
c227f099 | 1443 | if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1) |
ff403da6 BS |
1444 | iounits[i] = iommu_init(hwdef->iounit_bases[i], |
1445 | hwdef->iounit_version, | |
c533e0b3 | 1446 | sbi_irq[0]); |
7d85892b | 1447 | |
c533e0b3 | 1448 | espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[3], |
74ff8d90 | 1449 | iounits[0], &espdma_irq); |
7d85892b | 1450 | |
c533e0b3 | 1451 | ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[4], |
74ff8d90 | 1452 | iounits[0], &ledma_irq); |
7d85892b BS |
1453 | |
1454 | if (graphic_depth != 8 && graphic_depth != 24) { | |
1455 | fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth); | |
1456 | exit (1); | |
1457 | } | |
d95d8f1c | 1458 | tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height, |
dc828ca1 | 1459 | graphic_depth); |
7d85892b | 1460 | |
74ff8d90 | 1461 | lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq); |
7d85892b | 1462 | |
d95d8f1c | 1463 | nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0, 0x2000, 8); |
7d85892b | 1464 | |
c533e0b3 | 1465 | slavio_timer_init_all(hwdef->counter_base, sbi_irq[10], sbi_cpu_irq, smp_cpus); |
7d85892b | 1466 | |
c533e0b3 | 1467 | slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[12], |
993fbfdb | 1468 | display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1); |
7d85892b BS |
1469 | // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device |
1470 | // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device | |
c533e0b3 | 1471 | escc_init(hwdef->serial_base, sbi_irq[12], sbi_irq[12], |
aeeb69c7 | 1472 | serial_hds[0], serial_hds[1], ESCC_CLOCK, 1); |
7d85892b BS |
1473 | |
1474 | if (drive_get_max_bus(IF_SCSI) > 0) { | |
1475 | fprintf(stderr, "qemu: too many SCSI bus\n"); | |
1476 | exit(1); | |
1477 | } | |
1478 | ||
74ff8d90 | 1479 | esp_reset = qdev_get_gpio_in(espdma, 0); |
cfb9de9c PB |
1480 | esp_init(hwdef->esp_base, 2, |
1481 | espdma_memory_read, espdma_memory_write, | |
74ff8d90 | 1482 | espdma, espdma_irq, &esp_reset); |
7d85892b | 1483 | |
293f78bc BS |
1484 | kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename, |
1485 | RAM_size); | |
7d85892b BS |
1486 | |
1487 | nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline, | |
1488 | boot_device, RAM_size, kernel_size, graphic_width, | |
905fdcb5 BS |
1489 | graphic_height, graphic_depth, hwdef->nvram_machine_id, |
1490 | "Sun4d"); | |
3cce6243 BS |
1491 | |
1492 | fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2); | |
1493 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); | |
905fdcb5 BS |
1494 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
1495 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); | |
513f789f BS |
1496 | fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth); |
1497 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR); | |
1498 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
1499 | if (kernel_cmdline) { | |
1500 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR); | |
3c178e72 | 1501 | pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline); |
6bb4ca57 BS |
1502 | fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA, |
1503 | (uint8_t*)strdup(kernel_cmdline), | |
1504 | strlen(kernel_cmdline) + 1); | |
513f789f BS |
1505 | } else { |
1506 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0); | |
1507 | } | |
1508 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR); | |
1509 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used | |
1510 | fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]); | |
1511 | qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); | |
7d85892b BS |
1512 | } |
1513 | ||
1514 | /* SPARCserver 1000 hardware initialisation */ | |
c227f099 | 1515 | static void ss1000_init(ram_addr_t RAM_size, |
3023f332 | 1516 | const char *boot_device, |
7d85892b BS |
1517 | const char *kernel_filename, const char *kernel_cmdline, |
1518 | const char *initrd_filename, const char *cpu_model) | |
1519 | { | |
3023f332 | 1520 | sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, kernel_filename, |
7d85892b BS |
1521 | kernel_cmdline, initrd_filename, cpu_model); |
1522 | } | |
1523 | ||
1524 | /* SPARCcenter 2000 hardware initialisation */ | |
c227f099 | 1525 | static void ss2000_init(ram_addr_t RAM_size, |
3023f332 | 1526 | const char *boot_device, |
7d85892b BS |
1527 | const char *kernel_filename, const char *kernel_cmdline, |
1528 | const char *initrd_filename, const char *cpu_model) | |
1529 | { | |
3023f332 | 1530 | sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, kernel_filename, |
7d85892b BS |
1531 | kernel_cmdline, initrd_filename, cpu_model); |
1532 | } | |
1533 | ||
f80f9ec9 | 1534 | static QEMUMachine ss1000_machine = { |
66de733b BS |
1535 | .name = "SS-1000", |
1536 | .desc = "Sun4d platform, SPARCserver 1000", | |
1537 | .init = ss1000_init, | |
c9b1ae2c | 1538 | .use_scsi = 1, |
1bcee014 | 1539 | .max_cpus = 8, |
7d85892b BS |
1540 | }; |
1541 | ||
f80f9ec9 | 1542 | static QEMUMachine ss2000_machine = { |
66de733b BS |
1543 | .name = "SS-2000", |
1544 | .desc = "Sun4d platform, SPARCcenter 2000", | |
1545 | .init = ss2000_init, | |
c9b1ae2c | 1546 | .use_scsi = 1, |
1bcee014 | 1547 | .max_cpus = 20, |
7d85892b | 1548 | }; |
8137cde8 BS |
1549 | |
1550 | static const struct sun4c_hwdef sun4c_hwdefs[] = { | |
1551 | /* SS-2 */ | |
1552 | { | |
1553 | .iommu_base = 0xf8000000, | |
1554 | .tcx_base = 0xfe000000, | |
8137cde8 BS |
1555 | .slavio_base = 0xf6000000, |
1556 | .intctl_base = 0xf5000000, | |
1557 | .counter_base = 0xf3000000, | |
1558 | .ms_kb_base = 0xf0000000, | |
1559 | .serial_base = 0xf1000000, | |
1560 | .nvram_base = 0xf2000000, | |
1561 | .fd_base = 0xf7200000, | |
1562 | .dma_base = 0xf8400000, | |
1563 | .esp_base = 0xf8800000, | |
1564 | .le_base = 0xf8c00000, | |
8137cde8 | 1565 | .aux1_base = 0xf7400003, |
8137cde8 BS |
1566 | .nvram_machine_id = 0x55, |
1567 | .machine_id = ss2_id, | |
1568 | .max_mem = 0x10000000, | |
1569 | .default_cpu_model = "Cypress CY7C601", | |
1570 | }, | |
1571 | }; | |
1572 | ||
c227f099 | 1573 | static DeviceState *sun4c_intctl_init(target_phys_addr_t addr, |
4b48bf05 BS |
1574 | qemu_irq *parent_irq) |
1575 | { | |
1576 | DeviceState *dev; | |
1577 | SysBusDevice *s; | |
1578 | unsigned int i; | |
1579 | ||
1580 | dev = qdev_create(NULL, "sun4c_intctl"); | |
e23a1b33 | 1581 | qdev_init_nofail(dev); |
4b48bf05 BS |
1582 | |
1583 | s = sysbus_from_qdev(dev); | |
1584 | ||
1585 | for (i = 0; i < MAX_PILS; i++) { | |
1586 | sysbus_connect_irq(s, i, parent_irq[i]); | |
1587 | } | |
1588 | sysbus_mmio_map(s, 0, addr); | |
1589 | ||
1590 | return dev; | |
1591 | } | |
1592 | ||
c227f099 | 1593 | static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size, |
8137cde8 | 1594 | const char *boot_device, |
3023f332 | 1595 | const char *kernel_filename, |
8137cde8 BS |
1596 | const char *kernel_cmdline, |
1597 | const char *initrd_filename, const char *cpu_model) | |
1598 | { | |
cfb9de9c | 1599 | void *iommu, *espdma, *ledma, *nvram; |
e32cba29 | 1600 | qemu_irq *cpu_irqs, slavio_irq[8], espdma_irq, ledma_irq; |
74ff8d90 | 1601 | qemu_irq esp_reset; |
2582cfa0 | 1602 | qemu_irq fdc_tc; |
5c6602c5 | 1603 | unsigned long kernel_size; |
fd8014e1 | 1604 | DriveInfo *fd[MAX_FD]; |
8137cde8 | 1605 | void *fw_cfg; |
e32cba29 BS |
1606 | DeviceState *dev; |
1607 | unsigned int i; | |
8137cde8 BS |
1608 | |
1609 | /* init CPU */ | |
1610 | if (!cpu_model) | |
1611 | cpu_model = hwdef->default_cpu_model; | |
1612 | ||
89835363 | 1613 | cpu_devinit(cpu_model, 0, hwdef->slavio_base, &cpu_irqs); |
8137cde8 | 1614 | |
8137cde8 | 1615 | /* set up devices */ |
a350db85 BS |
1616 | ram_init(0, RAM_size, hwdef->max_mem); |
1617 | ||
f48f6569 BS |
1618 | prom_init(hwdef->slavio_base, bios_name); |
1619 | ||
e32cba29 BS |
1620 | dev = sun4c_intctl_init(hwdef->intctl_base, cpu_irqs); |
1621 | ||
1622 | for (i = 0; i < 8; i++) { | |
1623 | slavio_irq[i] = qdev_get_gpio_in(dev, i); | |
1624 | } | |
8137cde8 BS |
1625 | |
1626 | iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version, | |
c533e0b3 | 1627 | slavio_irq[1]); |
8137cde8 | 1628 | |
c533e0b3 | 1629 | espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[2], |
74ff8d90 | 1630 | iommu, &espdma_irq); |
8137cde8 BS |
1631 | |
1632 | ledma = sparc32_dma_init(hwdef->dma_base + 16ULL, | |
74ff8d90 | 1633 | slavio_irq[3], iommu, &ledma_irq); |
8137cde8 BS |
1634 | |
1635 | if (graphic_depth != 8 && graphic_depth != 24) { | |
1636 | fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth); | |
1637 | exit (1); | |
1638 | } | |
d95d8f1c | 1639 | tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height, |
dc828ca1 | 1640 | graphic_depth); |
8137cde8 | 1641 | |
74ff8d90 | 1642 | lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq); |
8137cde8 | 1643 | |
d95d8f1c | 1644 | nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x800, 2); |
8137cde8 | 1645 | |
c533e0b3 | 1646 | slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[1], |
993fbfdb | 1647 | display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1); |
8137cde8 BS |
1648 | // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device |
1649 | // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device | |
c533e0b3 BS |
1650 | escc_init(hwdef->serial_base, slavio_irq[1], |
1651 | slavio_irq[1], serial_hds[0], serial_hds[1], | |
aeeb69c7 | 1652 | ESCC_CLOCK, 1); |
8137cde8 | 1653 | |
b2b6f6ec | 1654 | slavio_misc_init(0, hwdef->aux1_base, 0, slavio_irq[1], fdc_tc); |
8137cde8 | 1655 | |
c227f099 | 1656 | if (hwdef->fd_base != (target_phys_addr_t)-1) { |
8137cde8 | 1657 | /* there is zero or one floppy drive */ |
ce802585 | 1658 | memset(fd, 0, sizeof(fd)); |
fd8014e1 | 1659 | fd[0] = drive_get(IF_FLOPPY, 0, 0); |
c533e0b3 | 1660 | sun4m_fdctrl_init(slavio_irq[1], hwdef->fd_base, fd, |
2582cfa0 | 1661 | &fdc_tc); |
8137cde8 BS |
1662 | } |
1663 | ||
1664 | if (drive_get_max_bus(IF_SCSI) > 0) { | |
1665 | fprintf(stderr, "qemu: too many SCSI bus\n"); | |
1666 | exit(1); | |
1667 | } | |
1668 | ||
74ff8d90 | 1669 | esp_reset = qdev_get_gpio_in(espdma, 0); |
cfb9de9c PB |
1670 | esp_init(hwdef->esp_base, 2, |
1671 | espdma_memory_read, espdma_memory_write, | |
74ff8d90 | 1672 | espdma, espdma_irq, &esp_reset); |
8137cde8 BS |
1673 | |
1674 | kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename, | |
1675 | RAM_size); | |
1676 | ||
1677 | nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline, | |
1678 | boot_device, RAM_size, kernel_size, graphic_width, | |
1679 | graphic_height, graphic_depth, hwdef->nvram_machine_id, | |
1680 | "Sun4c"); | |
1681 | ||
1682 | fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2); | |
1683 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); | |
1684 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); | |
1685 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); | |
513f789f BS |
1686 | fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth); |
1687 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR); | |
1688 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
1689 | if (kernel_cmdline) { | |
1690 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR); | |
3c178e72 | 1691 | pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline); |
6bb4ca57 BS |
1692 | fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA, |
1693 | (uint8_t*)strdup(kernel_cmdline), | |
1694 | strlen(kernel_cmdline) + 1); | |
513f789f BS |
1695 | } else { |
1696 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0); | |
1697 | } | |
1698 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR); | |
1699 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used | |
1700 | fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]); | |
1701 | qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); | |
8137cde8 BS |
1702 | } |
1703 | ||
1704 | /* SPARCstation 2 hardware initialisation */ | |
c227f099 | 1705 | static void ss2_init(ram_addr_t RAM_size, |
3023f332 | 1706 | const char *boot_device, |
8137cde8 BS |
1707 | const char *kernel_filename, const char *kernel_cmdline, |
1708 | const char *initrd_filename, const char *cpu_model) | |
1709 | { | |
3023f332 | 1710 | sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, kernel_filename, |
8137cde8 BS |
1711 | kernel_cmdline, initrd_filename, cpu_model); |
1712 | } | |
1713 | ||
f80f9ec9 | 1714 | static QEMUMachine ss2_machine = { |
8137cde8 BS |
1715 | .name = "SS-2", |
1716 | .desc = "Sun4c platform, SPARCstation 2", | |
1717 | .init = ss2_init, | |
8137cde8 | 1718 | .use_scsi = 1, |
8137cde8 | 1719 | }; |
f80f9ec9 AL |
1720 | |
1721 | static void ss2_machine_init(void) | |
1722 | { | |
1723 | qemu_register_machine(&ss5_machine); | |
1724 | qemu_register_machine(&ss10_machine); | |
1725 | qemu_register_machine(&ss600mp_machine); | |
1726 | qemu_register_machine(&ss20_machine); | |
1727 | qemu_register_machine(&voyager_machine); | |
1728 | qemu_register_machine(&ss_lx_machine); | |
1729 | qemu_register_machine(&ss4_machine); | |
1730 | qemu_register_machine(&scls_machine); | |
1731 | qemu_register_machine(&sbook_machine); | |
1732 | qemu_register_machine(&ss1000_machine); | |
1733 | qemu_register_machine(&ss2000_machine); | |
1734 | qemu_register_machine(&ss2_machine); | |
1735 | } | |
1736 | ||
1737 | machine_init(ss2_machine_init); |