1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2014 Freescale Semiconductor, Inc.
12 #include <fsl_ddr_sdram.h>
13 #include <fsl_ddr_dimm_params.h>
14 #include <asm/fsl_law.h>
17 DECLARE_GLOBAL_DATA_PTR;
19 void fsl_ddr_board_options(memctl_options_t *popts,
21 unsigned int ctrl_num)
23 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
27 printf("Not supported controller number %d\n", ctrl_num);
34 * we use identical timing for all slots. If needed, change the code
35 * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
37 if (popts->registered_dimm_en)
43 /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
44 * freqency and n_banks specified in board_specific_parameters table.
46 ddr_freq = get_ddr_freq(0) / 1000000;
47 while (pbsp->datarate_mhz_high) {
48 if (pbsp->n_ranks == pdimm->n_ranks &&
49 (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
50 if (ddr_freq <= pbsp->datarate_mhz_high) {
51 popts->clk_adjust = pbsp->clk_adjust;
52 popts->wrlvl_start = pbsp->wrlvl_start;
53 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
54 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
63 printf("Error: board specific timing not found for data\n"
65 "Trying to use the highest speed (%u) parameters\n",
66 ddr_freq, pbsp_highest->datarate_mhz_high);
67 popts->clk_adjust = pbsp_highest->clk_adjust;
68 popts->wrlvl_start = pbsp_highest->wrlvl_start;
69 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
70 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
72 panic("DIMM is not supported by this board");
75 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
76 "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x,\n"
77 "wrlvl_ctrl_3 0x%x\n",
78 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
79 pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
83 * Factors to consider for half-strength driver enable:
84 * - number of DIMMs installed
86 popts->half_strength_driver_enable = 0;
88 * Write leveling override
90 popts->wrlvl_override = 1;
91 popts->wrlvl_sample = 0xf;
94 * Rtt and Rtt_WR override
96 popts->rtt_override = 0;
98 /* Enable ZQ calibration */
101 /* DHC_EN =1, ODT = 75 Ohm */
102 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
103 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
105 /* optimize cpo for erratum A-009942 */
106 popts->cpo_sample = 0x64;
111 phys_size_t dram_size;
113 puts("Initializing....using SPD\n");
115 #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
116 dram_size = fsl_ddr_sdram();
118 /* DDR has been initialised by first stage boot loader */
119 dram_size = fsl_ddr_sdram_size();
121 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
122 dram_size *= 0x100000;
124 gd->ram_size = dram_size;