]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | // SPDX-License-Identifier: GPL-2.0+ |
0b2e13d9 CL |
2 | /* |
3 | * Copyright 2014 Freescale Semiconductor, Inc. | |
0b2e13d9 CL |
4 | */ |
5 | ||
6 | #include <common.h> | |
7 | #include <i2c.h> | |
8 | #include <hwconfig.h> | |
691d719d | 9 | #include <init.h> |
f7ae49fc | 10 | #include <log.h> |
0b2e13d9 CL |
11 | #include <asm/mmu.h> |
12 | #include <fsl_ddr_sdram.h> | |
13 | #include <fsl_ddr_dimm_params.h> | |
14 | #include <asm/fsl_law.h> | |
15 | #include "ddr.h" | |
16 | ||
17 | DECLARE_GLOBAL_DATA_PTR; | |
18 | ||
19 | void fsl_ddr_board_options(memctl_options_t *popts, | |
20 | dimm_params_t *pdimm, | |
21 | unsigned int ctrl_num) | |
22 | { | |
23 | const struct board_specific_parameters *pbsp, *pbsp_highest = NULL; | |
24 | ulong ddr_freq; | |
25 | ||
26 | if (ctrl_num > 2) { | |
27 | printf("Not supported controller number %d\n", ctrl_num); | |
28 | return; | |
29 | } | |
30 | if (!pdimm->n_ranks) | |
31 | return; | |
32 | ||
33 | /* | |
34 | * we use identical timing for all slots. If needed, change the code | |
35 | * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num]; | |
36 | */ | |
37 | if (popts->registered_dimm_en) | |
38 | pbsp = rdimms[0]; | |
39 | else | |
40 | pbsp = udimms[0]; | |
41 | ||
42 | ||
43 | /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr | |
44 | * freqency and n_banks specified in board_specific_parameters table. | |
45 | */ | |
46 | ddr_freq = get_ddr_freq(0) / 1000000; | |
47 | while (pbsp->datarate_mhz_high) { | |
48 | if (pbsp->n_ranks == pdimm->n_ranks && | |
49 | (pdimm->rank_density >> 30) >= pbsp->rank_gb) { | |
50 | if (ddr_freq <= pbsp->datarate_mhz_high) { | |
51 | popts->clk_adjust = pbsp->clk_adjust; | |
52 | popts->wrlvl_start = pbsp->wrlvl_start; | |
53 | popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2; | |
54 | popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3; | |
55 | goto found; | |
56 | } | |
57 | pbsp_highest = pbsp; | |
58 | } | |
59 | pbsp++; | |
60 | } | |
61 | ||
62 | if (pbsp_highest) { | |
63 | printf("Error: board specific timing not found for data\n" | |
64 | "rate %lu MT/s\n" | |
65 | "Trying to use the highest speed (%u) parameters\n", | |
66 | ddr_freq, pbsp_highest->datarate_mhz_high); | |
67 | popts->clk_adjust = pbsp_highest->clk_adjust; | |
68 | popts->wrlvl_start = pbsp_highest->wrlvl_start; | |
69 | popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2; | |
70 | popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3; | |
71 | } else { | |
72 | panic("DIMM is not supported by this board"); | |
73 | } | |
74 | found: | |
75 | debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n" | |
76 | "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x,\n" | |
77 | "wrlvl_ctrl_3 0x%x\n", | |
78 | pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb, | |
79 | pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2, | |
80 | pbsp->wrlvl_ctl_3); | |
81 | ||
82 | /* | |
83 | * Factors to consider for half-strength driver enable: | |
84 | * - number of DIMMs installed | |
85 | */ | |
86 | popts->half_strength_driver_enable = 0; | |
87 | /* | |
88 | * Write leveling override | |
89 | */ | |
90 | popts->wrlvl_override = 1; | |
91 | popts->wrlvl_sample = 0xf; | |
92 | ||
93 | /* | |
94 | * Rtt and Rtt_WR override | |
95 | */ | |
96 | popts->rtt_override = 0; | |
97 | ||
98 | /* Enable ZQ calibration */ | |
99 | popts->zq_en = 1; | |
100 | ||
101 | /* DHC_EN =1, ODT = 75 Ohm */ | |
102 | popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm); | |
103 | popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm); | |
90101386 SL |
104 | |
105 | /* optimize cpo for erratum A-009942 */ | |
106 | popts->cpo_sample = 0x64; | |
0b2e13d9 CL |
107 | } |
108 | ||
f1683aa7 | 109 | int dram_init(void) |
0b2e13d9 CL |
110 | { |
111 | phys_size_t dram_size; | |
112 | ||
113 | puts("Initializing....using SPD\n"); | |
114 | ||
373762c3 | 115 | #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL) |
0b2e13d9 | 116 | dram_size = fsl_ddr_sdram(); |
373762c3 CL |
117 | #else |
118 | /* DDR has been initialised by first stage boot loader */ | |
119 | dram_size = fsl_ddr_sdram_size(); | |
120 | #endif | |
53499282 SL |
121 | dram_size = setup_ddr_tlbs(dram_size / 0x100000); |
122 | dram_size *= 0x100000; | |
0b2e13d9 | 123 | |
088454cd SG |
124 | gd->ram_size = dram_size; |
125 | ||
126 | return 0; | |
0b2e13d9 | 127 | } |