1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
5 #ifndef __CONFIG_SOCFPGA_COMMON_H__
6 #define __CONFIG_SOCFPGA_COMMON_H__
8 #include <linux/stringify.h>
11 * Memory configurations
13 #define PHYS_SDRAM_1 0x0
14 #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
15 #define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
16 #define CONFIG_SYS_INIT_RAM_SIZE SOCFPGA_PHYS_OCRAM_SIZE
17 #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
18 #define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
19 /* SPL memory allocation configuration, this is for FAT implementation */
20 #define CONFIG_SYS_INIT_RAM_SIZE (SOCFPGA_PHYS_OCRAM_SIZE - \
21 CONFIG_SYS_SPL_MALLOC_SIZE)
25 * Some boards (e.g. socfpga_sr1500) use 8 bytes at the end of the internal
26 * SRAM as bootcounter storage. Make sure to not put the stack directly
27 * at this address to not overwrite the bootcounter by checking, if the
28 * bootcounter address is located in the internal SRAM.
30 #if ((CONFIG_SYS_BOOTCOUNT_ADDR > CONFIG_SYS_INIT_RAM_ADDR) && \
31 (CONFIG_SYS_BOOTCOUNT_ADDR < (CONFIG_SYS_INIT_RAM_ADDR + \
32 CONFIG_SYS_INIT_RAM_SIZE)))
36 * U-Boot stack setup: if SPL post-reloc uses DDR stack, use it in pre-reloc
37 * phase of U-Boot, too. This prevents overwriting SPL data if stack/heap usage
38 * in U-Boot pre-reloc is higher than in SPL.
41 #define CFG_SYS_SDRAM_BASE PHYS_SDRAM_1
44 * U-Boot general configurations
46 /* Print buffer size */
51 #define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
57 #define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
58 #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
59 #ifndef CONFIG_SYS_TIMER_RATE
60 #define CONFIG_SYS_TIMER_RATE 25000000
67 #define CONFIG_DW_WDT_CLOCK_KHZ 25000
72 #ifdef CONFIG_NAND_DENALI
73 #define CFG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
74 #define CFG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
82 * USB Gadget (DFU, UMS)
84 #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
85 #define DFU_DEFAULT_POLL_TIMEOUT 300
88 #define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
89 #define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
96 /* Environment for SDMMC boot */
98 /* Environment for QSPI boot */
103 * SRAM Memory layout for gen 5:
105 * 0xFFFF_0000 ...... Start of SRAM
106 * 0xFFFF_xxxx ...... Top of stack (grows down)
107 * 0xFFFF_yyyy ...... Global Data
108 * 0xFFFF_zzzz ...... Malloc area
109 * 0xFFFF_FFFF ...... End of SRAM
111 * SRAM Memory layout for Arria 10:
112 * 0xFFE0_0000 ...... Start of SRAM (bottom)
113 * 0xFFEx_xxxx ...... Top of stack (grows down to bottom)
114 * 0xFFEy_yyyy ...... Global Data
115 * 0xFFEz_zzzz ...... Malloc area (grows up to top)
116 * 0xFFE3_FFFF ...... End of SRAM (top)
119 /* SPL QSPI boot support */
121 /* SPL NAND boot support */
123 /* Extra Environment */
124 #ifndef CONFIG_SPL_BUILD
126 #ifdef CONFIG_CMD_DHCP
127 #define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
129 #define BOOT_TARGET_DEVICES_DHCP(func)
132 #if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
133 #define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
135 #define BOOT_TARGET_DEVICES_PXE(func)
138 #ifdef CONFIG_CMD_MMC
139 #define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
141 #define BOOT_TARGET_DEVICES_MMC(func)
144 #define BOOT_TARGET_DEVICES(func) \
145 BOOT_TARGET_DEVICES_MMC(func) \
146 BOOT_TARGET_DEVICES_PXE(func) \
147 BOOT_TARGET_DEVICES_DHCP(func)
149 #include <config_distro_bootcmd.h>
151 #ifndef CONFIG_EXTRA_ENV_SETTINGS
152 #define CONFIG_EXTRA_ENV_SETTINGS \
153 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
154 "bootm_size=0xa000000\0" \
155 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
156 "fdt_addr_r=0x02000000\0" \
157 "scriptaddr=0x02100000\0" \
158 "pxefile_addr_r=0x02200000\0" \
159 "ramdisk_addr_r=0x02300000\0" \
160 "socfpga_legacy_reset_compat=1\0" \
166 #endif /* __CONFIG_SOCFPGA_COMMON_H__ */