]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
42d1f039 | 2 | /* |
7c57f3e8 | 3 | * Copyright 2004, 2011 Freescale Semiconductor. |
42d1f039 WD |
4 | * (C) Copyright 2002,2003 Motorola,Inc. |
5 | * Xianghua Xiao <[email protected]> | |
42d1f039 WD |
6 | */ |
7 | ||
0ac6f8b7 WD |
8 | /* |
9 | * mpc8540ads board configuration file | |
10 | * | |
11 | * Please refer to doc/README.mpc85xx for more info. | |
12 | * | |
13 | * Make sure you change the MAC address and other network params first, | |
92ac5208 | 14 | * search for CONFIG_SERVERIP, etc in this file. |
42d1f039 WD |
15 | */ |
16 | ||
17 | #ifndef __CONFIG_H | |
18 | #define __CONFIG_H | |
19 | ||
2ae18241 WD |
20 | /* |
21 | * default CCARBAR is at 0xff700000 | |
22 | * assume U-Boot is less than 0.5MB | |
23 | */ | |
2ae18241 | 24 | |
288693ab JL |
25 | #ifndef CONFIG_HAS_FEC |
26 | #define CONFIG_HAS_FEC 1 /* 8540 has FEC */ | |
27 | #endif | |
28 | ||
842033e6 | 29 | #define CONFIG_PCI_INDIRECT_BRIDGE |
0151cbac | 30 | #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ |
42d1f039 | 31 | |
0ac6f8b7 WD |
32 | /* |
33 | * sysclk for MPC85xx | |
34 | * | |
35 | * Two valid values are: | |
36 | * 33000000 | |
37 | * 66000000 | |
38 | * | |
39 | * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz | |
9aea9530 WD |
40 | * is likely the desired value here, so that is now the default. |
41 | * The board, however, can run at 66MHz. In any event, this value | |
42 | * must match the settings of some switches. Details can be found | |
43 | * in the README.mpc85xxads. | |
34c3c0e0 MM |
44 | * |
45 | * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to | |
46 | * 33MHz to accommodate, based on a PCI pin. | |
47 | * Note that PCI-X won't work at 33MHz. | |
0ac6f8b7 WD |
48 | */ |
49 | ||
9aea9530 | 50 | #ifndef CONFIG_SYS_CLK_FREQ |
34c3c0e0 | 51 | #define CONFIG_SYS_CLK_FREQ 33000000 |
42d1f039 WD |
52 | #endif |
53 | ||
0ac6f8b7 WD |
54 | /* |
55 | * These can be toggled for performance analysis, otherwise use default. | |
56 | */ | |
57 | #define CONFIG_L2_CACHE /* toggle L2 cache */ | |
58 | #define CONFIG_BTB /* toggle branch predition */ | |
42d1f039 | 59 | |
e46fedfe TT |
60 | #define CONFIG_SYS_CCSRBAR 0xe0000000 |
61 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR | |
42d1f039 | 62 | |
9617c8d4 | 63 | /* DDR Setup */ |
9617c8d4 KG |
64 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
65 | #define CONFIG_DDR_SPD | |
9617c8d4 KG |
66 | |
67 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef | |
9aea9530 | 68 | |
6d0f6bcf JCPV |
69 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
70 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE | |
9aea9530 | 71 | |
9617c8d4 KG |
72 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
73 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) | |
74 | ||
75 | /* I2C addresses of SPD EEPROMs */ | |
76 | #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ | |
77 | ||
78 | /* These are used when DDR doesn't use SPD. */ | |
6d0f6bcf JCPV |
79 | #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */ |
80 | #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ | |
81 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002 | |
82 | #define CONFIG_SYS_DDR_TIMING_1 0x37344321 | |
83 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ | |
84 | #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ | |
85 | #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ | |
86 | #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ | |
42d1f039 | 87 | |
0ac6f8b7 WD |
88 | /* |
89 | * SDRAM on the Local Bus | |
90 | */ | |
6d0f6bcf JCPV |
91 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ |
92 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ | |
42d1f039 | 93 | |
6d0f6bcf JCPV |
94 | #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ |
95 | #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ | |
42d1f039 | 96 | |
6d0f6bcf JCPV |
97 | #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ |
98 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ | |
99 | #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ | |
100 | #undef CONFIG_SYS_FLASH_CHECKSUM | |
101 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ | |
102 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ | |
0ac6f8b7 | 103 | |
14d0a02a | 104 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
42d1f039 | 105 | |
6d0f6bcf JCPV |
106 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
107 | #define CONFIG_SYS_RAMBOOT | |
42d1f039 | 108 | #else |
6d0f6bcf | 109 | #undef CONFIG_SYS_RAMBOOT |
42d1f039 WD |
110 | #endif |
111 | ||
6d0f6bcf | 112 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
42d1f039 | 113 | |
0ac6f8b7 WD |
114 | /* |
115 | * Local Bus Definitions | |
116 | */ | |
117 | ||
118 | /* | |
119 | * Base Register 2 and Option Register 2 configure SDRAM. | |
6d0f6bcf | 120 | * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. |
0ac6f8b7 WD |
121 | * |
122 | * For BR2, need: | |
123 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 | |
124 | * port-size = 32-bits = BR2[19:20] = 11 | |
125 | * no parity checking = BR2[21:22] = 00 | |
126 | * SDRAM for MSEL = BR2[24:26] = 011 | |
127 | * Valid = BR[31] = 1 | |
128 | * | |
129 | * 0 4 8 12 16 20 24 28 | |
130 | * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 | |
131 | * | |
6d0f6bcf | 132 | * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into |
0ac6f8b7 WD |
133 | * FIXME: the top 17 bits of BR2. |
134 | */ | |
135 | ||
6d0f6bcf | 136 | #define CONFIG_SYS_BR2_PRELIM 0xf0001861 |
0ac6f8b7 WD |
137 | |
138 | /* | |
6d0f6bcf | 139 | * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. |
0ac6f8b7 WD |
140 | * |
141 | * For OR2, need: | |
142 | * 64MB mask for AM, OR2[0:7] = 1111 1100 | |
143 | * XAM, OR2[17:18] = 11 | |
144 | * 9 columns OR2[19-21] = 010 | |
145 | * 13 rows OR2[23-25] = 100 | |
146 | * EAD set for extra time OR[31] = 1 | |
147 | * | |
148 | * 0 4 8 12 16 20 24 28 | |
149 | * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 | |
150 | */ | |
151 | ||
6d0f6bcf | 152 | #define CONFIG_SYS_OR2_PRELIM 0xfc006901 |
0ac6f8b7 | 153 | |
6d0f6bcf JCPV |
154 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
155 | #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ | |
156 | #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ | |
157 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ | |
0ac6f8b7 | 158 | |
b0fe93ed KG |
159 | #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \ |
160 | | LSDMR_RFCR5 \ | |
161 | | LSDMR_PRETOACT3 \ | |
162 | | LSDMR_ACTTORW3 \ | |
163 | | LSDMR_BL8 \ | |
164 | | LSDMR_WRC2 \ | |
165 | | LSDMR_CL3 \ | |
166 | | LSDMR_RFEN \ | |
0ac6f8b7 WD |
167 | ) |
168 | ||
169 | /* | |
170 | * SDRAM Controller configuration sequence. | |
171 | */ | |
b0fe93ed KG |
172 | #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) |
173 | #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) | |
174 | #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) | |
175 | #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) | |
176 | #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) | |
0ac6f8b7 | 177 | |
9aea9530 WD |
178 | /* |
179 | * 32KB, 8-bit wide for ADS config reg | |
180 | */ | |
6d0f6bcf JCPV |
181 | #define CONFIG_SYS_BR4_PRELIM 0xf8000801 |
182 | #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1 | |
183 | #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000) | |
42d1f039 | 184 | |
6d0f6bcf JCPV |
185 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
186 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ | |
553f0982 | 187 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
42d1f039 | 188 | |
25ddd1fb | 189 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
6d0f6bcf | 190 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
42d1f039 | 191 | |
6d0f6bcf JCPV |
192 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
193 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ | |
42d1f039 WD |
194 | |
195 | /* Serial Port */ | |
6d0f6bcf JCPV |
196 | #define CONFIG_SYS_NS16550_SERIAL |
197 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
198 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) | |
42d1f039 | 199 | |
6d0f6bcf | 200 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
42d1f039 WD |
201 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
202 | ||
6d0f6bcf JCPV |
203 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
204 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) | |
42d1f039 | 205 | |
20476726 JL |
206 | /* |
207 | * I2C | |
208 | */ | |
00f792e0 HS |
209 | #define CONFIG_SYS_I2C_FSL |
210 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 | |
211 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F | |
212 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 | |
213 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } | |
0ac6f8b7 WD |
214 | |
215 | /* RapidIO MMU */ | |
5af0fdd8 | 216 | #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */ |
10795f42 | 217 | #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */ |
5af0fdd8 | 218 | #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000 |
6d0f6bcf | 219 | #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ |
0ac6f8b7 WD |
220 | |
221 | /* | |
222 | * General PCI | |
362dd830 | 223 | * Memory space is mapped 1-1, but I/O space must start from 0. |
0ac6f8b7 | 224 | */ |
5af0fdd8 | 225 | #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 |
10795f42 | 226 | #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 |
5af0fdd8 | 227 | #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 |
6d0f6bcf | 228 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
aca5f018 | 229 | #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 |
5f91ef6a | 230 | #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 |
6d0f6bcf JCPV |
231 | #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 |
232 | #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ | |
42d1f039 | 233 | |
42d1f039 | 234 | #if defined(CONFIG_PCI) |
0ac6f8b7 WD |
235 | |
236 | #if !defined(CONFIG_PCI_PNP) | |
237 | #define PCI_ENET0_IOADDR 0xe0000000 | |
238 | #define PCI_ENET0_MEMADDR 0xe0000000 | |
53677ef1 | 239 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
42d1f039 | 240 | #endif |
0ac6f8b7 WD |
241 | |
242 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ | |
0ac6f8b7 WD |
243 | |
244 | #endif /* CONFIG_PCI */ | |
245 | ||
0ac6f8b7 WD |
246 | #if defined(CONFIG_TSEC_ENET) |
247 | ||
255a3577 KP |
248 | #define CONFIG_TSEC1 1 |
249 | #define CONFIG_TSEC1_NAME "TSEC0" | |
250 | #define CONFIG_TSEC2 1 | |
251 | #define CONFIG_TSEC2_NAME "TSEC1" | |
0ac6f8b7 WD |
252 | #define TSEC1_PHY_ADDR 0 |
253 | #define TSEC2_PHY_ADDR 1 | |
0ac6f8b7 WD |
254 | #define TSEC1_PHYIDX 0 |
255 | #define TSEC2_PHYIDX 0 | |
3a79013e AF |
256 | #define TSEC1_FLAGS TSEC_GIGABIT |
257 | #define TSEC2_FLAGS TSEC_GIGABIT | |
9aea9530 | 258 | |
288693ab | 259 | #if CONFIG_HAS_FEC |
9aea9530 | 260 | #define CONFIG_MPC85XX_FEC 1 |
d9b94f28 | 261 | #define CONFIG_MPC85XX_FEC_NAME "FEC" |
9aea9530 | 262 | #define FEC_PHY_ADDR 3 |
0ac6f8b7 | 263 | #define FEC_PHYIDX 0 |
3a79013e | 264 | #define FEC_FLAGS 0 |
288693ab | 265 | #endif |
9aea9530 | 266 | |
d9b94f28 JL |
267 | /* Options are: TSEC[0-1], FEC */ |
268 | #define CONFIG_ETHPRIME "TSEC0" | |
0ac6f8b7 WD |
269 | |
270 | #endif /* CONFIG_TSEC_ENET */ | |
271 | ||
0ac6f8b7 WD |
272 | /* |
273 | * Environment | |
274 | */ | |
42d1f039 | 275 | |
0ac6f8b7 | 276 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
6d0f6bcf | 277 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
42d1f039 | 278 | |
659e2f67 JL |
279 | /* |
280 | * BOOTP options | |
281 | */ | |
282 | #define CONFIG_BOOTP_BOOTFILESIZE | |
659e2f67 | 283 | |
0ac6f8b7 | 284 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
42d1f039 WD |
285 | |
286 | /* | |
287 | * Miscellaneous configurable options | |
288 | */ | |
6d0f6bcf | 289 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
0ac6f8b7 | 290 | |
42d1f039 WD |
291 | /* |
292 | * For booting Linux, the board info and command line data | |
a832ac41 | 293 | * have to be in the first 64 MB of memory, since this is |
42d1f039 WD |
294 | * the maximum mapped by the Linux kernel during initialization. |
295 | */ | |
a832ac41 KG |
296 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ |
297 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ | |
42d1f039 | 298 | |
2835e518 | 299 | #if defined(CONFIG_CMD_KGDB) |
42d1f039 | 300 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
42d1f039 WD |
301 | #endif |
302 | ||
9aea9530 WD |
303 | /* |
304 | * Environment Configuration | |
305 | */ | |
0ac6f8b7 WD |
306 | |
307 | /* The mac addresses for all ethernet interface */ | |
42d1f039 | 308 | #if defined(CONFIG_TSEC_ENET) |
10327dc5 | 309 | #define CONFIG_HAS_ETH0 |
e2ffd59b | 310 | #define CONFIG_HAS_ETH1 |
e2ffd59b | 311 | #define CONFIG_HAS_ETH2 |
42d1f039 WD |
312 | #endif |
313 | ||
0ac6f8b7 WD |
314 | #define CONFIG_IPADDR 192.168.1.253 |
315 | ||
5bc0543d | 316 | #define CONFIG_HOSTNAME "unknown" |
8b3637c6 | 317 | #define CONFIG_ROOTPATH "/nfsroot" |
b3f44c21 | 318 | #define CONFIG_BOOTFILE "your.uImage" |
0ac6f8b7 WD |
319 | |
320 | #define CONFIG_SERVERIP 192.168.1.1 | |
321 | #define CONFIG_GATEWAYIP 192.168.1.1 | |
322 | #define CONFIG_NETMASK 255.255.255.0 | |
323 | ||
324 | #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ | |
325 | ||
9aea9530 | 326 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
0ac6f8b7 WD |
327 | "netdev=eth0\0" \ |
328 | "consoledev=ttyS0\0" \ | |
d3ec0d94 | 329 | "ramdiskaddr=1000000\0" \ |
8272dc2f AF |
330 | "ramdiskfile=your.ramdisk.u-boot\0" \ |
331 | "fdtaddr=400000\0" \ | |
332 | "fdtfile=your.fdt.dtb\0" | |
0ac6f8b7 | 333 | |
9aea9530 | 334 | #define CONFIG_NFSBOOTCOMMAND \ |
0ac6f8b7 WD |
335 | "setenv bootargs root=/dev/nfs rw " \ |
336 | "nfsroot=$serverip:$rootpath " \ | |
337 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ | |
338 | "console=$consoledev,$baudrate $othbootargs;" \ | |
339 | "tftp $loadaddr $bootfile;" \ | |
8272dc2f AF |
340 | "tftp $fdtaddr $fdtfile;" \ |
341 | "bootm $loadaddr - $fdtaddr" | |
0ac6f8b7 WD |
342 | |
343 | #define CONFIG_RAMBOOTCOMMAND \ | |
344 | "setenv bootargs root=/dev/ram rw " \ | |
345 | "console=$consoledev,$baudrate $othbootargs;" \ | |
346 | "tftp $ramdiskaddr $ramdiskfile;" \ | |
347 | "tftp $loadaddr $bootfile;" \ | |
8272dc2f | 348 | "tftp $fdtaddr $fdtfile;" \ |
d3ec0d94 | 349 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
0ac6f8b7 WD |
350 | |
351 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND | |
42d1f039 WD |
352 | |
353 | #endif /* __CONFIG_H */ |