]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | // SPDX-License-Identifier: GPL-2.0+ |
5b1b1883 VK |
2 | /* |
3 | * (C) Copyright 2010 | |
4 | * Vipin Kumar, ST Micoelectronics, [email protected]. | |
5b1b1883 VK |
5 | */ |
6 | ||
7 | /* | |
64dcd25f | 8 | * Designware ethernet IP driver for U-Boot |
5b1b1883 VK |
9 | */ |
10 | ||
11 | #include <common.h> | |
ba1f9667 | 12 | #include <clk.h> |
1eb69ae4 | 13 | #include <cpu_func.h> |
75577ba4 | 14 | #include <dm.h> |
64dcd25f | 15 | #include <errno.h> |
f7ae49fc | 16 | #include <log.h> |
5b1b1883 VK |
17 | #include <miiphy.h> |
18 | #include <malloc.h> | |
90526e9f | 19 | #include <net.h> |
8b7ee66c | 20 | #include <pci.h> |
495c70f9 | 21 | #include <reset.h> |
90526e9f | 22 | #include <asm/cache.h> |
336d4615 | 23 | #include <dm/device_compat.h> |
61b29b82 | 24 | #include <dm/devres.h> |
ef76025a | 25 | #include <linux/compiler.h> |
c05ed00a | 26 | #include <linux/delay.h> |
5b1b1883 | 27 | #include <linux/err.h> |
7a9ca9db | 28 | #include <linux/kernel.h> |
5b1b1883 | 29 | #include <asm/io.h> |
6ec922fa | 30 | #include <power/regulator.h> |
5b1b1883 VK |
31 | #include "designware.h" |
32 | ||
92a190aa AB |
33 | static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg) |
34 | { | |
90b7fc92 SS |
35 | #ifdef CONFIG_DM_ETH |
36 | struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv); | |
37 | struct eth_mac_regs *mac_p = priv->mac_regs_p; | |
38 | #else | |
92a190aa | 39 | struct eth_mac_regs *mac_p = bus->priv; |
90b7fc92 | 40 | #endif |
92a190aa AB |
41 | ulong start; |
42 | u16 miiaddr; | |
43 | int timeout = CONFIG_MDIO_TIMEOUT; | |
44 | ||
45 | miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | | |
46 | ((reg << MIIREGSHIFT) & MII_REGMSK); | |
47 | ||
48 | writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); | |
49 | ||
50 | start = get_timer(0); | |
51 | while (get_timer(start) < timeout) { | |
52 | if (!(readl(&mac_p->miiaddr) & MII_BUSY)) | |
53 | return readl(&mac_p->miidata); | |
54 | udelay(10); | |
55 | }; | |
56 | ||
64dcd25f | 57 | return -ETIMEDOUT; |
92a190aa AB |
58 | } |
59 | ||
60 | static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg, | |
61 | u16 val) | |
62 | { | |
90b7fc92 SS |
63 | #ifdef CONFIG_DM_ETH |
64 | struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv); | |
65 | struct eth_mac_regs *mac_p = priv->mac_regs_p; | |
66 | #else | |
92a190aa | 67 | struct eth_mac_regs *mac_p = bus->priv; |
90b7fc92 | 68 | #endif |
92a190aa AB |
69 | ulong start; |
70 | u16 miiaddr; | |
64dcd25f | 71 | int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT; |
92a190aa AB |
72 | |
73 | writel(val, &mac_p->miidata); | |
74 | miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | | |
75 | ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE; | |
76 | ||
77 | writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); | |
78 | ||
79 | start = get_timer(0); | |
80 | while (get_timer(start) < timeout) { | |
81 | if (!(readl(&mac_p->miiaddr) & MII_BUSY)) { | |
82 | ret = 0; | |
83 | break; | |
84 | } | |
85 | udelay(10); | |
86 | }; | |
87 | ||
88 | return ret; | |
89 | } | |
90 | ||
bcee8d67 | 91 | #if defined(CONFIG_DM_ETH) && CONFIG_IS_ENABLED(DM_GPIO) |
90b7fc92 SS |
92 | static int dw_mdio_reset(struct mii_dev *bus) |
93 | { | |
94 | struct udevice *dev = bus->priv; | |
95 | struct dw_eth_dev *priv = dev_get_priv(dev); | |
96 | struct dw_eth_pdata *pdata = dev_get_platdata(dev); | |
97 | int ret; | |
98 | ||
99 | if (!dm_gpio_is_valid(&priv->reset_gpio)) | |
100 | return 0; | |
101 | ||
102 | /* reset the phy */ | |
103 | ret = dm_gpio_set_value(&priv->reset_gpio, 0); | |
104 | if (ret) | |
105 | return ret; | |
106 | ||
107 | udelay(pdata->reset_delays[0]); | |
108 | ||
109 | ret = dm_gpio_set_value(&priv->reset_gpio, 1); | |
110 | if (ret) | |
111 | return ret; | |
112 | ||
113 | udelay(pdata->reset_delays[1]); | |
114 | ||
115 | ret = dm_gpio_set_value(&priv->reset_gpio, 0); | |
116 | if (ret) | |
117 | return ret; | |
118 | ||
119 | udelay(pdata->reset_delays[2]); | |
120 | ||
121 | return 0; | |
122 | } | |
123 | #endif | |
124 | ||
125 | static int dw_mdio_init(const char *name, void *priv) | |
92a190aa AB |
126 | { |
127 | struct mii_dev *bus = mdio_alloc(); | |
128 | ||
129 | if (!bus) { | |
130 | printf("Failed to allocate MDIO bus\n"); | |
64dcd25f | 131 | return -ENOMEM; |
92a190aa AB |
132 | } |
133 | ||
134 | bus->read = dw_mdio_read; | |
135 | bus->write = dw_mdio_write; | |
192bc694 | 136 | snprintf(bus->name, sizeof(bus->name), "%s", name); |
bcee8d67 | 137 | #if defined(CONFIG_DM_ETH) && CONFIG_IS_ENABLED(DM_GPIO) |
90b7fc92 SS |
138 | bus->reset = dw_mdio_reset; |
139 | #endif | |
92a190aa | 140 | |
90b7fc92 | 141 | bus->priv = priv; |
92a190aa AB |
142 | |
143 | return mdio_register(bus); | |
144 | } | |
13edd170 | 145 | |
64dcd25f | 146 | static void tx_descs_init(struct dw_eth_dev *priv) |
5b1b1883 | 147 | { |
5b1b1883 VK |
148 | struct eth_dma_regs *dma_p = priv->dma_regs_p; |
149 | struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0]; | |
150 | char *txbuffs = &priv->txbuffs[0]; | |
151 | struct dmamacdescr *desc_p; | |
152 | u32 idx; | |
153 | ||
154 | for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) { | |
155 | desc_p = &desc_table_p[idx]; | |
0e1a3e30 BG |
156 | desc_p->dmamac_addr = (ulong)&txbuffs[idx * CONFIG_ETH_BUFSIZE]; |
157 | desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1]; | |
5b1b1883 VK |
158 | |
159 | #if defined(CONFIG_DW_ALTDESCRIPTOR) | |
160 | desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST | | |
2b261092 MV |
161 | DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS | |
162 | DESC_TXSTS_TXCHECKINSCTRL | | |
5b1b1883 VK |
163 | DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS); |
164 | ||
165 | desc_p->txrx_status |= DESC_TXSTS_TXCHAIN; | |
166 | desc_p->dmamac_cntl = 0; | |
167 | desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA); | |
168 | #else | |
169 | desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN; | |
170 | desc_p->txrx_status = 0; | |
171 | #endif | |
172 | } | |
173 | ||
174 | /* Correcting the last pointer of the chain */ | |
0e1a3e30 | 175 | desc_p->dmamac_next = (ulong)&desc_table_p[0]; |
5b1b1883 | 176 | |
50b0df81 | 177 | /* Flush all Tx buffer descriptors at once */ |
0e1a3e30 BG |
178 | flush_dcache_range((ulong)priv->tx_mac_descrtable, |
179 | (ulong)priv->tx_mac_descrtable + | |
50b0df81 AB |
180 | sizeof(priv->tx_mac_descrtable)); |
181 | ||
5b1b1883 | 182 | writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr); |
74cb708d | 183 | priv->tx_currdescnum = 0; |
5b1b1883 VK |
184 | } |
185 | ||
64dcd25f | 186 | static void rx_descs_init(struct dw_eth_dev *priv) |
5b1b1883 | 187 | { |
5b1b1883 VK |
188 | struct eth_dma_regs *dma_p = priv->dma_regs_p; |
189 | struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0]; | |
190 | char *rxbuffs = &priv->rxbuffs[0]; | |
191 | struct dmamacdescr *desc_p; | |
192 | u32 idx; | |
193 | ||
50b0df81 AB |
194 | /* Before passing buffers to GMAC we need to make sure zeros |
195 | * written there right after "priv" structure allocation were | |
196 | * flushed into RAM. | |
197 | * Otherwise there's a chance to get some of them flushed in RAM when | |
198 | * GMAC is already pushing data to RAM via DMA. This way incoming from | |
199 | * GMAC data will be corrupted. */ | |
0e1a3e30 | 200 | flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE); |
50b0df81 | 201 | |
5b1b1883 VK |
202 | for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) { |
203 | desc_p = &desc_table_p[idx]; | |
0e1a3e30 BG |
204 | desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CONFIG_ETH_BUFSIZE]; |
205 | desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1]; | |
5b1b1883 VK |
206 | |
207 | desc_p->dmamac_cntl = | |
2b261092 | 208 | (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) | |
5b1b1883 VK |
209 | DESC_RXCTRL_RXCHAIN; |
210 | ||
211 | desc_p->txrx_status = DESC_RXSTS_OWNBYDMA; | |
212 | } | |
213 | ||
214 | /* Correcting the last pointer of the chain */ | |
0e1a3e30 | 215 | desc_p->dmamac_next = (ulong)&desc_table_p[0]; |
5b1b1883 | 216 | |
50b0df81 | 217 | /* Flush all Rx buffer descriptors at once */ |
0e1a3e30 BG |
218 | flush_dcache_range((ulong)priv->rx_mac_descrtable, |
219 | (ulong)priv->rx_mac_descrtable + | |
50b0df81 AB |
220 | sizeof(priv->rx_mac_descrtable)); |
221 | ||
5b1b1883 | 222 | writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr); |
74cb708d | 223 | priv->rx_currdescnum = 0; |
5b1b1883 VK |
224 | } |
225 | ||
64dcd25f | 226 | static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id) |
5b1b1883 | 227 | { |
92a190aa AB |
228 | struct eth_mac_regs *mac_p = priv->mac_regs_p; |
229 | u32 macid_lo, macid_hi; | |
92a190aa AB |
230 | |
231 | macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) + | |
232 | (mac_id[3] << 24); | |
233 | macid_hi = mac_id[4] + (mac_id[5] << 8); | |
234 | ||
235 | writel(macid_hi, &mac_p->macaddr0hi); | |
236 | writel(macid_lo, &mac_p->macaddr0lo); | |
237 | ||
238 | return 0; | |
5b1b1883 VK |
239 | } |
240 | ||
0ea38db9 SG |
241 | static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p, |
242 | struct phy_device *phydev) | |
5b1b1883 | 243 | { |
92a190aa | 244 | u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN; |
5b1b1883 | 245 | |
92a190aa AB |
246 | if (!phydev->link) { |
247 | printf("%s: No link.\n", phydev->dev->name); | |
0ea38db9 | 248 | return 0; |
92a190aa | 249 | } |
5b1b1883 | 250 | |
92a190aa AB |
251 | if (phydev->speed != 1000) |
252 | conf |= MII_PORTSELECT; | |
b884c3fe AB |
253 | else |
254 | conf &= ~MII_PORTSELECT; | |
7091915a | 255 | |
92a190aa AB |
256 | if (phydev->speed == 100) |
257 | conf |= FES_100; | |
5b1b1883 | 258 | |
92a190aa AB |
259 | if (phydev->duplex) |
260 | conf |= FULLDPLXMODE; | |
cafabe19 | 261 | |
92a190aa | 262 | writel(conf, &mac_p->conf); |
5b1b1883 | 263 | |
92a190aa AB |
264 | printf("Speed: %d, %s duplex%s\n", phydev->speed, |
265 | (phydev->duplex) ? "full" : "half", | |
266 | (phydev->port == PORT_FIBRE) ? ", fiber mode" : ""); | |
0ea38db9 SG |
267 | |
268 | return 0; | |
5b1b1883 VK |
269 | } |
270 | ||
64dcd25f | 271 | static void _dw_eth_halt(struct dw_eth_dev *priv) |
5b1b1883 | 272 | { |
5b1b1883 | 273 | struct eth_mac_regs *mac_p = priv->mac_regs_p; |
92a190aa | 274 | struct eth_dma_regs *dma_p = priv->dma_regs_p; |
5b1b1883 | 275 | |
92a190aa AB |
276 | writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf); |
277 | writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode); | |
5b1b1883 | 278 | |
92a190aa | 279 | phy_shutdown(priv->phydev); |
5b1b1883 VK |
280 | } |
281 | ||
e72ced23 | 282 | int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr) |
5b1b1883 | 283 | { |
5b1b1883 VK |
284 | struct eth_mac_regs *mac_p = priv->mac_regs_p; |
285 | struct eth_dma_regs *dma_p = priv->dma_regs_p; | |
92a190aa | 286 | unsigned int start; |
64dcd25f | 287 | int ret; |
5b1b1883 | 288 | |
92a190aa | 289 | writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode); |
13edd170 | 290 | |
c6122194 QS |
291 | /* |
292 | * When a MII PHY is used, we must set the PS bit for the DMA | |
293 | * reset to succeed. | |
294 | */ | |
295 | if (priv->phydev->interface == PHY_INTERFACE_MODE_MII) | |
296 | writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf); | |
297 | else | |
298 | writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf); | |
299 | ||
92a190aa AB |
300 | start = get_timer(0); |
301 | while (readl(&dma_p->busmode) & DMAMAC_SRST) { | |
875143f3 AB |
302 | if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) { |
303 | printf("DMA reset timeout\n"); | |
64dcd25f | 304 | return -ETIMEDOUT; |
875143f3 | 305 | } |
ef76025a | 306 | |
92a190aa AB |
307 | mdelay(100); |
308 | }; | |
5b1b1883 | 309 | |
f3edfd30 BM |
310 | /* |
311 | * Soft reset above clears HW address registers. | |
312 | * So we have to set it here once again. | |
313 | */ | |
314 | _dw_write_hwaddr(priv, enetaddr); | |
315 | ||
64dcd25f SG |
316 | rx_descs_init(priv); |
317 | tx_descs_init(priv); | |
5b1b1883 | 318 | |
49692c5f | 319 | writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode); |
5b1b1883 | 320 | |
d2279221 | 321 | #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE |
92a190aa AB |
322 | writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD, |
323 | &dma_p->opmode); | |
d2279221 SZ |
324 | #else |
325 | writel(readl(&dma_p->opmode) | FLUSHTXFIFO, | |
326 | &dma_p->opmode); | |
327 | #endif | |
5b1b1883 | 328 | |
92a190aa | 329 | writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode); |
9afc1af0 | 330 | |
2ddaf13b SZ |
331 | #ifdef CONFIG_DW_AXI_BURST_LEN |
332 | writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus); | |
333 | #endif | |
334 | ||
92a190aa | 335 | /* Start up the PHY */ |
64dcd25f SG |
336 | ret = phy_startup(priv->phydev); |
337 | if (ret) { | |
92a190aa AB |
338 | printf("Could not initialize PHY %s\n", |
339 | priv->phydev->dev->name); | |
64dcd25f | 340 | return ret; |
9afc1af0 VK |
341 | } |
342 | ||
0ea38db9 SG |
343 | ret = dw_adjust_link(priv, mac_p, priv->phydev); |
344 | if (ret) | |
345 | return ret; | |
5b1b1883 | 346 | |
f63f28ee SG |
347 | return 0; |
348 | } | |
349 | ||
e72ced23 | 350 | int designware_eth_enable(struct dw_eth_dev *priv) |
f63f28ee SG |
351 | { |
352 | struct eth_mac_regs *mac_p = priv->mac_regs_p; | |
353 | ||
92a190aa | 354 | if (!priv->phydev->link) |
64dcd25f | 355 | return -EIO; |
5b1b1883 | 356 | |
aa51005c | 357 | writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf); |
5b1b1883 VK |
358 | |
359 | return 0; | |
360 | } | |
361 | ||
7a9ca9db FF |
362 | #define ETH_ZLEN 60 |
363 | ||
64dcd25f | 364 | static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length) |
5b1b1883 | 365 | { |
5b1b1883 VK |
366 | struct eth_dma_regs *dma_p = priv->dma_regs_p; |
367 | u32 desc_num = priv->tx_currdescnum; | |
368 | struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num]; | |
0e1a3e30 BG |
369 | ulong desc_start = (ulong)desc_p; |
370 | ulong desc_end = desc_start + | |
96cec17d | 371 | roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); |
0e1a3e30 BG |
372 | ulong data_start = desc_p->dmamac_addr; |
373 | ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN); | |
964ea7c1 IC |
374 | /* |
375 | * Strictly we only need to invalidate the "txrx_status" field | |
376 | * for the following check, but on some platforms we cannot | |
96cec17d MV |
377 | * invalidate only 4 bytes, so we flush the entire descriptor, |
378 | * which is 16 bytes in total. This is safe because the | |
379 | * individual descriptors in the array are each aligned to | |
380 | * ARCH_DMA_MINALIGN and padded appropriately. | |
964ea7c1 | 381 | */ |
96cec17d | 382 | invalidate_dcache_range(desc_start, desc_end); |
50b0df81 | 383 | |
5b1b1883 VK |
384 | /* Check if the descriptor is owned by CPU */ |
385 | if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) { | |
386 | printf("CPU not owner of tx frame\n"); | |
64dcd25f | 387 | return -EPERM; |
5b1b1883 VK |
388 | } |
389 | ||
0e1a3e30 | 390 | memcpy((void *)data_start, packet, length); |
7efb75b1 SG |
391 | if (length < ETH_ZLEN) { |
392 | memset(&((char *)data_start)[length], 0, ETH_ZLEN - length); | |
393 | length = ETH_ZLEN; | |
394 | } | |
5b1b1883 | 395 | |
50b0df81 | 396 | /* Flush data to be sent */ |
96cec17d | 397 | flush_dcache_range(data_start, data_end); |
50b0df81 | 398 | |
5b1b1883 VK |
399 | #if defined(CONFIG_DW_ALTDESCRIPTOR) |
400 | desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST; | |
ae8ac8d4 SG |
401 | desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) | |
402 | ((length << DESC_TXCTRL_SIZE1SHFT) & | |
403 | DESC_TXCTRL_SIZE1MASK); | |
5b1b1883 VK |
404 | |
405 | desc_p->txrx_status &= ~(DESC_TXSTS_MSK); | |
406 | desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA; | |
407 | #else | |
ae8ac8d4 SG |
408 | desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) | |
409 | ((length << DESC_TXCTRL_SIZE1SHFT) & | |
410 | DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST | | |
411 | DESC_TXCTRL_TXFIRST; | |
5b1b1883 VK |
412 | |
413 | desc_p->txrx_status = DESC_TXSTS_OWNBYDMA; | |
414 | #endif | |
415 | ||
50b0df81 | 416 | /* Flush modified buffer descriptor */ |
96cec17d | 417 | flush_dcache_range(desc_start, desc_end); |
50b0df81 | 418 | |
5b1b1883 VK |
419 | /* Test the wrap-around condition. */ |
420 | if (++desc_num >= CONFIG_TX_DESCR_NUM) | |
421 | desc_num = 0; | |
422 | ||
423 | priv->tx_currdescnum = desc_num; | |
424 | ||
425 | /* Start the transmission */ | |
426 | writel(POLL_DATA, &dma_p->txpolldemand); | |
427 | ||
428 | return 0; | |
429 | } | |
430 | ||
75577ba4 | 431 | static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp) |
5b1b1883 | 432 | { |
50b0df81 | 433 | u32 status, desc_num = priv->rx_currdescnum; |
5b1b1883 | 434 | struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num]; |
75577ba4 | 435 | int length = -EAGAIN; |
0e1a3e30 BG |
436 | ulong desc_start = (ulong)desc_p; |
437 | ulong desc_end = desc_start + | |
96cec17d | 438 | roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); |
0e1a3e30 BG |
439 | ulong data_start = desc_p->dmamac_addr; |
440 | ulong data_end; | |
5b1b1883 | 441 | |
50b0df81 | 442 | /* Invalidate entire buffer descriptor */ |
96cec17d | 443 | invalidate_dcache_range(desc_start, desc_end); |
50b0df81 AB |
444 | |
445 | status = desc_p->txrx_status; | |
446 | ||
5b1b1883 VK |
447 | /* Check if the owner is the CPU */ |
448 | if (!(status & DESC_RXSTS_OWNBYDMA)) { | |
449 | ||
2b261092 | 450 | length = (status & DESC_RXSTS_FRMLENMSK) >> |
5b1b1883 VK |
451 | DESC_RXSTS_FRMLENSHFT; |
452 | ||
50b0df81 | 453 | /* Invalidate received data */ |
96cec17d MV |
454 | data_end = data_start + roundup(length, ARCH_DMA_MINALIGN); |
455 | invalidate_dcache_range(data_start, data_end); | |
0e1a3e30 | 456 | *packetp = (uchar *)(ulong)desc_p->dmamac_addr; |
75577ba4 | 457 | } |
50b0df81 | 458 | |
75577ba4 SG |
459 | return length; |
460 | } | |
5b1b1883 | 461 | |
75577ba4 SG |
462 | static int _dw_free_pkt(struct dw_eth_dev *priv) |
463 | { | |
464 | u32 desc_num = priv->rx_currdescnum; | |
465 | struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num]; | |
0e1a3e30 BG |
466 | ulong desc_start = (ulong)desc_p; |
467 | ulong desc_end = desc_start + | |
75577ba4 | 468 | roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); |
5b1b1883 | 469 | |
75577ba4 SG |
470 | /* |
471 | * Make the current descriptor valid again and go to | |
472 | * the next one | |
473 | */ | |
474 | desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA; | |
50b0df81 | 475 | |
75577ba4 SG |
476 | /* Flush only status field - others weren't changed */ |
477 | flush_dcache_range(desc_start, desc_end); | |
5b1b1883 | 478 | |
75577ba4 SG |
479 | /* Test the wrap-around condition. */ |
480 | if (++desc_num >= CONFIG_RX_DESCR_NUM) | |
481 | desc_num = 0; | |
5b1b1883 VK |
482 | priv->rx_currdescnum = desc_num; |
483 | ||
75577ba4 | 484 | return 0; |
5b1b1883 VK |
485 | } |
486 | ||
64dcd25f | 487 | static int dw_phy_init(struct dw_eth_dev *priv, void *dev) |
5b1b1883 | 488 | { |
92a190aa | 489 | struct phy_device *phydev; |
5dce9df0 | 490 | int phy_addr = -1, ret; |
cafabe19 | 491 | |
92a190aa | 492 | #ifdef CONFIG_PHY_ADDR |
5dce9df0 | 493 | phy_addr = CONFIG_PHY_ADDR; |
5b1b1883 VK |
494 | #endif |
495 | ||
5dce9df0 | 496 | phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface); |
92a190aa | 497 | if (!phydev) |
64dcd25f | 498 | return -ENODEV; |
5b1b1883 | 499 | |
92a190aa | 500 | phydev->supported &= PHY_GBIT_FEATURES; |
6968ec92 AB |
501 | if (priv->max_speed) { |
502 | ret = phy_set_supported(phydev, priv->max_speed); | |
503 | if (ret) | |
504 | return ret; | |
505 | } | |
92a190aa | 506 | phydev->advertising = phydev->supported; |
5b1b1883 | 507 | |
92a190aa AB |
508 | priv->phydev = phydev; |
509 | phy_config(phydev); | |
ef76025a | 510 | |
64dcd25f SG |
511 | return 0; |
512 | } | |
513 | ||
75577ba4 | 514 | #ifndef CONFIG_DM_ETH |
64dcd25f SG |
515 | static int dw_eth_init(struct eth_device *dev, bd_t *bis) |
516 | { | |
f63f28ee SG |
517 | int ret; |
518 | ||
e72ced23 | 519 | ret = designware_eth_init(dev->priv, dev->enetaddr); |
f63f28ee SG |
520 | if (!ret) |
521 | ret = designware_eth_enable(dev->priv); | |
522 | ||
523 | return ret; | |
64dcd25f SG |
524 | } |
525 | ||
526 | static int dw_eth_send(struct eth_device *dev, void *packet, int length) | |
527 | { | |
528 | return _dw_eth_send(dev->priv, packet, length); | |
529 | } | |
530 | ||
531 | static int dw_eth_recv(struct eth_device *dev) | |
532 | { | |
75577ba4 SG |
533 | uchar *packet; |
534 | int length; | |
535 | ||
536 | length = _dw_eth_recv(dev->priv, &packet); | |
537 | if (length == -EAGAIN) | |
538 | return 0; | |
539 | net_process_received_packet(packet, length); | |
540 | ||
541 | _dw_free_pkt(dev->priv); | |
542 | ||
543 | return 0; | |
64dcd25f SG |
544 | } |
545 | ||
546 | static void dw_eth_halt(struct eth_device *dev) | |
547 | { | |
548 | return _dw_eth_halt(dev->priv); | |
549 | } | |
550 | ||
551 | static int dw_write_hwaddr(struct eth_device *dev) | |
552 | { | |
553 | return _dw_write_hwaddr(dev->priv, dev->enetaddr); | |
5b1b1883 | 554 | } |
5b1b1883 | 555 | |
92a190aa | 556 | int designware_initialize(ulong base_addr, u32 interface) |
5b1b1883 VK |
557 | { |
558 | struct eth_device *dev; | |
559 | struct dw_eth_dev *priv; | |
560 | ||
561 | dev = (struct eth_device *) malloc(sizeof(struct eth_device)); | |
562 | if (!dev) | |
563 | return -ENOMEM; | |
564 | ||
565 | /* | |
566 | * Since the priv structure contains the descriptors which need a strict | |
567 | * buswidth alignment, memalign is used to allocate memory | |
568 | */ | |
1c848a25 IC |
569 | priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN, |
570 | sizeof(struct dw_eth_dev)); | |
5b1b1883 VK |
571 | if (!priv) { |
572 | free(dev); | |
573 | return -ENOMEM; | |
574 | } | |
575 | ||
0e1a3e30 BG |
576 | if ((phys_addr_t)priv + sizeof(*priv) > (1ULL << 32)) { |
577 | printf("designware: buffers are outside DMA memory\n"); | |
578 | return -EINVAL; | |
579 | } | |
580 | ||
5b1b1883 VK |
581 | memset(dev, 0, sizeof(struct eth_device)); |
582 | memset(priv, 0, sizeof(struct dw_eth_dev)); | |
583 | ||
92a190aa | 584 | sprintf(dev->name, "dwmac.%lx", base_addr); |
5b1b1883 VK |
585 | dev->iobase = (int)base_addr; |
586 | dev->priv = priv; | |
587 | ||
5b1b1883 VK |
588 | priv->dev = dev; |
589 | priv->mac_regs_p = (struct eth_mac_regs *)base_addr; | |
590 | priv->dma_regs_p = (struct eth_dma_regs *)(base_addr + | |
591 | DW_DMA_BASE_OFFSET); | |
5b1b1883 | 592 | |
5b1b1883 VK |
593 | dev->init = dw_eth_init; |
594 | dev->send = dw_eth_send; | |
595 | dev->recv = dw_eth_recv; | |
596 | dev->halt = dw_eth_halt; | |
597 | dev->write_hwaddr = dw_write_hwaddr; | |
598 | ||
599 | eth_register(dev); | |
600 | ||
92a190aa AB |
601 | priv->interface = interface; |
602 | ||
603 | dw_mdio_init(dev->name, priv->mac_regs_p); | |
604 | priv->bus = miiphy_get_dev_by_name(dev->name); | |
605 | ||
64dcd25f | 606 | return dw_phy_init(priv, dev); |
5b1b1883 | 607 | } |
75577ba4 SG |
608 | #endif |
609 | ||
610 | #ifdef CONFIG_DM_ETH | |
611 | static int designware_eth_start(struct udevice *dev) | |
612 | { | |
613 | struct eth_pdata *pdata = dev_get_platdata(dev); | |
f63f28ee SG |
614 | struct dw_eth_dev *priv = dev_get_priv(dev); |
615 | int ret; | |
75577ba4 | 616 | |
e72ced23 | 617 | ret = designware_eth_init(priv, pdata->enetaddr); |
f63f28ee SG |
618 | if (ret) |
619 | return ret; | |
620 | ret = designware_eth_enable(priv); | |
621 | if (ret) | |
622 | return ret; | |
623 | ||
624 | return 0; | |
75577ba4 SG |
625 | } |
626 | ||
e72ced23 | 627 | int designware_eth_send(struct udevice *dev, void *packet, int length) |
75577ba4 SG |
628 | { |
629 | struct dw_eth_dev *priv = dev_get_priv(dev); | |
630 | ||
631 | return _dw_eth_send(priv, packet, length); | |
632 | } | |
633 | ||
e72ced23 | 634 | int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp) |
75577ba4 SG |
635 | { |
636 | struct dw_eth_dev *priv = dev_get_priv(dev); | |
637 | ||
638 | return _dw_eth_recv(priv, packetp); | |
639 | } | |
640 | ||
e72ced23 | 641 | int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length) |
75577ba4 SG |
642 | { |
643 | struct dw_eth_dev *priv = dev_get_priv(dev); | |
644 | ||
645 | return _dw_free_pkt(priv); | |
646 | } | |
647 | ||
e72ced23 | 648 | void designware_eth_stop(struct udevice *dev) |
75577ba4 SG |
649 | { |
650 | struct dw_eth_dev *priv = dev_get_priv(dev); | |
651 | ||
652 | return _dw_eth_halt(priv); | |
653 | } | |
654 | ||
e72ced23 | 655 | int designware_eth_write_hwaddr(struct udevice *dev) |
75577ba4 SG |
656 | { |
657 | struct eth_pdata *pdata = dev_get_platdata(dev); | |
658 | struct dw_eth_dev *priv = dev_get_priv(dev); | |
659 | ||
660 | return _dw_write_hwaddr(priv, pdata->enetaddr); | |
661 | } | |
662 | ||
8b7ee66c BM |
663 | static int designware_eth_bind(struct udevice *dev) |
664 | { | |
665 | #ifdef CONFIG_DM_PCI | |
666 | static int num_cards; | |
667 | char name[20]; | |
668 | ||
669 | /* Create a unique device name for PCI type devices */ | |
670 | if (device_is_on_pci_bus(dev)) { | |
671 | sprintf(name, "eth_designware#%u", num_cards++); | |
672 | device_set_name(dev, name); | |
673 | } | |
674 | #endif | |
675 | ||
676 | return 0; | |
677 | } | |
678 | ||
b9e08d0e | 679 | int designware_eth_probe(struct udevice *dev) |
75577ba4 SG |
680 | { |
681 | struct eth_pdata *pdata = dev_get_platdata(dev); | |
682 | struct dw_eth_dev *priv = dev_get_priv(dev); | |
f0dc73c0 | 683 | u32 iobase = pdata->iobase; |
0e1a3e30 | 684 | ulong ioaddr; |
4ee587e2 | 685 | int ret, err; |
495c70f9 | 686 | struct reset_ctl_bulk reset_bulk; |
ba1f9667 | 687 | #ifdef CONFIG_CLK |
4ee587e2 | 688 | int i, clock_nb; |
ba1f9667 PC |
689 | |
690 | priv->clock_count = 0; | |
691 | clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells"); | |
692 | if (clock_nb > 0) { | |
693 | priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk), | |
694 | GFP_KERNEL); | |
695 | if (!priv->clocks) | |
696 | return -ENOMEM; | |
697 | ||
698 | for (i = 0; i < clock_nb; i++) { | |
699 | err = clk_get_by_index(dev, i, &priv->clocks[i]); | |
700 | if (err < 0) | |
701 | break; | |
702 | ||
703 | err = clk_enable(&priv->clocks[i]); | |
1693a577 | 704 | if (err && err != -ENOSYS && err != -ENOTSUPP) { |
ba1f9667 PC |
705 | pr_err("failed to enable clock %d\n", i); |
706 | clk_free(&priv->clocks[i]); | |
707 | goto clk_err; | |
708 | } | |
709 | priv->clock_count++; | |
710 | } | |
711 | } else if (clock_nb != -ENOENT) { | |
712 | pr_err("failed to get clock phandle(%d)\n", clock_nb); | |
713 | return clock_nb; | |
714 | } | |
715 | #endif | |
75577ba4 | 716 | |
6ec922fa JC |
717 | #if defined(CONFIG_DM_REGULATOR) |
718 | struct udevice *phy_supply; | |
719 | ||
720 | ret = device_get_supply_regulator(dev, "phy-supply", | |
721 | &phy_supply); | |
722 | if (ret) { | |
723 | debug("%s: No phy supply\n", dev->name); | |
724 | } else { | |
725 | ret = regulator_set_enable(phy_supply, true); | |
726 | if (ret) { | |
727 | puts("Error enabling phy supply\n"); | |
728 | return ret; | |
729 | } | |
730 | } | |
731 | #endif | |
732 | ||
495c70f9 LFT |
733 | ret = reset_get_bulk(dev, &reset_bulk); |
734 | if (ret) | |
735 | dev_warn(dev, "Can't get reset: %d\n", ret); | |
736 | else | |
737 | reset_deassert_bulk(&reset_bulk); | |
738 | ||
8b7ee66c BM |
739 | #ifdef CONFIG_DM_PCI |
740 | /* | |
741 | * If we are on PCI bus, either directly attached to a PCI root port, | |
742 | * or via a PCI bridge, fill in platdata before we probe the hardware. | |
743 | */ | |
744 | if (device_is_on_pci_bus(dev)) { | |
8b7ee66c BM |
745 | dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase); |
746 | iobase &= PCI_BASE_ADDRESS_MEM_MASK; | |
6758a6cc | 747 | iobase = dm_pci_mem_to_phys(dev, iobase); |
8b7ee66c BM |
748 | |
749 | pdata->iobase = iobase; | |
750 | pdata->phy_interface = PHY_INTERFACE_MODE_RMII; | |
751 | } | |
752 | #endif | |
753 | ||
f0dc73c0 | 754 | debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv); |
0e1a3e30 BG |
755 | ioaddr = iobase; |
756 | priv->mac_regs_p = (struct eth_mac_regs *)ioaddr; | |
757 | priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET); | |
75577ba4 | 758 | priv->interface = pdata->phy_interface; |
6968ec92 | 759 | priv->max_speed = pdata->max_speed; |
75577ba4 | 760 | |
4ee587e2 SG |
761 | ret = dw_mdio_init(dev->name, dev); |
762 | if (ret) { | |
763 | err = ret; | |
764 | goto mdio_err; | |
765 | } | |
75577ba4 SG |
766 | priv->bus = miiphy_get_dev_by_name(dev->name); |
767 | ||
768 | ret = dw_phy_init(priv, dev); | |
769 | debug("%s, ret=%d\n", __func__, ret); | |
4ee587e2 SG |
770 | if (!ret) |
771 | return 0; | |
75577ba4 | 772 | |
4ee587e2 SG |
773 | /* continue here for cleanup if no PHY found */ |
774 | err = ret; | |
775 | mdio_unregister(priv->bus); | |
776 | mdio_free(priv->bus); | |
777 | mdio_err: | |
ba1f9667 PC |
778 | |
779 | #ifdef CONFIG_CLK | |
780 | clk_err: | |
781 | ret = clk_release_all(priv->clocks, priv->clock_count); | |
782 | if (ret) | |
783 | pr_err("failed to disable all clocks\n"); | |
784 | ||
ba1f9667 | 785 | #endif |
4ee587e2 | 786 | return err; |
75577ba4 SG |
787 | } |
788 | ||
5d2459fd BM |
789 | static int designware_eth_remove(struct udevice *dev) |
790 | { | |
791 | struct dw_eth_dev *priv = dev_get_priv(dev); | |
792 | ||
793 | free(priv->phydev); | |
794 | mdio_unregister(priv->bus); | |
795 | mdio_free(priv->bus); | |
796 | ||
ba1f9667 PC |
797 | #ifdef CONFIG_CLK |
798 | return clk_release_all(priv->clocks, priv->clock_count); | |
799 | #else | |
5d2459fd | 800 | return 0; |
ba1f9667 | 801 | #endif |
5d2459fd BM |
802 | } |
803 | ||
b9e08d0e | 804 | const struct eth_ops designware_eth_ops = { |
75577ba4 SG |
805 | .start = designware_eth_start, |
806 | .send = designware_eth_send, | |
807 | .recv = designware_eth_recv, | |
808 | .free_pkt = designware_eth_free_pkt, | |
809 | .stop = designware_eth_stop, | |
810 | .write_hwaddr = designware_eth_write_hwaddr, | |
811 | }; | |
812 | ||
b9e08d0e | 813 | int designware_eth_ofdata_to_platdata(struct udevice *dev) |
75577ba4 | 814 | { |
90b7fc92 | 815 | struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev); |
bcee8d67 | 816 | #if CONFIG_IS_ENABLED(DM_GPIO) |
90b7fc92 | 817 | struct dw_eth_dev *priv = dev_get_priv(dev); |
66d027e2 | 818 | #endif |
90b7fc92 | 819 | struct eth_pdata *pdata = &dw_pdata->eth_pdata; |
75577ba4 | 820 | const char *phy_mode; |
bcee8d67 | 821 | #if CONFIG_IS_ENABLED(DM_GPIO) |
90b7fc92 | 822 | int reset_flags = GPIOD_IS_OUT; |
66d027e2 | 823 | #endif |
90b7fc92 | 824 | int ret = 0; |
75577ba4 | 825 | |
15050f1c | 826 | pdata->iobase = dev_read_addr(dev); |
75577ba4 | 827 | pdata->phy_interface = -1; |
15050f1c | 828 | phy_mode = dev_read_string(dev, "phy-mode"); |
75577ba4 SG |
829 | if (phy_mode) |
830 | pdata->phy_interface = phy_get_interface_by_name(phy_mode); | |
831 | if (pdata->phy_interface == -1) { | |
832 | debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode); | |
833 | return -EINVAL; | |
834 | } | |
835 | ||
15050f1c | 836 | pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0); |
6968ec92 | 837 | |
bcee8d67 | 838 | #if CONFIG_IS_ENABLED(DM_GPIO) |
7ad326a9 | 839 | if (dev_read_bool(dev, "snps,reset-active-low")) |
90b7fc92 SS |
840 | reset_flags |= GPIOD_ACTIVE_LOW; |
841 | ||
842 | ret = gpio_request_by_name(dev, "snps,reset-gpio", 0, | |
843 | &priv->reset_gpio, reset_flags); | |
844 | if (ret == 0) { | |
7ad326a9 PT |
845 | ret = dev_read_u32_array(dev, "snps,reset-delays-us", |
846 | dw_pdata->reset_delays, 3); | |
90b7fc92 SS |
847 | } else if (ret == -ENOENT) { |
848 | ret = 0; | |
849 | } | |
66d027e2 | 850 | #endif |
90b7fc92 SS |
851 | |
852 | return ret; | |
75577ba4 SG |
853 | } |
854 | ||
855 | static const struct udevice_id designware_eth_ids[] = { | |
856 | { .compatible = "allwinner,sun7i-a20-gmac" }, | |
cfe25561 | 857 | { .compatible = "amlogic,meson6-dwmac" }, |
655217d9 | 858 | { .compatible = "amlogic,meson-gx-dwmac" }, |
ec353ad1 | 859 | { .compatible = "amlogic,meson-gxbb-dwmac" }, |
71a38a8e | 860 | { .compatible = "amlogic,meson-axg-dwmac" }, |
b20b70fc | 861 | { .compatible = "st,stm32-dwmac" }, |
2a723237 | 862 | { .compatible = "snps,arc-dwmac-3.70a" }, |
75577ba4 SG |
863 | { } |
864 | }; | |
865 | ||
9f76f105 | 866 | U_BOOT_DRIVER(eth_designware) = { |
75577ba4 SG |
867 | .name = "eth_designware", |
868 | .id = UCLASS_ETH, | |
869 | .of_match = designware_eth_ids, | |
870 | .ofdata_to_platdata = designware_eth_ofdata_to_platdata, | |
8b7ee66c | 871 | .bind = designware_eth_bind, |
75577ba4 | 872 | .probe = designware_eth_probe, |
5d2459fd | 873 | .remove = designware_eth_remove, |
75577ba4 SG |
874 | .ops = &designware_eth_ops, |
875 | .priv_auto_alloc_size = sizeof(struct dw_eth_dev), | |
90b7fc92 | 876 | .platdata_auto_alloc_size = sizeof(struct dw_eth_pdata), |
75577ba4 SG |
877 | .flags = DM_FLAG_ALLOC_PRIV_DMA, |
878 | }; | |
8b7ee66c BM |
879 | |
880 | static struct pci_device_id supported[] = { | |
881 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) }, | |
882 | { } | |
883 | }; | |
884 | ||
885 | U_BOOT_PCI_DEVICE(eth_designware, supported); | |
75577ba4 | 886 | #endif |