]>
Commit | Line | Data |
---|---|---|
d4e8164f FB |
1 | /* |
2 | * internal execution defines for qemu | |
5fafdf24 | 3 | * |
d4e8164f FB |
4 | * Copyright (c) 2003 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, write to the Free Software | |
18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
19 | */ | |
20 | ||
b346ff46 FB |
21 | /* allow to see translation results - the slowdown should be negligible, so we leave it */ |
22 | #define DEBUG_DISAS | |
23 | ||
33417e70 FB |
24 | #ifndef glue |
25 | #define xglue(x, y) x ## y | |
26 | #define glue(x, y) xglue(x, y) | |
27 | #define stringify(s) tostring(s) | |
28 | #define tostring(s) #s | |
29 | #endif | |
30 | ||
c98baaac | 31 | #if __GNUC__ < 3 |
33417e70 FB |
32 | #define __builtin_expect(x, n) (x) |
33 | #endif | |
34 | ||
e2222c39 FB |
35 | #ifdef __i386__ |
36 | #define REGPARM(n) __attribute((regparm(n))) | |
37 | #else | |
38 | #define REGPARM(n) | |
39 | #endif | |
40 | ||
b346ff46 FB |
41 | /* is_jmp field values */ |
42 | #define DISAS_NEXT 0 /* next instruction can be analyzed */ | |
43 | #define DISAS_JUMP 1 /* only pc was modified dynamically */ | |
44 | #define DISAS_UPDATE 2 /* cpu state was modified dynamically */ | |
45 | #define DISAS_TB_JUMP 3 /* only pc was modified statically */ | |
46 | ||
47 | struct TranslationBlock; | |
48 | ||
49 | /* XXX: make safe guess about sizes */ | |
50 | #define MAX_OP_PER_INSTR 32 | |
51 | #define OPC_BUF_SIZE 512 | |
52 | #define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR) | |
53 | ||
54 | #define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * 3) | |
55 | ||
56 | extern uint16_t gen_opc_buf[OPC_BUF_SIZE]; | |
57 | extern uint32_t gen_opparam_buf[OPPARAM_BUF_SIZE]; | |
c27004ec FB |
58 | extern long gen_labels[OPC_BUF_SIZE]; |
59 | extern int nb_gen_labels; | |
60 | extern target_ulong gen_opc_pc[OPC_BUF_SIZE]; | |
61 | extern target_ulong gen_opc_npc[OPC_BUF_SIZE]; | |
66e85a21 | 62 | extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE]; |
b346ff46 | 63 | extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE]; |
c3278b7b | 64 | extern target_ulong gen_opc_jump_pc[2]; |
30d6cb84 | 65 | extern uint32_t gen_opc_hflags[OPC_BUF_SIZE]; |
b346ff46 | 66 | |
9886cc16 FB |
67 | typedef void (GenOpFunc)(void); |
68 | typedef void (GenOpFunc1)(long); | |
69 | typedef void (GenOpFunc2)(long, long); | |
70 | typedef void (GenOpFunc3)(long, long, long); | |
3b46e624 | 71 | |
b346ff46 FB |
72 | #if defined(TARGET_I386) |
73 | ||
33417e70 | 74 | void optimize_flags_init(void); |
d4e8164f | 75 | |
b346ff46 FB |
76 | #endif |
77 | ||
78 | extern FILE *logfile; | |
79 | extern int loglevel; | |
80 | ||
69d35728 TS |
81 | void muls64(int64_t *phigh, int64_t *plow, int64_t a, int64_t b); |
82 | void mulu64(uint64_t *phigh, uint64_t *plow, uint64_t a, uint64_t b); | |
83 | ||
4c3a88a2 FB |
84 | int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb); |
85 | int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb); | |
b346ff46 | 86 | void dump_ops(const uint16_t *opc_buf, const uint32_t *opparam_buf); |
4c3a88a2 | 87 | int cpu_gen_code(CPUState *env, struct TranslationBlock *tb, |
b346ff46 | 88 | int max_code_size, int *gen_code_size_ptr); |
5fafdf24 | 89 | int cpu_restore_state(struct TranslationBlock *tb, |
58fe2f10 FB |
90 | CPUState *env, unsigned long searched_pc, |
91 | void *puc); | |
92 | int cpu_gen_code_copy(CPUState *env, struct TranslationBlock *tb, | |
93 | int max_code_size, int *gen_code_size_ptr); | |
5fafdf24 | 94 | int cpu_restore_state_copy(struct TranslationBlock *tb, |
58fe2f10 FB |
95 | CPUState *env, unsigned long searched_pc, |
96 | void *puc); | |
2e12669a | 97 | void cpu_resume_from_signal(CPUState *env1, void *puc); |
6a00d601 | 98 | void cpu_exec_init(CPUState *env); |
53a5960a | 99 | int page_unprotect(target_ulong address, unsigned long pc, void *puc); |
5fafdf24 | 100 | void tb_invalidate_phys_page_range(target_ulong start, target_ulong end, |
2e12669a | 101 | int is_cpu_write_access); |
4390df51 | 102 | void tb_invalidate_page_range(target_ulong start, target_ulong end); |
2e12669a | 103 | void tlb_flush_page(CPUState *env, target_ulong addr); |
ee8b7021 | 104 | void tlb_flush(CPUState *env, int flush_global); |
5fafdf24 TS |
105 | int tlb_set_page_exec(CPUState *env, target_ulong vaddr, |
106 | target_phys_addr_t paddr, int prot, | |
84b7b8e7 | 107 | int is_user, int is_softmmu); |
5fafdf24 TS |
108 | static inline int tlb_set_page(CPUState *env, target_ulong vaddr, |
109 | target_phys_addr_t paddr, int prot, | |
84b7b8e7 FB |
110 | int is_user, int is_softmmu) |
111 | { | |
112 | if (prot & PAGE_READ) | |
113 | prot |= PAGE_EXEC; | |
114 | return tlb_set_page_exec(env, vaddr, paddr, prot, is_user, is_softmmu); | |
115 | } | |
d4e8164f FB |
116 | |
117 | #define CODE_GEN_MAX_SIZE 65536 | |
118 | #define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */ | |
119 | ||
4390df51 FB |
120 | #define CODE_GEN_PHYS_HASH_BITS 15 |
121 | #define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS) | |
122 | ||
d4e8164f | 123 | /* maximum total translate dcode allocated */ |
4390df51 FB |
124 | |
125 | /* NOTE: the translated code area cannot be too big because on some | |
c4c7e3e6 | 126 | archs the range of "fast" function calls is limited. Here is a |
4390df51 FB |
127 | summary of the ranges: |
128 | ||
129 | i386 : signed 32 bits | |
130 | arm : signed 26 bits | |
131 | ppc : signed 24 bits | |
132 | sparc : signed 32 bits | |
133 | alpha : signed 23 bits | |
134 | */ | |
135 | ||
136 | #if defined(__alpha__) | |
137 | #define CODE_GEN_BUFFER_SIZE (2 * 1024 * 1024) | |
b8076a74 FB |
138 | #elif defined(__ia64) |
139 | #define CODE_GEN_BUFFER_SIZE (4 * 1024 * 1024) /* range of addl */ | |
4390df51 | 140 | #elif defined(__powerpc__) |
c4c7e3e6 | 141 | #define CODE_GEN_BUFFER_SIZE (6 * 1024 * 1024) |
4390df51 | 142 | #else |
c98baaac | 143 | #define CODE_GEN_BUFFER_SIZE (16 * 1024 * 1024) |
4390df51 FB |
144 | #endif |
145 | ||
d4e8164f FB |
146 | //#define CODE_GEN_BUFFER_SIZE (128 * 1024) |
147 | ||
4390df51 FB |
148 | /* estimated block size for TB allocation */ |
149 | /* XXX: use a per code average code fragment size and modulate it | |
150 | according to the host CPU */ | |
151 | #if defined(CONFIG_SOFTMMU) | |
152 | #define CODE_GEN_AVG_BLOCK_SIZE 128 | |
153 | #else | |
154 | #define CODE_GEN_AVG_BLOCK_SIZE 64 | |
155 | #endif | |
156 | ||
157 | #define CODE_GEN_MAX_BLOCKS (CODE_GEN_BUFFER_SIZE / CODE_GEN_AVG_BLOCK_SIZE) | |
158 | ||
5fafdf24 | 159 | #if defined(__powerpc__) |
4390df51 FB |
160 | #define USE_DIRECT_JUMP |
161 | #endif | |
67b915a5 | 162 | #if defined(__i386__) && !defined(_WIN32) |
d4e8164f FB |
163 | #define USE_DIRECT_JUMP |
164 | #endif | |
165 | ||
166 | typedef struct TranslationBlock { | |
2e12669a FB |
167 | target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */ |
168 | target_ulong cs_base; /* CS base for this block */ | |
d4e8164f FB |
169 | unsigned int flags; /* flags defining in which context the code was generated */ |
170 | uint16_t size; /* size of target code for this block (1 <= | |
171 | size <= TARGET_PAGE_SIZE) */ | |
58fe2f10 | 172 | uint16_t cflags; /* compile flags */ |
bf088061 FB |
173 | #define CF_CODE_COPY 0x0001 /* block was generated in code copy mode */ |
174 | #define CF_TB_FP_USED 0x0002 /* fp ops are used in the TB */ | |
175 | #define CF_FP_USED 0x0004 /* fp ops are used in the TB or in a chained TB */ | |
2e12669a | 176 | #define CF_SINGLE_INSN 0x0008 /* compile only a single instruction */ |
58fe2f10 | 177 | |
d4e8164f | 178 | uint8_t *tc_ptr; /* pointer to the translated code */ |
4390df51 | 179 | /* next matching tb for physical address. */ |
5fafdf24 | 180 | struct TranslationBlock *phys_hash_next; |
4390df51 FB |
181 | /* first and second physical page containing code. The lower bit |
182 | of the pointer tells the index in page_next[] */ | |
5fafdf24 TS |
183 | struct TranslationBlock *page_next[2]; |
184 | target_ulong page_addr[2]; | |
4390df51 | 185 | |
d4e8164f FB |
186 | /* the following data are used to directly call another TB from |
187 | the code of this one. */ | |
188 | uint16_t tb_next_offset[2]; /* offset of original jump target */ | |
189 | #ifdef USE_DIRECT_JUMP | |
4cbb86e1 | 190 | uint16_t tb_jmp_offset[4]; /* offset of jump instruction */ |
d4e8164f | 191 | #else |
95f7652d | 192 | uint32_t tb_next[2]; /* address of jump generated code */ |
d4e8164f FB |
193 | #endif |
194 | /* list of TBs jumping to this one. This is a circular list using | |
195 | the two least significant bits of the pointers to tell what is | |
196 | the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 = | |
197 | jmp_first */ | |
5fafdf24 | 198 | struct TranslationBlock *jmp_next[2]; |
d4e8164f FB |
199 | struct TranslationBlock *jmp_first; |
200 | } TranslationBlock; | |
201 | ||
b362e5e0 PB |
202 | static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc) |
203 | { | |
204 | target_ulong tmp; | |
205 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); | |
206 | return (tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK; | |
207 | } | |
208 | ||
8a40a180 | 209 | static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc) |
d4e8164f | 210 | { |
b362e5e0 PB |
211 | target_ulong tmp; |
212 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); | |
213 | return (((tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK) | | |
214 | (tmp & TB_JMP_ADDR_MASK)); | |
d4e8164f FB |
215 | } |
216 | ||
4390df51 FB |
217 | static inline unsigned int tb_phys_hash_func(unsigned long pc) |
218 | { | |
219 | return pc & (CODE_GEN_PHYS_HASH_SIZE - 1); | |
220 | } | |
221 | ||
c27004ec | 222 | TranslationBlock *tb_alloc(target_ulong pc); |
0124311e | 223 | void tb_flush(CPUState *env); |
5fafdf24 | 224 | void tb_link_phys(TranslationBlock *tb, |
4390df51 | 225 | target_ulong phys_pc, target_ulong phys_page2); |
d4e8164f | 226 | |
4390df51 | 227 | extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE]; |
d4e8164f FB |
228 | |
229 | extern uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE]; | |
230 | extern uint8_t *code_gen_ptr; | |
231 | ||
4390df51 FB |
232 | #if defined(USE_DIRECT_JUMP) |
233 | ||
234 | #if defined(__powerpc__) | |
4cbb86e1 | 235 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
d4e8164f FB |
236 | { |
237 | uint32_t val, *ptr; | |
d4e8164f FB |
238 | |
239 | /* patch the branch destination */ | |
4cbb86e1 | 240 | ptr = (uint32_t *)jmp_addr; |
d4e8164f | 241 | val = *ptr; |
4cbb86e1 | 242 | val = (val & ~0x03fffffc) | ((addr - jmp_addr) & 0x03fffffc); |
d4e8164f FB |
243 | *ptr = val; |
244 | /* flush icache */ | |
245 | asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory"); | |
246 | asm volatile ("sync" : : : "memory"); | |
247 | asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory"); | |
248 | asm volatile ("sync" : : : "memory"); | |
249 | asm volatile ("isync" : : : "memory"); | |
250 | } | |
4390df51 FB |
251 | #elif defined(__i386__) |
252 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) | |
253 | { | |
254 | /* patch the branch destination */ | |
255 | *(uint32_t *)jmp_addr = addr - (jmp_addr + 4); | |
256 | /* no need to flush icache explicitely */ | |
257 | } | |
258 | #endif | |
d4e8164f | 259 | |
5fafdf24 | 260 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
4cbb86e1 FB |
261 | int n, unsigned long addr) |
262 | { | |
263 | unsigned long offset; | |
264 | ||
265 | offset = tb->tb_jmp_offset[n]; | |
266 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); | |
267 | offset = tb->tb_jmp_offset[n + 2]; | |
268 | if (offset != 0xffff) | |
269 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); | |
270 | } | |
271 | ||
d4e8164f FB |
272 | #else |
273 | ||
274 | /* set the jump target */ | |
5fafdf24 | 275 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
d4e8164f FB |
276 | int n, unsigned long addr) |
277 | { | |
95f7652d | 278 | tb->tb_next[n] = addr; |
d4e8164f FB |
279 | } |
280 | ||
281 | #endif | |
282 | ||
5fafdf24 | 283 | static inline void tb_add_jump(TranslationBlock *tb, int n, |
d4e8164f FB |
284 | TranslationBlock *tb_next) |
285 | { | |
cf25629d FB |
286 | /* NOTE: this test is only needed for thread safety */ |
287 | if (!tb->jmp_next[n]) { | |
288 | /* patch the native jump address */ | |
289 | tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr); | |
3b46e624 | 290 | |
cf25629d FB |
291 | /* add in TB jmp circular list */ |
292 | tb->jmp_next[n] = tb_next->jmp_first; | |
293 | tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n)); | |
294 | } | |
d4e8164f FB |
295 | } |
296 | ||
a513fe19 FB |
297 | TranslationBlock *tb_find_pc(unsigned long pc_ptr); |
298 | ||
d4e8164f FB |
299 | #ifndef offsetof |
300 | #define offsetof(type, field) ((size_t) &((type *)0)->field) | |
301 | #endif | |
302 | ||
d549f7d9 FB |
303 | #if defined(_WIN32) |
304 | #define ASM_DATA_SECTION ".section \".data\"\n" | |
305 | #define ASM_PREVIOUS_SECTION ".section .text\n" | |
306 | #elif defined(__APPLE__) | |
307 | #define ASM_DATA_SECTION ".data\n" | |
308 | #define ASM_PREVIOUS_SECTION ".text\n" | |
d549f7d9 FB |
309 | #else |
310 | #define ASM_DATA_SECTION ".section \".data\"\n" | |
311 | #define ASM_PREVIOUS_SECTION ".previous\n" | |
d549f7d9 FB |
312 | #endif |
313 | ||
75913b72 FB |
314 | #define ASM_OP_LABEL_NAME(n, opname) \ |
315 | ASM_NAME(__op_label) #n "." ASM_NAME(opname) | |
316 | ||
b346ff46 FB |
317 | #if defined(__powerpc__) |
318 | ||
4390df51 | 319 | /* we patch the jump instruction directly */ |
ae063a68 | 320 | #define GOTO_TB(opname, tbparam, n)\ |
b346ff46 | 321 | do {\ |
d549f7d9 | 322 | asm volatile (ASM_DATA_SECTION\ |
75913b72 | 323 | ASM_OP_LABEL_NAME(n, opname) ":\n"\ |
9257a9e4 | 324 | ".long 1f\n"\ |
d549f7d9 FB |
325 | ASM_PREVIOUS_SECTION \ |
326 | "b " ASM_NAME(__op_jmp) #n "\n"\ | |
9257a9e4 | 327 | "1:\n");\ |
4390df51 FB |
328 | } while (0) |
329 | ||
330 | #elif defined(__i386__) && defined(USE_DIRECT_JUMP) | |
331 | ||
332 | /* we patch the jump instruction directly */ | |
ae063a68 | 333 | #define GOTO_TB(opname, tbparam, n)\ |
c27004ec FB |
334 | do {\ |
335 | asm volatile (".section .data\n"\ | |
75913b72 | 336 | ASM_OP_LABEL_NAME(n, opname) ":\n"\ |
c27004ec FB |
337 | ".long 1f\n"\ |
338 | ASM_PREVIOUS_SECTION \ | |
339 | "jmp " ASM_NAME(__op_jmp) #n "\n"\ | |
340 | "1:\n");\ | |
341 | } while (0) | |
342 | ||
9bbc5cc8 TS |
343 | #elif defined(__s390__) |
344 | /* GCC spills R13, so we have to restore it before branching away */ | |
345 | ||
346 | #define GOTO_TB(opname, tbparam, n)\ | |
347 | do {\ | |
348 | static void __attribute__((used)) *dummy ## n = &&dummy_label ## n;\ | |
349 | static void __attribute__((used)) *__op_label ## n \ | |
350 | __asm__(ASM_OP_LABEL_NAME(n, opname)) = &&label ## n;\ | |
351 | __asm__ __volatile__ ( \ | |
352 | "l %%r13,52(%%r15)\n" \ | |
353 | "br %0\n" \ | |
354 | : : "r" (((TranslationBlock*)tbparam)->tb_next[n]));\ | |
355 | \ | |
356 | for(;*((int*)0);); /* just to keep GCC busy */ \ | |
357 | label ## n: ;\ | |
358 | dummy_label ## n: ;\ | |
359 | } while(0) | |
360 | ||
b346ff46 FB |
361 | #else |
362 | ||
363 | /* jump to next block operations (more portable code, does not need | |
364 | cache flushing, but slower because of indirect jump) */ | |
ae063a68 | 365 | #define GOTO_TB(opname, tbparam, n)\ |
b346ff46 | 366 | do {\ |
6d8aa3bf AZ |
367 | static void __attribute__((used)) *dummy ## n = &&dummy_label ## n;\ |
368 | static void __attribute__((used)) *__op_label ## n \ | |
75913b72 | 369 | __asm__(ASM_OP_LABEL_NAME(n, opname)) = &&label ## n;\ |
b346ff46 | 370 | goto *(void *)(((TranslationBlock *)tbparam)->tb_next[n]);\ |
ae063a68 FB |
371 | label ## n: ;\ |
372 | dummy_label ## n: ;\ | |
b346ff46 FB |
373 | } while (0) |
374 | ||
ae063a68 FB |
375 | #endif |
376 | ||
33417e70 FB |
377 | extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4]; |
378 | extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4]; | |
a4193c8a | 379 | extern void *io_mem_opaque[IO_MEM_NB_ENTRIES]; |
33417e70 | 380 | |
204a1b8d | 381 | #if defined(__powerpc__) |
d4e8164f FB |
382 | static inline int testandset (int *p) |
383 | { | |
384 | int ret; | |
385 | __asm__ __volatile__ ( | |
02e1ec9b FB |
386 | "0: lwarx %0,0,%1\n" |
387 | " xor. %0,%3,%0\n" | |
388 | " bne 1f\n" | |
389 | " stwcx. %2,0,%1\n" | |
390 | " bne- 0b\n" | |
d4e8164f FB |
391 | "1: " |
392 | : "=&r" (ret) | |
393 | : "r" (p), "r" (1), "r" (0) | |
394 | : "cr0", "memory"); | |
395 | return ret; | |
396 | } | |
204a1b8d | 397 | #elif defined(__i386__) |
d4e8164f FB |
398 | static inline int testandset (int *p) |
399 | { | |
4955a2cd | 400 | long int readval = 0; |
3b46e624 | 401 | |
4955a2cd FB |
402 | __asm__ __volatile__ ("lock; cmpxchgl %2, %0" |
403 | : "+m" (*p), "+a" (readval) | |
404 | : "r" (1) | |
405 | : "cc"); | |
406 | return readval; | |
d4e8164f | 407 | } |
204a1b8d | 408 | #elif defined(__x86_64__) |
bc51c5c9 FB |
409 | static inline int testandset (int *p) |
410 | { | |
4955a2cd | 411 | long int readval = 0; |
3b46e624 | 412 | |
4955a2cd FB |
413 | __asm__ __volatile__ ("lock; cmpxchgl %2, %0" |
414 | : "+m" (*p), "+a" (readval) | |
415 | : "r" (1) | |
416 | : "cc"); | |
417 | return readval; | |
bc51c5c9 | 418 | } |
204a1b8d | 419 | #elif defined(__s390__) |
d4e8164f FB |
420 | static inline int testandset (int *p) |
421 | { | |
422 | int ret; | |
423 | ||
424 | __asm__ __volatile__ ("0: cs %0,%1,0(%2)\n" | |
425 | " jl 0b" | |
426 | : "=&d" (ret) | |
5fafdf24 | 427 | : "r" (1), "a" (p), "0" (*p) |
d4e8164f FB |
428 | : "cc", "memory" ); |
429 | return ret; | |
430 | } | |
204a1b8d | 431 | #elif defined(__alpha__) |
2f87c607 | 432 | static inline int testandset (int *p) |
d4e8164f FB |
433 | { |
434 | int ret; | |
435 | unsigned long one; | |
436 | ||
437 | __asm__ __volatile__ ("0: mov 1,%2\n" | |
438 | " ldl_l %0,%1\n" | |
439 | " stl_c %2,%1\n" | |
440 | " beq %2,1f\n" | |
441 | ".subsection 2\n" | |
442 | "1: br 0b\n" | |
443 | ".previous" | |
444 | : "=r" (ret), "=m" (*p), "=r" (one) | |
445 | : "m" (*p)); | |
446 | return ret; | |
447 | } | |
204a1b8d | 448 | #elif defined(__sparc__) |
d4e8164f FB |
449 | static inline int testandset (int *p) |
450 | { | |
451 | int ret; | |
452 | ||
453 | __asm__ __volatile__("ldstub [%1], %0" | |
454 | : "=r" (ret) | |
455 | : "r" (p) | |
456 | : "memory"); | |
457 | ||
458 | return (ret ? 1 : 0); | |
459 | } | |
204a1b8d | 460 | #elif defined(__arm__) |
a95c6790 FB |
461 | static inline int testandset (int *spinlock) |
462 | { | |
463 | register unsigned int ret; | |
464 | __asm__ __volatile__("swp %0, %1, [%2]" | |
465 | : "=r"(ret) | |
466 | : "0"(1), "r"(spinlock)); | |
3b46e624 | 467 | |
a95c6790 FB |
468 | return ret; |
469 | } | |
204a1b8d | 470 | #elif defined(__mc68000) |
38e584a0 FB |
471 | static inline int testandset (int *p) |
472 | { | |
473 | char ret; | |
474 | __asm__ __volatile__("tas %1; sne %0" | |
475 | : "=r" (ret) | |
476 | : "m" (p) | |
477 | : "cc","memory"); | |
4955a2cd | 478 | return ret; |
38e584a0 | 479 | } |
204a1b8d | 480 | #elif defined(__ia64) |
38e584a0 | 481 | |
b8076a74 FB |
482 | #include <ia64intrin.h> |
483 | ||
484 | static inline int testandset (int *p) | |
485 | { | |
486 | return __sync_lock_test_and_set (p, 1); | |
487 | } | |
204a1b8d | 488 | #elif defined(__mips__) |
c4b89d18 TS |
489 | static inline int testandset (int *p) |
490 | { | |
491 | int ret; | |
492 | ||
493 | __asm__ __volatile__ ( | |
494 | " .set push \n" | |
495 | " .set noat \n" | |
496 | " .set mips2 \n" | |
497 | "1: li $1, 1 \n" | |
498 | " ll %0, %1 \n" | |
499 | " sc $1, %1 \n" | |
976a0d0d | 500 | " beqz $1, 1b \n" |
c4b89d18 TS |
501 | " .set pop " |
502 | : "=r" (ret), "+R" (*p) | |
503 | : | |
504 | : "memory"); | |
505 | ||
506 | return ret; | |
507 | } | |
204a1b8d TS |
508 | #else |
509 | #error unimplemented CPU support | |
c4b89d18 TS |
510 | #endif |
511 | ||
d4e8164f FB |
512 | typedef int spinlock_t; |
513 | ||
514 | #define SPIN_LOCK_UNLOCKED 0 | |
515 | ||
aebcb60e | 516 | #if defined(CONFIG_USER_ONLY) |
d4e8164f FB |
517 | static inline void spin_lock(spinlock_t *lock) |
518 | { | |
519 | while (testandset(lock)); | |
520 | } | |
521 | ||
522 | static inline void spin_unlock(spinlock_t *lock) | |
523 | { | |
524 | *lock = 0; | |
525 | } | |
526 | ||
527 | static inline int spin_trylock(spinlock_t *lock) | |
528 | { | |
529 | return !testandset(lock); | |
530 | } | |
3c1cf9fa FB |
531 | #else |
532 | static inline void spin_lock(spinlock_t *lock) | |
533 | { | |
534 | } | |
535 | ||
536 | static inline void spin_unlock(spinlock_t *lock) | |
537 | { | |
538 | } | |
539 | ||
540 | static inline int spin_trylock(spinlock_t *lock) | |
541 | { | |
542 | return 1; | |
543 | } | |
544 | #endif | |
d4e8164f FB |
545 | |
546 | extern spinlock_t tb_lock; | |
547 | ||
36bdbe54 | 548 | extern int tb_invalidated_flag; |
6e59c1db | 549 | |
e95c8d51 | 550 | #if !defined(CONFIG_USER_ONLY) |
6e59c1db | 551 | |
5fafdf24 | 552 | void tlb_fill(target_ulong addr, int is_write, int is_user, |
6e59c1db FB |
553 | void *retaddr); |
554 | ||
555 | #define ACCESS_TYPE 3 | |
556 | #define MEMSUFFIX _code | |
557 | #define env cpu_single_env | |
558 | ||
559 | #define DATA_SIZE 1 | |
560 | #include "softmmu_header.h" | |
561 | ||
562 | #define DATA_SIZE 2 | |
563 | #include "softmmu_header.h" | |
564 | ||
565 | #define DATA_SIZE 4 | |
566 | #include "softmmu_header.h" | |
567 | ||
c27004ec FB |
568 | #define DATA_SIZE 8 |
569 | #include "softmmu_header.h" | |
570 | ||
6e59c1db FB |
571 | #undef ACCESS_TYPE |
572 | #undef MEMSUFFIX | |
573 | #undef env | |
574 | ||
575 | #endif | |
4390df51 FB |
576 | |
577 | #if defined(CONFIG_USER_ONLY) | |
578 | static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr) | |
579 | { | |
580 | return addr; | |
581 | } | |
582 | #else | |
583 | /* NOTE: this function can trigger an exception */ | |
1ccde1cb FB |
584 | /* NOTE2: the returned address is not exactly the physical address: it |
585 | is the offset relative to phys_ram_base */ | |
4390df51 FB |
586 | static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr) |
587 | { | |
c27004ec | 588 | int is_user, index, pd; |
4390df51 FB |
589 | |
590 | index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); | |
3f5dcc34 | 591 | #if defined(TARGET_I386) |
4390df51 | 592 | is_user = ((env->hflags & HF_CPL_MASK) == 3); |
3f5dcc34 FB |
593 | #elif defined (TARGET_PPC) |
594 | is_user = msr_pr; | |
6af0bf9c FB |
595 | #elif defined (TARGET_MIPS) |
596 | is_user = ((env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM); | |
e95c8d51 FB |
597 | #elif defined (TARGET_SPARC) |
598 | is_user = (env->psrs == 0); | |
b5ff1b31 FB |
599 | #elif defined (TARGET_ARM) |
600 | is_user = ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR); | |
fdf9b3e8 FB |
601 | #elif defined (TARGET_SH4) |
602 | is_user = ((env->sr & SR_MD) == 0); | |
eddf68a6 JM |
603 | #elif defined (TARGET_ALPHA) |
604 | is_user = ((env->ps >> 3) & 3); | |
0633879f PB |
605 | #elif defined (TARGET_M68K) |
606 | is_user = ((env->sr & SR_S) == 0); | |
3f5dcc34 | 607 | #else |
b5ff1b31 | 608 | #error unimplemented CPU |
3f5dcc34 | 609 | #endif |
5fafdf24 | 610 | if (__builtin_expect(env->tlb_table[is_user][index].addr_code != |
4390df51 | 611 | (addr & TARGET_PAGE_MASK), 0)) { |
c27004ec FB |
612 | ldub_code(addr); |
613 | } | |
84b7b8e7 | 614 | pd = env->tlb_table[is_user][index].addr_code & ~TARGET_PAGE_MASK; |
2a4188a3 | 615 | if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) { |
6c36d3fa BS |
616 | #ifdef TARGET_SPARC |
617 | do_unassigned_access(addr, 0, 1, 0); | |
618 | #else | |
36d23958 | 619 | cpu_abort(env, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr); |
6c36d3fa | 620 | #endif |
4390df51 | 621 | } |
84b7b8e7 | 622 | return addr + env->tlb_table[is_user][index].addend - (unsigned long)phys_ram_base; |
4390df51 FB |
623 | } |
624 | #endif | |
9df217a3 | 625 | |
9df217a3 | 626 | #ifdef USE_KQEMU |
f32fc648 FB |
627 | #define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG)) |
628 | ||
9df217a3 FB |
629 | int kqemu_init(CPUState *env); |
630 | int kqemu_cpu_exec(CPUState *env); | |
631 | void kqemu_flush_page(CPUState *env, target_ulong addr); | |
632 | void kqemu_flush(CPUState *env, int global); | |
4b7df22f | 633 | void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr); |
f32fc648 | 634 | void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr); |
a332e112 | 635 | void kqemu_cpu_interrupt(CPUState *env); |
f32fc648 | 636 | void kqemu_record_dump(void); |
9df217a3 FB |
637 | |
638 | static inline int kqemu_is_ok(CPUState *env) | |
639 | { | |
640 | return(env->kqemu_enabled && | |
5fafdf24 | 641 | (env->cr[0] & CR0_PE_MASK) && |
f32fc648 | 642 | !(env->hflags & HF_INHIBIT_IRQ_MASK) && |
9df217a3 | 643 | (env->eflags & IF_MASK) && |
f32fc648 | 644 | !(env->eflags & VM_MASK) && |
5fafdf24 | 645 | (env->kqemu_enabled == 2 || |
f32fc648 FB |
646 | ((env->hflags & HF_CPL_MASK) == 3 && |
647 | (env->eflags & IOPL_MASK) != IOPL_MASK))); | |
9df217a3 FB |
648 | } |
649 | ||
650 | #endif |