]>
Commit | Line | Data |
---|---|---|
d4e8164f FB |
1 | /* |
2 | * internal execution defines for qemu | |
3 | * | |
4 | * Copyright (c) 2003 Fabrice Bellard | |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, write to the Free Software | |
18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
19 | */ | |
20 | ||
b346ff46 FB |
21 | /* allow to see translation results - the slowdown should be negligible, so we leave it */ |
22 | #define DEBUG_DISAS | |
23 | ||
33417e70 FB |
24 | #ifndef glue |
25 | #define xglue(x, y) x ## y | |
26 | #define glue(x, y) xglue(x, y) | |
27 | #define stringify(s) tostring(s) | |
28 | #define tostring(s) #s | |
29 | #endif | |
30 | ||
31 | #if GCC_MAJOR < 3 | |
32 | #define __builtin_expect(x, n) (x) | |
33 | #endif | |
34 | ||
e2222c39 FB |
35 | #ifdef __i386__ |
36 | #define REGPARM(n) __attribute((regparm(n))) | |
37 | #else | |
38 | #define REGPARM(n) | |
39 | #endif | |
40 | ||
b346ff46 FB |
41 | /* is_jmp field values */ |
42 | #define DISAS_NEXT 0 /* next instruction can be analyzed */ | |
43 | #define DISAS_JUMP 1 /* only pc was modified dynamically */ | |
44 | #define DISAS_UPDATE 2 /* cpu state was modified dynamically */ | |
45 | #define DISAS_TB_JUMP 3 /* only pc was modified statically */ | |
46 | ||
47 | struct TranslationBlock; | |
48 | ||
49 | /* XXX: make safe guess about sizes */ | |
50 | #define MAX_OP_PER_INSTR 32 | |
51 | #define OPC_BUF_SIZE 512 | |
52 | #define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR) | |
53 | ||
54 | #define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * 3) | |
55 | ||
56 | extern uint16_t gen_opc_buf[OPC_BUF_SIZE]; | |
57 | extern uint32_t gen_opparam_buf[OPPARAM_BUF_SIZE]; | |
58 | extern uint32_t gen_opc_pc[OPC_BUF_SIZE]; | |
66e85a21 | 59 | extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE]; |
b346ff46 FB |
60 | extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE]; |
61 | ||
9886cc16 FB |
62 | typedef void (GenOpFunc)(void); |
63 | typedef void (GenOpFunc1)(long); | |
64 | typedef void (GenOpFunc2)(long, long); | |
65 | typedef void (GenOpFunc3)(long, long, long); | |
66 | ||
b346ff46 FB |
67 | #if defined(TARGET_I386) |
68 | ||
33417e70 | 69 | void optimize_flags_init(void); |
d4e8164f | 70 | |
b346ff46 FB |
71 | #endif |
72 | ||
73 | extern FILE *logfile; | |
74 | extern int loglevel; | |
75 | ||
4c3a88a2 FB |
76 | int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb); |
77 | int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb); | |
b346ff46 | 78 | void dump_ops(const uint16_t *opc_buf, const uint32_t *opparam_buf); |
4c3a88a2 | 79 | int cpu_gen_code(CPUState *env, struct TranslationBlock *tb, |
b346ff46 | 80 | int max_code_size, int *gen_code_size_ptr); |
66e85a21 | 81 | int cpu_restore_state(struct TranslationBlock *tb, |
58fe2f10 FB |
82 | CPUState *env, unsigned long searched_pc, |
83 | void *puc); | |
84 | int cpu_gen_code_copy(CPUState *env, struct TranslationBlock *tb, | |
85 | int max_code_size, int *gen_code_size_ptr); | |
86 | int cpu_restore_state_copy(struct TranslationBlock *tb, | |
87 | CPUState *env, unsigned long searched_pc, | |
88 | void *puc); | |
b346ff46 | 89 | void cpu_exec_init(void); |
d4e8164f | 90 | int page_unprotect(unsigned long address); |
4390df51 | 91 | void tb_invalidate_page_range(target_ulong start, target_ulong end); |
33417e70 | 92 | void tlb_flush_page(CPUState *env, uint32_t addr); |
6e59c1db | 93 | void tlb_flush_page_write(CPUState *env, uint32_t addr); |
ee8b7021 | 94 | void tlb_flush(CPUState *env, int flush_global); |
4390df51 FB |
95 | int tlb_set_page(CPUState *env, uint32_t vaddr, uint32_t paddr, int prot, |
96 | int is_user, int is_softmmu); | |
d4e8164f FB |
97 | |
98 | #define CODE_GEN_MAX_SIZE 65536 | |
99 | #define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */ | |
100 | ||
101 | #define CODE_GEN_HASH_BITS 15 | |
102 | #define CODE_GEN_HASH_SIZE (1 << CODE_GEN_HASH_BITS) | |
103 | ||
4390df51 FB |
104 | #define CODE_GEN_PHYS_HASH_BITS 15 |
105 | #define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS) | |
106 | ||
d4e8164f | 107 | /* maximum total translate dcode allocated */ |
4390df51 FB |
108 | |
109 | /* NOTE: the translated code area cannot be too big because on some | |
c4c7e3e6 | 110 | archs the range of "fast" function calls is limited. Here is a |
4390df51 FB |
111 | summary of the ranges: |
112 | ||
113 | i386 : signed 32 bits | |
114 | arm : signed 26 bits | |
115 | ppc : signed 24 bits | |
116 | sparc : signed 32 bits | |
117 | alpha : signed 23 bits | |
118 | */ | |
119 | ||
120 | #if defined(__alpha__) | |
121 | #define CODE_GEN_BUFFER_SIZE (2 * 1024 * 1024) | |
122 | #elif defined(__powerpc__) | |
c4c7e3e6 | 123 | #define CODE_GEN_BUFFER_SIZE (6 * 1024 * 1024) |
4390df51 FB |
124 | #else |
125 | #define CODE_GEN_BUFFER_SIZE (8 * 1024 * 1024) | |
126 | #endif | |
127 | ||
d4e8164f FB |
128 | //#define CODE_GEN_BUFFER_SIZE (128 * 1024) |
129 | ||
4390df51 FB |
130 | /* estimated block size for TB allocation */ |
131 | /* XXX: use a per code average code fragment size and modulate it | |
132 | according to the host CPU */ | |
133 | #if defined(CONFIG_SOFTMMU) | |
134 | #define CODE_GEN_AVG_BLOCK_SIZE 128 | |
135 | #else | |
136 | #define CODE_GEN_AVG_BLOCK_SIZE 64 | |
137 | #endif | |
138 | ||
139 | #define CODE_GEN_MAX_BLOCKS (CODE_GEN_BUFFER_SIZE / CODE_GEN_AVG_BLOCK_SIZE) | |
140 | ||
141 | #if defined(__powerpc__) | |
142 | #define USE_DIRECT_JUMP | |
143 | #endif | |
144 | #if defined(__i386__) | |
d4e8164f FB |
145 | #define USE_DIRECT_JUMP |
146 | #endif | |
147 | ||
148 | typedef struct TranslationBlock { | |
149 | unsigned long pc; /* simulated PC corresponding to this block (EIP + CS base) */ | |
150 | unsigned long cs_base; /* CS base for this block */ | |
151 | unsigned int flags; /* flags defining in which context the code was generated */ | |
152 | uint16_t size; /* size of target code for this block (1 <= | |
153 | size <= TARGET_PAGE_SIZE) */ | |
58fe2f10 | 154 | uint16_t cflags; /* compile flags */ |
bf088061 FB |
155 | #define CF_CODE_COPY 0x0001 /* block was generated in code copy mode */ |
156 | #define CF_TB_FP_USED 0x0002 /* fp ops are used in the TB */ | |
157 | #define CF_FP_USED 0x0004 /* fp ops are used in the TB or in a chained TB */ | |
58fe2f10 | 158 | |
d4e8164f | 159 | uint8_t *tc_ptr; /* pointer to the translated code */ |
4390df51 FB |
160 | struct TranslationBlock *hash_next; /* next matching tb for virtual address */ |
161 | /* next matching tb for physical address. */ | |
162 | struct TranslationBlock *phys_hash_next; | |
163 | /* first and second physical page containing code. The lower bit | |
164 | of the pointer tells the index in page_next[] */ | |
165 | struct TranslationBlock *page_next[2]; | |
166 | target_ulong page_addr[2]; | |
167 | ||
d4e8164f FB |
168 | /* the following data are used to directly call another TB from |
169 | the code of this one. */ | |
170 | uint16_t tb_next_offset[2]; /* offset of original jump target */ | |
171 | #ifdef USE_DIRECT_JUMP | |
4cbb86e1 | 172 | uint16_t tb_jmp_offset[4]; /* offset of jump instruction */ |
d4e8164f | 173 | #else |
95f7652d | 174 | uint32_t tb_next[2]; /* address of jump generated code */ |
d4e8164f FB |
175 | #endif |
176 | /* list of TBs jumping to this one. This is a circular list using | |
177 | the two least significant bits of the pointers to tell what is | |
178 | the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 = | |
179 | jmp_first */ | |
180 | struct TranslationBlock *jmp_next[2]; | |
181 | struct TranslationBlock *jmp_first; | |
182 | } TranslationBlock; | |
183 | ||
184 | static inline unsigned int tb_hash_func(unsigned long pc) | |
185 | { | |
186 | return pc & (CODE_GEN_HASH_SIZE - 1); | |
187 | } | |
188 | ||
4390df51 FB |
189 | static inline unsigned int tb_phys_hash_func(unsigned long pc) |
190 | { | |
191 | return pc & (CODE_GEN_PHYS_HASH_SIZE - 1); | |
192 | } | |
193 | ||
d4e8164f | 194 | TranslationBlock *tb_alloc(unsigned long pc); |
0124311e | 195 | void tb_flush(CPUState *env); |
d4e8164f | 196 | void tb_link(TranslationBlock *tb); |
4390df51 FB |
197 | void tb_link_phys(TranslationBlock *tb, |
198 | target_ulong phys_pc, target_ulong phys_page2); | |
d4e8164f FB |
199 | |
200 | extern TranslationBlock *tb_hash[CODE_GEN_HASH_SIZE]; | |
4390df51 | 201 | extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE]; |
d4e8164f FB |
202 | |
203 | extern uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE]; | |
204 | extern uint8_t *code_gen_ptr; | |
205 | ||
206 | /* find a translation block in the translation cache. If not found, | |
207 | return NULL and the pointer to the last element of the list in pptb */ | |
208 | static inline TranslationBlock *tb_find(TranslationBlock ***pptb, | |
209 | unsigned long pc, | |
210 | unsigned long cs_base, | |
211 | unsigned int flags) | |
212 | { | |
213 | TranslationBlock **ptb, *tb; | |
214 | unsigned int h; | |
215 | ||
216 | h = tb_hash_func(pc); | |
217 | ptb = &tb_hash[h]; | |
218 | for(;;) { | |
219 | tb = *ptb; | |
220 | if (!tb) | |
221 | break; | |
222 | if (tb->pc == pc && tb->cs_base == cs_base && tb->flags == flags) | |
223 | return tb; | |
224 | ptb = &tb->hash_next; | |
225 | } | |
226 | *pptb = ptb; | |
227 | return NULL; | |
228 | } | |
229 | ||
d4e8164f | 230 | |
4390df51 FB |
231 | #if defined(USE_DIRECT_JUMP) |
232 | ||
233 | #if defined(__powerpc__) | |
4cbb86e1 | 234 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
d4e8164f FB |
235 | { |
236 | uint32_t val, *ptr; | |
d4e8164f FB |
237 | |
238 | /* patch the branch destination */ | |
4cbb86e1 | 239 | ptr = (uint32_t *)jmp_addr; |
d4e8164f | 240 | val = *ptr; |
4cbb86e1 | 241 | val = (val & ~0x03fffffc) | ((addr - jmp_addr) & 0x03fffffc); |
d4e8164f FB |
242 | *ptr = val; |
243 | /* flush icache */ | |
244 | asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory"); | |
245 | asm volatile ("sync" : : : "memory"); | |
246 | asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory"); | |
247 | asm volatile ("sync" : : : "memory"); | |
248 | asm volatile ("isync" : : : "memory"); | |
249 | } | |
4390df51 FB |
250 | #elif defined(__i386__) |
251 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) | |
252 | { | |
253 | /* patch the branch destination */ | |
254 | *(uint32_t *)jmp_addr = addr - (jmp_addr + 4); | |
255 | /* no need to flush icache explicitely */ | |
256 | } | |
257 | #endif | |
d4e8164f | 258 | |
4cbb86e1 FB |
259 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
260 | int n, unsigned long addr) | |
261 | { | |
262 | unsigned long offset; | |
263 | ||
264 | offset = tb->tb_jmp_offset[n]; | |
265 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); | |
266 | offset = tb->tb_jmp_offset[n + 2]; | |
267 | if (offset != 0xffff) | |
268 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); | |
269 | } | |
270 | ||
d4e8164f FB |
271 | #else |
272 | ||
273 | /* set the jump target */ | |
274 | static inline void tb_set_jmp_target(TranslationBlock *tb, | |
275 | int n, unsigned long addr) | |
276 | { | |
95f7652d | 277 | tb->tb_next[n] = addr; |
d4e8164f FB |
278 | } |
279 | ||
280 | #endif | |
281 | ||
282 | static inline void tb_add_jump(TranslationBlock *tb, int n, | |
283 | TranslationBlock *tb_next) | |
284 | { | |
cf25629d FB |
285 | /* NOTE: this test is only needed for thread safety */ |
286 | if (!tb->jmp_next[n]) { | |
287 | /* patch the native jump address */ | |
288 | tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr); | |
289 | ||
290 | /* add in TB jmp circular list */ | |
291 | tb->jmp_next[n] = tb_next->jmp_first; | |
292 | tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n)); | |
293 | } | |
d4e8164f FB |
294 | } |
295 | ||
a513fe19 FB |
296 | TranslationBlock *tb_find_pc(unsigned long pc_ptr); |
297 | ||
d4e8164f FB |
298 | #ifndef offsetof |
299 | #define offsetof(type, field) ((size_t) &((type *)0)->field) | |
300 | #endif | |
301 | ||
b346ff46 FB |
302 | #if defined(__powerpc__) |
303 | ||
4390df51 | 304 | /* we patch the jump instruction directly */ |
9257a9e4 | 305 | #define JUMP_TB(opname, tbparam, n, eip)\ |
b346ff46 | 306 | do {\ |
9257a9e4 FB |
307 | asm volatile (".section \".data\"\n"\ |
308 | "__op_label" #n "." stringify(opname) ":\n"\ | |
309 | ".long 1f\n"\ | |
310 | ".previous\n"\ | |
311 | "b __op_jmp" #n "\n"\ | |
312 | "1:\n");\ | |
b346ff46 FB |
313 | T0 = (long)(tbparam) + (n);\ |
314 | EIP = eip;\ | |
31e8f3c8 | 315 | EXIT_TB();\ |
b346ff46 FB |
316 | } while (0) |
317 | ||
4cbb86e1 FB |
318 | #define JUMP_TB2(opname, tbparam, n)\ |
319 | do {\ | |
4390df51 FB |
320 | asm volatile ("b __op_jmp" #n "\n");\ |
321 | } while (0) | |
322 | ||
323 | #elif defined(__i386__) && defined(USE_DIRECT_JUMP) | |
324 | ||
325 | /* we patch the jump instruction directly */ | |
326 | #define JUMP_TB(opname, tbparam, n, eip)\ | |
327 | do {\ | |
328 | asm volatile (".section \".data\"\n"\ | |
329 | "__op_label" #n "." stringify(opname) ":\n"\ | |
330 | ".long 1f\n"\ | |
331 | ".previous\n"\ | |
332 | "jmp __op_jmp" #n "\n"\ | |
333 | "1:\n");\ | |
334 | T0 = (long)(tbparam) + (n);\ | |
335 | EIP = eip;\ | |
336 | EXIT_TB();\ | |
337 | } while (0) | |
338 | ||
339 | #define JUMP_TB2(opname, tbparam, n)\ | |
340 | do {\ | |
341 | asm volatile ("jmp __op_jmp" #n "\n");\ | |
4cbb86e1 FB |
342 | } while (0) |
343 | ||
b346ff46 FB |
344 | #else |
345 | ||
346 | /* jump to next block operations (more portable code, does not need | |
347 | cache flushing, but slower because of indirect jump) */ | |
9257a9e4 | 348 | #define JUMP_TB(opname, tbparam, n, eip)\ |
b346ff46 FB |
349 | do {\ |
350 | static void __attribute__((unused)) *__op_label ## n = &&label ## n;\ | |
2f62b397 | 351 | static void __attribute__((unused)) *dummy ## n = &&dummy_label ## n;\ |
b346ff46 FB |
352 | goto *(void *)(((TranslationBlock *)tbparam)->tb_next[n]);\ |
353 | label ## n:\ | |
354 | T0 = (long)(tbparam) + (n);\ | |
355 | EIP = eip;\ | |
2f62b397 | 356 | dummy_label ## n:\ |
9621339d | 357 | EXIT_TB();\ |
b346ff46 FB |
358 | } while (0) |
359 | ||
4cbb86e1 FB |
360 | /* second jump to same destination 'n' */ |
361 | #define JUMP_TB2(opname, tbparam, n)\ | |
362 | do {\ | |
4390df51 | 363 | goto *(void *)(((TranslationBlock *)tbparam)->tb_next[n - 2]);\ |
4cbb86e1 FB |
364 | } while (0) |
365 | ||
b346ff46 FB |
366 | #endif |
367 | ||
33417e70 FB |
368 | extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4]; |
369 | extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4]; | |
370 | ||
d4e8164f FB |
371 | #ifdef __powerpc__ |
372 | static inline int testandset (int *p) | |
373 | { | |
374 | int ret; | |
375 | __asm__ __volatile__ ( | |
376 | "0: lwarx %0,0,%1 ;" | |
377 | " xor. %0,%3,%0;" | |
378 | " bne 1f;" | |
379 | " stwcx. %2,0,%1;" | |
380 | " bne- 0b;" | |
381 | "1: " | |
382 | : "=&r" (ret) | |
383 | : "r" (p), "r" (1), "r" (0) | |
384 | : "cr0", "memory"); | |
385 | return ret; | |
386 | } | |
387 | #endif | |
388 | ||
389 | #ifdef __i386__ | |
390 | static inline int testandset (int *p) | |
391 | { | |
392 | char ret; | |
393 | long int readval; | |
394 | ||
395 | __asm__ __volatile__ ("lock; cmpxchgl %3, %1; sete %0" | |
396 | : "=q" (ret), "=m" (*p), "=a" (readval) | |
397 | : "r" (1), "m" (*p), "a" (0) | |
398 | : "memory"); | |
399 | return ret; | |
400 | } | |
401 | #endif | |
402 | ||
403 | #ifdef __s390__ | |
404 | static inline int testandset (int *p) | |
405 | { | |
406 | int ret; | |
407 | ||
408 | __asm__ __volatile__ ("0: cs %0,%1,0(%2)\n" | |
409 | " jl 0b" | |
410 | : "=&d" (ret) | |
411 | : "r" (1), "a" (p), "0" (*p) | |
412 | : "cc", "memory" ); | |
413 | return ret; | |
414 | } | |
415 | #endif | |
416 | ||
417 | #ifdef __alpha__ | |
2f87c607 | 418 | static inline int testandset (int *p) |
d4e8164f FB |
419 | { |
420 | int ret; | |
421 | unsigned long one; | |
422 | ||
423 | __asm__ __volatile__ ("0: mov 1,%2\n" | |
424 | " ldl_l %0,%1\n" | |
425 | " stl_c %2,%1\n" | |
426 | " beq %2,1f\n" | |
427 | ".subsection 2\n" | |
428 | "1: br 0b\n" | |
429 | ".previous" | |
430 | : "=r" (ret), "=m" (*p), "=r" (one) | |
431 | : "m" (*p)); | |
432 | return ret; | |
433 | } | |
434 | #endif | |
435 | ||
436 | #ifdef __sparc__ | |
437 | static inline int testandset (int *p) | |
438 | { | |
439 | int ret; | |
440 | ||
441 | __asm__ __volatile__("ldstub [%1], %0" | |
442 | : "=r" (ret) | |
443 | : "r" (p) | |
444 | : "memory"); | |
445 | ||
446 | return (ret ? 1 : 0); | |
447 | } | |
448 | #endif | |
449 | ||
a95c6790 FB |
450 | #ifdef __arm__ |
451 | static inline int testandset (int *spinlock) | |
452 | { | |
453 | register unsigned int ret; | |
454 | __asm__ __volatile__("swp %0, %1, [%2]" | |
455 | : "=r"(ret) | |
456 | : "0"(1), "r"(spinlock)); | |
457 | ||
458 | return ret; | |
459 | } | |
460 | #endif | |
461 | ||
38e584a0 FB |
462 | #ifdef __mc68000 |
463 | static inline int testandset (int *p) | |
464 | { | |
465 | char ret; | |
466 | __asm__ __volatile__("tas %1; sne %0" | |
467 | : "=r" (ret) | |
468 | : "m" (p) | |
469 | : "cc","memory"); | |
470 | return ret == 0; | |
471 | } | |
472 | #endif | |
473 | ||
d4e8164f FB |
474 | typedef int spinlock_t; |
475 | ||
476 | #define SPIN_LOCK_UNLOCKED 0 | |
477 | ||
aebcb60e | 478 | #if defined(CONFIG_USER_ONLY) |
d4e8164f FB |
479 | static inline void spin_lock(spinlock_t *lock) |
480 | { | |
481 | while (testandset(lock)); | |
482 | } | |
483 | ||
484 | static inline void spin_unlock(spinlock_t *lock) | |
485 | { | |
486 | *lock = 0; | |
487 | } | |
488 | ||
489 | static inline int spin_trylock(spinlock_t *lock) | |
490 | { | |
491 | return !testandset(lock); | |
492 | } | |
3c1cf9fa FB |
493 | #else |
494 | static inline void spin_lock(spinlock_t *lock) | |
495 | { | |
496 | } | |
497 | ||
498 | static inline void spin_unlock(spinlock_t *lock) | |
499 | { | |
500 | } | |
501 | ||
502 | static inline int spin_trylock(spinlock_t *lock) | |
503 | { | |
504 | return 1; | |
505 | } | |
506 | #endif | |
d4e8164f FB |
507 | |
508 | extern spinlock_t tb_lock; | |
509 | ||
36bdbe54 | 510 | extern int tb_invalidated_flag; |
6e59c1db | 511 | |
9886cc16 FB |
512 | #if (defined(TARGET_I386) || defined(TARGET_PPC)) && \ |
513 | !defined(CONFIG_USER_ONLY) | |
6e59c1db FB |
514 | |
515 | void tlb_fill(unsigned long addr, int is_write, int is_user, | |
516 | void *retaddr); | |
517 | ||
518 | #define ACCESS_TYPE 3 | |
519 | #define MEMSUFFIX _code | |
520 | #define env cpu_single_env | |
521 | ||
522 | #define DATA_SIZE 1 | |
523 | #include "softmmu_header.h" | |
524 | ||
525 | #define DATA_SIZE 2 | |
526 | #include "softmmu_header.h" | |
527 | ||
528 | #define DATA_SIZE 4 | |
529 | #include "softmmu_header.h" | |
530 | ||
531 | #undef ACCESS_TYPE | |
532 | #undef MEMSUFFIX | |
533 | #undef env | |
534 | ||
535 | #endif | |
4390df51 FB |
536 | |
537 | #if defined(CONFIG_USER_ONLY) | |
538 | static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr) | |
539 | { | |
540 | return addr; | |
541 | } | |
542 | #else | |
543 | /* NOTE: this function can trigger an exception */ | |
1ccde1cb FB |
544 | /* NOTE2: the returned address is not exactly the physical address: it |
545 | is the offset relative to phys_ram_base */ | |
4390df51 FB |
546 | /* XXX: i386 target specific */ |
547 | static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr) | |
548 | { | |
549 | int is_user, index; | |
550 | ||
551 | index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); | |
3f5dcc34 | 552 | #if defined(TARGET_I386) |
4390df51 | 553 | is_user = ((env->hflags & HF_CPL_MASK) == 3); |
3f5dcc34 FB |
554 | #elif defined (TARGET_PPC) |
555 | is_user = msr_pr; | |
556 | #else | |
557 | #error "Unimplemented !" | |
558 | #endif | |
4390df51 FB |
559 | if (__builtin_expect(env->tlb_read[is_user][index].address != |
560 | (addr & TARGET_PAGE_MASK), 0)) { | |
561 | ldub_code((void *)addr); | |
562 | } | |
563 | return addr + env->tlb_read[is_user][index].addend - (unsigned long)phys_ram_base; | |
564 | } | |
565 | #endif |