]>
Commit | Line | Data |
---|---|---|
b5cec4c5 DG |
1 | /* |
2 | * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator | |
3 | * | |
4 | * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics | |
5 | * | |
6 | * Copyright (c) 2010,2011 David Gibson, IBM Corporation. | |
7 | * | |
8 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
9 | * of this software and associated documentation files (the "Software"), to deal | |
10 | * in the Software without restriction, including without limitation the rights | |
11 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
12 | * copies of the Software, and to permit persons to whom the Software is | |
13 | * furnished to do so, subject to the following conditions: | |
14 | * | |
15 | * The above copyright notice and this permission notice shall be included in | |
16 | * all copies or substantial portions of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
22 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
23 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
24 | * THE SOFTWARE. | |
25 | * | |
26 | */ | |
27 | ||
0d75590d | 28 | #include "qemu/osdep.h" |
da34e65c | 29 | #include "qapi/error.h" |
4771d756 PB |
30 | #include "qemu-common.h" |
31 | #include "cpu.h" | |
83c9f4ca | 32 | #include "hw/hw.h" |
500efa23 | 33 | #include "trace.h" |
5d87e4b7 | 34 | #include "qemu/timer.h" |
0d09e41a | 35 | #include "hw/ppc/xics.h" |
9ccff2a4 | 36 | #include "qemu/error-report.h" |
5a3d7b23 | 37 | #include "qapi/visitor.h" |
b1fc72f0 BH |
38 | #include "monitor/monitor.h" |
39 | #include "hw/intc/intc.h" | |
b5cec4c5 | 40 | |
6449da45 | 41 | void icp_pic_print_info(ICPState *icp, Monitor *mon) |
b1fc72f0 | 42 | { |
b9038e78 CLG |
43 | int cpu_index = icp->cs ? icp->cs->cpu_index : -1; |
44 | ||
45 | if (!icp->output) { | |
46 | return; | |
47 | } | |
48 | monitor_printf(mon, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n", | |
49 | cpu_index, icp->xirr, icp->xirr_owner, | |
50 | icp->pending_priority, icp->mfrr); | |
51 | } | |
52 | ||
6449da45 | 53 | void ics_pic_print_info(ICSState *ics, Monitor *mon) |
b9038e78 | 54 | { |
b1fc72f0 BH |
55 | uint32_t i; |
56 | ||
b9038e78 CLG |
57 | monitor_printf(mon, "ICS %4x..%4x %p\n", |
58 | ics->offset, ics->offset + ics->nr_irqs - 1, ics); | |
b1fc72f0 | 59 | |
b9038e78 CLG |
60 | if (!ics->irqs) { |
61 | return; | |
b1fc72f0 BH |
62 | } |
63 | ||
b9038e78 CLG |
64 | for (i = 0; i < ics->nr_irqs; i++) { |
65 | ICSIRQState *irq = ics->irqs + i; | |
b1fc72f0 | 66 | |
b9038e78 | 67 | if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) { |
b1fc72f0 BH |
68 | continue; |
69 | } | |
b9038e78 CLG |
70 | monitor_printf(mon, " %4x %s %02x %02x\n", |
71 | ics->offset + i, | |
72 | (irq->flags & XICS_FLAGS_IRQ_LSI) ? | |
73 | "LSI" : "MSI", | |
74 | irq->priority, irq->status); | |
b1fc72f0 BH |
75 | } |
76 | } | |
77 | ||
b5cec4c5 DG |
78 | /* |
79 | * ICP: Presentation layer | |
80 | */ | |
81 | ||
b5cec4c5 DG |
82 | #define XISR_MASK 0x00ffffff |
83 | #define CPPR_MASK 0xff000000 | |
84 | ||
8e4fba20 CLG |
85 | #define XISR(icp) (((icp)->xirr) & XISR_MASK) |
86 | #define CPPR(icp) (((icp)->xirr) >> 24) | |
b5cec4c5 | 87 | |
d4d7a59a BH |
88 | static void ics_reject(ICSState *ics, uint32_t nr) |
89 | { | |
90 | ICSStateClass *k = ICS_BASE_GET_CLASS(ics); | |
91 | ||
92 | if (k->reject) { | |
93 | k->reject(ics, nr); | |
94 | } | |
95 | } | |
96 | ||
7844e12b | 97 | void ics_resend(ICSState *ics) |
d4d7a59a BH |
98 | { |
99 | ICSStateClass *k = ICS_BASE_GET_CLASS(ics); | |
100 | ||
101 | if (k->resend) { | |
102 | k->resend(ics); | |
103 | } | |
104 | } | |
105 | ||
106 | static void ics_eoi(ICSState *ics, int nr) | |
107 | { | |
108 | ICSStateClass *k = ICS_BASE_GET_CLASS(ics); | |
109 | ||
110 | if (k->eoi) { | |
111 | k->eoi(ics, nr); | |
112 | } | |
113 | } | |
b5cec4c5 | 114 | |
8e4fba20 | 115 | static void icp_check_ipi(ICPState *icp) |
b5cec4c5 | 116 | { |
8e4fba20 | 117 | if (XISR(icp) && (icp->pending_priority <= icp->mfrr)) { |
b5cec4c5 DG |
118 | return; |
119 | } | |
120 | ||
8e4fba20 | 121 | trace_xics_icp_check_ipi(icp->cs->cpu_index, icp->mfrr); |
500efa23 | 122 | |
8e4fba20 CLG |
123 | if (XISR(icp) && icp->xirr_owner) { |
124 | ics_reject(icp->xirr_owner, XISR(icp)); | |
b5cec4c5 DG |
125 | } |
126 | ||
8e4fba20 CLG |
127 | icp->xirr = (icp->xirr & ~XISR_MASK) | XICS_IPI; |
128 | icp->pending_priority = icp->mfrr; | |
129 | icp->xirr_owner = NULL; | |
130 | qemu_irq_raise(icp->output); | |
b5cec4c5 DG |
131 | } |
132 | ||
8e4fba20 | 133 | void icp_resend(ICPState *icp) |
b5cec4c5 | 134 | { |
8e4fba20 | 135 | XICSFabric *xi = icp->xics; |
2cd908d0 | 136 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); |
b5cec4c5 | 137 | |
8e4fba20 CLG |
138 | if (icp->mfrr < CPPR(icp)) { |
139 | icp_check_ipi(icp); | |
cc706a53 | 140 | } |
2cd908d0 CLG |
141 | |
142 | xic->ics_resend(xi); | |
b5cec4c5 DG |
143 | } |
144 | ||
8e4fba20 | 145 | void icp_set_cppr(ICPState *icp, uint8_t cppr) |
b5cec4c5 | 146 | { |
b5cec4c5 DG |
147 | uint8_t old_cppr; |
148 | uint32_t old_xisr; | |
149 | ||
8e4fba20 CLG |
150 | old_cppr = CPPR(icp); |
151 | icp->xirr = (icp->xirr & ~CPPR_MASK) | (cppr << 24); | |
b5cec4c5 DG |
152 | |
153 | if (cppr < old_cppr) { | |
8e4fba20 CLG |
154 | if (XISR(icp) && (cppr <= icp->pending_priority)) { |
155 | old_xisr = XISR(icp); | |
156 | icp->xirr &= ~XISR_MASK; /* Clear XISR */ | |
157 | icp->pending_priority = 0xff; | |
158 | qemu_irq_lower(icp->output); | |
159 | if (icp->xirr_owner) { | |
160 | ics_reject(icp->xirr_owner, old_xisr); | |
161 | icp->xirr_owner = NULL; | |
cc706a53 | 162 | } |
b5cec4c5 DG |
163 | } |
164 | } else { | |
8e4fba20 CLG |
165 | if (!XISR(icp)) { |
166 | icp_resend(icp); | |
b5cec4c5 DG |
167 | } |
168 | } | |
169 | } | |
170 | ||
8e4fba20 | 171 | void icp_set_mfrr(ICPState *icp, uint8_t mfrr) |
b5cec4c5 | 172 | { |
8e4fba20 CLG |
173 | icp->mfrr = mfrr; |
174 | if (mfrr < CPPR(icp)) { | |
175 | icp_check_ipi(icp); | |
b5cec4c5 DG |
176 | } |
177 | } | |
178 | ||
8e4fba20 | 179 | uint32_t icp_accept(ICPState *icp) |
b5cec4c5 | 180 | { |
8e4fba20 | 181 | uint32_t xirr = icp->xirr; |
b5cec4c5 | 182 | |
8e4fba20 CLG |
183 | qemu_irq_lower(icp->output); |
184 | icp->xirr = icp->pending_priority << 24; | |
185 | icp->pending_priority = 0xff; | |
186 | icp->xirr_owner = NULL; | |
500efa23 | 187 | |
8e4fba20 | 188 | trace_xics_icp_accept(xirr, icp->xirr); |
500efa23 | 189 | |
b5cec4c5 DG |
190 | return xirr; |
191 | } | |
192 | ||
8e4fba20 | 193 | uint32_t icp_ipoll(ICPState *icp, uint32_t *mfrr) |
1cbd2220 BH |
194 | { |
195 | if (mfrr) { | |
8e4fba20 | 196 | *mfrr = icp->mfrr; |
1cbd2220 | 197 | } |
8e4fba20 | 198 | return icp->xirr; |
1cbd2220 BH |
199 | } |
200 | ||
8e4fba20 | 201 | void icp_eoi(ICPState *icp, uint32_t xirr) |
b5cec4c5 | 202 | { |
8e4fba20 | 203 | XICSFabric *xi = icp->xics; |
2cd908d0 | 204 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); |
cc706a53 BH |
205 | ICSState *ics; |
206 | uint32_t irq; | |
b5cec4c5 | 207 | |
b5cec4c5 | 208 | /* Send EOI -> ICS */ |
8e4fba20 CLG |
209 | icp->xirr = (icp->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK); |
210 | trace_xics_icp_eoi(icp->cs->cpu_index, xirr, icp->xirr); | |
cc706a53 | 211 | irq = xirr & XISR_MASK; |
2cd908d0 CLG |
212 | |
213 | ics = xic->ics_get(xi, irq); | |
214 | if (ics) { | |
215 | ics_eoi(ics, irq); | |
cc706a53 | 216 | } |
8e4fba20 CLG |
217 | if (!XISR(icp)) { |
218 | icp_resend(icp); | |
b5cec4c5 DG |
219 | } |
220 | } | |
221 | ||
cc706a53 | 222 | static void icp_irq(ICSState *ics, int server, int nr, uint8_t priority) |
b5cec4c5 | 223 | { |
8e4fba20 | 224 | ICPState *icp = xics_icp_get(ics->xics, server); |
b5cec4c5 | 225 | |
500efa23 DG |
226 | trace_xics_icp_irq(server, nr, priority); |
227 | ||
8e4fba20 CLG |
228 | if ((priority >= CPPR(icp)) |
229 | || (XISR(icp) && (icp->pending_priority <= priority))) { | |
cc706a53 | 230 | ics_reject(ics, nr); |
b5cec4c5 | 231 | } else { |
8e4fba20 CLG |
232 | if (XISR(icp) && icp->xirr_owner) { |
233 | ics_reject(icp->xirr_owner, XISR(icp)); | |
234 | icp->xirr_owner = NULL; | |
b5cec4c5 | 235 | } |
8e4fba20 CLG |
236 | icp->xirr = (icp->xirr & ~XISR_MASK) | (nr & XISR_MASK); |
237 | icp->xirr_owner = ics; | |
238 | icp->pending_priority = priority; | |
239 | trace_xics_icp_raise(icp->xirr, icp->pending_priority); | |
240 | qemu_irq_raise(icp->output); | |
b5cec4c5 DG |
241 | } |
242 | } | |
243 | ||
d1b5682d AK |
244 | static void icp_dispatch_pre_save(void *opaque) |
245 | { | |
8e4fba20 CLG |
246 | ICPState *icp = opaque; |
247 | ICPStateClass *info = ICP_GET_CLASS(icp); | |
d1b5682d AK |
248 | |
249 | if (info->pre_save) { | |
8e4fba20 | 250 | info->pre_save(icp); |
d1b5682d AK |
251 | } |
252 | } | |
253 | ||
254 | static int icp_dispatch_post_load(void *opaque, int version_id) | |
255 | { | |
8e4fba20 CLG |
256 | ICPState *icp = opaque; |
257 | ICPStateClass *info = ICP_GET_CLASS(icp); | |
d1b5682d AK |
258 | |
259 | if (info->post_load) { | |
8e4fba20 | 260 | return info->post_load(icp, version_id); |
d1b5682d AK |
261 | } |
262 | ||
263 | return 0; | |
264 | } | |
265 | ||
c04d6cfa AL |
266 | static const VMStateDescription vmstate_icp_server = { |
267 | .name = "icp/server", | |
268 | .version_id = 1, | |
269 | .minimum_version_id = 1, | |
d1b5682d AK |
270 | .pre_save = icp_dispatch_pre_save, |
271 | .post_load = icp_dispatch_post_load, | |
3aff6c2f | 272 | .fields = (VMStateField[]) { |
c04d6cfa AL |
273 | /* Sanity check */ |
274 | VMSTATE_UINT32(xirr, ICPState), | |
275 | VMSTATE_UINT8(pending_priority, ICPState), | |
276 | VMSTATE_UINT8(mfrr, ICPState), | |
277 | VMSTATE_END_OF_LIST() | |
278 | }, | |
b5cec4c5 DG |
279 | }; |
280 | ||
7ea6e067 | 281 | static void icp_reset(void *dev) |
c04d6cfa AL |
282 | { |
283 | ICPState *icp = ICP(dev); | |
a4d4edce | 284 | ICPStateClass *icpc = ICP_GET_CLASS(icp); |
c04d6cfa AL |
285 | |
286 | icp->xirr = 0; | |
287 | icp->pending_priority = 0xff; | |
288 | icp->mfrr = 0xff; | |
289 | ||
290 | /* Make all outputs are deasserted */ | |
291 | qemu_set_irq(icp->output, 0); | |
a4d4edce GK |
292 | |
293 | if (icpc->reset) { | |
294 | icpc->reset(icp); | |
295 | } | |
c04d6cfa AL |
296 | } |
297 | ||
817bb6a4 CLG |
298 | static void icp_realize(DeviceState *dev, Error **errp) |
299 | { | |
300 | ICPState *icp = ICP(dev); | |
439071a9 | 301 | ICPStateClass *icpc = ICP_GET_CLASS(dev); |
9ed65663 GK |
302 | PowerPCCPU *cpu; |
303 | CPUPPCState *env; | |
817bb6a4 CLG |
304 | Object *obj; |
305 | Error *err = NULL; | |
306 | ||
ad265631 | 307 | obj = object_property_get_link(OBJECT(dev), ICP_PROP_XICS, &err); |
817bb6a4 | 308 | if (!obj) { |
ad265631 | 309 | error_setg(errp, "%s: required link '" ICP_PROP_XICS "' not found: %s", |
817bb6a4 CLG |
310 | __func__, error_get_pretty(err)); |
311 | return; | |
312 | } | |
313 | ||
2cd908d0 | 314 | icp->xics = XICS_FABRIC(obj); |
7ea6e067 | 315 | |
9ed65663 GK |
316 | obj = object_property_get_link(OBJECT(dev), ICP_PROP_CPU, &err); |
317 | if (!obj) { | |
318 | error_setg(errp, "%s: required link '" ICP_PROP_CPU "' not found: %s", | |
319 | __func__, error_get_pretty(err)); | |
320 | return; | |
321 | } | |
322 | ||
323 | cpu = POWERPC_CPU(obj); | |
324 | cpu->intc = OBJECT(icp); | |
325 | icp->cs = CPU(obj); | |
326 | ||
9ed65663 GK |
327 | env = &cpu->env; |
328 | switch (PPC_INPUT(env)) { | |
329 | case PPC_FLAGS_INPUT_POWER7: | |
330 | icp->output = env->irq_inputs[POWER7_INPUT_INT]; | |
331 | break; | |
332 | ||
333 | case PPC_FLAGS_INPUT_970: | |
334 | icp->output = env->irq_inputs[PPC970_INPUT_INT]; | |
335 | break; | |
336 | ||
337 | default: | |
338 | error_setg(errp, "XICS interrupt controller does not support this CPU bus model"); | |
339 | return; | |
340 | } | |
341 | ||
439071a9 | 342 | if (icpc->realize) { |
100f7388 | 343 | icpc->realize(icp, errp); |
439071a9 CLG |
344 | } |
345 | ||
7ea6e067 | 346 | qemu_register_reset(icp_reset, dev); |
c95f6161 | 347 | vmstate_register(NULL, icp->cs->cpu_index, &vmstate_icp_server, icp); |
817bb6a4 CLG |
348 | } |
349 | ||
62f94fc9 GK |
350 | static void icp_unrealize(DeviceState *dev, Error **errp) |
351 | { | |
c95f6161 GK |
352 | ICPState *icp = ICP(dev); |
353 | ||
354 | vmstate_unregister(NULL, &vmstate_icp_server, icp); | |
62f94fc9 GK |
355 | qemu_unregister_reset(icp_reset, dev); |
356 | } | |
817bb6a4 | 357 | |
c04d6cfa AL |
358 | static void icp_class_init(ObjectClass *klass, void *data) |
359 | { | |
360 | DeviceClass *dc = DEVICE_CLASS(klass); | |
361 | ||
817bb6a4 | 362 | dc->realize = icp_realize; |
62f94fc9 | 363 | dc->unrealize = icp_unrealize; |
c04d6cfa AL |
364 | } |
365 | ||
456df19c | 366 | static const TypeInfo icp_info = { |
c04d6cfa AL |
367 | .name = TYPE_ICP, |
368 | .parent = TYPE_DEVICE, | |
369 | .instance_size = sizeof(ICPState), | |
370 | .class_init = icp_class_init, | |
d1b5682d | 371 | .class_size = sizeof(ICPStateClass), |
b5cec4c5 DG |
372 | }; |
373 | ||
c04d6cfa AL |
374 | /* |
375 | * ICS: Source layer | |
376 | */ | |
d4d7a59a | 377 | static void ics_simple_resend_msi(ICSState *ics, int srcno) |
d07fee7e | 378 | { |
c04d6cfa | 379 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e DG |
380 | |
381 | /* FIXME: filter by server#? */ | |
98ca8c02 DG |
382 | if (irq->status & XICS_STATUS_REJECTED) { |
383 | irq->status &= ~XICS_STATUS_REJECTED; | |
d07fee7e | 384 | if (irq->priority != 0xff) { |
cc706a53 | 385 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
d07fee7e DG |
386 | } |
387 | } | |
388 | } | |
389 | ||
d4d7a59a | 390 | static void ics_simple_resend_lsi(ICSState *ics, int srcno) |
d07fee7e | 391 | { |
c04d6cfa | 392 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 393 | |
98ca8c02 DG |
394 | if ((irq->priority != 0xff) |
395 | && (irq->status & XICS_STATUS_ASSERTED) | |
396 | && !(irq->status & XICS_STATUS_SENT)) { | |
397 | irq->status |= XICS_STATUS_SENT; | |
cc706a53 | 398 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
d07fee7e DG |
399 | } |
400 | } | |
401 | ||
d4d7a59a | 402 | static void ics_simple_set_irq_msi(ICSState *ics, int srcno, int val) |
b5cec4c5 | 403 | { |
c04d6cfa | 404 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 | 405 | |
d4d7a59a | 406 | trace_xics_ics_simple_set_irq_msi(srcno, srcno + ics->offset); |
500efa23 | 407 | |
b5cec4c5 DG |
408 | if (val) { |
409 | if (irq->priority == 0xff) { | |
98ca8c02 | 410 | irq->status |= XICS_STATUS_MASKED_PENDING; |
500efa23 | 411 | trace_xics_masked_pending(); |
b5cec4c5 | 412 | } else { |
cc706a53 | 413 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
b5cec4c5 DG |
414 | } |
415 | } | |
416 | } | |
417 | ||
d4d7a59a | 418 | static void ics_simple_set_irq_lsi(ICSState *ics, int srcno, int val) |
b5cec4c5 | 419 | { |
c04d6cfa | 420 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 | 421 | |
d4d7a59a | 422 | trace_xics_ics_simple_set_irq_lsi(srcno, srcno + ics->offset); |
98ca8c02 DG |
423 | if (val) { |
424 | irq->status |= XICS_STATUS_ASSERTED; | |
425 | } else { | |
426 | irq->status &= ~XICS_STATUS_ASSERTED; | |
427 | } | |
d4d7a59a | 428 | ics_simple_resend_lsi(ics, srcno); |
b5cec4c5 DG |
429 | } |
430 | ||
d4d7a59a | 431 | static void ics_simple_set_irq(void *opaque, int srcno, int val) |
b5cec4c5 | 432 | { |
c04d6cfa | 433 | ICSState *ics = (ICSState *)opaque; |
b5cec4c5 | 434 | |
4af88944 | 435 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
d4d7a59a | 436 | ics_simple_set_irq_lsi(ics, srcno, val); |
d07fee7e | 437 | } else { |
d4d7a59a | 438 | ics_simple_set_irq_msi(ics, srcno, val); |
d07fee7e DG |
439 | } |
440 | } | |
b5cec4c5 | 441 | |
d4d7a59a | 442 | static void ics_simple_write_xive_msi(ICSState *ics, int srcno) |
d07fee7e | 443 | { |
c04d6cfa | 444 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 445 | |
98ca8c02 DG |
446 | if (!(irq->status & XICS_STATUS_MASKED_PENDING) |
447 | || (irq->priority == 0xff)) { | |
d07fee7e | 448 | return; |
b5cec4c5 | 449 | } |
d07fee7e | 450 | |
98ca8c02 | 451 | irq->status &= ~XICS_STATUS_MASKED_PENDING; |
cc706a53 | 452 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
b5cec4c5 DG |
453 | } |
454 | ||
d4d7a59a | 455 | static void ics_simple_write_xive_lsi(ICSState *ics, int srcno) |
b5cec4c5 | 456 | { |
d4d7a59a | 457 | ics_simple_resend_lsi(ics, srcno); |
d07fee7e DG |
458 | } |
459 | ||
d4d7a59a BH |
460 | void ics_simple_write_xive(ICSState *ics, int srcno, int server, |
461 | uint8_t priority, uint8_t saved_priority) | |
d07fee7e | 462 | { |
c04d6cfa | 463 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 DG |
464 | |
465 | irq->server = server; | |
466 | irq->priority = priority; | |
3fe719f4 | 467 | irq->saved_priority = saved_priority; |
b5cec4c5 | 468 | |
d4d7a59a BH |
469 | trace_xics_ics_simple_write_xive(ics->offset + srcno, srcno, server, |
470 | priority); | |
500efa23 | 471 | |
4af88944 | 472 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
d4d7a59a | 473 | ics_simple_write_xive_lsi(ics, srcno); |
d07fee7e | 474 | } else { |
d4d7a59a | 475 | ics_simple_write_xive_msi(ics, srcno); |
b5cec4c5 | 476 | } |
b5cec4c5 DG |
477 | } |
478 | ||
d4d7a59a | 479 | static void ics_simple_reject(ICSState *ics, uint32_t nr) |
b5cec4c5 | 480 | { |
c04d6cfa | 481 | ICSIRQState *irq = ics->irqs + nr - ics->offset; |
d07fee7e | 482 | |
d4d7a59a | 483 | trace_xics_ics_simple_reject(nr, nr - ics->offset); |
056b9775 ND |
484 | if (irq->flags & XICS_FLAGS_IRQ_MSI) { |
485 | irq->status |= XICS_STATUS_REJECTED; | |
486 | } else if (irq->flags & XICS_FLAGS_IRQ_LSI) { | |
487 | irq->status &= ~XICS_STATUS_SENT; | |
488 | } | |
b5cec4c5 DG |
489 | } |
490 | ||
d4d7a59a | 491 | static void ics_simple_resend(ICSState *ics) |
b5cec4c5 | 492 | { |
d07fee7e DG |
493 | int i; |
494 | ||
495 | for (i = 0; i < ics->nr_irqs; i++) { | |
d07fee7e | 496 | /* FIXME: filter by server#? */ |
4af88944 | 497 | if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) { |
d4d7a59a | 498 | ics_simple_resend_lsi(ics, i); |
d07fee7e | 499 | } else { |
d4d7a59a | 500 | ics_simple_resend_msi(ics, i); |
d07fee7e DG |
501 | } |
502 | } | |
b5cec4c5 DG |
503 | } |
504 | ||
d4d7a59a | 505 | static void ics_simple_eoi(ICSState *ics, uint32_t nr) |
b5cec4c5 | 506 | { |
d07fee7e | 507 | int srcno = nr - ics->offset; |
c04d6cfa | 508 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 509 | |
d4d7a59a | 510 | trace_xics_ics_simple_eoi(nr); |
500efa23 | 511 | |
4af88944 | 512 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
98ca8c02 | 513 | irq->status &= ~XICS_STATUS_SENT; |
d07fee7e | 514 | } |
b5cec4c5 DG |
515 | } |
516 | ||
7ea6e067 | 517 | static void ics_simple_reset(void *dev) |
c04d6cfa | 518 | { |
d4d7a59a | 519 | ICSState *ics = ICS_SIMPLE(dev); |
c04d6cfa | 520 | int i; |
a7e519a8 AK |
521 | uint8_t flags[ics->nr_irqs]; |
522 | ||
523 | for (i = 0; i < ics->nr_irqs; i++) { | |
524 | flags[i] = ics->irqs[i].flags; | |
525 | } | |
c04d6cfa AL |
526 | |
527 | memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs); | |
a7e519a8 | 528 | |
c04d6cfa AL |
529 | for (i = 0; i < ics->nr_irqs; i++) { |
530 | ics->irqs[i].priority = 0xff; | |
531 | ics->irqs[i].saved_priority = 0xff; | |
a7e519a8 | 532 | ics->irqs[i].flags = flags[i]; |
c04d6cfa AL |
533 | } |
534 | } | |
535 | ||
d4d7a59a | 536 | static void ics_simple_dispatch_pre_save(void *opaque) |
d1b5682d AK |
537 | { |
538 | ICSState *ics = opaque; | |
d4d7a59a | 539 | ICSStateClass *info = ICS_BASE_GET_CLASS(ics); |
d1b5682d AK |
540 | |
541 | if (info->pre_save) { | |
542 | info->pre_save(ics); | |
543 | } | |
544 | } | |
545 | ||
d4d7a59a | 546 | static int ics_simple_dispatch_post_load(void *opaque, int version_id) |
d1b5682d AK |
547 | { |
548 | ICSState *ics = opaque; | |
d4d7a59a | 549 | ICSStateClass *info = ICS_BASE_GET_CLASS(ics); |
d1b5682d AK |
550 | |
551 | if (info->post_load) { | |
552 | return info->post_load(ics, version_id); | |
553 | } | |
554 | ||
555 | return 0; | |
556 | } | |
557 | ||
d4d7a59a | 558 | static const VMStateDescription vmstate_ics_simple_irq = { |
c04d6cfa | 559 | .name = "ics/irq", |
4af88944 | 560 | .version_id = 2, |
c04d6cfa | 561 | .minimum_version_id = 1, |
3aff6c2f | 562 | .fields = (VMStateField[]) { |
c04d6cfa AL |
563 | VMSTATE_UINT32(server, ICSIRQState), |
564 | VMSTATE_UINT8(priority, ICSIRQState), | |
565 | VMSTATE_UINT8(saved_priority, ICSIRQState), | |
566 | VMSTATE_UINT8(status, ICSIRQState), | |
4af88944 | 567 | VMSTATE_UINT8(flags, ICSIRQState), |
c04d6cfa AL |
568 | VMSTATE_END_OF_LIST() |
569 | }, | |
570 | }; | |
571 | ||
d4d7a59a | 572 | static const VMStateDescription vmstate_ics_simple = { |
c04d6cfa AL |
573 | .name = "ics", |
574 | .version_id = 1, | |
575 | .minimum_version_id = 1, | |
d4d7a59a BH |
576 | .pre_save = ics_simple_dispatch_pre_save, |
577 | .post_load = ics_simple_dispatch_post_load, | |
3aff6c2f | 578 | .fields = (VMStateField[]) { |
c04d6cfa | 579 | /* Sanity check */ |
d2164ad3 | 580 | VMSTATE_UINT32_EQUAL(nr_irqs, ICSState, NULL), |
c04d6cfa AL |
581 | |
582 | VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs, | |
d4d7a59a BH |
583 | vmstate_ics_simple_irq, |
584 | ICSIRQState), | |
c04d6cfa AL |
585 | VMSTATE_END_OF_LIST() |
586 | }, | |
587 | }; | |
588 | ||
d4d7a59a | 589 | static void ics_simple_initfn(Object *obj) |
5a3d7b23 | 590 | { |
d4d7a59a | 591 | ICSState *ics = ICS_SIMPLE(obj); |
5a3d7b23 AK |
592 | |
593 | ics->offset = XICS_IRQ_BASE; | |
594 | } | |
595 | ||
100f7388 | 596 | static void ics_simple_realize(ICSState *ics, Error **errp) |
c04d6cfa | 597 | { |
b45ff2d9 AK |
598 | if (!ics->nr_irqs) { |
599 | error_setg(errp, "Number of interrupts needs to be greater 0"); | |
600 | return; | |
601 | } | |
c04d6cfa | 602 | ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState)); |
d4d7a59a | 603 | ics->qirqs = qemu_allocate_irqs(ics_simple_set_irq, ics, ics->nr_irqs); |
7ea6e067 | 604 | |
100f7388 | 605 | qemu_register_reset(ics_simple_reset, ics); |
c04d6cfa AL |
606 | } |
607 | ||
4e4169f7 CLG |
608 | static Property ics_simple_properties[] = { |
609 | DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0), | |
610 | DEFINE_PROP_END_OF_LIST(), | |
611 | }; | |
612 | ||
d4d7a59a | 613 | static void ics_simple_class_init(ObjectClass *klass, void *data) |
c04d6cfa AL |
614 | { |
615 | DeviceClass *dc = DEVICE_CLASS(klass); | |
d4d7a59a | 616 | ICSStateClass *isc = ICS_BASE_CLASS(klass); |
c04d6cfa | 617 | |
4e4169f7 CLG |
618 | isc->realize = ics_simple_realize; |
619 | dc->props = ics_simple_properties; | |
d4d7a59a | 620 | dc->vmsd = &vmstate_ics_simple; |
d4d7a59a BH |
621 | isc->reject = ics_simple_reject; |
622 | isc->resend = ics_simple_resend; | |
623 | isc->eoi = ics_simple_eoi; | |
c04d6cfa AL |
624 | } |
625 | ||
d4d7a59a BH |
626 | static const TypeInfo ics_simple_info = { |
627 | .name = TYPE_ICS_SIMPLE, | |
628 | .parent = TYPE_ICS_BASE, | |
629 | .instance_size = sizeof(ICSState), | |
630 | .class_init = ics_simple_class_init, | |
631 | .class_size = sizeof(ICSStateClass), | |
632 | .instance_init = ics_simple_initfn, | |
633 | }; | |
634 | ||
4e4169f7 CLG |
635 | static void ics_base_realize(DeviceState *dev, Error **errp) |
636 | { | |
637 | ICSStateClass *icsc = ICS_BASE_GET_CLASS(dev); | |
638 | ICSState *ics = ICS_BASE(dev); | |
639 | Object *obj; | |
640 | Error *err = NULL; | |
641 | ||
ad265631 | 642 | obj = object_property_get_link(OBJECT(dev), ICS_PROP_XICS, &err); |
4e4169f7 | 643 | if (!obj) { |
ad265631 | 644 | error_setg(errp, "%s: required link '" ICS_PROP_XICS "' not found: %s", |
4e4169f7 CLG |
645 | __func__, error_get_pretty(err)); |
646 | return; | |
647 | } | |
b4f27d71 | 648 | ics->xics = XICS_FABRIC(obj); |
4e4169f7 CLG |
649 | |
650 | ||
651 | if (icsc->realize) { | |
100f7388 | 652 | icsc->realize(ics, errp); |
4e4169f7 CLG |
653 | } |
654 | } | |
655 | ||
656 | static void ics_base_class_init(ObjectClass *klass, void *data) | |
657 | { | |
658 | DeviceClass *dc = DEVICE_CLASS(klass); | |
659 | ||
660 | dc->realize = ics_base_realize; | |
661 | } | |
662 | ||
d4d7a59a BH |
663 | static const TypeInfo ics_base_info = { |
664 | .name = TYPE_ICS_BASE, | |
c04d6cfa | 665 | .parent = TYPE_DEVICE, |
d4d7a59a | 666 | .abstract = true, |
c04d6cfa | 667 | .instance_size = sizeof(ICSState), |
4e4169f7 | 668 | .class_init = ics_base_class_init, |
d1b5682d | 669 | .class_size = sizeof(ICSStateClass), |
c04d6cfa AL |
670 | }; |
671 | ||
51b18005 CLG |
672 | static const TypeInfo xics_fabric_info = { |
673 | .name = TYPE_XICS_FABRIC, | |
674 | .parent = TYPE_INTERFACE, | |
675 | .class_size = sizeof(XICSFabricClass), | |
676 | }; | |
677 | ||
b5cec4c5 DG |
678 | /* |
679 | * Exported functions | |
680 | */ | |
f7759e43 | 681 | qemu_irq xics_get_qirq(XICSFabric *xi, int irq) |
b5cec4c5 | 682 | { |
f7759e43 CLG |
683 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); |
684 | ICSState *ics = xic->ics_get(xi, irq); | |
641c3493 | 685 | |
cc706a53 | 686 | if (ics) { |
641c3493 | 687 | return ics->qirqs[irq - ics->offset]; |
b5cec4c5 DG |
688 | } |
689 | ||
641c3493 | 690 | return NULL; |
a307d594 AK |
691 | } |
692 | ||
b4f27d71 CLG |
693 | ICPState *xics_icp_get(XICSFabric *xi, int server) |
694 | { | |
695 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); | |
696 | ||
697 | return xic->icp_get(xi, server); | |
698 | } | |
699 | ||
9c7027ba | 700 | void ics_set_irq_type(ICSState *ics, int srcno, bool lsi) |
4af88944 AK |
701 | { |
702 | assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK)); | |
703 | ||
704 | ics->irqs[srcno].flags |= | |
705 | lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI; | |
706 | } | |
707 | ||
c04d6cfa AL |
708 | static void xics_register_types(void) |
709 | { | |
d4d7a59a BH |
710 | type_register_static(&ics_simple_info); |
711 | type_register_static(&ics_base_info); | |
c04d6cfa | 712 | type_register_static(&icp_info); |
51b18005 | 713 | type_register_static(&xics_fabric_info); |
b5cec4c5 | 714 | } |
c04d6cfa AL |
715 | |
716 | type_init(xics_register_types) |