Commit | Line | Data |
---|---|---|
b5cec4c5 DG |
1 | /* |
2 | * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator | |
3 | * | |
4 | * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics | |
5 | * | |
6 | * Copyright (c) 2010,2011 David Gibson, IBM Corporation. | |
7 | * | |
8 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
9 | * of this software and associated documentation files (the "Software"), to deal | |
10 | * in the Software without restriction, including without limitation the rights | |
11 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
12 | * copies of the Software, and to permit persons to whom the Software is | |
13 | * furnished to do so, subject to the following conditions: | |
14 | * | |
15 | * The above copyright notice and this permission notice shall be included in | |
16 | * all copies or substantial portions of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
22 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
23 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
24 | * THE SOFTWARE. | |
25 | * | |
26 | */ | |
27 | ||
0d75590d | 28 | #include "qemu/osdep.h" |
da34e65c | 29 | #include "qapi/error.h" |
4771d756 PB |
30 | #include "qemu-common.h" |
31 | #include "cpu.h" | |
83c9f4ca | 32 | #include "hw/hw.h" |
500efa23 | 33 | #include "trace.h" |
5d87e4b7 | 34 | #include "qemu/timer.h" |
0d09e41a | 35 | #include "hw/ppc/xics.h" |
9ccff2a4 | 36 | #include "qemu/error-report.h" |
5a3d7b23 | 37 | #include "qapi/visitor.h" |
b1fc72f0 BH |
38 | #include "monitor/monitor.h" |
39 | #include "hw/intc/intc.h" | |
b5cec4c5 | 40 | |
9c7027ba | 41 | int xics_get_cpu_index_by_dt_id(int cpu_dt_id) |
0f20ba62 AK |
42 | { |
43 | PowerPCCPU *cpu = ppc_get_vcpu_by_dt_id(cpu_dt_id); | |
44 | ||
45 | if (cpu) { | |
46 | return cpu->parent_obj.cpu_index; | |
47 | } | |
48 | ||
49 | return -1; | |
50 | } | |
51 | ||
27f24582 | 52 | void xics_cpu_destroy(XICSState *xics, PowerPCCPU *cpu) |
4a4b344c BR |
53 | { |
54 | CPUState *cs = CPU(cpu); | |
27f24582 | 55 | ICPState *ss = &xics->ss[cs->cpu_index]; |
4a4b344c | 56 | |
27f24582 | 57 | assert(cs->cpu_index < xics->nr_servers); |
4a4b344c BR |
58 | assert(cs == ss->cs); |
59 | ||
60 | ss->output = NULL; | |
61 | ss->cs = NULL; | |
62 | } | |
63 | ||
27f24582 | 64 | void xics_cpu_setup(XICSState *xics, PowerPCCPU *cpu) |
8ffe04ed AK |
65 | { |
66 | CPUState *cs = CPU(cpu); | |
67 | CPUPPCState *env = &cpu->env; | |
27f24582 BH |
68 | ICPState *ss = &xics->ss[cs->cpu_index]; |
69 | XICSStateClass *info = XICS_COMMON_GET_CLASS(xics); | |
8ffe04ed | 70 | |
27f24582 | 71 | assert(cs->cpu_index < xics->nr_servers); |
8ffe04ed | 72 | |
4a4b344c BR |
73 | ss->cs = cs; |
74 | ||
5eb92ccc | 75 | if (info->cpu_setup) { |
27f24582 | 76 | info->cpu_setup(xics, cpu); |
5eb92ccc AK |
77 | } |
78 | ||
8ffe04ed AK |
79 | switch (PPC_INPUT(env)) { |
80 | case PPC_FLAGS_INPUT_POWER7: | |
81 | ss->output = env->irq_inputs[POWER7_INPUT_INT]; | |
82 | break; | |
83 | ||
84 | case PPC_FLAGS_INPUT_970: | |
85 | ss->output = env->irq_inputs[PPC970_INPUT_INT]; | |
86 | break; | |
87 | ||
88 | default: | |
9ccff2a4 AK |
89 | error_report("XICS interrupt controller does not support this CPU " |
90 | "bus model"); | |
8ffe04ed AK |
91 | abort(); |
92 | } | |
93 | } | |
94 | ||
b9038e78 CLG |
95 | static void icp_pic_print_info(InterruptStatsProvider *obj, |
96 | Monitor *mon) | |
b1fc72f0 | 97 | { |
b9038e78 CLG |
98 | ICPState *icp = ICP(obj); |
99 | int cpu_index = icp->cs ? icp->cs->cpu_index : -1; | |
100 | ||
101 | if (!icp->output) { | |
102 | return; | |
103 | } | |
104 | monitor_printf(mon, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n", | |
105 | cpu_index, icp->xirr, icp->xirr_owner, | |
106 | icp->pending_priority, icp->mfrr); | |
107 | } | |
108 | ||
109 | static void ics_simple_pic_print_info(InterruptStatsProvider *obj, | |
110 | Monitor *mon) | |
111 | { | |
112 | ICSState *ics = ICS_SIMPLE(obj); | |
b1fc72f0 BH |
113 | uint32_t i; |
114 | ||
b9038e78 CLG |
115 | monitor_printf(mon, "ICS %4x..%4x %p\n", |
116 | ics->offset, ics->offset + ics->nr_irqs - 1, ics); | |
b1fc72f0 | 117 | |
b9038e78 CLG |
118 | if (!ics->irqs) { |
119 | return; | |
b1fc72f0 BH |
120 | } |
121 | ||
b9038e78 CLG |
122 | for (i = 0; i < ics->nr_irqs; i++) { |
123 | ICSIRQState *irq = ics->irqs + i; | |
b1fc72f0 | 124 | |
b9038e78 | 125 | if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) { |
b1fc72f0 BH |
126 | continue; |
127 | } | |
b9038e78 CLG |
128 | monitor_printf(mon, " %4x %s %02x %02x\n", |
129 | ics->offset + i, | |
130 | (irq->flags & XICS_FLAGS_IRQ_LSI) ? | |
131 | "LSI" : "MSI", | |
132 | irq->priority, irq->status); | |
b1fc72f0 BH |
133 | } |
134 | } | |
135 | ||
5a3d7b23 AK |
136 | /* |
137 | * XICS Common class - parent for emulated XICS and KVM-XICS | |
138 | */ | |
139 | static void xics_common_reset(DeviceState *d) | |
8ffe04ed | 140 | { |
27f24582 | 141 | XICSState *xics = XICS_COMMON(d); |
cc706a53 | 142 | ICSState *ics; |
8ffe04ed AK |
143 | int i; |
144 | ||
27f24582 BH |
145 | for (i = 0; i < xics->nr_servers; i++) { |
146 | device_reset(DEVICE(&xics->ss[i])); | |
8ffe04ed AK |
147 | } |
148 | ||
cc706a53 BH |
149 | QLIST_FOREACH(ics, &xics->ics, list) { |
150 | device_reset(DEVICE(ics)); | |
151 | } | |
8ffe04ed AK |
152 | } |
153 | ||
5a3d7b23 AK |
154 | static void xics_common_initfn(Object *obj) |
155 | { | |
cc706a53 BH |
156 | XICSState *xics = XICS_COMMON(obj); |
157 | ||
158 | QLIST_INIT(&xics->ics); | |
5a3d7b23 AK |
159 | } |
160 | ||
161 | static void xics_common_class_init(ObjectClass *oc, void *data) | |
162 | { | |
163 | DeviceClass *dc = DEVICE_CLASS(oc); | |
164 | ||
165 | dc->reset = xics_common_reset; | |
166 | } | |
167 | ||
168 | static const TypeInfo xics_common_info = { | |
169 | .name = TYPE_XICS_COMMON, | |
738d5db8 | 170 | .parent = TYPE_DEVICE, |
5a3d7b23 AK |
171 | .instance_size = sizeof(XICSState), |
172 | .class_size = sizeof(XICSStateClass), | |
173 | .instance_init = xics_common_initfn, | |
174 | .class_init = xics_common_class_init, | |
175 | }; | |
176 | ||
b5cec4c5 DG |
177 | /* |
178 | * ICP: Presentation layer | |
179 | */ | |
180 | ||
b5cec4c5 DG |
181 | #define XISR_MASK 0x00ffffff |
182 | #define CPPR_MASK 0xff000000 | |
183 | ||
184 | #define XISR(ss) (((ss)->xirr) & XISR_MASK) | |
185 | #define CPPR(ss) (((ss)->xirr) >> 24) | |
186 | ||
d4d7a59a BH |
187 | static void ics_reject(ICSState *ics, uint32_t nr) |
188 | { | |
189 | ICSStateClass *k = ICS_BASE_GET_CLASS(ics); | |
190 | ||
191 | if (k->reject) { | |
192 | k->reject(ics, nr); | |
193 | } | |
194 | } | |
195 | ||
196 | static void ics_resend(ICSState *ics) | |
197 | { | |
198 | ICSStateClass *k = ICS_BASE_GET_CLASS(ics); | |
199 | ||
200 | if (k->resend) { | |
201 | k->resend(ics); | |
202 | } | |
203 | } | |
204 | ||
205 | static void ics_eoi(ICSState *ics, int nr) | |
206 | { | |
207 | ICSStateClass *k = ICS_BASE_GET_CLASS(ics); | |
208 | ||
209 | if (k->eoi) { | |
210 | k->eoi(ics, nr); | |
211 | } | |
212 | } | |
b5cec4c5 | 213 | |
cc706a53 | 214 | static void icp_check_ipi(ICPState *ss) |
b5cec4c5 | 215 | { |
b5cec4c5 DG |
216 | if (XISR(ss) && (ss->pending_priority <= ss->mfrr)) { |
217 | return; | |
218 | } | |
219 | ||
cc706a53 | 220 | trace_xics_icp_check_ipi(ss->cs->cpu_index, ss->mfrr); |
500efa23 | 221 | |
cc706a53 BH |
222 | if (XISR(ss) && ss->xirr_owner) { |
223 | ics_reject(ss->xirr_owner, XISR(ss)); | |
b5cec4c5 DG |
224 | } |
225 | ||
226 | ss->xirr = (ss->xirr & ~XISR_MASK) | XICS_IPI; | |
227 | ss->pending_priority = ss->mfrr; | |
cc706a53 | 228 | ss->xirr_owner = NULL; |
b5cec4c5 DG |
229 | qemu_irq_raise(ss->output); |
230 | } | |
231 | ||
e3403258 | 232 | static void icp_resend(ICPState *ss) |
b5cec4c5 | 233 | { |
cc706a53 | 234 | ICSState *ics; |
b5cec4c5 DG |
235 | |
236 | if (ss->mfrr < CPPR(ss)) { | |
cc706a53 BH |
237 | icp_check_ipi(ss); |
238 | } | |
e3403258 | 239 | QLIST_FOREACH(ics, &ss->xics->ics, list) { |
cc706a53 | 240 | ics_resend(ics); |
b5cec4c5 | 241 | } |
b5cec4c5 DG |
242 | } |
243 | ||
e3403258 | 244 | void icp_set_cppr(ICPState *ss, uint8_t cppr) |
b5cec4c5 | 245 | { |
b5cec4c5 DG |
246 | uint8_t old_cppr; |
247 | uint32_t old_xisr; | |
248 | ||
249 | old_cppr = CPPR(ss); | |
250 | ss->xirr = (ss->xirr & ~CPPR_MASK) | (cppr << 24); | |
251 | ||
252 | if (cppr < old_cppr) { | |
253 | if (XISR(ss) && (cppr <= ss->pending_priority)) { | |
254 | old_xisr = XISR(ss); | |
255 | ss->xirr &= ~XISR_MASK; /* Clear XISR */ | |
e03c902c | 256 | ss->pending_priority = 0xff; |
b5cec4c5 | 257 | qemu_irq_lower(ss->output); |
cc706a53 BH |
258 | if (ss->xirr_owner) { |
259 | ics_reject(ss->xirr_owner, old_xisr); | |
260 | ss->xirr_owner = NULL; | |
261 | } | |
b5cec4c5 DG |
262 | } |
263 | } else { | |
264 | if (!XISR(ss)) { | |
e3403258 | 265 | icp_resend(ss); |
b5cec4c5 DG |
266 | } |
267 | } | |
268 | } | |
269 | ||
e3403258 | 270 | void icp_set_mfrr(ICPState *ss, uint8_t mfrr) |
b5cec4c5 | 271 | { |
b5cec4c5 DG |
272 | ss->mfrr = mfrr; |
273 | if (mfrr < CPPR(ss)) { | |
cc706a53 | 274 | icp_check_ipi(ss); |
b5cec4c5 DG |
275 | } |
276 | } | |
277 | ||
9c7027ba | 278 | uint32_t icp_accept(ICPState *ss) |
b5cec4c5 | 279 | { |
500efa23 | 280 | uint32_t xirr = ss->xirr; |
b5cec4c5 DG |
281 | |
282 | qemu_irq_lower(ss->output); | |
b5cec4c5 | 283 | ss->xirr = ss->pending_priority << 24; |
e03c902c | 284 | ss->pending_priority = 0xff; |
cc706a53 | 285 | ss->xirr_owner = NULL; |
500efa23 DG |
286 | |
287 | trace_xics_icp_accept(xirr, ss->xirr); | |
288 | ||
b5cec4c5 DG |
289 | return xirr; |
290 | } | |
291 | ||
1cbd2220 BH |
292 | uint32_t icp_ipoll(ICPState *ss, uint32_t *mfrr) |
293 | { | |
294 | if (mfrr) { | |
295 | *mfrr = ss->mfrr; | |
296 | } | |
297 | return ss->xirr; | |
298 | } | |
299 | ||
e3403258 | 300 | void icp_eoi(ICPState *ss, uint32_t xirr) |
b5cec4c5 | 301 | { |
cc706a53 BH |
302 | ICSState *ics; |
303 | uint32_t irq; | |
b5cec4c5 | 304 | |
b5cec4c5 DG |
305 | /* Send EOI -> ICS */ |
306 | ss->xirr = (ss->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK); | |
e3403258 | 307 | trace_xics_icp_eoi(ss->cs->cpu_index, xirr, ss->xirr); |
cc706a53 | 308 | irq = xirr & XISR_MASK; |
e3403258 | 309 | QLIST_FOREACH(ics, &ss->xics->ics, list) { |
cc706a53 BH |
310 | if (ics_valid_irq(ics, irq)) { |
311 | ics_eoi(ics, irq); | |
312 | } | |
313 | } | |
b5cec4c5 | 314 | if (!XISR(ss)) { |
e3403258 | 315 | icp_resend(ss); |
b5cec4c5 DG |
316 | } |
317 | } | |
318 | ||
cc706a53 | 319 | static void icp_irq(ICSState *ics, int server, int nr, uint8_t priority) |
b5cec4c5 | 320 | { |
cc706a53 | 321 | XICSState *xics = ics->xics; |
27f24582 | 322 | ICPState *ss = xics->ss + server; |
b5cec4c5 | 323 | |
500efa23 DG |
324 | trace_xics_icp_irq(server, nr, priority); |
325 | ||
b5cec4c5 DG |
326 | if ((priority >= CPPR(ss)) |
327 | || (XISR(ss) && (ss->pending_priority <= priority))) { | |
cc706a53 | 328 | ics_reject(ics, nr); |
b5cec4c5 | 329 | } else { |
cc706a53 BH |
330 | if (XISR(ss) && ss->xirr_owner) { |
331 | ics_reject(ss->xirr_owner, XISR(ss)); | |
332 | ss->xirr_owner = NULL; | |
b5cec4c5 DG |
333 | } |
334 | ss->xirr = (ss->xirr & ~XISR_MASK) | (nr & XISR_MASK); | |
cc706a53 | 335 | ss->xirr_owner = ics; |
b5cec4c5 | 336 | ss->pending_priority = priority; |
500efa23 | 337 | trace_xics_icp_raise(ss->xirr, ss->pending_priority); |
b5cec4c5 DG |
338 | qemu_irq_raise(ss->output); |
339 | } | |
340 | } | |
341 | ||
d1b5682d AK |
342 | static void icp_dispatch_pre_save(void *opaque) |
343 | { | |
344 | ICPState *ss = opaque; | |
345 | ICPStateClass *info = ICP_GET_CLASS(ss); | |
346 | ||
347 | if (info->pre_save) { | |
348 | info->pre_save(ss); | |
349 | } | |
350 | } | |
351 | ||
352 | static int icp_dispatch_post_load(void *opaque, int version_id) | |
353 | { | |
354 | ICPState *ss = opaque; | |
355 | ICPStateClass *info = ICP_GET_CLASS(ss); | |
356 | ||
357 | if (info->post_load) { | |
358 | return info->post_load(ss, version_id); | |
359 | } | |
360 | ||
361 | return 0; | |
362 | } | |
363 | ||
c04d6cfa AL |
364 | static const VMStateDescription vmstate_icp_server = { |
365 | .name = "icp/server", | |
366 | .version_id = 1, | |
367 | .minimum_version_id = 1, | |
d1b5682d AK |
368 | .pre_save = icp_dispatch_pre_save, |
369 | .post_load = icp_dispatch_post_load, | |
3aff6c2f | 370 | .fields = (VMStateField[]) { |
c04d6cfa AL |
371 | /* Sanity check */ |
372 | VMSTATE_UINT32(xirr, ICPState), | |
373 | VMSTATE_UINT8(pending_priority, ICPState), | |
374 | VMSTATE_UINT8(mfrr, ICPState), | |
375 | VMSTATE_END_OF_LIST() | |
376 | }, | |
b5cec4c5 DG |
377 | }; |
378 | ||
c04d6cfa AL |
379 | static void icp_reset(DeviceState *dev) |
380 | { | |
381 | ICPState *icp = ICP(dev); | |
382 | ||
383 | icp->xirr = 0; | |
384 | icp->pending_priority = 0xff; | |
385 | icp->mfrr = 0xff; | |
386 | ||
387 | /* Make all outputs are deasserted */ | |
388 | qemu_set_irq(icp->output, 0); | |
389 | } | |
390 | ||
817bb6a4 CLG |
391 | static void icp_realize(DeviceState *dev, Error **errp) |
392 | { | |
393 | ICPState *icp = ICP(dev); | |
394 | Object *obj; | |
395 | Error *err = NULL; | |
396 | ||
397 | obj = object_property_get_link(OBJECT(dev), "xics", &err); | |
398 | if (!obj) { | |
399 | error_setg(errp, "%s: required link 'xics' not found: %s", | |
400 | __func__, error_get_pretty(err)); | |
401 | return; | |
402 | } | |
403 | ||
404 | icp->xics = XICS_COMMON(obj); | |
405 | } | |
406 | ||
407 | ||
c04d6cfa AL |
408 | static void icp_class_init(ObjectClass *klass, void *data) |
409 | { | |
410 | DeviceClass *dc = DEVICE_CLASS(klass); | |
b9038e78 | 411 | InterruptStatsProviderClass *ic = INTERRUPT_STATS_PROVIDER_CLASS(klass); |
c04d6cfa AL |
412 | |
413 | dc->reset = icp_reset; | |
414 | dc->vmsd = &vmstate_icp_server; | |
817bb6a4 | 415 | dc->realize = icp_realize; |
b9038e78 | 416 | ic->print_info = icp_pic_print_info; |
c04d6cfa AL |
417 | } |
418 | ||
456df19c | 419 | static const TypeInfo icp_info = { |
c04d6cfa AL |
420 | .name = TYPE_ICP, |
421 | .parent = TYPE_DEVICE, | |
422 | .instance_size = sizeof(ICPState), | |
423 | .class_init = icp_class_init, | |
d1b5682d | 424 | .class_size = sizeof(ICPStateClass), |
b9038e78 CLG |
425 | .interfaces = (InterfaceInfo[]) { |
426 | { TYPE_INTERRUPT_STATS_PROVIDER }, | |
427 | { } | |
428 | }, | |
b5cec4c5 DG |
429 | }; |
430 | ||
c04d6cfa AL |
431 | /* |
432 | * ICS: Source layer | |
433 | */ | |
d4d7a59a | 434 | static void ics_simple_resend_msi(ICSState *ics, int srcno) |
d07fee7e | 435 | { |
c04d6cfa | 436 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e DG |
437 | |
438 | /* FIXME: filter by server#? */ | |
98ca8c02 DG |
439 | if (irq->status & XICS_STATUS_REJECTED) { |
440 | irq->status &= ~XICS_STATUS_REJECTED; | |
d07fee7e | 441 | if (irq->priority != 0xff) { |
cc706a53 | 442 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
d07fee7e DG |
443 | } |
444 | } | |
445 | } | |
446 | ||
d4d7a59a | 447 | static void ics_simple_resend_lsi(ICSState *ics, int srcno) |
d07fee7e | 448 | { |
c04d6cfa | 449 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 450 | |
98ca8c02 DG |
451 | if ((irq->priority != 0xff) |
452 | && (irq->status & XICS_STATUS_ASSERTED) | |
453 | && !(irq->status & XICS_STATUS_SENT)) { | |
454 | irq->status |= XICS_STATUS_SENT; | |
cc706a53 | 455 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
d07fee7e DG |
456 | } |
457 | } | |
458 | ||
d4d7a59a | 459 | static void ics_simple_set_irq_msi(ICSState *ics, int srcno, int val) |
b5cec4c5 | 460 | { |
c04d6cfa | 461 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 | 462 | |
d4d7a59a | 463 | trace_xics_ics_simple_set_irq_msi(srcno, srcno + ics->offset); |
500efa23 | 464 | |
b5cec4c5 DG |
465 | if (val) { |
466 | if (irq->priority == 0xff) { | |
98ca8c02 | 467 | irq->status |= XICS_STATUS_MASKED_PENDING; |
500efa23 | 468 | trace_xics_masked_pending(); |
b5cec4c5 | 469 | } else { |
cc706a53 | 470 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
b5cec4c5 DG |
471 | } |
472 | } | |
473 | } | |
474 | ||
d4d7a59a | 475 | static void ics_simple_set_irq_lsi(ICSState *ics, int srcno, int val) |
b5cec4c5 | 476 | { |
c04d6cfa | 477 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 | 478 | |
d4d7a59a | 479 | trace_xics_ics_simple_set_irq_lsi(srcno, srcno + ics->offset); |
98ca8c02 DG |
480 | if (val) { |
481 | irq->status |= XICS_STATUS_ASSERTED; | |
482 | } else { | |
483 | irq->status &= ~XICS_STATUS_ASSERTED; | |
484 | } | |
d4d7a59a | 485 | ics_simple_resend_lsi(ics, srcno); |
b5cec4c5 DG |
486 | } |
487 | ||
d4d7a59a | 488 | static void ics_simple_set_irq(void *opaque, int srcno, int val) |
b5cec4c5 | 489 | { |
c04d6cfa | 490 | ICSState *ics = (ICSState *)opaque; |
b5cec4c5 | 491 | |
4af88944 | 492 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
d4d7a59a | 493 | ics_simple_set_irq_lsi(ics, srcno, val); |
d07fee7e | 494 | } else { |
d4d7a59a | 495 | ics_simple_set_irq_msi(ics, srcno, val); |
d07fee7e DG |
496 | } |
497 | } | |
b5cec4c5 | 498 | |
d4d7a59a | 499 | static void ics_simple_write_xive_msi(ICSState *ics, int srcno) |
d07fee7e | 500 | { |
c04d6cfa | 501 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 502 | |
98ca8c02 DG |
503 | if (!(irq->status & XICS_STATUS_MASKED_PENDING) |
504 | || (irq->priority == 0xff)) { | |
d07fee7e | 505 | return; |
b5cec4c5 | 506 | } |
d07fee7e | 507 | |
98ca8c02 | 508 | irq->status &= ~XICS_STATUS_MASKED_PENDING; |
cc706a53 | 509 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
b5cec4c5 DG |
510 | } |
511 | ||
d4d7a59a | 512 | static void ics_simple_write_xive_lsi(ICSState *ics, int srcno) |
b5cec4c5 | 513 | { |
d4d7a59a | 514 | ics_simple_resend_lsi(ics, srcno); |
d07fee7e DG |
515 | } |
516 | ||
d4d7a59a BH |
517 | void ics_simple_write_xive(ICSState *ics, int srcno, int server, |
518 | uint8_t priority, uint8_t saved_priority) | |
d07fee7e | 519 | { |
c04d6cfa | 520 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 DG |
521 | |
522 | irq->server = server; | |
523 | irq->priority = priority; | |
3fe719f4 | 524 | irq->saved_priority = saved_priority; |
b5cec4c5 | 525 | |
d4d7a59a BH |
526 | trace_xics_ics_simple_write_xive(ics->offset + srcno, srcno, server, |
527 | priority); | |
500efa23 | 528 | |
4af88944 | 529 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
d4d7a59a | 530 | ics_simple_write_xive_lsi(ics, srcno); |
d07fee7e | 531 | } else { |
d4d7a59a | 532 | ics_simple_write_xive_msi(ics, srcno); |
b5cec4c5 | 533 | } |
b5cec4c5 DG |
534 | } |
535 | ||
d4d7a59a | 536 | static void ics_simple_reject(ICSState *ics, uint32_t nr) |
b5cec4c5 | 537 | { |
c04d6cfa | 538 | ICSIRQState *irq = ics->irqs + nr - ics->offset; |
d07fee7e | 539 | |
d4d7a59a | 540 | trace_xics_ics_simple_reject(nr, nr - ics->offset); |
056b9775 ND |
541 | if (irq->flags & XICS_FLAGS_IRQ_MSI) { |
542 | irq->status |= XICS_STATUS_REJECTED; | |
543 | } else if (irq->flags & XICS_FLAGS_IRQ_LSI) { | |
544 | irq->status &= ~XICS_STATUS_SENT; | |
545 | } | |
b5cec4c5 DG |
546 | } |
547 | ||
d4d7a59a | 548 | static void ics_simple_resend(ICSState *ics) |
b5cec4c5 | 549 | { |
d07fee7e DG |
550 | int i; |
551 | ||
552 | for (i = 0; i < ics->nr_irqs; i++) { | |
d07fee7e | 553 | /* FIXME: filter by server#? */ |
4af88944 | 554 | if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) { |
d4d7a59a | 555 | ics_simple_resend_lsi(ics, i); |
d07fee7e | 556 | } else { |
d4d7a59a | 557 | ics_simple_resend_msi(ics, i); |
d07fee7e DG |
558 | } |
559 | } | |
b5cec4c5 DG |
560 | } |
561 | ||
d4d7a59a | 562 | static void ics_simple_eoi(ICSState *ics, uint32_t nr) |
b5cec4c5 | 563 | { |
d07fee7e | 564 | int srcno = nr - ics->offset; |
c04d6cfa | 565 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 566 | |
d4d7a59a | 567 | trace_xics_ics_simple_eoi(nr); |
500efa23 | 568 | |
4af88944 | 569 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
98ca8c02 | 570 | irq->status &= ~XICS_STATUS_SENT; |
d07fee7e | 571 | } |
b5cec4c5 DG |
572 | } |
573 | ||
d4d7a59a | 574 | static void ics_simple_reset(DeviceState *dev) |
c04d6cfa | 575 | { |
d4d7a59a | 576 | ICSState *ics = ICS_SIMPLE(dev); |
c04d6cfa | 577 | int i; |
a7e519a8 AK |
578 | uint8_t flags[ics->nr_irqs]; |
579 | ||
580 | for (i = 0; i < ics->nr_irqs; i++) { | |
581 | flags[i] = ics->irqs[i].flags; | |
582 | } | |
c04d6cfa AL |
583 | |
584 | memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs); | |
a7e519a8 | 585 | |
c04d6cfa AL |
586 | for (i = 0; i < ics->nr_irqs; i++) { |
587 | ics->irqs[i].priority = 0xff; | |
588 | ics->irqs[i].saved_priority = 0xff; | |
a7e519a8 | 589 | ics->irqs[i].flags = flags[i]; |
c04d6cfa AL |
590 | } |
591 | } | |
592 | ||
d4d7a59a | 593 | static int ics_simple_post_load(ICSState *ics, int version_id) |
c04d6cfa AL |
594 | { |
595 | int i; | |
c04d6cfa | 596 | |
27f24582 | 597 | for (i = 0; i < ics->xics->nr_servers; i++) { |
e3403258 | 598 | icp_resend(&ics->xics->ss[i]); |
c04d6cfa AL |
599 | } |
600 | ||
601 | return 0; | |
602 | } | |
603 | ||
d4d7a59a | 604 | static void ics_simple_dispatch_pre_save(void *opaque) |
d1b5682d AK |
605 | { |
606 | ICSState *ics = opaque; | |
d4d7a59a | 607 | ICSStateClass *info = ICS_BASE_GET_CLASS(ics); |
d1b5682d AK |
608 | |
609 | if (info->pre_save) { | |
610 | info->pre_save(ics); | |
611 | } | |
612 | } | |
613 | ||
d4d7a59a | 614 | static int ics_simple_dispatch_post_load(void *opaque, int version_id) |
d1b5682d AK |
615 | { |
616 | ICSState *ics = opaque; | |
d4d7a59a | 617 | ICSStateClass *info = ICS_BASE_GET_CLASS(ics); |
d1b5682d AK |
618 | |
619 | if (info->post_load) { | |
620 | return info->post_load(ics, version_id); | |
621 | } | |
622 | ||
623 | return 0; | |
624 | } | |
625 | ||
d4d7a59a | 626 | static const VMStateDescription vmstate_ics_simple_irq = { |
c04d6cfa | 627 | .name = "ics/irq", |
4af88944 | 628 | .version_id = 2, |
c04d6cfa | 629 | .minimum_version_id = 1, |
3aff6c2f | 630 | .fields = (VMStateField[]) { |
c04d6cfa AL |
631 | VMSTATE_UINT32(server, ICSIRQState), |
632 | VMSTATE_UINT8(priority, ICSIRQState), | |
633 | VMSTATE_UINT8(saved_priority, ICSIRQState), | |
634 | VMSTATE_UINT8(status, ICSIRQState), | |
4af88944 | 635 | VMSTATE_UINT8(flags, ICSIRQState), |
c04d6cfa AL |
636 | VMSTATE_END_OF_LIST() |
637 | }, | |
638 | }; | |
639 | ||
d4d7a59a | 640 | static const VMStateDescription vmstate_ics_simple = { |
c04d6cfa AL |
641 | .name = "ics", |
642 | .version_id = 1, | |
643 | .minimum_version_id = 1, | |
d4d7a59a BH |
644 | .pre_save = ics_simple_dispatch_pre_save, |
645 | .post_load = ics_simple_dispatch_post_load, | |
3aff6c2f | 646 | .fields = (VMStateField[]) { |
c04d6cfa AL |
647 | /* Sanity check */ |
648 | VMSTATE_UINT32_EQUAL(nr_irqs, ICSState), | |
649 | ||
650 | VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs, | |
d4d7a59a BH |
651 | vmstate_ics_simple_irq, |
652 | ICSIRQState), | |
c04d6cfa AL |
653 | VMSTATE_END_OF_LIST() |
654 | }, | |
655 | }; | |
656 | ||
d4d7a59a | 657 | static void ics_simple_initfn(Object *obj) |
5a3d7b23 | 658 | { |
d4d7a59a | 659 | ICSState *ics = ICS_SIMPLE(obj); |
5a3d7b23 AK |
660 | |
661 | ics->offset = XICS_IRQ_BASE; | |
662 | } | |
663 | ||
d4d7a59a | 664 | static void ics_simple_realize(DeviceState *dev, Error **errp) |
c04d6cfa | 665 | { |
d4d7a59a | 666 | ICSState *ics = ICS_SIMPLE(dev); |
c04d6cfa | 667 | |
b45ff2d9 AK |
668 | if (!ics->nr_irqs) { |
669 | error_setg(errp, "Number of interrupts needs to be greater 0"); | |
670 | return; | |
671 | } | |
c04d6cfa | 672 | ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState)); |
d4d7a59a | 673 | ics->qirqs = qemu_allocate_irqs(ics_simple_set_irq, ics, ics->nr_irqs); |
c04d6cfa AL |
674 | } |
675 | ||
4e4169f7 CLG |
676 | static Property ics_simple_properties[] = { |
677 | DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0), | |
678 | DEFINE_PROP_END_OF_LIST(), | |
679 | }; | |
680 | ||
d4d7a59a | 681 | static void ics_simple_class_init(ObjectClass *klass, void *data) |
c04d6cfa AL |
682 | { |
683 | DeviceClass *dc = DEVICE_CLASS(klass); | |
d4d7a59a | 684 | ICSStateClass *isc = ICS_BASE_CLASS(klass); |
b9038e78 | 685 | InterruptStatsProviderClass *ic = INTERRUPT_STATS_PROVIDER_CLASS(klass); |
c04d6cfa | 686 | |
4e4169f7 CLG |
687 | isc->realize = ics_simple_realize; |
688 | dc->props = ics_simple_properties; | |
d4d7a59a BH |
689 | dc->vmsd = &vmstate_ics_simple; |
690 | dc->reset = ics_simple_reset; | |
691 | isc->post_load = ics_simple_post_load; | |
692 | isc->reject = ics_simple_reject; | |
693 | isc->resend = ics_simple_resend; | |
694 | isc->eoi = ics_simple_eoi; | |
b9038e78 | 695 | ic->print_info = ics_simple_pic_print_info; |
c04d6cfa AL |
696 | } |
697 | ||
d4d7a59a BH |
698 | static const TypeInfo ics_simple_info = { |
699 | .name = TYPE_ICS_SIMPLE, | |
700 | .parent = TYPE_ICS_BASE, | |
701 | .instance_size = sizeof(ICSState), | |
702 | .class_init = ics_simple_class_init, | |
703 | .class_size = sizeof(ICSStateClass), | |
704 | .instance_init = ics_simple_initfn, | |
b9038e78 CLG |
705 | .interfaces = (InterfaceInfo[]) { |
706 | { TYPE_INTERRUPT_STATS_PROVIDER }, | |
707 | { } | |
708 | }, | |
d4d7a59a BH |
709 | }; |
710 | ||
4e4169f7 CLG |
711 | static void ics_base_realize(DeviceState *dev, Error **errp) |
712 | { | |
713 | ICSStateClass *icsc = ICS_BASE_GET_CLASS(dev); | |
714 | ICSState *ics = ICS_BASE(dev); | |
715 | Object *obj; | |
716 | Error *err = NULL; | |
717 | ||
718 | obj = object_property_get_link(OBJECT(dev), "xics", &err); | |
719 | if (!obj) { | |
720 | error_setg(errp, "%s: required link 'xics' not found: %s", | |
721 | __func__, error_get_pretty(err)); | |
722 | return; | |
723 | } | |
724 | ics->xics = XICS_COMMON(obj); | |
725 | ||
726 | ||
727 | if (icsc->realize) { | |
728 | icsc->realize(dev, errp); | |
729 | } | |
730 | } | |
731 | ||
732 | static void ics_base_class_init(ObjectClass *klass, void *data) | |
733 | { | |
734 | DeviceClass *dc = DEVICE_CLASS(klass); | |
735 | ||
736 | dc->realize = ics_base_realize; | |
737 | } | |
738 | ||
d4d7a59a BH |
739 | static const TypeInfo ics_base_info = { |
740 | .name = TYPE_ICS_BASE, | |
c04d6cfa | 741 | .parent = TYPE_DEVICE, |
d4d7a59a | 742 | .abstract = true, |
c04d6cfa | 743 | .instance_size = sizeof(ICSState), |
4e4169f7 | 744 | .class_init = ics_base_class_init, |
d1b5682d | 745 | .class_size = sizeof(ICSStateClass), |
c04d6cfa AL |
746 | }; |
747 | ||
b5cec4c5 DG |
748 | /* |
749 | * Exported functions | |
750 | */ | |
cc706a53 | 751 | ICSState *xics_find_source(XICSState *xics, int irq) |
641c3493 | 752 | { |
cc706a53 | 753 | ICSState *ics; |
641c3493 | 754 | |
cc706a53 | 755 | QLIST_FOREACH(ics, &xics->ics, list) { |
641c3493 | 756 | if (ics_valid_irq(ics, irq)) { |
cc706a53 | 757 | return ics; |
641c3493 AK |
758 | } |
759 | } | |
cc706a53 | 760 | return NULL; |
641c3493 | 761 | } |
b5cec4c5 | 762 | |
27f24582 | 763 | qemu_irq xics_get_qirq(XICSState *xics, int irq) |
b5cec4c5 | 764 | { |
cc706a53 | 765 | ICSState *ics = xics_find_source(xics, irq); |
641c3493 | 766 | |
cc706a53 | 767 | if (ics) { |
641c3493 | 768 | return ics->qirqs[irq - ics->offset]; |
b5cec4c5 DG |
769 | } |
770 | ||
641c3493 | 771 | return NULL; |
a307d594 AK |
772 | } |
773 | ||
9c7027ba | 774 | void ics_set_irq_type(ICSState *ics, int srcno, bool lsi) |
4af88944 AK |
775 | { |
776 | assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK)); | |
777 | ||
778 | ics->irqs[srcno].flags |= | |
779 | lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI; | |
780 | } | |
781 | ||
c04d6cfa AL |
782 | static void xics_register_types(void) |
783 | { | |
5a3d7b23 | 784 | type_register_static(&xics_common_info); |
d4d7a59a BH |
785 | type_register_static(&ics_simple_info); |
786 | type_register_static(&ics_base_info); | |
c04d6cfa | 787 | type_register_static(&icp_info); |
b5cec4c5 | 788 | } |
c04d6cfa AL |
789 | |
790 | type_init(xics_register_types) |